1e3260506SPeter A. G. Crosthwaite /* 2e3260506SPeter A. G. Crosthwaite * Xilinx Zynq Baseboard System emulation. 3e3260506SPeter A. G. Crosthwaite * 4e3260506SPeter A. G. Crosthwaite * Copyright (c) 2010 Xilinx. 5e3260506SPeter A. G. Crosthwaite * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com) 6e3260506SPeter A. G. Crosthwaite * Copyright (c) 2012 Petalogix Pty Ltd. 7e3260506SPeter A. G. Crosthwaite * Written by Haibing Ma 8e3260506SPeter A. G. Crosthwaite * 9e3260506SPeter A. G. Crosthwaite * This program is free software; you can redistribute it and/or 10e3260506SPeter A. G. Crosthwaite * modify it under the terms of the GNU General Public License 11e3260506SPeter A. G. Crosthwaite * as published by the Free Software Foundation; either version 12e3260506SPeter A. G. Crosthwaite * 2 of the License, or (at your option) any later version. 13e3260506SPeter A. G. Crosthwaite * 14e3260506SPeter A. G. Crosthwaite * You should have received a copy of the GNU General Public License along 15e3260506SPeter A. G. Crosthwaite * with this program; if not, see <http://www.gnu.org/licenses/>. 16e3260506SPeter A. G. Crosthwaite */ 17e3260506SPeter A. G. Crosthwaite 1812b16722SPeter Maydell #include "qemu/osdep.h" 1977a7cc61SPhilippe Mathieu-Daudé #include "qemu/units.h" 20da34e65cSMarkus Armbruster #include "qapi/error.h" 2183c9f4caSPaolo Bonzini #include "hw/sysbus.h" 2212ec8bd5SPeter Maydell #include "hw/arm/boot.h" 231422e32dSPaolo Bonzini #include "net/net.h" 2432cad1ffSPhilippe Mathieu-Daudé #include "system/system.h" 2583c9f4caSPaolo Bonzini #include "hw/boards.h" 260d09e41aSPaolo Bonzini #include "hw/block/flash.h" 2783c9f4caSPaolo Bonzini #include "hw/loader.h" 28246f530cSCorey Minyard #include "hw/adc/zynq-xadc.h" 298fd06719SAlistair Francis #include "hw/ssi/ssi.h" 30616ec12dSGuenter Roeck #include "hw/usb/chipidea.h" 31d8bbdcf8SPeter Crosthwaite #include "qemu/error-report.h" 32c2de81e2SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 334be12ea0Sxiaoqiang zhao #include "hw/char/cadence_uart.h" 34c2de81e2SPhilippe Mathieu-Daudé #include "hw/net/cadence_gem.h" 35c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h" 365b49a34cSDamien Hedde #include "hw/qdev-clock.h" 37f160a4f8SChao Liu #include "hw/misc/unimp.h" 3832cad1ffSPhilippe Mathieu-Daudé #include "system/reset.h" 39db1015e9SEduardo Habkost #include "qom/object.h" 40c143edaaSPhilippe Mathieu-Daudé #include "exec/tswap.h" 41d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h" 427df3747cSSai Pavan Boddu #include "qapi/visitor.h" 435b49a34cSDamien Hedde 445b49a34cSDamien Hedde #define TYPE_ZYNQ_MACHINE MACHINE_TYPE_NAME("xilinx-zynq-a9") 458063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(ZynqMachineState, ZYNQ_MACHINE) 465b49a34cSDamien Hedde 475b49a34cSDamien Hedde /* board base frequency: 33.333333 MHz */ 485b49a34cSDamien Hedde #define PS_CLK_FREQUENCY (100 * 1000 * 1000 / 3) 49559d489fSPeter A. G. Crosthwaite 50559d489fSPeter A. G. Crosthwaite #define NUM_SPI_FLASHES 4 517b482bcfSPeter Crosthwaite #define NUM_QSPI_FLASHES 2 527b482bcfSPeter Crosthwaite #define NUM_QSPI_BUSSES 2 53e3260506SPeter A. G. Crosthwaite 54e3260506SPeter A. G. Crosthwaite #define FLASH_SIZE (64 * 1024 * 1024) 55e3260506SPeter A. G. Crosthwaite #define FLASH_SECTOR_SIZE (128 * 1024) 56e3260506SPeter A. G. Crosthwaite 57c2577128SPeter Crosthwaite #define MPCORE_PERIPHBASE 0xF8F00000 58b48adc0dSAlistair Francis #define ZYNQ_BOARD_MIDR 0x413FC090 59c2577128SPeter Crosthwaite 607451afb6SPeter Crosthwaite static const int dma_irqs[8] = { 617451afb6SPeter Crosthwaite 46, 47, 48, 49, 72, 73, 74, 75 627451afb6SPeter Crosthwaite }; 637451afb6SPeter Crosthwaite 64c3a9a689SPeter Crosthwaite #define BOARD_SETUP_ADDR 0x100 65c3a9a689SPeter Crosthwaite 66c3a9a689SPeter Crosthwaite #define SLCR_LOCK_OFFSET 0x004 67c3a9a689SPeter Crosthwaite #define SLCR_UNLOCK_OFFSET 0x008 68c3a9a689SPeter Crosthwaite #define SLCR_ARM_PLL_OFFSET 0x100 69c3a9a689SPeter Crosthwaite 70c3a9a689SPeter Crosthwaite #define SLCR_XILINX_UNLOCK_KEY 0xdf0d 71c3a9a689SPeter Crosthwaite #define SLCR_XILINX_LOCK_KEY 0x767b 72c3a9a689SPeter Crosthwaite 7327a49d3bSPhilippe Mathieu-Daudé #define ZYNQ_SDHCI_CAPABILITIES 0x69ec0080 /* Datasheet: UG585 (v1.12.1) */ 7427a49d3bSPhilippe Mathieu-Daudé 75c3a9a689SPeter Crosthwaite #define ARMV7_IMM16(x) (extract32((x), 0, 12) | \ 76c3a9a689SPeter Crosthwaite extract32((x), 12, 4) << 16) 77c3a9a689SPeter Crosthwaite 78c3a9a689SPeter Crosthwaite /* Write immediate val to address r0 + addr. r0 should contain base offset 79c3a9a689SPeter Crosthwaite * of the SLCR block. Clobbers r1. 80c3a9a689SPeter Crosthwaite */ 81c3a9a689SPeter Crosthwaite 82c3a9a689SPeter Crosthwaite #define SLCR_WRITE(addr, val) \ 83c3a9a689SPeter Crosthwaite 0xe3001000 + ARMV7_IMM16(extract32((val), 0, 16)), /* movw r1 ... */ \ 84c3a9a689SPeter Crosthwaite 0xe3401000 + ARMV7_IMM16(extract32((val), 16, 16)), /* movt r1 ... */ \ 85c3a9a689SPeter Crosthwaite 0xe5801000 + (addr) 86c3a9a689SPeter Crosthwaite 87ddcf58e0SSebastian Huber #define ZYNQ_MAX_CPUS 2 88ddcf58e0SSebastian Huber 89db1015e9SEduardo Habkost struct ZynqMachineState { 905b49a34cSDamien Hedde MachineState parent; 915b49a34cSDamien Hedde Clock *ps_clk; 92ddcf58e0SSebastian Huber ARMCPU *cpu[ZYNQ_MAX_CPUS]; 937df3747cSSai Pavan Boddu uint8_t boot_mode; 94db1015e9SEduardo Habkost }; 955b49a34cSDamien Hedde 96c3a9a689SPeter Crosthwaite static void zynq_write_board_setup(ARMCPU *cpu, 97c3a9a689SPeter Crosthwaite const struct arm_boot_info *info) 98c3a9a689SPeter Crosthwaite { 99c3a9a689SPeter Crosthwaite int n; 100c3a9a689SPeter Crosthwaite uint32_t board_setup_blob[] = { 101c3a9a689SPeter Crosthwaite 0xe3a004f8, /* mov r0, #0xf8000000 */ 102c3a9a689SPeter Crosthwaite SLCR_WRITE(SLCR_UNLOCK_OFFSET, SLCR_XILINX_UNLOCK_KEY), 103c3a9a689SPeter Crosthwaite SLCR_WRITE(SLCR_ARM_PLL_OFFSET, 0x00014008), 104c3a9a689SPeter Crosthwaite SLCR_WRITE(SLCR_LOCK_OFFSET, SLCR_XILINX_LOCK_KEY), 105c3a9a689SPeter Crosthwaite 0xe12fff1e, /* bx lr */ 106c3a9a689SPeter Crosthwaite }; 107c3a9a689SPeter Crosthwaite for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) { 108c3a9a689SPeter Crosthwaite board_setup_blob[n] = tswap32(board_setup_blob[n]); 109c3a9a689SPeter Crosthwaite } 110c3a9a689SPeter Crosthwaite rom_add_blob_fixed("board-setup", board_setup_blob, 111c3a9a689SPeter Crosthwaite sizeof(board_setup_blob), BOARD_SETUP_ADDR); 112c3a9a689SPeter Crosthwaite } 113c3a9a689SPeter Crosthwaite 114e3260506SPeter A. G. Crosthwaite static struct arm_boot_info zynq_binfo = {}; 115e3260506SPeter A. G. Crosthwaite 116e8c003c4SDavid Woodhouse static void gem_init(uint32_t base, qemu_irq irq) 117e3260506SPeter A. G. Crosthwaite { 118e3260506SPeter A. G. Crosthwaite DeviceState *dev; 119e3260506SPeter A. G. Crosthwaite SysBusDevice *s; 120e3260506SPeter A. G. Crosthwaite 1213e80f690SMarkus Armbruster dev = qdev_new(TYPE_CADENCE_GEM); 122e8c003c4SDavid Woodhouse qemu_configure_nic_device(dev, true, NULL); 123c3080fbdSGuenter Roeck object_property_set_int(OBJECT(dev), "phy-addr", 7, &error_abort); 1241356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 1253c6ef471SMarkus Armbruster sysbus_realize_and_unref(s, &error_fatal); 126e3260506SPeter A. G. Crosthwaite sysbus_mmio_map(s, 0, base); 127e3260506SPeter A. G. Crosthwaite sysbus_connect_irq(s, 0, irq); 128e3260506SPeter A. G. Crosthwaite } 129e3260506SPeter A. G. Crosthwaite 13094d4bb4fSMarkus Armbruster static inline int zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq, 13194d4bb4fSMarkus Armbruster bool is_qspi, int unit0) 132559d489fSPeter A. G. Crosthwaite { 13394d4bb4fSMarkus Armbruster int unit = unit0; 134559d489fSPeter A. G. Crosthwaite DeviceState *dev; 135559d489fSPeter A. G. Crosthwaite SysBusDevice *busdev; 136559d489fSPeter A. G. Crosthwaite SSIBus *spi; 13779f5d67eSwalimis DeviceState *flash_dev; 1387b482bcfSPeter Crosthwaite int i, j; 1397b482bcfSPeter Crosthwaite int num_busses = is_qspi ? NUM_QSPI_BUSSES : 1; 1407b482bcfSPeter Crosthwaite int num_ss = is_qspi ? NUM_QSPI_FLASHES : NUM_SPI_FLASHES; 141559d489fSPeter A. G. Crosthwaite 1423e80f690SMarkus Armbruster dev = qdev_new(is_qspi ? "xlnx.ps7-qspi" : "xlnx.ps7-spi"); 1437b482bcfSPeter Crosthwaite qdev_prop_set_uint8(dev, "num-txrx-bytes", is_qspi ? 4 : 1); 1447b482bcfSPeter Crosthwaite qdev_prop_set_uint8(dev, "num-ss-bits", num_ss); 1457b482bcfSPeter Crosthwaite qdev_prop_set_uint8(dev, "num-busses", num_busses); 1461356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 1473c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 148559d489fSPeter A. G. Crosthwaite sysbus_mmio_map(busdev, 0, base_addr); 1497b482bcfSPeter Crosthwaite if (is_qspi) { 1507b482bcfSPeter Crosthwaite sysbus_mmio_map(busdev, 1, 0xFC000000); 1517b482bcfSPeter Crosthwaite } 152559d489fSPeter A. G. Crosthwaite sysbus_connect_irq(busdev, 0, irq); 153559d489fSPeter A. G. Crosthwaite 1547b482bcfSPeter Crosthwaite for (i = 0; i < num_busses; ++i) { 1557b482bcfSPeter Crosthwaite char bus_name[16]; 156559d489fSPeter A. G. Crosthwaite qemu_irq cs_line; 157559d489fSPeter A. G. Crosthwaite 1587b482bcfSPeter Crosthwaite snprintf(bus_name, 16, "spi%d", i); 1597b482bcfSPeter Crosthwaite spi = (SSIBus *)qdev_get_child_bus(dev, bus_name); 1607b482bcfSPeter Crosthwaite 1617b482bcfSPeter Crosthwaite for (j = 0; j < num_ss; ++j) { 16294d4bb4fSMarkus Armbruster DriveInfo *dinfo = drive_get(IF_MTD, 0, unit++); 16357d479c9SMarkus Armbruster flash_dev = qdev_new("n25q128"); 16473bce518SPaolo Bonzini if (dinfo) { 165934df912SMarkus Armbruster qdev_prop_set_drive_err(flash_dev, "drive", 166934df912SMarkus Armbruster blk_by_legacy_dinfo(dinfo), 167934df912SMarkus Armbruster &error_fatal); 16873bce518SPaolo Bonzini } 169a617e65fSCédric Le Goater qdev_prop_set_uint8(flash_dev, "cs", j); 17057d479c9SMarkus Armbruster qdev_realize_and_unref(flash_dev, BUS(spi), &error_fatal); 171559d489fSPeter A. G. Crosthwaite 172de77914eSPeter Crosthwaite cs_line = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0); 1737b482bcfSPeter Crosthwaite sysbus_connect_irq(busdev, i * num_ss + j + 1, cs_line); 1747b482bcfSPeter Crosthwaite } 175559d489fSPeter A. G. Crosthwaite } 176559d489fSPeter A. G. Crosthwaite 17794d4bb4fSMarkus Armbruster return unit; 178559d489fSPeter A. G. Crosthwaite } 179559d489fSPeter A. G. Crosthwaite 1807df3747cSSai Pavan Boddu static void zynq_set_boot_mode(Object *obj, const char *str, 1817df3747cSSai Pavan Boddu Error **errp) 1827df3747cSSai Pavan Boddu { 1837df3747cSSai Pavan Boddu ZynqMachineState *m = ZYNQ_MACHINE(obj); 1847df3747cSSai Pavan Boddu uint8_t mode = 0; 1857df3747cSSai Pavan Boddu 1867df3747cSSai Pavan Boddu if (!strncasecmp(str, "qspi", 4)) { 1877df3747cSSai Pavan Boddu mode = 1; 1887df3747cSSai Pavan Boddu } else if (!strncasecmp(str, "sd", 2)) { 1897df3747cSSai Pavan Boddu mode = 5; 1907df3747cSSai Pavan Boddu } else if (!strncasecmp(str, "nor", 3)) { 1917df3747cSSai Pavan Boddu mode = 2; 1927df3747cSSai Pavan Boddu } else if (!strncasecmp(str, "jtag", 4)) { 1937df3747cSSai Pavan Boddu mode = 0; 1947df3747cSSai Pavan Boddu } else { 1957df3747cSSai Pavan Boddu error_setg(errp, "%s boot mode not supported", str); 1967df3747cSSai Pavan Boddu return; 1977df3747cSSai Pavan Boddu } 1987df3747cSSai Pavan Boddu m->boot_mode = mode; 1997df3747cSSai Pavan Boddu } 2007df3747cSSai Pavan Boddu 2013ef96221SMarcel Apfelbaum static void zynq_init(MachineState *machine) 202e3260506SPeter A. G. Crosthwaite { 2035b49a34cSDamien Hedde ZynqMachineState *zynq_machine = ZYNQ_MACHINE(machine); 204e3260506SPeter A. G. Crosthwaite MemoryRegion *address_space_mem = get_system_memory(); 205e3260506SPeter A. G. Crosthwaite MemoryRegion *ocm_ram = g_new(MemoryRegion, 1); 2065b49a34cSDamien Hedde DeviceState *dev, *slcr; 207e3260506SPeter A. G. Crosthwaite SysBusDevice *busdev; 208e3260506SPeter A. G. Crosthwaite qemu_irq pic[64]; 209e3260506SPeter A. G. Crosthwaite int n; 210ddcf58e0SSebastian Huber unsigned int smp_cpus = machine->smp.cpus; 211e3260506SPeter A. G. Crosthwaite 212c9800965SIgor Mammedov /* max 2GB ram */ 213c9800965SIgor Mammedov if (machine->ram_size > 2 * GiB) { 214c9800965SIgor Mammedov error_report("RAM size more than 2 GiB is not supported"); 215c9800965SIgor Mammedov exit(EXIT_FAILURE); 216c9800965SIgor Mammedov } 217c9800965SIgor Mammedov 218ddcf58e0SSebastian Huber for (n = 0; n < smp_cpus; n++) { 219ddcf58e0SSebastian Huber Object *cpuobj = object_new(machine->cpu_type); 220d8bbdcf8SPeter Crosthwaite 221ddcf58e0SSebastian Huber object_property_set_int(cpuobj, "midr", ZYNQ_BOARD_MIDR, 222007b0657SMarkus Armbruster &error_fatal); 223ddcf58e0SSebastian Huber object_property_set_int(cpuobj, "reset-cbar", MPCORE_PERIPHBASE, 224007b0657SMarkus Armbruster &error_fatal); 225ddcf58e0SSebastian Huber 226ddcf58e0SSebastian Huber qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); 227ddcf58e0SSebastian Huber 228ddcf58e0SSebastian Huber zynq_machine->cpu[n] = ARM_CPU(cpuobj); 229ddcf58e0SSebastian Huber } 230e3260506SPeter A. G. Crosthwaite 231e3260506SPeter A. G. Crosthwaite /* DDR remapped to address zero. */ 2328182d3d1SIgor Mammedov memory_region_add_subregion(address_space_mem, 0, machine->ram); 233e3260506SPeter A. G. Crosthwaite 234e3260506SPeter A. G. Crosthwaite /* 256K of on-chip memory */ 23577a7cc61SPhilippe Mathieu-Daudé memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 * KiB, 236f8ed85acSMarkus Armbruster &error_fatal); 237e3260506SPeter A. G. Crosthwaite memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram); 238e3260506SPeter A. G. Crosthwaite 239e3260506SPeter A. G. Crosthwaite DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0); 240e3260506SPeter A. G. Crosthwaite 241e3260506SPeter A. G. Crosthwaite /* AMD */ 242940d5b13SMarkus Armbruster pflash_cfi02_register(0xe2000000, "zynq.pflash", FLASH_SIZE, 2434be74634SMarkus Armbruster dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, 244ce14710fSMarkus Armbruster FLASH_SECTOR_SIZE, 1, 245e3260506SPeter A. G. Crosthwaite 1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa, 246e3260506SPeter A. G. Crosthwaite 0); 247e3260506SPeter A. G. Crosthwaite 2485b49a34cSDamien Hedde /* Create the main clock source, and feed slcr with it */ 2495b49a34cSDamien Hedde zynq_machine->ps_clk = CLOCK(object_new(TYPE_CLOCK)); 2505b49a34cSDamien Hedde object_property_add_child(OBJECT(zynq_machine), "ps_clk", 251d2623129SMarkus Armbruster OBJECT(zynq_machine->ps_clk)); 2525b49a34cSDamien Hedde object_unref(OBJECT(zynq_machine->ps_clk)); 2535b49a34cSDamien Hedde clock_set_hz(zynq_machine->ps_clk, PS_CLK_FREQUENCY); 2543ab92878SPhilippe Mathieu-Daudé 2553ab92878SPhilippe Mathieu-Daudé /* Create slcr, keep a pointer to connect clocks */ 256e178113fSMarkus Armbruster slcr = qdev_new("xilinx-zynq_slcr"); 2575b49a34cSDamien Hedde qdev_connect_clock_in(slcr, "ps_clk", zynq_machine->ps_clk); 2587df3747cSSai Pavan Boddu qdev_prop_set_uint8(slcr, "boot-mode", zynq_machine->boot_mode); 2593ab92878SPhilippe Mathieu-Daudé sysbus_realize_and_unref(SYS_BUS_DEVICE(slcr), &error_fatal); 2603ab92878SPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(slcr), 0, 0xF8000000); 261e3260506SPeter A. G. Crosthwaite 2623e80f690SMarkus Armbruster dev = qdev_new(TYPE_A9MPCORE_PRIV); 263ddcf58e0SSebastian Huber qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 2641356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2653c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 266c2577128SPeter Crosthwaite sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE); 267ddcf58e0SSebastian Huber zynq_binfo.gic_cpu_if_addr = MPCORE_PERIPHBASE + 0x100; 268f2718773SSebastian Huber sysbus_create_varargs("l2x0", MPCORE_PERIPHBASE + 0x2000, NULL); 269ddcf58e0SSebastian Huber for (n = 0; n < smp_cpus; n++) { 2709b113a09SSebastian Huber /* See "hw/intc/arm_gic.h" for the IRQ line association */ 271ddcf58e0SSebastian Huber DeviceState *cpudev = DEVICE(zynq_machine->cpu[n]); 2729b113a09SSebastian Huber sysbus_connect_irq(busdev, n, 273ddcf58e0SSebastian Huber qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); 2749b113a09SSebastian Huber sysbus_connect_irq(busdev, smp_cpus + n, 275ddcf58e0SSebastian Huber qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); 276ddcf58e0SSebastian Huber } 277e3260506SPeter A. G. Crosthwaite 278e3260506SPeter A. G. Crosthwaite for (n = 0; n < 64; n++) { 279e3260506SPeter A. G. Crosthwaite pic[n] = qdev_get_gpio_in(dev, n); 280e3260506SPeter A. G. Crosthwaite } 281e3260506SPeter A. G. Crosthwaite 282*2d269a8bSPhilippe Mathieu-Daudé n = zynq_init_spi_flashes(0xE0006000, pic[58 - GIC_INTERNAL], false, 0); 283*2d269a8bSPhilippe Mathieu-Daudé n = zynq_init_spi_flashes(0xE0007000, pic[81 - GIC_INTERNAL], false, n); 284*2d269a8bSPhilippe Mathieu-Daudé n = zynq_init_spi_flashes(0xE000D000, pic[51 - GIC_INTERNAL], true, n); 285559d489fSPeter A. G. Crosthwaite 286*2d269a8bSPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_CHIPIDEA, 0xE0002000, pic[53 - GIC_INTERNAL]); 287*2d269a8bSPhilippe Mathieu-Daudé sysbus_create_simple(TYPE_CHIPIDEA, 0xE0003000, pic[76 - GIC_INTERNAL]); 288892776ceSPeter Crosthwaite 28931a171ccSPhilippe Mathieu-Daudé dev = qdev_new(TYPE_CADENCE_UART); 29031a171ccSPhilippe Mathieu-Daudé busdev = SYS_BUS_DEVICE(dev); 29131a171ccSPhilippe Mathieu-Daudé qdev_prop_set_chr(dev, "chardev", serial_hd(0)); 2923ab92878SPhilippe Mathieu-Daudé qdev_connect_clock_in(dev, "refclk", 2933ab92878SPhilippe Mathieu-Daudé qdev_get_clock_out(slcr, "uart0_ref_clk")); 29431a171ccSPhilippe Mathieu-Daudé sysbus_realize_and_unref(busdev, &error_fatal); 29531a171ccSPhilippe Mathieu-Daudé sysbus_mmio_map(busdev, 0, 0xE0000000); 296*2d269a8bSPhilippe Mathieu-Daudé sysbus_connect_irq(busdev, 0, pic[59 - GIC_INTERNAL]); 29731a171ccSPhilippe Mathieu-Daudé dev = qdev_new(TYPE_CADENCE_UART); 29831a171ccSPhilippe Mathieu-Daudé busdev = SYS_BUS_DEVICE(dev); 29931a171ccSPhilippe Mathieu-Daudé qdev_prop_set_chr(dev, "chardev", serial_hd(1)); 3003ab92878SPhilippe Mathieu-Daudé qdev_connect_clock_in(dev, "refclk", 3013ab92878SPhilippe Mathieu-Daudé qdev_get_clock_out(slcr, "uart1_ref_clk")); 30231a171ccSPhilippe Mathieu-Daudé sysbus_realize_and_unref(busdev, &error_fatal); 30331a171ccSPhilippe Mathieu-Daudé sysbus_mmio_map(busdev, 0, 0xE0001000); 304*2d269a8bSPhilippe Mathieu-Daudé sysbus_connect_irq(busdev, 0, pic[82 - GIC_INTERNAL]); 305e3260506SPeter A. G. Crosthwaite 306e3260506SPeter A. G. Crosthwaite sysbus_create_varargs("cadence_ttc", 0xF8001000, 307*2d269a8bSPhilippe Mathieu-Daudé pic[42-GIC_INTERNAL], pic[43-GIC_INTERNAL], pic[44-GIC_INTERNAL], NULL); 308e3260506SPeter A. G. Crosthwaite sysbus_create_varargs("cadence_ttc", 0xF8002000, 309*2d269a8bSPhilippe Mathieu-Daudé pic[69-GIC_INTERNAL], pic[70-GIC_INTERNAL], pic[71-GIC_INTERNAL], NULL); 310e3260506SPeter A. G. Crosthwaite 311*2d269a8bSPhilippe Mathieu-Daudé gem_init(0xE000B000, pic[54 - GIC_INTERNAL]); 312*2d269a8bSPhilippe Mathieu-Daudé gem_init(0xE000C000, pic[77 - GIC_INTERNAL]); 313e3260506SPeter A. G. Crosthwaite 31427a49d3bSPhilippe Mathieu-Daudé for (n = 0; n < 2; n++) { 31527a49d3bSPhilippe Mathieu-Daudé int hci_irq = n ? 79 : 56; 31627a49d3bSPhilippe Mathieu-Daudé hwaddr hci_addr = n ? 0xE0101000 : 0xE0100000; 31727a49d3bSPhilippe Mathieu-Daudé DriveInfo *di; 31827a49d3bSPhilippe Mathieu-Daudé BlockBackend *blk; 31927a49d3bSPhilippe Mathieu-Daudé DeviceState *carddev; 32027a49d3bSPhilippe Mathieu-Daudé 32127a49d3bSPhilippe Mathieu-Daudé /* Compatible with: 32227a49d3bSPhilippe Mathieu-Daudé * - SD Host Controller Specification Version 2.0 Part A2 32327a49d3bSPhilippe Mathieu-Daudé * - SDIO Specification Version 2.0 32427a49d3bSPhilippe Mathieu-Daudé * - MMC Specification Version 3.31 32527a49d3bSPhilippe Mathieu-Daudé */ 3263e80f690SMarkus Armbruster dev = qdev_new(TYPE_SYSBUS_SDHCI); 32727a49d3bSPhilippe Mathieu-Daudé qdev_prop_set_uint8(dev, "sd-spec-version", 2); 32827a49d3bSPhilippe Mathieu-Daudé qdev_prop_set_uint64(dev, "capareg", ZYNQ_SDHCI_CAPABILITIES); 3293c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 33027a49d3bSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, hci_addr); 331*2d269a8bSPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[hci_irq - GIC_INTERNAL]); 332b972b4e2SPeter Crosthwaite 33394d4bb4fSMarkus Armbruster di = drive_get(IF_SD, 0, n); 334eb4f566bSPeter Maydell blk = di ? blk_by_legacy_dinfo(di) : NULL; 3353e80f690SMarkus Armbruster carddev = qdev_new(TYPE_SD_CARD); 336934df912SMarkus Armbruster qdev_prop_set_drive_err(carddev, "drive", blk, &error_fatal); 3373e80f690SMarkus Armbruster qdev_realize_and_unref(carddev, qdev_get_child_bus(dev, "sd-bus"), 33827a49d3bSPhilippe Mathieu-Daudé &error_fatal); 33927a49d3bSPhilippe Mathieu-Daudé } 340eb4f566bSPeter Maydell 3413e80f690SMarkus Armbruster dev = qdev_new(TYPE_ZYNQ_XADC); 3423c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 34374fcbd22SGuenter Roeck sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8007100); 344*2d269a8bSPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[39-GIC_INTERNAL]); 34574fcbd22SGuenter Roeck 3463e80f690SMarkus Armbruster dev = qdev_new("pl330"); 34777844cc5SWen, Jianxian object_property_set_link(OBJECT(dev), "memory", 34877844cc5SWen, Jianxian OBJECT(address_space_mem), 34977844cc5SWen, Jianxian &error_fatal); 3507451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "num_chnls", 8); 3517451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "num_periph_req", 4); 3527451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "num_events", 16); 3537451afb6SPeter Crosthwaite 3547451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "data_width", 64); 3557451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "wr_cap", 8); 3567451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "wr_q_dep", 16); 3577451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "rd_cap", 8); 3587451afb6SPeter Crosthwaite qdev_prop_set_uint8(dev, "rd_q_dep", 16); 3597451afb6SPeter Crosthwaite qdev_prop_set_uint16(dev, "data_buffer_dep", 256); 3607451afb6SPeter Crosthwaite 3617451afb6SPeter Crosthwaite busdev = SYS_BUS_DEVICE(dev); 3623c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 3637451afb6SPeter Crosthwaite sysbus_mmio_map(busdev, 0, 0xF8003000); 364*2d269a8bSPhilippe Mathieu-Daudé sysbus_connect_irq(busdev, 0, pic[45-GIC_INTERNAL]); /* abort irq line */ 3655e9fcbd7SPhilippe Mathieu-Daudé for (n = 0; n < ARRAY_SIZE(dma_irqs); ++n) { /* event irqs */ 366*2d269a8bSPhilippe Mathieu-Daudé sysbus_connect_irq(busdev, n + 1, pic[dma_irqs[n] - GIC_INTERNAL]); 3677451afb6SPeter Crosthwaite } 3687451afb6SPeter Crosthwaite 3693e80f690SMarkus Armbruster dev = qdev_new("xlnx.ps7-dev-cfg"); 370f4b99537SPeter Crosthwaite busdev = SYS_BUS_DEVICE(dev); 3713c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 372*2d269a8bSPhilippe Mathieu-Daudé sysbus_connect_irq(busdev, 0, pic[40 - GIC_INTERNAL]); 373f4b99537SPeter Crosthwaite sysbus_mmio_map(busdev, 0, 0xF8007000); 374f4b99537SPeter Crosthwaite 375f160a4f8SChao Liu /* 376f160a4f8SChao Liu * Refer to the ug585-Zynq-7000-TRM manual B.3 (Module Summary) and 377f160a4f8SChao Liu * the zynq-7000.dtsi. Add placeholders for unimplemented devices. 378f160a4f8SChao Liu */ 379f160a4f8SChao Liu create_unimplemented_device("zynq.i2c0", 0xE0004000, 4 * KiB); 380f160a4f8SChao Liu create_unimplemented_device("zynq.i2c1", 0xE0005000, 4 * KiB); 381f160a4f8SChao Liu create_unimplemented_device("zynq.can0", 0xE0008000, 4 * KiB); 382f160a4f8SChao Liu create_unimplemented_device("zynq.can1", 0xE0009000, 4 * KiB); 383f160a4f8SChao Liu create_unimplemented_device("zynq.gpio", 0xE000A000, 4 * KiB); 384f160a4f8SChao Liu create_unimplemented_device("zynq.smcc", 0xE000E000, 4 * KiB); 385f160a4f8SChao Liu 386f160a4f8SChao Liu /* Direct Memory Access Controller, PL330, Non-Secure Mode */ 387f160a4f8SChao Liu create_unimplemented_device("zynq.dma_ns", 0xF8004000, 4 * KiB); 388f160a4f8SChao Liu 389f160a4f8SChao Liu /* System Watchdog Timer Registers */ 390f160a4f8SChao Liu create_unimplemented_device("zynq.swdt", 0xF8005000, 4 * KiB); 391f160a4f8SChao Liu 392f160a4f8SChao Liu /* DDR memory controller */ 393f160a4f8SChao Liu create_unimplemented_device("zynq.ddrc", 0xF8006000, 4 * KiB); 394f160a4f8SChao Liu 395f160a4f8SChao Liu /* AXI_HP Interface (AFI) */ 396f160a4f8SChao Liu create_unimplemented_device("zynq.axi_hp0", 0xF8008000, 0x28); 397f160a4f8SChao Liu create_unimplemented_device("zynq.axi_hp1", 0xF8009000, 0x28); 398f160a4f8SChao Liu create_unimplemented_device("zynq.axi_hp2", 0xF800A000, 0x28); 399f160a4f8SChao Liu create_unimplemented_device("zynq.axi_hp3", 0xF800B000, 0x28); 400f160a4f8SChao Liu 401f160a4f8SChao Liu create_unimplemented_device("zynq.efuse", 0xF800d000, 0x20); 402f160a4f8SChao Liu 403f160a4f8SChao Liu /* Embedded Trace Buffer */ 404f160a4f8SChao Liu create_unimplemented_device("zynq.etb", 0xF8801000, 4 * KiB); 405f160a4f8SChao Liu 406f160a4f8SChao Liu /* Cross Trigger Interface, ETB and TPIU */ 407f160a4f8SChao Liu create_unimplemented_device("zynq.cti_etb_tpiu", 0xF8802000, 4 * KiB); 408f160a4f8SChao Liu 409f160a4f8SChao Liu /* Trace Port Interface Unit */ 410f160a4f8SChao Liu create_unimplemented_device("zynq.tpiu", 0xF8803000, 4 * KiB); 411f160a4f8SChao Liu 412f160a4f8SChao Liu /* CoreSight Trace Funnel */ 413f160a4f8SChao Liu create_unimplemented_device("zynq.funnel", 0xF8804000, 4 * KiB); 414f160a4f8SChao Liu 415f160a4f8SChao Liu /* Instrumentation Trace Macrocell */ 416f160a4f8SChao Liu create_unimplemented_device("zynq.itm", 0xF8805000, 4 * KiB); 417f160a4f8SChao Liu 418f160a4f8SChao Liu /* Cross Trigger Interface, FTM */ 419f160a4f8SChao Liu create_unimplemented_device("zynq.cti_ftm", 0xF8809000, 4 * KiB); 420f160a4f8SChao Liu 421f160a4f8SChao Liu /* Fabric Trace Macrocell */ 422f160a4f8SChao Liu create_unimplemented_device("zynq.ftm", 0xF880B000, 4 * KiB); 423f160a4f8SChao Liu 424f160a4f8SChao Liu /* Cortex A9 Performance Monitoring Unit, CPU */ 425f160a4f8SChao Liu create_unimplemented_device("cortex-a9.pmu0", 0xF8891000, 4 * KiB); 426f160a4f8SChao Liu create_unimplemented_device("cortex-a9.pmu1", 0xF8893000, 4 * KiB); 427f160a4f8SChao Liu 428f160a4f8SChao Liu /* Cross Trigger Interface, CPU */ 429f160a4f8SChao Liu create_unimplemented_device("zynq.cpu_cti0", 0xF8898000, 4 * KiB); 430f160a4f8SChao Liu create_unimplemented_device("zynq.cpu_cti1", 0xF8899000, 4 * KiB); 431f160a4f8SChao Liu 432f160a4f8SChao Liu /* CoreSight PTM-A9, CPU */ 433f160a4f8SChao Liu create_unimplemented_device("cortex-a9.ptm0", 0xF889c000, 4 * KiB); 434f160a4f8SChao Liu create_unimplemented_device("cortex-a9.ptm1", 0xF889d000, 4 * KiB); 435f160a4f8SChao Liu 436f160a4f8SChao Liu /* AMBA NIC301 TrustZone */ 437f160a4f8SChao Liu create_unimplemented_device("zynq.trustZone", 0xF8900000, 0x20); 438f160a4f8SChao Liu 439f160a4f8SChao Liu /* AMBA Network Interconnect Advanced Quality of Service (QoS-301) */ 440f160a4f8SChao Liu create_unimplemented_device("zynq.qos301_cpu", 0xF8946000, 0x130); 441f160a4f8SChao Liu create_unimplemented_device("zynq.qos301_dmac", 0xF8947000, 0x130); 442f160a4f8SChao Liu create_unimplemented_device("zynq.qos301_iou", 0xF8948000, 0x130); 443f160a4f8SChao Liu 444c9800965SIgor Mammedov zynq_binfo.ram_size = machine->ram_size; 445e3260506SPeter A. G. Crosthwaite zynq_binfo.board_id = 0xd32; 446e3260506SPeter A. G. Crosthwaite zynq_binfo.loader_start = 0; 447c3a9a689SPeter Crosthwaite zynq_binfo.board_setup_addr = BOARD_SETUP_ADDR; 448c3a9a689SPeter Crosthwaite zynq_binfo.write_board_setup = zynq_write_board_setup; 449c3a9a689SPeter Crosthwaite 450ddcf58e0SSebastian Huber arm_load_kernel(zynq_machine->cpu[0], machine, &zynq_binfo); 451e3260506SPeter A. G. Crosthwaite } 452e3260506SPeter A. G. Crosthwaite 4535b49a34cSDamien Hedde static void zynq_machine_class_init(ObjectClass *oc, void *data) 454e3260506SPeter A. G. Crosthwaite { 45512af201aSPhilippe Mathieu-Daudé static const char * const valid_cpu_types[] = { 45612af201aSPhilippe Mathieu-Daudé ARM_CPU_TYPE_NAME("cortex-a9"), 45712af201aSPhilippe Mathieu-Daudé NULL 45812af201aSPhilippe Mathieu-Daudé }; 4595b49a34cSDamien Hedde MachineClass *mc = MACHINE_CLASS(oc); 4607df3747cSSai Pavan Boddu ObjectProperty *prop; 461e264d29dSEduardo Habkost mc->desc = "Xilinx Zynq Platform Baseboard for Cortex-A9"; 462e264d29dSEduardo Habkost mc->init = zynq_init; 463ddcf58e0SSebastian Huber mc->max_cpus = ZYNQ_MAX_CPUS; 4644672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 46512af201aSPhilippe Mathieu-Daudé mc->valid_cpu_types = valid_cpu_types; 4668182d3d1SIgor Mammedov mc->default_ram_id = "zynq.ext_ram"; 4677df3747cSSai Pavan Boddu prop = object_class_property_add_str(oc, "boot-mode", NULL, 4687df3747cSSai Pavan Boddu zynq_set_boot_mode); 4697df3747cSSai Pavan Boddu object_class_property_set_description(oc, "boot-mode", 4707df3747cSSai Pavan Boddu "Supported boot modes:" 4717df3747cSSai Pavan Boddu " jtag qspi sd nor"); 4727df3747cSSai Pavan Boddu object_property_set_default_str(prop, "qspi"); 473e3260506SPeter A. G. Crosthwaite } 474e3260506SPeter A. G. Crosthwaite 4755b49a34cSDamien Hedde static const TypeInfo zynq_machine_type = { 4765b49a34cSDamien Hedde .name = TYPE_ZYNQ_MACHINE, 4775b49a34cSDamien Hedde .parent = TYPE_MACHINE, 4785b49a34cSDamien Hedde .class_init = zynq_machine_class_init, 4795b49a34cSDamien Hedde .instance_size = sizeof(ZynqMachineState), 4805b49a34cSDamien Hedde }; 4815b49a34cSDamien Hedde 4825b49a34cSDamien Hedde static void zynq_machine_register_types(void) 4835b49a34cSDamien Hedde { 4845b49a34cSDamien Hedde type_register_static(&zynq_machine_type); 4855b49a34cSDamien Hedde } 4865b49a34cSDamien Hedde 4875b49a34cSDamien Hedde type_init(zynq_machine_register_types) 488