xref: /qemu/hw/arm/xilinx_zynq.c (revision 2744ece8095b8cdb0d667654debc1d80dd57bbd3)
1e3260506SPeter A. G. Crosthwaite /*
2e3260506SPeter A. G. Crosthwaite  * Xilinx Zynq Baseboard System emulation.
3e3260506SPeter A. G. Crosthwaite  *
4e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2010 Xilinx.
5e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com)
6e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2012 Petalogix Pty Ltd.
7e3260506SPeter A. G. Crosthwaite  * Written by Haibing Ma
8e3260506SPeter A. G. Crosthwaite  *
9e3260506SPeter A. G. Crosthwaite  * This program is free software; you can redistribute it and/or
10e3260506SPeter A. G. Crosthwaite  * modify it under the terms of the GNU General Public License
11e3260506SPeter A. G. Crosthwaite  * as published by the Free Software Foundation; either version
12e3260506SPeter A. G. Crosthwaite  * 2 of the License, or (at your option) any later version.
13e3260506SPeter A. G. Crosthwaite  *
14e3260506SPeter A. G. Crosthwaite  * You should have received a copy of the GNU General Public License along
15e3260506SPeter A. G. Crosthwaite  * with this program; if not, see <http://www.gnu.org/licenses/>.
16e3260506SPeter A. G. Crosthwaite  */
17e3260506SPeter A. G. Crosthwaite 
1812b16722SPeter Maydell #include "qemu/osdep.h"
19da34e65cSMarkus Armbruster #include "qapi/error.h"
204771d756SPaolo Bonzini #include "cpu.h"
2183c9f4caSPaolo Bonzini #include "hw/sysbus.h"
2212ec8bd5SPeter Maydell #include "hw/arm/boot.h"
231422e32dSPaolo Bonzini #include "net/net.h"
24022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
259c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2683c9f4caSPaolo Bonzini #include "hw/boards.h"
270d09e41aSPaolo Bonzini #include "hw/block/flash.h"
2883c9f4caSPaolo Bonzini #include "hw/loader.h"
2974fcbd22SGuenter Roeck #include "hw/misc/zynq-xadc.h"
308fd06719SAlistair Francis #include "hw/ssi/ssi.h"
31d8bbdcf8SPeter Crosthwaite #include "qemu/error-report.h"
32c2de81e2SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
334be12ea0Sxiaoqiang zhao #include "hw/char/cadence_uart.h"
34c2de81e2SPhilippe Mathieu-Daudé #include "hw/net/cadence_gem.h"
35c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h"
36559d489fSPeter A. G. Crosthwaite 
37559d489fSPeter A. G. Crosthwaite #define NUM_SPI_FLASHES 4
387b482bcfSPeter Crosthwaite #define NUM_QSPI_FLASHES 2
397b482bcfSPeter Crosthwaite #define NUM_QSPI_BUSSES 2
40e3260506SPeter A. G. Crosthwaite 
41e3260506SPeter A. G. Crosthwaite #define FLASH_SIZE (64 * 1024 * 1024)
42e3260506SPeter A. G. Crosthwaite #define FLASH_SECTOR_SIZE (128 * 1024)
43e3260506SPeter A. G. Crosthwaite 
44e3260506SPeter A. G. Crosthwaite #define IRQ_OFFSET 32 /* pic interrupts start from index 32 */
45e3260506SPeter A. G. Crosthwaite 
46c2577128SPeter Crosthwaite #define MPCORE_PERIPHBASE 0xF8F00000
47b48adc0dSAlistair Francis #define ZYNQ_BOARD_MIDR 0x413FC090
48c2577128SPeter Crosthwaite 
497451afb6SPeter Crosthwaite static const int dma_irqs[8] = {
507451afb6SPeter Crosthwaite     46, 47, 48, 49, 72, 73, 74, 75
517451afb6SPeter Crosthwaite };
527451afb6SPeter Crosthwaite 
53c3a9a689SPeter Crosthwaite #define BOARD_SETUP_ADDR        0x100
54c3a9a689SPeter Crosthwaite 
55c3a9a689SPeter Crosthwaite #define SLCR_LOCK_OFFSET        0x004
56c3a9a689SPeter Crosthwaite #define SLCR_UNLOCK_OFFSET      0x008
57c3a9a689SPeter Crosthwaite #define SLCR_ARM_PLL_OFFSET     0x100
58c3a9a689SPeter Crosthwaite 
59c3a9a689SPeter Crosthwaite #define SLCR_XILINX_UNLOCK_KEY  0xdf0d
60c3a9a689SPeter Crosthwaite #define SLCR_XILINX_LOCK_KEY    0x767b
61c3a9a689SPeter Crosthwaite 
6227a49d3bSPhilippe Mathieu-Daudé #define ZYNQ_SDHCI_CAPABILITIES 0x69ec0080  /* Datasheet: UG585 (v1.12.1) */
6327a49d3bSPhilippe Mathieu-Daudé 
64c3a9a689SPeter Crosthwaite #define ARMV7_IMM16(x) (extract32((x),  0, 12) | \
65c3a9a689SPeter Crosthwaite                         extract32((x), 12,  4) << 16)
66c3a9a689SPeter Crosthwaite 
67c3a9a689SPeter Crosthwaite /* Write immediate val to address r0 + addr. r0 should contain base offset
68c3a9a689SPeter Crosthwaite  * of the SLCR block. Clobbers r1.
69c3a9a689SPeter Crosthwaite  */
70c3a9a689SPeter Crosthwaite 
71c3a9a689SPeter Crosthwaite #define SLCR_WRITE(addr, val) \
72c3a9a689SPeter Crosthwaite     0xe3001000 + ARMV7_IMM16(extract32((val),  0, 16)), /* movw r1 ... */ \
73c3a9a689SPeter Crosthwaite     0xe3401000 + ARMV7_IMM16(extract32((val), 16, 16)), /* movt r1 ... */ \
74c3a9a689SPeter Crosthwaite     0xe5801000 + (addr)
75c3a9a689SPeter Crosthwaite 
76c3a9a689SPeter Crosthwaite static void zynq_write_board_setup(ARMCPU *cpu,
77c3a9a689SPeter Crosthwaite                                    const struct arm_boot_info *info)
78c3a9a689SPeter Crosthwaite {
79c3a9a689SPeter Crosthwaite     int n;
80c3a9a689SPeter Crosthwaite     uint32_t board_setup_blob[] = {
81c3a9a689SPeter Crosthwaite         0xe3a004f8, /* mov r0, #0xf8000000 */
82c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_UNLOCK_OFFSET, SLCR_XILINX_UNLOCK_KEY),
83c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_ARM_PLL_OFFSET, 0x00014008),
84c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_LOCK_OFFSET, SLCR_XILINX_LOCK_KEY),
85c3a9a689SPeter Crosthwaite         0xe12fff1e, /* bx lr */
86c3a9a689SPeter Crosthwaite     };
87c3a9a689SPeter Crosthwaite     for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) {
88c3a9a689SPeter Crosthwaite         board_setup_blob[n] = tswap32(board_setup_blob[n]);
89c3a9a689SPeter Crosthwaite     }
90c3a9a689SPeter Crosthwaite     rom_add_blob_fixed("board-setup", board_setup_blob,
91c3a9a689SPeter Crosthwaite                        sizeof(board_setup_blob), BOARD_SETUP_ADDR);
92c3a9a689SPeter Crosthwaite }
93c3a9a689SPeter Crosthwaite 
94e3260506SPeter A. G. Crosthwaite static struct arm_boot_info zynq_binfo = {};
95e3260506SPeter A. G. Crosthwaite 
96e3260506SPeter A. G. Crosthwaite static void gem_init(NICInfo *nd, uint32_t base, qemu_irq irq)
97e3260506SPeter A. G. Crosthwaite {
98e3260506SPeter A. G. Crosthwaite     DeviceState *dev;
99e3260506SPeter A. G. Crosthwaite     SysBusDevice *s;
100e3260506SPeter A. G. Crosthwaite 
101c2de81e2SPhilippe Mathieu-Daudé     dev = qdev_create(NULL, TYPE_CADENCE_GEM);
1027fcd57e8SPeter Crosthwaite     if (nd->used) {
103c2de81e2SPhilippe Mathieu-Daudé         qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
104e3260506SPeter A. G. Crosthwaite         qdev_set_nic_properties(dev, nd);
1057fcd57e8SPeter Crosthwaite     }
106e3260506SPeter A. G. Crosthwaite     qdev_init_nofail(dev);
1071356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
108e3260506SPeter A. G. Crosthwaite     sysbus_mmio_map(s, 0, base);
109e3260506SPeter A. G. Crosthwaite     sysbus_connect_irq(s, 0, irq);
110e3260506SPeter A. G. Crosthwaite }
111e3260506SPeter A. G. Crosthwaite 
1127b482bcfSPeter Crosthwaite static inline void zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq,
1137b482bcfSPeter Crosthwaite                                          bool is_qspi)
114559d489fSPeter A. G. Crosthwaite {
115559d489fSPeter A. G. Crosthwaite     DeviceState *dev;
116559d489fSPeter A. G. Crosthwaite     SysBusDevice *busdev;
117559d489fSPeter A. G. Crosthwaite     SSIBus *spi;
11879f5d67eSwalimis     DeviceState *flash_dev;
1197b482bcfSPeter Crosthwaite     int i, j;
1207b482bcfSPeter Crosthwaite     int num_busses =  is_qspi ? NUM_QSPI_BUSSES : 1;
1217b482bcfSPeter Crosthwaite     int num_ss = is_qspi ? NUM_QSPI_FLASHES : NUM_SPI_FLASHES;
122559d489fSPeter A. G. Crosthwaite 
1236b91f015SPeter Crosthwaite     dev = qdev_create(NULL, is_qspi ? "xlnx.ps7-qspi" : "xlnx.ps7-spi");
1247b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-txrx-bytes", is_qspi ? 4 : 1);
1257b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-ss-bits", num_ss);
1267b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-busses", num_busses);
127559d489fSPeter A. G. Crosthwaite     qdev_init_nofail(dev);
1281356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
129559d489fSPeter A. G. Crosthwaite     sysbus_mmio_map(busdev, 0, base_addr);
1307b482bcfSPeter Crosthwaite     if (is_qspi) {
1317b482bcfSPeter Crosthwaite         sysbus_mmio_map(busdev, 1, 0xFC000000);
1327b482bcfSPeter Crosthwaite     }
133559d489fSPeter A. G. Crosthwaite     sysbus_connect_irq(busdev, 0, irq);
134559d489fSPeter A. G. Crosthwaite 
1357b482bcfSPeter Crosthwaite     for (i = 0; i < num_busses; ++i) {
1367b482bcfSPeter Crosthwaite         char bus_name[16];
137559d489fSPeter A. G. Crosthwaite         qemu_irq cs_line;
138559d489fSPeter A. G. Crosthwaite 
1397b482bcfSPeter Crosthwaite         snprintf(bus_name, 16, "spi%d", i);
1407b482bcfSPeter Crosthwaite         spi = (SSIBus *)qdev_get_child_bus(dev, bus_name);
1417b482bcfSPeter Crosthwaite 
1427b482bcfSPeter Crosthwaite         for (j = 0; j < num_ss; ++j) {
14373bce518SPaolo Bonzini             DriveInfo *dinfo = drive_get_next(IF_MTD);
14473bce518SPaolo Bonzini             flash_dev = ssi_create_slave_no_init(spi, "n25q128");
14573bce518SPaolo Bonzini             if (dinfo) {
14673bce518SPaolo Bonzini                 qdev_prop_set_drive(flash_dev, "drive",
14773bce518SPaolo Bonzini                                     blk_by_legacy_dinfo(dinfo), &error_fatal);
14873bce518SPaolo Bonzini             }
14973bce518SPaolo Bonzini             qdev_init_nofail(flash_dev);
150559d489fSPeter A. G. Crosthwaite 
151de77914eSPeter Crosthwaite             cs_line = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0);
1527b482bcfSPeter Crosthwaite             sysbus_connect_irq(busdev, i * num_ss + j + 1, cs_line);
1537b482bcfSPeter Crosthwaite         }
154559d489fSPeter A. G. Crosthwaite     }
155559d489fSPeter A. G. Crosthwaite 
156559d489fSPeter A. G. Crosthwaite }
157559d489fSPeter A. G. Crosthwaite 
1583ef96221SMarcel Apfelbaum static void zynq_init(MachineState *machine)
159e3260506SPeter A. G. Crosthwaite {
1603ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
16117c2f0bfSAndreas Färber     ARMCPU *cpu;
162e3260506SPeter A. G. Crosthwaite     MemoryRegion *address_space_mem = get_system_memory();
163e3260506SPeter A. G. Crosthwaite     MemoryRegion *ext_ram = g_new(MemoryRegion, 1);
164e3260506SPeter A. G. Crosthwaite     MemoryRegion *ocm_ram = g_new(MemoryRegion, 1);
16527a49d3bSPhilippe Mathieu-Daudé     DeviceState *dev;
166e3260506SPeter A. G. Crosthwaite     SysBusDevice *busdev;
167e3260506SPeter A. G. Crosthwaite     qemu_irq pic[64];
168e3260506SPeter A. G. Crosthwaite     int n;
169e3260506SPeter A. G. Crosthwaite 
170ba1ba5ccSIgor Mammedov     cpu = ARM_CPU(object_new(machine->cpu_type));
171d8bbdcf8SPeter Crosthwaite 
17261e2f352SGreg Bellows     /* By default A9 CPUs have EL3 enabled.  This board does not
17361e2f352SGreg Bellows      * currently support EL3 so the CPU EL3 property is disabled before
17461e2f352SGreg Bellows      * realization.
17561e2f352SGreg Bellows      */
17661e2f352SGreg Bellows     if (object_property_find(OBJECT(cpu), "has_el3", NULL)) {
177007b0657SMarkus Armbruster         object_property_set_bool(OBJECT(cpu), false, "has_el3", &error_fatal);
17861e2f352SGreg Bellows     }
17961e2f352SGreg Bellows 
180007b0657SMarkus Armbruster     object_property_set_int(OBJECT(cpu), ZYNQ_BOARD_MIDR, "midr",
181007b0657SMarkus Armbruster                             &error_fatal);
182007b0657SMarkus Armbruster     object_property_set_int(OBJECT(cpu), MPCORE_PERIPHBASE, "reset-cbar",
183007b0657SMarkus Armbruster                             &error_fatal);
184007b0657SMarkus Armbruster     object_property_set_bool(OBJECT(cpu), true, "realized", &error_fatal);
185e3260506SPeter A. G. Crosthwaite 
186e3260506SPeter A. G. Crosthwaite     /* max 2GB ram */
187e3260506SPeter A. G. Crosthwaite     if (ram_size > 0x80000000) {
188e3260506SPeter A. G. Crosthwaite         ram_size = 0x80000000;
189e3260506SPeter A. G. Crosthwaite     }
190e3260506SPeter A. G. Crosthwaite 
191e3260506SPeter A. G. Crosthwaite     /* DDR remapped to address zero.  */
192c8623c02SDirk Müller     memory_region_allocate_system_memory(ext_ram, NULL, "zynq.ext_ram",
193c8623c02SDirk Müller                                          ram_size);
194e3260506SPeter A. G. Crosthwaite     memory_region_add_subregion(address_space_mem, 0, ext_ram);
195e3260506SPeter A. G. Crosthwaite 
196e3260506SPeter A. G. Crosthwaite     /* 256K of on-chip memory */
19798a99ce0SPeter Maydell     memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10,
198f8ed85acSMarkus Armbruster                            &error_fatal);
199e3260506SPeter A. G. Crosthwaite     memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram);
200e3260506SPeter A. G. Crosthwaite 
201e3260506SPeter A. G. Crosthwaite     DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
202e3260506SPeter A. G. Crosthwaite 
203e3260506SPeter A. G. Crosthwaite     /* AMD */
204940d5b13SMarkus Armbruster     pflash_cfi02_register(0xe2000000, "zynq.pflash", FLASH_SIZE,
2054be74634SMarkus Armbruster                           dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
206ce14710fSMarkus Armbruster                           FLASH_SECTOR_SIZE, 1,
207e3260506SPeter A. G. Crosthwaite                           1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa,
208e3260506SPeter A. G. Crosthwaite                           0);
209e3260506SPeter A. G. Crosthwaite 
210e3260506SPeter A. G. Crosthwaite     dev = qdev_create(NULL, "xilinx,zynq_slcr");
211e3260506SPeter A. G. Crosthwaite     qdev_init_nofail(dev);
2121356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8000000);
213e3260506SPeter A. G. Crosthwaite 
214c2de81e2SPhilippe Mathieu-Daudé     dev = qdev_create(NULL, TYPE_A9MPCORE_PRIV);
215e3260506SPeter A. G. Crosthwaite     qdev_prop_set_uint32(dev, "num-cpu", 1);
216e3260506SPeter A. G. Crosthwaite     qdev_init_nofail(dev);
2171356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
218c2577128SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
219e4a6540dSPeter Maydell     sysbus_connect_irq(busdev, 0,
220e4a6540dSPeter Maydell                        qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
221e3260506SPeter A. G. Crosthwaite 
222e3260506SPeter A. G. Crosthwaite     for (n = 0; n < 64; n++) {
223e3260506SPeter A. G. Crosthwaite         pic[n] = qdev_get_gpio_in(dev, n);
224e3260506SPeter A. G. Crosthwaite     }
225e3260506SPeter A. G. Crosthwaite 
2267b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE0006000, pic[58-IRQ_OFFSET], false);
2277b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE0007000, pic[81-IRQ_OFFSET], false);
2287b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE000D000, pic[51-IRQ_OFFSET], true);
229559d489fSPeter A. G. Crosthwaite 
230892776ceSPeter Crosthwaite     sysbus_create_simple("xlnx,ps7-usb", 0xE0002000, pic[53-IRQ_OFFSET]);
23170ef6a5bSLiming Wang     sysbus_create_simple("xlnx,ps7-usb", 0xE0003000, pic[76-IRQ_OFFSET]);
232892776ceSPeter Crosthwaite 
2339bca0edbSPeter Maydell     cadence_uart_create(0xE0000000, pic[59 - IRQ_OFFSET], serial_hd(0));
2349bca0edbSPeter Maydell     cadence_uart_create(0xE0001000, pic[82 - IRQ_OFFSET], serial_hd(1));
235e3260506SPeter A. G. Crosthwaite 
236e3260506SPeter A. G. Crosthwaite     sysbus_create_varargs("cadence_ttc", 0xF8001000,
237e3260506SPeter A. G. Crosthwaite             pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL);
238e3260506SPeter A. G. Crosthwaite     sysbus_create_varargs("cadence_ttc", 0xF8002000,
239e3260506SPeter A. G. Crosthwaite             pic[69-IRQ_OFFSET], pic[70-IRQ_OFFSET], pic[71-IRQ_OFFSET], NULL);
240e3260506SPeter A. G. Crosthwaite 
2417fcd57e8SPeter Crosthwaite     gem_init(&nd_table[0], 0xE000B000, pic[54-IRQ_OFFSET]);
2427fcd57e8SPeter Crosthwaite     gem_init(&nd_table[1], 0xE000C000, pic[77-IRQ_OFFSET]);
243e3260506SPeter A. G. Crosthwaite 
24427a49d3bSPhilippe Mathieu-Daudé     for (n = 0; n < 2; n++) {
24527a49d3bSPhilippe Mathieu-Daudé         int hci_irq = n ? 79 : 56;
24627a49d3bSPhilippe Mathieu-Daudé         hwaddr hci_addr = n ? 0xE0101000 : 0xE0100000;
24727a49d3bSPhilippe Mathieu-Daudé         DriveInfo *di;
24827a49d3bSPhilippe Mathieu-Daudé         BlockBackend *blk;
24927a49d3bSPhilippe Mathieu-Daudé         DeviceState *carddev;
25027a49d3bSPhilippe Mathieu-Daudé 
25127a49d3bSPhilippe Mathieu-Daudé         /* Compatible with:
25227a49d3bSPhilippe Mathieu-Daudé          * - SD Host Controller Specification Version 2.0 Part A2
25327a49d3bSPhilippe Mathieu-Daudé          * - SDIO Specification Version 2.0
25427a49d3bSPhilippe Mathieu-Daudé          * - MMC Specification Version 3.31
25527a49d3bSPhilippe Mathieu-Daudé          */
256c2de81e2SPhilippe Mathieu-Daudé         dev = qdev_create(NULL, TYPE_SYSBUS_SDHCI);
25727a49d3bSPhilippe Mathieu-Daudé         qdev_prop_set_uint8(dev, "sd-spec-version", 2);
25827a49d3bSPhilippe Mathieu-Daudé         qdev_prop_set_uint64(dev, "capareg", ZYNQ_SDHCI_CAPABILITIES);
259b972b4e2SPeter Crosthwaite         qdev_init_nofail(dev);
26027a49d3bSPhilippe Mathieu-Daudé         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, hci_addr);
26127a49d3bSPhilippe Mathieu-Daudé         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[hci_irq - IRQ_OFFSET]);
262b972b4e2SPeter Crosthwaite 
263eb4f566bSPeter Maydell         di = drive_get_next(IF_SD);
264eb4f566bSPeter Maydell         blk = di ? blk_by_legacy_dinfo(di) : NULL;
265eb4f566bSPeter Maydell         carddev = qdev_create(qdev_get_child_bus(dev, "sd-bus"), TYPE_SD_CARD);
266eb4f566bSPeter Maydell         qdev_prop_set_drive(carddev, "drive", blk, &error_fatal);
26727a49d3bSPhilippe Mathieu-Daudé         object_property_set_bool(OBJECT(carddev), true, "realized",
26827a49d3bSPhilippe Mathieu-Daudé                                  &error_fatal);
26927a49d3bSPhilippe Mathieu-Daudé     }
270eb4f566bSPeter Maydell 
27174fcbd22SGuenter Roeck     dev = qdev_create(NULL, TYPE_ZYNQ_XADC);
27274fcbd22SGuenter Roeck     qdev_init_nofail(dev);
27374fcbd22SGuenter Roeck     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8007100);
27474fcbd22SGuenter Roeck     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[39-IRQ_OFFSET]);
27574fcbd22SGuenter Roeck 
2767451afb6SPeter Crosthwaite     dev = qdev_create(NULL, "pl330");
2777451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_chnls",  8);
2787451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_periph_req",  4);
2797451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_events",  16);
2807451afb6SPeter Crosthwaite 
2817451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "data_width",  64);
2827451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "wr_cap",  8);
2837451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "wr_q_dep",  16);
2847451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "rd_cap",  8);
2857451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "rd_q_dep",  16);
2867451afb6SPeter Crosthwaite     qdev_prop_set_uint16(dev, "data_buffer_dep",  256);
2877451afb6SPeter Crosthwaite 
2887451afb6SPeter Crosthwaite     qdev_init_nofail(dev);
2897451afb6SPeter Crosthwaite     busdev = SYS_BUS_DEVICE(dev);
2907451afb6SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, 0xF8003000);
2917451afb6SPeter Crosthwaite     sysbus_connect_irq(busdev, 0, pic[45-IRQ_OFFSET]); /* abort irq line */
2925e9fcbd7SPhilippe Mathieu-Daudé     for (n = 0; n < ARRAY_SIZE(dma_irqs); ++n) { /* event irqs */
2937451afb6SPeter Crosthwaite         sysbus_connect_irq(busdev, n + 1, pic[dma_irqs[n] - IRQ_OFFSET]);
2947451afb6SPeter Crosthwaite     }
2957451afb6SPeter Crosthwaite 
296f4b99537SPeter Crosthwaite     dev = qdev_create(NULL, "xlnx.ps7-dev-cfg");
297f4b99537SPeter Crosthwaite     qdev_init_nofail(dev);
298f4b99537SPeter Crosthwaite     busdev = SYS_BUS_DEVICE(dev);
299f4b99537SPeter Crosthwaite     sysbus_connect_irq(busdev, 0, pic[40 - IRQ_OFFSET]);
300f4b99537SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, 0xF8007000);
301f4b99537SPeter Crosthwaite 
302e3260506SPeter A. G. Crosthwaite     zynq_binfo.ram_size = ram_size;
303e3260506SPeter A. G. Crosthwaite     zynq_binfo.nb_cpus = 1;
304e3260506SPeter A. G. Crosthwaite     zynq_binfo.board_id = 0xd32;
305e3260506SPeter A. G. Crosthwaite     zynq_binfo.loader_start = 0;
306c3a9a689SPeter Crosthwaite     zynq_binfo.board_setup_addr = BOARD_SETUP_ADDR;
307c3a9a689SPeter Crosthwaite     zynq_binfo.write_board_setup = zynq_write_board_setup;
308c3a9a689SPeter Crosthwaite 
309*2744ece8STao Xu     arm_load_kernel(ARM_CPU(first_cpu), machine, &zynq_binfo);
310e3260506SPeter A. G. Crosthwaite }
311e3260506SPeter A. G. Crosthwaite 
312e264d29dSEduardo Habkost static void zynq_machine_init(MachineClass *mc)
313e3260506SPeter A. G. Crosthwaite {
314e264d29dSEduardo Habkost     mc->desc = "Xilinx Zynq Platform Baseboard for Cortex-A9";
315e264d29dSEduardo Habkost     mc->init = zynq_init;
316e264d29dSEduardo Habkost     mc->max_cpus = 1;
317e264d29dSEduardo Habkost     mc->no_sdcard = 1;
3184672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
319ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
320e3260506SPeter A. G. Crosthwaite }
321e3260506SPeter A. G. Crosthwaite 
322e264d29dSEduardo Habkost DEFINE_MACHINE("xilinx-zynq-a9", zynq_machine_init)
323