xref: /qemu/hw/arm/xilinx_zynq.c (revision 12b167226f2804063cf8d72fe4fdc01764c99e96)
1e3260506SPeter A. G. Crosthwaite /*
2e3260506SPeter A. G. Crosthwaite  * Xilinx Zynq Baseboard System emulation.
3e3260506SPeter A. G. Crosthwaite  *
4e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2010 Xilinx.
5e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2012 Peter A.G. Crosthwaite (peter.croshtwaite@petalogix.com)
6e3260506SPeter A. G. Crosthwaite  * Copyright (c) 2012 Petalogix Pty Ltd.
7e3260506SPeter A. G. Crosthwaite  * Written by Haibing Ma
8e3260506SPeter A. G. Crosthwaite  *
9e3260506SPeter A. G. Crosthwaite  * This program is free software; you can redistribute it and/or
10e3260506SPeter A. G. Crosthwaite  * modify it under the terms of the GNU General Public License
11e3260506SPeter A. G. Crosthwaite  * as published by the Free Software Foundation; either version
12e3260506SPeter A. G. Crosthwaite  * 2 of the License, or (at your option) any later version.
13e3260506SPeter A. G. Crosthwaite  *
14e3260506SPeter A. G. Crosthwaite  * You should have received a copy of the GNU General Public License along
15e3260506SPeter A. G. Crosthwaite  * with this program; if not, see <http://www.gnu.org/licenses/>.
16e3260506SPeter A. G. Crosthwaite  */
17e3260506SPeter A. G. Crosthwaite 
18*12b16722SPeter Maydell #include "qemu/osdep.h"
1983c9f4caSPaolo Bonzini #include "hw/sysbus.h"
20bd2be150SPeter Maydell #include "hw/arm/arm.h"
211422e32dSPaolo Bonzini #include "net/net.h"
22022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
239c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2483c9f4caSPaolo Bonzini #include "hw/boards.h"
250d09e41aSPaolo Bonzini #include "hw/block/flash.h"
26fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
2783c9f4caSPaolo Bonzini #include "hw/loader.h"
2874fcbd22SGuenter Roeck #include "hw/misc/zynq-xadc.h"
2983c9f4caSPaolo Bonzini #include "hw/ssi.h"
30d8bbdcf8SPeter Crosthwaite #include "qemu/error-report.h"
31559d489fSPeter A. G. Crosthwaite 
32559d489fSPeter A. G. Crosthwaite #define NUM_SPI_FLASHES 4
337b482bcfSPeter Crosthwaite #define NUM_QSPI_FLASHES 2
347b482bcfSPeter Crosthwaite #define NUM_QSPI_BUSSES 2
35e3260506SPeter A. G. Crosthwaite 
36e3260506SPeter A. G. Crosthwaite #define FLASH_SIZE (64 * 1024 * 1024)
37e3260506SPeter A. G. Crosthwaite #define FLASH_SECTOR_SIZE (128 * 1024)
38e3260506SPeter A. G. Crosthwaite 
39e3260506SPeter A. G. Crosthwaite #define IRQ_OFFSET 32 /* pic interrupts start from index 32 */
40e3260506SPeter A. G. Crosthwaite 
41c2577128SPeter Crosthwaite #define MPCORE_PERIPHBASE 0xF8F00000
42b48adc0dSAlistair Francis #define ZYNQ_BOARD_MIDR 0x413FC090
43c2577128SPeter Crosthwaite 
447451afb6SPeter Crosthwaite static const int dma_irqs[8] = {
457451afb6SPeter Crosthwaite     46, 47, 48, 49, 72, 73, 74, 75
467451afb6SPeter Crosthwaite };
477451afb6SPeter Crosthwaite 
48c3a9a689SPeter Crosthwaite #define BOARD_SETUP_ADDR        0x100
49c3a9a689SPeter Crosthwaite 
50c3a9a689SPeter Crosthwaite #define SLCR_LOCK_OFFSET        0x004
51c3a9a689SPeter Crosthwaite #define SLCR_UNLOCK_OFFSET      0x008
52c3a9a689SPeter Crosthwaite #define SLCR_ARM_PLL_OFFSET     0x100
53c3a9a689SPeter Crosthwaite 
54c3a9a689SPeter Crosthwaite #define SLCR_XILINX_UNLOCK_KEY  0xdf0d
55c3a9a689SPeter Crosthwaite #define SLCR_XILINX_LOCK_KEY    0x767b
56c3a9a689SPeter Crosthwaite 
57c3a9a689SPeter Crosthwaite #define ARMV7_IMM16(x) (extract32((x),  0, 12) | \
58c3a9a689SPeter Crosthwaite                         extract32((x), 12,  4) << 16)
59c3a9a689SPeter Crosthwaite 
60c3a9a689SPeter Crosthwaite /* Write immediate val to address r0 + addr. r0 should contain base offset
61c3a9a689SPeter Crosthwaite  * of the SLCR block. Clobbers r1.
62c3a9a689SPeter Crosthwaite  */
63c3a9a689SPeter Crosthwaite 
64c3a9a689SPeter Crosthwaite #define SLCR_WRITE(addr, val) \
65c3a9a689SPeter Crosthwaite     0xe3001000 + ARMV7_IMM16(extract32((val),  0, 16)), /* movw r1 ... */ \
66c3a9a689SPeter Crosthwaite     0xe3401000 + ARMV7_IMM16(extract32((val), 16, 16)), /* movt r1 ... */ \
67c3a9a689SPeter Crosthwaite     0xe5801000 + (addr)
68c3a9a689SPeter Crosthwaite 
69c3a9a689SPeter Crosthwaite static void zynq_write_board_setup(ARMCPU *cpu,
70c3a9a689SPeter Crosthwaite                                    const struct arm_boot_info *info)
71c3a9a689SPeter Crosthwaite {
72c3a9a689SPeter Crosthwaite     int n;
73c3a9a689SPeter Crosthwaite     uint32_t board_setup_blob[] = {
74c3a9a689SPeter Crosthwaite         0xe3a004f8, /* mov r0, #0xf8000000 */
75c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_UNLOCK_OFFSET, SLCR_XILINX_UNLOCK_KEY),
76c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_ARM_PLL_OFFSET, 0x00014008),
77c3a9a689SPeter Crosthwaite         SLCR_WRITE(SLCR_LOCK_OFFSET, SLCR_XILINX_LOCK_KEY),
78c3a9a689SPeter Crosthwaite         0xe12fff1e, /* bx lr */
79c3a9a689SPeter Crosthwaite     };
80c3a9a689SPeter Crosthwaite     for (n = 0; n < ARRAY_SIZE(board_setup_blob); n++) {
81c3a9a689SPeter Crosthwaite         board_setup_blob[n] = tswap32(board_setup_blob[n]);
82c3a9a689SPeter Crosthwaite     }
83c3a9a689SPeter Crosthwaite     rom_add_blob_fixed("board-setup", board_setup_blob,
84c3a9a689SPeter Crosthwaite                        sizeof(board_setup_blob), BOARD_SETUP_ADDR);
85c3a9a689SPeter Crosthwaite }
86c3a9a689SPeter Crosthwaite 
87e3260506SPeter A. G. Crosthwaite static struct arm_boot_info zynq_binfo = {};
88e3260506SPeter A. G. Crosthwaite 
89e3260506SPeter A. G. Crosthwaite static void gem_init(NICInfo *nd, uint32_t base, qemu_irq irq)
90e3260506SPeter A. G. Crosthwaite {
91e3260506SPeter A. G. Crosthwaite     DeviceState *dev;
92e3260506SPeter A. G. Crosthwaite     SysBusDevice *s;
93e3260506SPeter A. G. Crosthwaite 
94e3260506SPeter A. G. Crosthwaite     dev = qdev_create(NULL, "cadence_gem");
957fcd57e8SPeter Crosthwaite     if (nd->used) {
967fcd57e8SPeter Crosthwaite         qemu_check_nic_model(nd, "cadence_gem");
97e3260506SPeter A. G. Crosthwaite         qdev_set_nic_properties(dev, nd);
987fcd57e8SPeter Crosthwaite     }
99e3260506SPeter A. G. Crosthwaite     qdev_init_nofail(dev);
1001356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
101e3260506SPeter A. G. Crosthwaite     sysbus_mmio_map(s, 0, base);
102e3260506SPeter A. G. Crosthwaite     sysbus_connect_irq(s, 0, irq);
103e3260506SPeter A. G. Crosthwaite }
104e3260506SPeter A. G. Crosthwaite 
1057b482bcfSPeter Crosthwaite static inline void zynq_init_spi_flashes(uint32_t base_addr, qemu_irq irq,
1067b482bcfSPeter Crosthwaite                                          bool is_qspi)
107559d489fSPeter A. G. Crosthwaite {
108559d489fSPeter A. G. Crosthwaite     DeviceState *dev;
109559d489fSPeter A. G. Crosthwaite     SysBusDevice *busdev;
110559d489fSPeter A. G. Crosthwaite     SSIBus *spi;
11179f5d67eSwalimis     DeviceState *flash_dev;
1127b482bcfSPeter Crosthwaite     int i, j;
1137b482bcfSPeter Crosthwaite     int num_busses =  is_qspi ? NUM_QSPI_BUSSES : 1;
1147b482bcfSPeter Crosthwaite     int num_ss = is_qspi ? NUM_QSPI_FLASHES : NUM_SPI_FLASHES;
115559d489fSPeter A. G. Crosthwaite 
1166b91f015SPeter Crosthwaite     dev = qdev_create(NULL, is_qspi ? "xlnx.ps7-qspi" : "xlnx.ps7-spi");
1177b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-txrx-bytes", is_qspi ? 4 : 1);
1187b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-ss-bits", num_ss);
1197b482bcfSPeter Crosthwaite     qdev_prop_set_uint8(dev, "num-busses", num_busses);
120559d489fSPeter A. G. Crosthwaite     qdev_init_nofail(dev);
1211356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
122559d489fSPeter A. G. Crosthwaite     sysbus_mmio_map(busdev, 0, base_addr);
1237b482bcfSPeter Crosthwaite     if (is_qspi) {
1247b482bcfSPeter Crosthwaite         sysbus_mmio_map(busdev, 1, 0xFC000000);
1257b482bcfSPeter Crosthwaite     }
126559d489fSPeter A. G. Crosthwaite     sysbus_connect_irq(busdev, 0, irq);
127559d489fSPeter A. G. Crosthwaite 
1287b482bcfSPeter Crosthwaite     for (i = 0; i < num_busses; ++i) {
1297b482bcfSPeter Crosthwaite         char bus_name[16];
130559d489fSPeter A. G. Crosthwaite         qemu_irq cs_line;
131559d489fSPeter A. G. Crosthwaite 
1327b482bcfSPeter Crosthwaite         snprintf(bus_name, 16, "spi%d", i);
1337b482bcfSPeter Crosthwaite         spi = (SSIBus *)qdev_get_child_bus(dev, bus_name);
1347b482bcfSPeter Crosthwaite 
1357b482bcfSPeter Crosthwaite         for (j = 0; j < num_ss; ++j) {
136f1922e36SPeter Crosthwaite             flash_dev = ssi_create_slave(spi, "n25q128");
137559d489fSPeter A. G. Crosthwaite 
138de77914eSPeter Crosthwaite             cs_line = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0);
1397b482bcfSPeter Crosthwaite             sysbus_connect_irq(busdev, i * num_ss + j + 1, cs_line);
1407b482bcfSPeter Crosthwaite         }
141559d489fSPeter A. G. Crosthwaite     }
142559d489fSPeter A. G. Crosthwaite 
143559d489fSPeter A. G. Crosthwaite }
144559d489fSPeter A. G. Crosthwaite 
1453ef96221SMarcel Apfelbaum static void zynq_init(MachineState *machine)
146e3260506SPeter A. G. Crosthwaite {
1473ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
1483ef96221SMarcel Apfelbaum     const char *cpu_model = machine->cpu_model;
1493ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
1503ef96221SMarcel Apfelbaum     const char *kernel_cmdline = machine->kernel_cmdline;
1513ef96221SMarcel Apfelbaum     const char *initrd_filename = machine->initrd_filename;
152d8bbdcf8SPeter Crosthwaite     ObjectClass *cpu_oc;
15317c2f0bfSAndreas Färber     ARMCPU *cpu;
154e3260506SPeter A. G. Crosthwaite     MemoryRegion *address_space_mem = get_system_memory();
155e3260506SPeter A. G. Crosthwaite     MemoryRegion *ext_ram = g_new(MemoryRegion, 1);
156e3260506SPeter A. G. Crosthwaite     MemoryRegion *ocm_ram = g_new(MemoryRegion, 1);
157e3260506SPeter A. G. Crosthwaite     DeviceState *dev;
158e3260506SPeter A. G. Crosthwaite     SysBusDevice *busdev;
159e3260506SPeter A. G. Crosthwaite     qemu_irq pic[64];
160e3260506SPeter A. G. Crosthwaite     int n;
161e3260506SPeter A. G. Crosthwaite 
162e3260506SPeter A. G. Crosthwaite     if (!cpu_model) {
163e3260506SPeter A. G. Crosthwaite         cpu_model = "cortex-a9";
164e3260506SPeter A. G. Crosthwaite     }
165d8bbdcf8SPeter Crosthwaite     cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
166e3260506SPeter A. G. Crosthwaite 
167d8bbdcf8SPeter Crosthwaite     cpu = ARM_CPU(object_new(object_class_get_name(cpu_oc)));
168d8bbdcf8SPeter Crosthwaite 
16961e2f352SGreg Bellows     /* By default A9 CPUs have EL3 enabled.  This board does not
17061e2f352SGreg Bellows      * currently support EL3 so the CPU EL3 property is disabled before
17161e2f352SGreg Bellows      * realization.
17261e2f352SGreg Bellows      */
17361e2f352SGreg Bellows     if (object_property_find(OBJECT(cpu), "has_el3", NULL)) {
174007b0657SMarkus Armbruster         object_property_set_bool(OBJECT(cpu), false, "has_el3", &error_fatal);
17561e2f352SGreg Bellows     }
17661e2f352SGreg Bellows 
177007b0657SMarkus Armbruster     object_property_set_int(OBJECT(cpu), ZYNQ_BOARD_MIDR, "midr",
178007b0657SMarkus Armbruster                             &error_fatal);
179007b0657SMarkus Armbruster     object_property_set_int(OBJECT(cpu), MPCORE_PERIPHBASE, "reset-cbar",
180007b0657SMarkus Armbruster                             &error_fatal);
181007b0657SMarkus Armbruster     object_property_set_bool(OBJECT(cpu), true, "realized", &error_fatal);
182e3260506SPeter A. G. Crosthwaite 
183e3260506SPeter A. G. Crosthwaite     /* max 2GB ram */
184e3260506SPeter A. G. Crosthwaite     if (ram_size > 0x80000000) {
185e3260506SPeter A. G. Crosthwaite         ram_size = 0x80000000;
186e3260506SPeter A. G. Crosthwaite     }
187e3260506SPeter A. G. Crosthwaite 
188e3260506SPeter A. G. Crosthwaite     /* DDR remapped to address zero.  */
189c8623c02SDirk Müller     memory_region_allocate_system_memory(ext_ram, NULL, "zynq.ext_ram",
190c8623c02SDirk Müller                                          ram_size);
191e3260506SPeter A. G. Crosthwaite     memory_region_add_subregion(address_space_mem, 0, ext_ram);
192e3260506SPeter A. G. Crosthwaite 
193e3260506SPeter A. G. Crosthwaite     /* 256K of on-chip memory */
19449946538SHu Tao     memory_region_init_ram(ocm_ram, NULL, "zynq.ocm_ram", 256 << 10,
195f8ed85acSMarkus Armbruster                            &error_fatal);
196e3260506SPeter A. G. Crosthwaite     vmstate_register_ram_global(ocm_ram);
197e3260506SPeter A. G. Crosthwaite     memory_region_add_subregion(address_space_mem, 0xFFFC0000, ocm_ram);
198e3260506SPeter A. G. Crosthwaite 
199e3260506SPeter A. G. Crosthwaite     DriveInfo *dinfo = drive_get(IF_PFLASH, 0, 0);
200e3260506SPeter A. G. Crosthwaite 
201e3260506SPeter A. G. Crosthwaite     /* AMD */
202e3260506SPeter A. G. Crosthwaite     pflash_cfi02_register(0xe2000000, NULL, "zynq.pflash", FLASH_SIZE,
2034be74634SMarkus Armbruster                           dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
204fa1d36dfSMarkus Armbruster                           FLASH_SECTOR_SIZE,
205e3260506SPeter A. G. Crosthwaite                           FLASH_SIZE/FLASH_SECTOR_SIZE, 1,
206e3260506SPeter A. G. Crosthwaite                           1, 0x0066, 0x0022, 0x0000, 0x0000, 0x0555, 0x2aa,
207e3260506SPeter A. G. Crosthwaite                               0);
208e3260506SPeter A. G. Crosthwaite 
209e3260506SPeter A. G. Crosthwaite     dev = qdev_create(NULL, "xilinx,zynq_slcr");
210e3260506SPeter A. G. Crosthwaite     qdev_init_nofail(dev);
2111356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8000000);
212e3260506SPeter A. G. Crosthwaite 
213e3260506SPeter A. G. Crosthwaite     dev = qdev_create(NULL, "a9mpcore_priv");
214e3260506SPeter A. G. Crosthwaite     qdev_prop_set_uint32(dev, "num-cpu", 1);
215e3260506SPeter A. G. Crosthwaite     qdev_init_nofail(dev);
2161356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
217c2577128SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, MPCORE_PERIPHBASE);
218e4a6540dSPeter Maydell     sysbus_connect_irq(busdev, 0,
219e4a6540dSPeter Maydell                        qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ));
220e3260506SPeter A. G. Crosthwaite 
221e3260506SPeter A. G. Crosthwaite     for (n = 0; n < 64; n++) {
222e3260506SPeter A. G. Crosthwaite         pic[n] = qdev_get_gpio_in(dev, n);
223e3260506SPeter A. G. Crosthwaite     }
224e3260506SPeter A. G. Crosthwaite 
2257b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE0006000, pic[58-IRQ_OFFSET], false);
2267b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE0007000, pic[81-IRQ_OFFSET], false);
2277b482bcfSPeter Crosthwaite     zynq_init_spi_flashes(0xE000D000, pic[51-IRQ_OFFSET], true);
228559d489fSPeter A. G. Crosthwaite 
229892776ceSPeter Crosthwaite     sysbus_create_simple("xlnx,ps7-usb", 0xE0002000, pic[53-IRQ_OFFSET]);
23070ef6a5bSLiming Wang     sysbus_create_simple("xlnx,ps7-usb", 0xE0003000, pic[76-IRQ_OFFSET]);
231892776ceSPeter Crosthwaite 
232e3260506SPeter A. G. Crosthwaite     sysbus_create_simple("cadence_uart", 0xE0000000, pic[59-IRQ_OFFSET]);
233e3260506SPeter A. G. Crosthwaite     sysbus_create_simple("cadence_uart", 0xE0001000, pic[82-IRQ_OFFSET]);
234e3260506SPeter A. G. Crosthwaite 
235e3260506SPeter A. G. Crosthwaite     sysbus_create_varargs("cadence_ttc", 0xF8001000,
236e3260506SPeter A. G. Crosthwaite             pic[42-IRQ_OFFSET], pic[43-IRQ_OFFSET], pic[44-IRQ_OFFSET], NULL);
237e3260506SPeter A. G. Crosthwaite     sysbus_create_varargs("cadence_ttc", 0xF8002000,
238e3260506SPeter A. G. Crosthwaite             pic[69-IRQ_OFFSET], pic[70-IRQ_OFFSET], pic[71-IRQ_OFFSET], NULL);
239e3260506SPeter A. G. Crosthwaite 
2407fcd57e8SPeter Crosthwaite     gem_init(&nd_table[0], 0xE000B000, pic[54-IRQ_OFFSET]);
2417fcd57e8SPeter Crosthwaite     gem_init(&nd_table[1], 0xE000C000, pic[77-IRQ_OFFSET]);
242e3260506SPeter A. G. Crosthwaite 
243b972b4e2SPeter Crosthwaite     dev = qdev_create(NULL, "generic-sdhci");
244b972b4e2SPeter Crosthwaite     qdev_init_nofail(dev);
245b972b4e2SPeter Crosthwaite     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xE0100000);
246b972b4e2SPeter Crosthwaite     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[56-IRQ_OFFSET]);
247b972b4e2SPeter Crosthwaite 
248b972b4e2SPeter Crosthwaite     dev = qdev_create(NULL, "generic-sdhci");
249b972b4e2SPeter Crosthwaite     qdev_init_nofail(dev);
250b972b4e2SPeter Crosthwaite     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xE0101000);
251b972b4e2SPeter Crosthwaite     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[79-IRQ_OFFSET]);
252b972b4e2SPeter Crosthwaite 
25374fcbd22SGuenter Roeck     dev = qdev_create(NULL, TYPE_ZYNQ_XADC);
25474fcbd22SGuenter Roeck     qdev_init_nofail(dev);
25574fcbd22SGuenter Roeck     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0xF8007100);
25674fcbd22SGuenter Roeck     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[39-IRQ_OFFSET]);
25774fcbd22SGuenter Roeck 
2587451afb6SPeter Crosthwaite     dev = qdev_create(NULL, "pl330");
2597451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_chnls",  8);
2607451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_periph_req",  4);
2617451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "num_events",  16);
2627451afb6SPeter Crosthwaite 
2637451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "data_width",  64);
2647451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "wr_cap",  8);
2657451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "wr_q_dep",  16);
2667451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "rd_cap",  8);
2677451afb6SPeter Crosthwaite     qdev_prop_set_uint8(dev, "rd_q_dep",  16);
2687451afb6SPeter Crosthwaite     qdev_prop_set_uint16(dev, "data_buffer_dep",  256);
2697451afb6SPeter Crosthwaite 
2707451afb6SPeter Crosthwaite     qdev_init_nofail(dev);
2717451afb6SPeter Crosthwaite     busdev = SYS_BUS_DEVICE(dev);
2727451afb6SPeter Crosthwaite     sysbus_mmio_map(busdev, 0, 0xF8003000);
2737451afb6SPeter Crosthwaite     sysbus_connect_irq(busdev, 0, pic[45-IRQ_OFFSET]); /* abort irq line */
2747451afb6SPeter Crosthwaite     for (n = 0; n < 8; ++n) { /* event irqs */
2757451afb6SPeter Crosthwaite         sysbus_connect_irq(busdev, n + 1, pic[dma_irqs[n] - IRQ_OFFSET]);
2767451afb6SPeter Crosthwaite     }
2777451afb6SPeter Crosthwaite 
278e3260506SPeter A. G. Crosthwaite     zynq_binfo.ram_size = ram_size;
279e3260506SPeter A. G. Crosthwaite     zynq_binfo.kernel_filename = kernel_filename;
280e3260506SPeter A. G. Crosthwaite     zynq_binfo.kernel_cmdline = kernel_cmdline;
281e3260506SPeter A. G. Crosthwaite     zynq_binfo.initrd_filename = initrd_filename;
282e3260506SPeter A. G. Crosthwaite     zynq_binfo.nb_cpus = 1;
283e3260506SPeter A. G. Crosthwaite     zynq_binfo.board_id = 0xd32;
284e3260506SPeter A. G. Crosthwaite     zynq_binfo.loader_start = 0;
285c3a9a689SPeter Crosthwaite     zynq_binfo.board_setup_addr = BOARD_SETUP_ADDR;
286c3a9a689SPeter Crosthwaite     zynq_binfo.write_board_setup = zynq_write_board_setup;
287c3a9a689SPeter Crosthwaite 
288182735efSAndreas Färber     arm_load_kernel(ARM_CPU(first_cpu), &zynq_binfo);
289e3260506SPeter A. G. Crosthwaite }
290e3260506SPeter A. G. Crosthwaite 
291e264d29dSEduardo Habkost static void zynq_machine_init(MachineClass *mc)
292e3260506SPeter A. G. Crosthwaite {
293e264d29dSEduardo Habkost     mc->desc = "Xilinx Zynq Platform Baseboard for Cortex-A9";
294e264d29dSEduardo Habkost     mc->init = zynq_init;
295e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
296e264d29dSEduardo Habkost     mc->max_cpus = 1;
297e264d29dSEduardo Habkost     mc->no_sdcard = 1;
298e3260506SPeter A. G. Crosthwaite }
299e3260506SPeter A. G. Crosthwaite 
300e264d29dSEduardo Habkost DEFINE_MACHINE("xilinx-zynq-a9", zynq_machine_init)
301