xref: /qemu/hw/arm/vexpress.c (revision 7eb1dc7f0b65a324323541440baf2ea544adcefb)
1 /*
2  * ARM Versatile Express emulation.
3  *
4  * Copyright (c) 2010 - 2011 B Labs Ltd.
5  * Copyright (c) 2011 Linaro Limited
6  * Written by Bahadir Balban, Amit Mahajan, Peter Maydell
7  *
8  *  This program is free software; you can redistribute it and/or modify
9  *  it under the terms of the GNU General Public License version 2 as
10  *  published by the Free Software Foundation.
11  *
12  *  This program is distributed in the hope that it will be useful,
13  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
14  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  *  GNU General Public License for more details.
16  *
17  *  You should have received a copy of the GNU General Public License along
18  *  with this program; if not, see <http://www.gnu.org/licenses/>.
19  *
20  *  Contributions after 2012-01-13 are licensed under the terms of the
21  *  GNU GPL, version 2 or (at your option) any later version.
22  */
23 
24 #include "hw/sysbus.h"
25 #include "hw/arm/arm.h"
26 #include "hw/arm/primecell.h"
27 #include "hw/devices.h"
28 #include "net/net.h"
29 #include "sysemu/sysemu.h"
30 #include "hw/boards.h"
31 #include "hw/loader.h"
32 #include "exec/address-spaces.h"
33 #include "sysemu/block-backend.h"
34 #include "hw/block/flash.h"
35 #include "sysemu/device_tree.h"
36 #include "qemu/error-report.h"
37 #include <libfdt.h>
38 
39 #define VEXPRESS_BOARD_ID 0x8e0
40 #define VEXPRESS_FLASH_SIZE (64 * 1024 * 1024)
41 #define VEXPRESS_FLASH_SECT_SIZE (256 * 1024)
42 
43 /* Number of virtio transports to create (0..8; limited by
44  * number of available IRQ lines).
45  */
46 #define NUM_VIRTIO_TRANSPORTS 4
47 
48 /* Address maps for peripherals:
49  * the Versatile Express motherboard has two possible maps,
50  * the "legacy" one (used for A9) and the "Cortex-A Series"
51  * map (used for newer cores).
52  * Individual daughterboards can also have different maps for
53  * their peripherals.
54  */
55 
56 enum {
57     VE_SYSREGS,
58     VE_SP810,
59     VE_SERIALPCI,
60     VE_PL041,
61     VE_MMCI,
62     VE_KMI0,
63     VE_KMI1,
64     VE_UART0,
65     VE_UART1,
66     VE_UART2,
67     VE_UART3,
68     VE_WDT,
69     VE_TIMER01,
70     VE_TIMER23,
71     VE_SERIALDVI,
72     VE_RTC,
73     VE_COMPACTFLASH,
74     VE_CLCD,
75     VE_NORFLASH0,
76     VE_NORFLASH1,
77     VE_NORFLASHALIAS,
78     VE_SRAM,
79     VE_VIDEORAM,
80     VE_ETHERNET,
81     VE_USB,
82     VE_DAPROM,
83     VE_VIRTIO,
84 };
85 
86 static hwaddr motherboard_legacy_map[] = {
87     [VE_NORFLASHALIAS] = 0,
88     /* CS7: 0x10000000 .. 0x10020000 */
89     [VE_SYSREGS] = 0x10000000,
90     [VE_SP810] = 0x10001000,
91     [VE_SERIALPCI] = 0x10002000,
92     [VE_PL041] = 0x10004000,
93     [VE_MMCI] = 0x10005000,
94     [VE_KMI0] = 0x10006000,
95     [VE_KMI1] = 0x10007000,
96     [VE_UART0] = 0x10009000,
97     [VE_UART1] = 0x1000a000,
98     [VE_UART2] = 0x1000b000,
99     [VE_UART3] = 0x1000c000,
100     [VE_WDT] = 0x1000f000,
101     [VE_TIMER01] = 0x10011000,
102     [VE_TIMER23] = 0x10012000,
103     [VE_VIRTIO] = 0x10013000,
104     [VE_SERIALDVI] = 0x10016000,
105     [VE_RTC] = 0x10017000,
106     [VE_COMPACTFLASH] = 0x1001a000,
107     [VE_CLCD] = 0x1001f000,
108     /* CS0: 0x40000000 .. 0x44000000 */
109     [VE_NORFLASH0] = 0x40000000,
110     /* CS1: 0x44000000 .. 0x48000000 */
111     [VE_NORFLASH1] = 0x44000000,
112     /* CS2: 0x48000000 .. 0x4a000000 */
113     [VE_SRAM] = 0x48000000,
114     /* CS3: 0x4c000000 .. 0x50000000 */
115     [VE_VIDEORAM] = 0x4c000000,
116     [VE_ETHERNET] = 0x4e000000,
117     [VE_USB] = 0x4f000000,
118 };
119 
120 static hwaddr motherboard_aseries_map[] = {
121     [VE_NORFLASHALIAS] = 0,
122     /* CS0: 0x08000000 .. 0x0c000000 */
123     [VE_NORFLASH0] = 0x08000000,
124     /* CS4: 0x0c000000 .. 0x10000000 */
125     [VE_NORFLASH1] = 0x0c000000,
126     /* CS5: 0x10000000 .. 0x14000000 */
127     /* CS1: 0x14000000 .. 0x18000000 */
128     [VE_SRAM] = 0x14000000,
129     /* CS2: 0x18000000 .. 0x1c000000 */
130     [VE_VIDEORAM] = 0x18000000,
131     [VE_ETHERNET] = 0x1a000000,
132     [VE_USB] = 0x1b000000,
133     /* CS3: 0x1c000000 .. 0x20000000 */
134     [VE_DAPROM] = 0x1c000000,
135     [VE_SYSREGS] = 0x1c010000,
136     [VE_SP810] = 0x1c020000,
137     [VE_SERIALPCI] = 0x1c030000,
138     [VE_PL041] = 0x1c040000,
139     [VE_MMCI] = 0x1c050000,
140     [VE_KMI0] = 0x1c060000,
141     [VE_KMI1] = 0x1c070000,
142     [VE_UART0] = 0x1c090000,
143     [VE_UART1] = 0x1c0a0000,
144     [VE_UART2] = 0x1c0b0000,
145     [VE_UART3] = 0x1c0c0000,
146     [VE_WDT] = 0x1c0f0000,
147     [VE_TIMER01] = 0x1c110000,
148     [VE_TIMER23] = 0x1c120000,
149     [VE_VIRTIO] = 0x1c130000,
150     [VE_SERIALDVI] = 0x1c160000,
151     [VE_RTC] = 0x1c170000,
152     [VE_COMPACTFLASH] = 0x1c1a0000,
153     [VE_CLCD] = 0x1c1f0000,
154 };
155 
156 /* Structure defining the peculiarities of a specific daughterboard */
157 
158 typedef struct VEDBoardInfo VEDBoardInfo;
159 
160 typedef struct {
161     MachineClass parent;
162     VEDBoardInfo *daughterboard;
163 } VexpressMachineClass;
164 
165 typedef struct {
166     MachineState parent;
167 } VexpressMachineState;
168 
169 #define TYPE_VEXPRESS_MACHINE   "vexpress"
170 #define VEXPRESS_MACHINE(obj) \
171     OBJECT_CHECK(VexpressMachineState, (obj), TYPE_VEXPRESS_MACHINE)
172 #define VEXPRESS_MACHINE_GET_CLASS(obj) \
173     OBJECT_GET_CLASS(VexpressMachineClass, obj, TYPE_VEXPRESS_MACHINE)
174 #define VEXPRESS_MACHINE_CLASS(klass) \
175     OBJECT_CLASS_CHECK(VexpressMachineClass, klass, TYPE_VEXPRESS_MACHINE)
176 
177 typedef void DBoardInitFn(const VEDBoardInfo *daughterboard,
178                           ram_addr_t ram_size,
179                           const char *cpu_model,
180                           qemu_irq *pic);
181 
182 struct VEDBoardInfo {
183     struct arm_boot_info bootinfo;
184     const hwaddr *motherboard_map;
185     hwaddr loader_start;
186     const hwaddr gic_cpu_if_addr;
187     uint32_t proc_id;
188     uint32_t num_voltage_sensors;
189     const uint32_t *voltages;
190     uint32_t num_clocks;
191     const uint32_t *clocks;
192     DBoardInitFn *init;
193 };
194 
195 static void init_cpus(const char *cpu_model, const char *privdev,
196                       hwaddr periphbase, qemu_irq *pic)
197 {
198     ObjectClass *cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
199     DeviceState *dev;
200     SysBusDevice *busdev;
201     int n;
202 
203     if (!cpu_oc) {
204         fprintf(stderr, "Unable to find CPU definition\n");
205         exit(1);
206     }
207 
208     /* Create the actual CPUs */
209     for (n = 0; n < smp_cpus; n++) {
210         Object *cpuobj = object_new(object_class_get_name(cpu_oc));
211         Error *err = NULL;
212 
213         if (object_property_find(cpuobj, "reset-cbar", NULL)) {
214             object_property_set_int(cpuobj, periphbase,
215                                     "reset-cbar", &error_abort);
216         }
217         object_property_set_bool(cpuobj, true, "realized", &err);
218         if (err) {
219             error_report("%s", error_get_pretty(err));
220             exit(1);
221         }
222     }
223 
224     /* Create the private peripheral devices (including the GIC);
225      * this must happen after the CPUs are created because a15mpcore_priv
226      * wires itself up to the CPU's generic_timer gpio out lines.
227      */
228     dev = qdev_create(NULL, privdev);
229     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
230     qdev_init_nofail(dev);
231     busdev = SYS_BUS_DEVICE(dev);
232     sysbus_mmio_map(busdev, 0, periphbase);
233 
234     /* Interrupts [42:0] are from the motherboard;
235      * [47:43] are reserved; [63:48] are daughterboard
236      * peripherals. Note that some documentation numbers
237      * external interrupts starting from 32 (because there
238      * are internal interrupts 0..31).
239      */
240     for (n = 0; n < 64; n++) {
241         pic[n] = qdev_get_gpio_in(dev, n);
242     }
243 
244     /* Connect the CPUs to the GIC */
245     for (n = 0; n < smp_cpus; n++) {
246         DeviceState *cpudev = DEVICE(qemu_get_cpu(n));
247 
248         sysbus_connect_irq(busdev, n, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
249     }
250 }
251 
252 static void a9_daughterboard_init(const VEDBoardInfo *daughterboard,
253                                   ram_addr_t ram_size,
254                                   const char *cpu_model,
255                                   qemu_irq *pic)
256 {
257     MemoryRegion *sysmem = get_system_memory();
258     MemoryRegion *ram = g_new(MemoryRegion, 1);
259     MemoryRegion *lowram = g_new(MemoryRegion, 1);
260     ram_addr_t low_ram_size;
261 
262     if (!cpu_model) {
263         cpu_model = "cortex-a9";
264     }
265 
266     if (ram_size > 0x40000000) {
267         /* 1GB is the maximum the address space permits */
268         fprintf(stderr, "vexpress-a9: cannot model more than 1GB RAM\n");
269         exit(1);
270     }
271 
272     memory_region_init_ram(ram, NULL, "vexpress.highmem", ram_size,
273                            &error_abort);
274     vmstate_register_ram_global(ram);
275     low_ram_size = ram_size;
276     if (low_ram_size > 0x4000000) {
277         low_ram_size = 0x4000000;
278     }
279     /* RAM is from 0x60000000 upwards. The bottom 64MB of the
280      * address space should in theory be remappable to various
281      * things including ROM or RAM; we always map the RAM there.
282      */
283     memory_region_init_alias(lowram, NULL, "vexpress.lowmem", ram, 0, low_ram_size);
284     memory_region_add_subregion(sysmem, 0x0, lowram);
285     memory_region_add_subregion(sysmem, 0x60000000, ram);
286 
287     /* 0x1e000000 A9MPCore (SCU) private memory region */
288     init_cpus(cpu_model, "a9mpcore_priv", 0x1e000000, pic);
289 
290     /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */
291 
292     /* 0x10020000 PL111 CLCD (daughterboard) */
293     sysbus_create_simple("pl111", 0x10020000, pic[44]);
294 
295     /* 0x10060000 AXI RAM */
296     /* 0x100e0000 PL341 Dynamic Memory Controller */
297     /* 0x100e1000 PL354 Static Memory Controller */
298     /* 0x100e2000 System Configuration Controller */
299 
300     sysbus_create_simple("sp804", 0x100e4000, pic[48]);
301     /* 0x100e5000 SP805 Watchdog module */
302     /* 0x100e6000 BP147 TrustZone Protection Controller */
303     /* 0x100e9000 PL301 'Fast' AXI matrix */
304     /* 0x100ea000 PL301 'Slow' AXI matrix */
305     /* 0x100ec000 TrustZone Address Space Controller */
306     /* 0x10200000 CoreSight debug APB */
307     /* 0x1e00a000 PL310 L2 Cache Controller */
308     sysbus_create_varargs("l2x0", 0x1e00a000, NULL);
309 }
310 
311 /* Voltage values for SYS_CFG_VOLT daughterboard registers;
312  * values are in microvolts.
313  */
314 static const uint32_t a9_voltages[] = {
315     1000000, /* VD10 : 1.0V : SoC internal logic voltage */
316     1000000, /* VD10_S2 : 1.0V : PL310, L2 cache, RAM, non-PL310 logic */
317     1000000, /* VD10_S3 : 1.0V : Cortex-A9, cores, MPEs, SCU, PL310 logic */
318     1800000, /* VCC1V8 : 1.8V : DDR2 SDRAM, test chip DDR2 I/O supply */
319     900000, /* DDR2VTT : 0.9V : DDR2 SDRAM VTT termination voltage */
320     3300000, /* VCC3V3 : 3.3V : local board supply for misc external logic */
321 };
322 
323 /* Reset values for daughterboard oscillators (in Hz) */
324 static const uint32_t a9_clocks[] = {
325     45000000, /* AMBA AXI ACLK: 45MHz */
326     23750000, /* daughterboard CLCD clock: 23.75MHz */
327     66670000, /* Test chip reference clock: 66.67MHz */
328 };
329 
330 static VEDBoardInfo a9_daughterboard = {
331     .motherboard_map = motherboard_legacy_map,
332     .loader_start = 0x60000000,
333     .gic_cpu_if_addr = 0x1e000100,
334     .proc_id = 0x0c000191,
335     .num_voltage_sensors = ARRAY_SIZE(a9_voltages),
336     .voltages = a9_voltages,
337     .num_clocks = ARRAY_SIZE(a9_clocks),
338     .clocks = a9_clocks,
339     .init = a9_daughterboard_init,
340 };
341 
342 static void a15_daughterboard_init(const VEDBoardInfo *daughterboard,
343                                    ram_addr_t ram_size,
344                                    const char *cpu_model,
345                                    qemu_irq *pic)
346 {
347     MemoryRegion *sysmem = get_system_memory();
348     MemoryRegion *ram = g_new(MemoryRegion, 1);
349     MemoryRegion *sram = g_new(MemoryRegion, 1);
350 
351     if (!cpu_model) {
352         cpu_model = "cortex-a15";
353     }
354 
355     {
356         /* We have to use a separate 64 bit variable here to avoid the gcc
357          * "comparison is always false due to limited range of data type"
358          * warning if we are on a host where ram_addr_t is 32 bits.
359          */
360         uint64_t rsz = ram_size;
361         if (rsz > (30ULL * 1024 * 1024 * 1024)) {
362             fprintf(stderr, "vexpress-a15: cannot model more than 30GB RAM\n");
363             exit(1);
364         }
365     }
366 
367     memory_region_init_ram(ram, NULL, "vexpress.highmem", ram_size,
368                            &error_abort);
369     vmstate_register_ram_global(ram);
370     /* RAM is from 0x80000000 upwards; there is no low-memory alias for it. */
371     memory_region_add_subregion(sysmem, 0x80000000, ram);
372 
373     /* 0x2c000000 A15MPCore private memory region (GIC) */
374     init_cpus(cpu_model, "a15mpcore_priv", 0x2c000000, pic);
375 
376     /* A15 daughterboard peripherals: */
377 
378     /* 0x20000000: CoreSight interfaces: not modelled */
379     /* 0x2a000000: PL301 AXI interconnect: not modelled */
380     /* 0x2a420000: SCC: not modelled */
381     /* 0x2a430000: system counter: not modelled */
382     /* 0x2b000000: HDLCD controller: not modelled */
383     /* 0x2b060000: SP805 watchdog: not modelled */
384     /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */
385     /* 0x2e000000: system SRAM */
386     memory_region_init_ram(sram, NULL, "vexpress.a15sram", 0x10000,
387                            &error_abort);
388     vmstate_register_ram_global(sram);
389     memory_region_add_subregion(sysmem, 0x2e000000, sram);
390 
391     /* 0x7ffb0000: DMA330 DMA controller: not modelled */
392     /* 0x7ffd0000: PL354 static memory controller: not modelled */
393 }
394 
395 static const uint32_t a15_voltages[] = {
396     900000, /* Vcore: 0.9V : CPU core voltage */
397 };
398 
399 static const uint32_t a15_clocks[] = {
400     60000000, /* OSCCLK0: 60MHz : CPU_CLK reference */
401     0, /* OSCCLK1: reserved */
402     0, /* OSCCLK2: reserved */
403     0, /* OSCCLK3: reserved */
404     40000000, /* OSCCLK4: 40MHz : external AXI master clock */
405     23750000, /* OSCCLK5: 23.75MHz : HDLCD PLL reference */
406     50000000, /* OSCCLK6: 50MHz : static memory controller clock */
407     60000000, /* OSCCLK7: 60MHz : SYSCLK reference */
408     40000000, /* OSCCLK8: 40MHz : DDR2 PLL reference */
409 };
410 
411 static VEDBoardInfo a15_daughterboard = {
412     .motherboard_map = motherboard_aseries_map,
413     .loader_start = 0x80000000,
414     .gic_cpu_if_addr = 0x2c002000,
415     .proc_id = 0x14000237,
416     .num_voltage_sensors = ARRAY_SIZE(a15_voltages),
417     .voltages = a15_voltages,
418     .num_clocks = ARRAY_SIZE(a15_clocks),
419     .clocks = a15_clocks,
420     .init = a15_daughterboard_init,
421 };
422 
423 static int add_virtio_mmio_node(void *fdt, uint32_t acells, uint32_t scells,
424                                 hwaddr addr, hwaddr size, uint32_t intc,
425                                 int irq)
426 {
427     /* Add a virtio_mmio node to the device tree blob:
428      *   virtio_mmio@ADDRESS {
429      *       compatible = "virtio,mmio";
430      *       reg = <ADDRESS, SIZE>;
431      *       interrupt-parent = <&intc>;
432      *       interrupts = <0, irq, 1>;
433      *   }
434      * (Note that the format of the interrupts property is dependent on the
435      * interrupt controller that interrupt-parent points to; these are for
436      * the ARM GIC and indicate an SPI interrupt, rising-edge-triggered.)
437      */
438     int rc;
439     char *nodename = g_strdup_printf("/virtio_mmio@%" PRIx64, addr);
440 
441     rc = qemu_fdt_add_subnode(fdt, nodename);
442     rc |= qemu_fdt_setprop_string(fdt, nodename,
443                                   "compatible", "virtio,mmio");
444     rc |= qemu_fdt_setprop_sized_cells(fdt, nodename, "reg",
445                                        acells, addr, scells, size);
446     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", intc);
447     qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 0, irq, 1);
448     g_free(nodename);
449     if (rc) {
450         return -1;
451     }
452     return 0;
453 }
454 
455 static uint32_t find_int_controller(void *fdt)
456 {
457     /* Find the FDT node corresponding to the interrupt controller
458      * for virtio-mmio devices. We do this by scanning the fdt for
459      * a node with the right compatibility, since we know there is
460      * only one GIC on a vexpress board.
461      * We return the phandle of the node, or 0 if none was found.
462      */
463     const char *compat = "arm,cortex-a9-gic";
464     int offset;
465 
466     offset = fdt_node_offset_by_compatible(fdt, -1, compat);
467     if (offset >= 0) {
468         return fdt_get_phandle(fdt, offset);
469     }
470     return 0;
471 }
472 
473 static void vexpress_modify_dtb(const struct arm_boot_info *info, void *fdt)
474 {
475     uint32_t acells, scells, intc;
476     const VEDBoardInfo *daughterboard = (const VEDBoardInfo *)info;
477 
478     acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells");
479     scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells");
480     intc = find_int_controller(fdt);
481     if (!intc) {
482         /* Not fatal, we just won't provide virtio. This will
483          * happen with older device tree blobs.
484          */
485         fprintf(stderr, "QEMU: warning: couldn't find interrupt controller in "
486                 "dtb; will not include virtio-mmio devices in the dtb.\n");
487     } else {
488         int i;
489         const hwaddr *map = daughterboard->motherboard_map;
490 
491         /* We iterate backwards here because adding nodes
492          * to the dtb puts them in last-first.
493          */
494         for (i = NUM_VIRTIO_TRANSPORTS - 1; i >= 0; i--) {
495             add_virtio_mmio_node(fdt, acells, scells,
496                                  map[VE_VIRTIO] + 0x200 * i,
497                                  0x200, intc, 40 + i);
498         }
499     }
500 }
501 
502 
503 /* Open code a private version of pflash registration since we
504  * need to set non-default device width for VExpress platform.
505  */
506 static pflash_t *ve_pflash_cfi01_register(hwaddr base, const char *name,
507                                           DriveInfo *di)
508 {
509     DeviceState *dev = qdev_create(NULL, "cfi.pflash01");
510 
511     if (di && qdev_prop_set_drive(dev, "drive",
512                                   blk_by_legacy_dinfo(di))) {
513         abort();
514     }
515 
516     qdev_prop_set_uint32(dev, "num-blocks",
517                          VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE);
518     qdev_prop_set_uint64(dev, "sector-length", VEXPRESS_FLASH_SECT_SIZE);
519     qdev_prop_set_uint8(dev, "width", 4);
520     qdev_prop_set_uint8(dev, "device-width", 2);
521     qdev_prop_set_uint8(dev, "big-endian", 0);
522     qdev_prop_set_uint16(dev, "id0", 0x89);
523     qdev_prop_set_uint16(dev, "id1", 0x18);
524     qdev_prop_set_uint16(dev, "id2", 0x00);
525     qdev_prop_set_uint16(dev, "id3", 0x00);
526     qdev_prop_set_string(dev, "name", name);
527     qdev_init_nofail(dev);
528 
529     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
530     return OBJECT_CHECK(pflash_t, (dev), "cfi.pflash01");
531 }
532 
533 static void vexpress_common_init(VEDBoardInfo *daughterboard,
534                                  MachineState *machine)
535 {
536     DeviceState *dev, *sysctl, *pl041;
537     qemu_irq pic[64];
538     uint32_t sys_id;
539     DriveInfo *dinfo;
540     pflash_t *pflash0;
541     ram_addr_t vram_size, sram_size;
542     MemoryRegion *sysmem = get_system_memory();
543     MemoryRegion *vram = g_new(MemoryRegion, 1);
544     MemoryRegion *sram = g_new(MemoryRegion, 1);
545     MemoryRegion *flashalias = g_new(MemoryRegion, 1);
546     MemoryRegion *flash0mem;
547     const hwaddr *map = daughterboard->motherboard_map;
548     int i;
549 
550     daughterboard->init(daughterboard, machine->ram_size, machine->cpu_model,
551                         pic);
552 
553     /*
554      * If a bios file was provided, attempt to map it into memory
555      */
556     if (bios_name) {
557         const char *fn;
558 
559         if (drive_get(IF_PFLASH, 0, 0)) {
560             error_report("The contents of the first flash device may be "
561                          "specified with -bios or with -drive if=pflash... "
562                          "but you cannot use both options at once");
563             exit(1);
564         }
565         fn = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
566         if (!fn || load_image_targphys(fn, map[VE_NORFLASH0],
567                                        VEXPRESS_FLASH_SIZE) < 0) {
568             error_report("Could not load ROM image '%s'", bios_name);
569             exit(1);
570         }
571     }
572 
573     /* Motherboard peripherals: the wiring is the same but the
574      * addresses vary between the legacy and A-Series memory maps.
575      */
576 
577     sys_id = 0x1190f500;
578 
579     sysctl = qdev_create(NULL, "realview_sysctl");
580     qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
581     qdev_prop_set_uint32(sysctl, "proc_id", daughterboard->proc_id);
582     qdev_prop_set_uint32(sysctl, "len-db-voltage",
583                          daughterboard->num_voltage_sensors);
584     for (i = 0; i < daughterboard->num_voltage_sensors; i++) {
585         char *propname = g_strdup_printf("db-voltage[%d]", i);
586         qdev_prop_set_uint32(sysctl, propname, daughterboard->voltages[i]);
587         g_free(propname);
588     }
589     qdev_prop_set_uint32(sysctl, "len-db-clock",
590                          daughterboard->num_clocks);
591     for (i = 0; i < daughterboard->num_clocks; i++) {
592         char *propname = g_strdup_printf("db-clock[%d]", i);
593         qdev_prop_set_uint32(sysctl, propname, daughterboard->clocks[i]);
594         g_free(propname);
595     }
596     qdev_init_nofail(sysctl);
597     sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, map[VE_SYSREGS]);
598 
599     /* VE_SP810: not modelled */
600     /* VE_SERIALPCI: not modelled */
601 
602     pl041 = qdev_create(NULL, "pl041");
603     qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
604     qdev_init_nofail(pl041);
605     sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, map[VE_PL041]);
606     sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[11]);
607 
608     dev = sysbus_create_varargs("pl181", map[VE_MMCI], pic[9], pic[10], NULL);
609     /* Wire up MMC card detect and read-only signals */
610     qdev_connect_gpio_out(dev, 0,
611                           qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT));
612     qdev_connect_gpio_out(dev, 1,
613                           qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN));
614 
615     sysbus_create_simple("pl050_keyboard", map[VE_KMI0], pic[12]);
616     sysbus_create_simple("pl050_mouse", map[VE_KMI1], pic[13]);
617 
618     sysbus_create_simple("pl011", map[VE_UART0], pic[5]);
619     sysbus_create_simple("pl011", map[VE_UART1], pic[6]);
620     sysbus_create_simple("pl011", map[VE_UART2], pic[7]);
621     sysbus_create_simple("pl011", map[VE_UART3], pic[8]);
622 
623     sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]);
624     sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]);
625 
626     /* VE_SERIALDVI: not modelled */
627 
628     sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */
629 
630     /* VE_COMPACTFLASH: not modelled */
631 
632     sysbus_create_simple("pl111", map[VE_CLCD], pic[14]);
633 
634     dinfo = drive_get_next(IF_PFLASH);
635     pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0",
636                                        dinfo);
637     if (!pflash0) {
638         fprintf(stderr, "vexpress: error registering flash 0.\n");
639         exit(1);
640     }
641 
642     if (map[VE_NORFLASHALIAS] != -1) {
643         /* Map flash 0 as an alias into low memory */
644         flash0mem = sysbus_mmio_get_region(SYS_BUS_DEVICE(pflash0), 0);
645         memory_region_init_alias(flashalias, NULL, "vexpress.flashalias",
646                                  flash0mem, 0, VEXPRESS_FLASH_SIZE);
647         memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], flashalias);
648     }
649 
650     dinfo = drive_get_next(IF_PFLASH);
651     if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1",
652                                   dinfo)) {
653         fprintf(stderr, "vexpress: error registering flash 1.\n");
654         exit(1);
655     }
656 
657     sram_size = 0x2000000;
658     memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size,
659                            &error_abort);
660     vmstate_register_ram_global(sram);
661     memory_region_add_subregion(sysmem, map[VE_SRAM], sram);
662 
663     vram_size = 0x800000;
664     memory_region_init_ram(vram, NULL, "vexpress.vram", vram_size,
665                            &error_abort);
666     vmstate_register_ram_global(vram);
667     memory_region_add_subregion(sysmem, map[VE_VIDEORAM], vram);
668 
669     /* 0x4e000000 LAN9118 Ethernet */
670     if (nd_table[0].used) {
671         lan9118_init(&nd_table[0], map[VE_ETHERNET], pic[15]);
672     }
673 
674     /* VE_USB: not modelled */
675 
676     /* VE_DAPROM: not modelled */
677 
678     /* Create mmio transports, so the user can create virtio backends
679      * (which will be automatically plugged in to the transports). If
680      * no backend is created the transport will just sit harmlessly idle.
681      */
682     for (i = 0; i < NUM_VIRTIO_TRANSPORTS; i++) {
683         sysbus_create_simple("virtio-mmio", map[VE_VIRTIO] + 0x200 * i,
684                              pic[40 + i]);
685     }
686 
687     daughterboard->bootinfo.ram_size = machine->ram_size;
688     daughterboard->bootinfo.kernel_filename = machine->kernel_filename;
689     daughterboard->bootinfo.kernel_cmdline = machine->kernel_cmdline;
690     daughterboard->bootinfo.initrd_filename = machine->initrd_filename;
691     daughterboard->bootinfo.nb_cpus = smp_cpus;
692     daughterboard->bootinfo.board_id = VEXPRESS_BOARD_ID;
693     daughterboard->bootinfo.loader_start = daughterboard->loader_start;
694     daughterboard->bootinfo.smp_loader_start = map[VE_SRAM];
695     daughterboard->bootinfo.smp_bootreg_addr = map[VE_SYSREGS] + 0x30;
696     daughterboard->bootinfo.gic_cpu_if_addr = daughterboard->gic_cpu_if_addr;
697     daughterboard->bootinfo.modify_dtb = vexpress_modify_dtb;
698     arm_load_kernel(ARM_CPU(first_cpu), &daughterboard->bootinfo);
699 }
700 
701 static void vexpress_init(MachineState *machine)
702 {
703     VexpressMachineClass *vmc = VEXPRESS_MACHINE_GET_CLASS(machine);
704 
705     vexpress_common_init(vmc->daughterboard, machine);
706 }
707 
708 static void vexpress_a9_init(MachineState *machine)
709 {
710     vexpress_common_init(&a9_daughterboard, machine);
711 }
712 
713 static void vexpress_a15_init(MachineState *machine)
714 {
715     vexpress_common_init(&a15_daughterboard, machine);
716 }
717 
718 static void vexpress_class_init(ObjectClass *oc, void *data)
719 {
720     MachineClass *mc = MACHINE_CLASS(oc);
721 
722     mc->name = TYPE_VEXPRESS_MACHINE;
723     mc->desc = "ARM Versatile Express";
724     mc->init = vexpress_init;
725     mc->block_default_type = IF_SCSI;
726     mc->max_cpus = 4;
727 }
728 
729 static const TypeInfo vexpress_info = {
730     .name = TYPE_VEXPRESS_MACHINE,
731     .parent = TYPE_MACHINE,
732     .abstract = true,
733     .instance_size = sizeof(VexpressMachineState),
734     .class_size = sizeof(VexpressMachineClass),
735     .class_init = vexpress_class_init,
736 };
737 
738 static QEMUMachine vexpress_a9_machine = {
739     .name = "vexpress-a9",
740     .desc = "ARM Versatile Express for Cortex-A9",
741     .init = vexpress_a9_init,
742     .block_default_type = IF_SCSI,
743     .max_cpus = 4,
744 };
745 
746 static QEMUMachine vexpress_a15_machine = {
747     .name = "vexpress-a15",
748     .desc = "ARM Versatile Express for Cortex-A15",
749     .init = vexpress_a15_init,
750     .block_default_type = IF_SCSI,
751     .max_cpus = 4,
752 };
753 
754 static void vexpress_machine_init(void)
755 {
756     type_register_static(&vexpress_info);
757     qemu_register_machine(&vexpress_a9_machine);
758     qemu_register_machine(&vexpress_a15_machine);
759 }
760 
761 machine_init(vexpress_machine_init);
762