xref: /qemu/hw/arm/vexpress.c (revision fdfe5ba4a88ee67e2d9fbb3af3d9de2163d349d9)
12055283bSPeter Maydell /*
22055283bSPeter Maydell  * ARM Versatile Express emulation.
32055283bSPeter Maydell  *
42055283bSPeter Maydell  * Copyright (c) 2010 - 2011 B Labs Ltd.
52055283bSPeter Maydell  * Copyright (c) 2011 Linaro Limited
62055283bSPeter Maydell  * Written by Bahadir Balban, Amit Mahajan, Peter Maydell
72055283bSPeter Maydell  *
82055283bSPeter Maydell  *  This program is free software; you can redistribute it and/or modify
92055283bSPeter Maydell  *  it under the terms of the GNU General Public License version 2 as
102055283bSPeter Maydell  *  published by the Free Software Foundation.
112055283bSPeter Maydell  *
122055283bSPeter Maydell  *  This program is distributed in the hope that it will be useful,
132055283bSPeter Maydell  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
142055283bSPeter Maydell  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
152055283bSPeter Maydell  *  GNU General Public License for more details.
162055283bSPeter Maydell  *
172055283bSPeter Maydell  *  You should have received a copy of the GNU General Public License along
182055283bSPeter Maydell  *  with this program; if not, see <http://www.gnu.org/licenses/>.
196b620ca3SPaolo Bonzini  *
206b620ca3SPaolo Bonzini  *  Contributions after 2012-01-13 are licensed under the terms of the
216b620ca3SPaolo Bonzini  *  GNU GPL, version 2 or (at your option) any later version.
222055283bSPeter Maydell  */
232055283bSPeter Maydell 
2412b16722SPeter Maydell #include "qemu/osdep.h"
25da34e65cSMarkus Armbruster #include "qapi/error.h"
264771d756SPaolo Bonzini #include "qemu-common.h"
272c65db5eSPaolo Bonzini #include "qemu/datadir.h"
284771d756SPaolo Bonzini #include "cpu.h"
2983c9f4caSPaolo Bonzini #include "hw/sysbus.h"
3012ec8bd5SPeter Maydell #include "hw/arm/boot.h"
310d09e41aSPaolo Bonzini #include "hw/arm/primecell.h"
3266b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h"
330b724768SLinus Walleij #include "hw/i2c/i2c.h"
341422e32dSPaolo Bonzini #include "net/net.h"
359c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3683c9f4caSPaolo Bonzini #include "hw/boards.h"
3761e99241SGrant Likely #include "hw/loader.h"
38022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
390d09e41aSPaolo Bonzini #include "hw/block/flash.h"
40c8a07b35SPeter Maydell #include "sysemu/device_tree.h"
419948c38bSPeter Maydell #include "qemu/error-report.h"
42c8a07b35SPeter Maydell #include <libfdt.h>
43f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h"
44c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h"
45c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a15mpcore.h"
46440c9f95SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h"
4726c607b8SPhilippe Mathieu-Daudé #include "hw/sd/sd.h"
48db1015e9SEduardo Habkost #include "qom/object.h"
492055283bSPeter Maydell 
502055283bSPeter Maydell #define VEXPRESS_BOARD_ID 0x8e0
513dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SIZE (64 * 1024 * 1024)
523dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SECT_SIZE (256 * 1024)
532055283bSPeter Maydell 
54c8a07b35SPeter Maydell /* Number of virtio transports to create (0..8; limited by
55c8a07b35SPeter Maydell  * number of available IRQ lines).
56c8a07b35SPeter Maydell  */
57c8a07b35SPeter Maydell #define NUM_VIRTIO_TRANSPORTS 4
58c8a07b35SPeter Maydell 
592558e0a6SPeter Maydell /* Address maps for peripherals:
602558e0a6SPeter Maydell  * the Versatile Express motherboard has two possible maps,
612558e0a6SPeter Maydell  * the "legacy" one (used for A9) and the "Cortex-A Series"
622558e0a6SPeter Maydell  * map (used for newer cores).
632558e0a6SPeter Maydell  * Individual daughterboards can also have different maps for
642558e0a6SPeter Maydell  * their peripherals.
652558e0a6SPeter Maydell  */
662558e0a6SPeter Maydell 
672558e0a6SPeter Maydell enum {
682558e0a6SPeter Maydell     VE_SYSREGS,
692558e0a6SPeter Maydell     VE_SP810,
702558e0a6SPeter Maydell     VE_SERIALPCI,
712558e0a6SPeter Maydell     VE_PL041,
722558e0a6SPeter Maydell     VE_MMCI,
732558e0a6SPeter Maydell     VE_KMI0,
742558e0a6SPeter Maydell     VE_KMI1,
752558e0a6SPeter Maydell     VE_UART0,
762558e0a6SPeter Maydell     VE_UART1,
772558e0a6SPeter Maydell     VE_UART2,
782558e0a6SPeter Maydell     VE_UART3,
792558e0a6SPeter Maydell     VE_WDT,
802558e0a6SPeter Maydell     VE_TIMER01,
812558e0a6SPeter Maydell     VE_TIMER23,
822558e0a6SPeter Maydell     VE_SERIALDVI,
832558e0a6SPeter Maydell     VE_RTC,
842558e0a6SPeter Maydell     VE_COMPACTFLASH,
852558e0a6SPeter Maydell     VE_CLCD,
862558e0a6SPeter Maydell     VE_NORFLASH0,
872558e0a6SPeter Maydell     VE_NORFLASH1,
888941d6ceSPeter Maydell     VE_NORFLASHALIAS,
892558e0a6SPeter Maydell     VE_SRAM,
902558e0a6SPeter Maydell     VE_VIDEORAM,
912558e0a6SPeter Maydell     VE_ETHERNET,
922558e0a6SPeter Maydell     VE_USB,
932558e0a6SPeter Maydell     VE_DAPROM,
94c8a07b35SPeter Maydell     VE_VIRTIO,
952558e0a6SPeter Maydell };
962558e0a6SPeter Maydell 
97a8170e5eSAvi Kivity static hwaddr motherboard_legacy_map[] = {
986ec1588eSPeter Maydell     [VE_NORFLASHALIAS] = 0,
992558e0a6SPeter Maydell     /* CS7: 0x10000000 .. 0x10020000 */
1002558e0a6SPeter Maydell     [VE_SYSREGS] = 0x10000000,
1012558e0a6SPeter Maydell     [VE_SP810] = 0x10001000,
1022558e0a6SPeter Maydell     [VE_SERIALPCI] = 0x10002000,
1032558e0a6SPeter Maydell     [VE_PL041] = 0x10004000,
1042558e0a6SPeter Maydell     [VE_MMCI] = 0x10005000,
1052558e0a6SPeter Maydell     [VE_KMI0] = 0x10006000,
1062558e0a6SPeter Maydell     [VE_KMI1] = 0x10007000,
1072558e0a6SPeter Maydell     [VE_UART0] = 0x10009000,
1082558e0a6SPeter Maydell     [VE_UART1] = 0x1000a000,
1092558e0a6SPeter Maydell     [VE_UART2] = 0x1000b000,
1102558e0a6SPeter Maydell     [VE_UART3] = 0x1000c000,
1112558e0a6SPeter Maydell     [VE_WDT] = 0x1000f000,
1122558e0a6SPeter Maydell     [VE_TIMER01] = 0x10011000,
1132558e0a6SPeter Maydell     [VE_TIMER23] = 0x10012000,
114c8a07b35SPeter Maydell     [VE_VIRTIO] = 0x10013000,
1152558e0a6SPeter Maydell     [VE_SERIALDVI] = 0x10016000,
1162558e0a6SPeter Maydell     [VE_RTC] = 0x10017000,
1172558e0a6SPeter Maydell     [VE_COMPACTFLASH] = 0x1001a000,
1182558e0a6SPeter Maydell     [VE_CLCD] = 0x1001f000,
1192558e0a6SPeter Maydell     /* CS0: 0x40000000 .. 0x44000000 */
1202558e0a6SPeter Maydell     [VE_NORFLASH0] = 0x40000000,
1212558e0a6SPeter Maydell     /* CS1: 0x44000000 .. 0x48000000 */
1222558e0a6SPeter Maydell     [VE_NORFLASH1] = 0x44000000,
1232558e0a6SPeter Maydell     /* CS2: 0x48000000 .. 0x4a000000 */
1242558e0a6SPeter Maydell     [VE_SRAM] = 0x48000000,
1252558e0a6SPeter Maydell     /* CS3: 0x4c000000 .. 0x50000000 */
1262558e0a6SPeter Maydell     [VE_VIDEORAM] = 0x4c000000,
1272558e0a6SPeter Maydell     [VE_ETHERNET] = 0x4e000000,
1282558e0a6SPeter Maydell     [VE_USB] = 0x4f000000,
1292055283bSPeter Maydell };
1302055283bSPeter Maydell 
131a8170e5eSAvi Kivity static hwaddr motherboard_aseries_map[] = {
1328941d6ceSPeter Maydell     [VE_NORFLASHALIAS] = 0,
133661bafb3SFrancesco Lavra     /* CS0: 0x08000000 .. 0x0c000000 */
134661bafb3SFrancesco Lavra     [VE_NORFLASH0] = 0x08000000,
135961f195eSPeter Maydell     /* CS4: 0x0c000000 .. 0x10000000 */
136961f195eSPeter Maydell     [VE_NORFLASH1] = 0x0c000000,
137961f195eSPeter Maydell     /* CS5: 0x10000000 .. 0x14000000 */
138961f195eSPeter Maydell     /* CS1: 0x14000000 .. 0x18000000 */
139961f195eSPeter Maydell     [VE_SRAM] = 0x14000000,
140961f195eSPeter Maydell     /* CS2: 0x18000000 .. 0x1c000000 */
141961f195eSPeter Maydell     [VE_VIDEORAM] = 0x18000000,
142961f195eSPeter Maydell     [VE_ETHERNET] = 0x1a000000,
143961f195eSPeter Maydell     [VE_USB] = 0x1b000000,
144961f195eSPeter Maydell     /* CS3: 0x1c000000 .. 0x20000000 */
145961f195eSPeter Maydell     [VE_DAPROM] = 0x1c000000,
146961f195eSPeter Maydell     [VE_SYSREGS] = 0x1c010000,
147961f195eSPeter Maydell     [VE_SP810] = 0x1c020000,
148961f195eSPeter Maydell     [VE_SERIALPCI] = 0x1c030000,
149961f195eSPeter Maydell     [VE_PL041] = 0x1c040000,
150961f195eSPeter Maydell     [VE_MMCI] = 0x1c050000,
151961f195eSPeter Maydell     [VE_KMI0] = 0x1c060000,
152961f195eSPeter Maydell     [VE_KMI1] = 0x1c070000,
153961f195eSPeter Maydell     [VE_UART0] = 0x1c090000,
154961f195eSPeter Maydell     [VE_UART1] = 0x1c0a0000,
155961f195eSPeter Maydell     [VE_UART2] = 0x1c0b0000,
156961f195eSPeter Maydell     [VE_UART3] = 0x1c0c0000,
157961f195eSPeter Maydell     [VE_WDT] = 0x1c0f0000,
158961f195eSPeter Maydell     [VE_TIMER01] = 0x1c110000,
159961f195eSPeter Maydell     [VE_TIMER23] = 0x1c120000,
160c8a07b35SPeter Maydell     [VE_VIRTIO] = 0x1c130000,
161961f195eSPeter Maydell     [VE_SERIALDVI] = 0x1c160000,
162961f195eSPeter Maydell     [VE_RTC] = 0x1c170000,
163961f195eSPeter Maydell     [VE_COMPACTFLASH] = 0x1c1a0000,
164961f195eSPeter Maydell     [VE_CLCD] = 0x1c1f0000,
165961f195eSPeter Maydell };
166961f195eSPeter Maydell 
1674c3b29b8SPeter Maydell /* Structure defining the peculiarities of a specific daughterboard */
1684c3b29b8SPeter Maydell 
1694c3b29b8SPeter Maydell typedef struct VEDBoardInfo VEDBoardInfo;
1704c3b29b8SPeter Maydell 
171db1015e9SEduardo Habkost struct VexpressMachineClass {
1727eb1dc7fSGreg Bellows     MachineClass parent;
1737eb1dc7fSGreg Bellows     VEDBoardInfo *daughterboard;
174db1015e9SEduardo Habkost };
1757eb1dc7fSGreg Bellows 
176db1015e9SEduardo Habkost struct VexpressMachineState {
1777eb1dc7fSGreg Bellows     MachineState parent;
17849021924SGreg Bellows     bool secure;
179cac0d808SPeter Maydell     bool virt;
180db1015e9SEduardo Habkost };
1817eb1dc7fSGreg Bellows 
1827eb1dc7fSGreg Bellows #define TYPE_VEXPRESS_MACHINE   "vexpress"
18398cec76aSEduardo Habkost #define TYPE_VEXPRESS_A9_MACHINE   MACHINE_TYPE_NAME("vexpress-a9")
18498cec76aSEduardo Habkost #define TYPE_VEXPRESS_A15_MACHINE   MACHINE_TYPE_NAME("vexpress-a15")
185a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(VexpressMachineState, VexpressMachineClass, VEXPRESS_MACHINE)
1867eb1dc7fSGreg Bellows 
187e364bab6SGreg Bellows typedef void DBoardInitFn(const VexpressMachineState *machine,
1884c3b29b8SPeter Maydell                           ram_addr_t ram_size,
189ba1ba5ccSIgor Mammedov                           const char *cpu_type,
190cdef10bbSPeter Maydell                           qemu_irq *pic);
1914c3b29b8SPeter Maydell 
1924c3b29b8SPeter Maydell struct VEDBoardInfo {
193cef04a26SPeter Maydell     struct arm_boot_info bootinfo;
194a8170e5eSAvi Kivity     const hwaddr *motherboard_map;
195a8170e5eSAvi Kivity     hwaddr loader_start;
196a8170e5eSAvi Kivity     const hwaddr gic_cpu_if_addr;
197cdef10bbSPeter Maydell     uint32_t proc_id;
19831410948SPeter Maydell     uint32_t num_voltage_sensors;
19931410948SPeter Maydell     const uint32_t *voltages;
2009c7d4893SPeter Maydell     uint32_t num_clocks;
2019c7d4893SPeter Maydell     const uint32_t *clocks;
2024c3b29b8SPeter Maydell     DBoardInitFn *init;
2034c3b29b8SPeter Maydell };
2044c3b29b8SPeter Maydell 
205cc7d44c2SLike Xu static void init_cpus(MachineState *ms, const char *cpu_type,
206cc7d44c2SLike Xu                       const char *privdev, hwaddr periphbase,
207cc7d44c2SLike Xu                       qemu_irq *pic, bool secure, bool virt)
2089948c38bSPeter Maydell {
2099948c38bSPeter Maydell     DeviceState *dev;
2109948c38bSPeter Maydell     SysBusDevice *busdev;
2119948c38bSPeter Maydell     int n;
212cc7d44c2SLike Xu     unsigned int smp_cpus = ms->smp.cpus;
2139948c38bSPeter Maydell 
2149948c38bSPeter Maydell     /* Create the actual CPUs */
2159948c38bSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
216ba1ba5ccSIgor Mammedov         Object *cpuobj = object_new(cpu_type);
2179948c38bSPeter Maydell 
21812d027f1SGreg Bellows         if (!secure) {
2195325cc34SMarkus Armbruster             object_property_set_bool(cpuobj, "has_el3", false, NULL);
22012d027f1SGreg Bellows         }
221cac0d808SPeter Maydell         if (!virt) {
222efba1595SDaniel P. Berrangé             if (object_property_find(cpuobj, "has_el2")) {
2235325cc34SMarkus Armbruster                 object_property_set_bool(cpuobj, "has_el2", false, NULL);
224cac0d808SPeter Maydell             }
225cac0d808SPeter Maydell         }
22612d027f1SGreg Bellows 
227efba1595SDaniel P. Berrangé         if (object_property_find(cpuobj, "reset-cbar")) {
2285325cc34SMarkus Armbruster             object_property_set_int(cpuobj, "reset-cbar", periphbase,
2295325cc34SMarkus Armbruster                                     &error_abort);
2309948c38bSPeter Maydell         }
231ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
2329948c38bSPeter Maydell     }
2339948c38bSPeter Maydell 
2349948c38bSPeter Maydell     /* Create the private peripheral devices (including the GIC);
2359948c38bSPeter Maydell      * this must happen after the CPUs are created because a15mpcore_priv
2369948c38bSPeter Maydell      * wires itself up to the CPU's generic_timer gpio out lines.
2379948c38bSPeter Maydell      */
2383e80f690SMarkus Armbruster     dev = qdev_new(privdev);
2399948c38bSPeter Maydell     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
2409948c38bSPeter Maydell     busdev = SYS_BUS_DEVICE(dev);
2413c6ef471SMarkus Armbruster     sysbus_realize_and_unref(busdev, &error_fatal);
2429948c38bSPeter Maydell     sysbus_mmio_map(busdev, 0, periphbase);
2439948c38bSPeter Maydell 
2449948c38bSPeter Maydell     /* Interrupts [42:0] are from the motherboard;
2459948c38bSPeter Maydell      * [47:43] are reserved; [63:48] are daughterboard
2469948c38bSPeter Maydell      * peripherals. Note that some documentation numbers
2479948c38bSPeter Maydell      * external interrupts starting from 32 (because there
2489948c38bSPeter Maydell      * are internal interrupts 0..31).
2499948c38bSPeter Maydell      */
2509948c38bSPeter Maydell     for (n = 0; n < 64; n++) {
2519948c38bSPeter Maydell         pic[n] = qdev_get_gpio_in(dev, n);
2529948c38bSPeter Maydell     }
2539948c38bSPeter Maydell 
2549948c38bSPeter Maydell     /* Connect the CPUs to the GIC */
2559948c38bSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
2569948c38bSPeter Maydell         DeviceState *cpudev = DEVICE(qemu_get_cpu(n));
2579948c38bSPeter Maydell 
2589948c38bSPeter Maydell         sysbus_connect_irq(busdev, n, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
25927192e39SFabian Aggeler         sysbus_connect_irq(busdev, n + smp_cpus,
26027192e39SFabian Aggeler                            qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
26133383e9bSPeter Maydell         sysbus_connect_irq(busdev, n + 2 * smp_cpus,
26233383e9bSPeter Maydell                            qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ));
26333383e9bSPeter Maydell         sysbus_connect_irq(busdev, n + 3 * smp_cpus,
26433383e9bSPeter Maydell                            qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ));
2659948c38bSPeter Maydell     }
2669948c38bSPeter Maydell }
2679948c38bSPeter Maydell 
268e364bab6SGreg Bellows static void a9_daughterboard_init(const VexpressMachineState *vms,
2694c3b29b8SPeter Maydell                                   ram_addr_t ram_size,
270ba1ba5ccSIgor Mammedov                                   const char *cpu_type,
271cdef10bbSPeter Maydell                                   qemu_irq *pic)
2722055283bSPeter Maydell {
273cc7d44c2SLike Xu     MachineState *machine = MACHINE(vms);
274e6d17b05SAvi Kivity     MemoryRegion *sysmem = get_system_memory();
275e6d17b05SAvi Kivity     MemoryRegion *lowram = g_new(MemoryRegion, 1);
2764c3b29b8SPeter Maydell     ram_addr_t low_ram_size;
2772055283bSPeter Maydell 
2782055283bSPeter Maydell     if (ram_size > 0x40000000) {
2792055283bSPeter Maydell         /* 1GB is the maximum the address space permits */
280c0dbca36SAlistair Francis         error_report("vexpress-a9: cannot model more than 1GB RAM");
2812055283bSPeter Maydell         exit(1);
2822055283bSPeter Maydell     }
2832055283bSPeter Maydell 
2842055283bSPeter Maydell     low_ram_size = ram_size;
2852055283bSPeter Maydell     if (low_ram_size > 0x4000000) {
2862055283bSPeter Maydell         low_ram_size = 0x4000000;
2872055283bSPeter Maydell     }
2882055283bSPeter Maydell     /* RAM is from 0x60000000 upwards. The bottom 64MB of the
2892055283bSPeter Maydell      * address space should in theory be remappable to various
2902055283bSPeter Maydell      * things including ROM or RAM; we always map the RAM there.
2912055283bSPeter Maydell      */
29208b8ba04SIgor Mammedov     memory_region_init_alias(lowram, NULL, "vexpress.lowmem", machine->ram,
29308b8ba04SIgor Mammedov                              0, low_ram_size);
294e6d17b05SAvi Kivity     memory_region_add_subregion(sysmem, 0x0, lowram);
29508b8ba04SIgor Mammedov     memory_region_add_subregion(sysmem, 0x60000000, machine->ram);
2962055283bSPeter Maydell 
2972055283bSPeter Maydell     /* 0x1e000000 A9MPCore (SCU) private memory region */
298cc7d44c2SLike Xu     init_cpus(machine, cpu_type, TYPE_A9MPCORE_PRIV, 0x1e000000, pic,
299cac0d808SPeter Maydell               vms->secure, vms->virt);
3002055283bSPeter Maydell 
3014c3b29b8SPeter Maydell     /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */
3024c3b29b8SPeter Maydell 
3034c3b29b8SPeter Maydell     /* 0x10020000 PL111 CLCD (daughterboard) */
3044c3b29b8SPeter Maydell     sysbus_create_simple("pl111", 0x10020000, pic[44]);
3054c3b29b8SPeter Maydell 
3064c3b29b8SPeter Maydell     /* 0x10060000 AXI RAM */
3074c3b29b8SPeter Maydell     /* 0x100e0000 PL341 Dynamic Memory Controller */
3084c3b29b8SPeter Maydell     /* 0x100e1000 PL354 Static Memory Controller */
3094c3b29b8SPeter Maydell     /* 0x100e2000 System Configuration Controller */
3104c3b29b8SPeter Maydell 
3114c3b29b8SPeter Maydell     sysbus_create_simple("sp804", 0x100e4000, pic[48]);
3124c3b29b8SPeter Maydell     /* 0x100e5000 SP805 Watchdog module */
3134c3b29b8SPeter Maydell     /* 0x100e6000 BP147 TrustZone Protection Controller */
3144c3b29b8SPeter Maydell     /* 0x100e9000 PL301 'Fast' AXI matrix */
3154c3b29b8SPeter Maydell     /* 0x100ea000 PL301 'Slow' AXI matrix */
3164c3b29b8SPeter Maydell     /* 0x100ec000 TrustZone Address Space Controller */
3174c3b29b8SPeter Maydell     /* 0x10200000 CoreSight debug APB */
3184c3b29b8SPeter Maydell     /* 0x1e00a000 PL310 L2 Cache Controller */
3194c3b29b8SPeter Maydell     sysbus_create_varargs("l2x0", 0x1e00a000, NULL);
3204c3b29b8SPeter Maydell }
3214c3b29b8SPeter Maydell 
32231410948SPeter Maydell /* Voltage values for SYS_CFG_VOLT daughterboard registers;
32331410948SPeter Maydell  * values are in microvolts.
32431410948SPeter Maydell  */
32531410948SPeter Maydell static const uint32_t a9_voltages[] = {
32631410948SPeter Maydell     1000000, /* VD10 : 1.0V : SoC internal logic voltage */
32731410948SPeter Maydell     1000000, /* VD10_S2 : 1.0V : PL310, L2 cache, RAM, non-PL310 logic */
32831410948SPeter Maydell     1000000, /* VD10_S3 : 1.0V : Cortex-A9, cores, MPEs, SCU, PL310 logic */
32931410948SPeter Maydell     1800000, /* VCC1V8 : 1.8V : DDR2 SDRAM, test chip DDR2 I/O supply */
33031410948SPeter Maydell     900000, /* DDR2VTT : 0.9V : DDR2 SDRAM VTT termination voltage */
33131410948SPeter Maydell     3300000, /* VCC3V3 : 3.3V : local board supply for misc external logic */
33231410948SPeter Maydell };
33331410948SPeter Maydell 
3349c7d4893SPeter Maydell /* Reset values for daughterboard oscillators (in Hz) */
3359c7d4893SPeter Maydell static const uint32_t a9_clocks[] = {
3369c7d4893SPeter Maydell     45000000, /* AMBA AXI ACLK: 45MHz */
3379c7d4893SPeter Maydell     23750000, /* daughterboard CLCD clock: 23.75MHz */
3389c7d4893SPeter Maydell     66670000, /* Test chip reference clock: 66.67MHz */
3399c7d4893SPeter Maydell };
3409c7d4893SPeter Maydell 
341cef04a26SPeter Maydell static VEDBoardInfo a9_daughterboard = {
3424c3b29b8SPeter Maydell     .motherboard_map = motherboard_legacy_map,
3434c3b29b8SPeter Maydell     .loader_start = 0x60000000,
34496eacf64SPeter Maydell     .gic_cpu_if_addr = 0x1e000100,
345cdef10bbSPeter Maydell     .proc_id = 0x0c000191,
34631410948SPeter Maydell     .num_voltage_sensors = ARRAY_SIZE(a9_voltages),
34731410948SPeter Maydell     .voltages = a9_voltages,
3489c7d4893SPeter Maydell     .num_clocks = ARRAY_SIZE(a9_clocks),
3499c7d4893SPeter Maydell     .clocks = a9_clocks,
3504c3b29b8SPeter Maydell     .init = a9_daughterboard_init,
3514c3b29b8SPeter Maydell };
3524c3b29b8SPeter Maydell 
353e364bab6SGreg Bellows static void a15_daughterboard_init(const VexpressMachineState *vms,
354961f195eSPeter Maydell                                    ram_addr_t ram_size,
355ba1ba5ccSIgor Mammedov                                    const char *cpu_type,
356cdef10bbSPeter Maydell                                    qemu_irq *pic)
357961f195eSPeter Maydell {
358cc7d44c2SLike Xu     MachineState *machine = MACHINE(vms);
359961f195eSPeter Maydell     MemoryRegion *sysmem = get_system_memory();
360961f195eSPeter Maydell     MemoryRegion *sram = g_new(MemoryRegion, 1);
361961f195eSPeter Maydell 
36225d71699SPeter Maydell     {
36325d71699SPeter Maydell         /* We have to use a separate 64 bit variable here to avoid the gcc
36425d71699SPeter Maydell          * "comparison is always false due to limited range of data type"
36525d71699SPeter Maydell          * warning if we are on a host where ram_addr_t is 32 bits.
36625d71699SPeter Maydell          */
36725d71699SPeter Maydell         uint64_t rsz = ram_size;
36825d71699SPeter Maydell         if (rsz > (30ULL * 1024 * 1024 * 1024)) {
369c0dbca36SAlistair Francis             error_report("vexpress-a15: cannot model more than 30GB RAM");
370961f195eSPeter Maydell             exit(1);
371961f195eSPeter Maydell         }
37225d71699SPeter Maydell     }
373961f195eSPeter Maydell 
374961f195eSPeter Maydell     /* RAM is from 0x80000000 upwards; there is no low-memory alias for it. */
37508b8ba04SIgor Mammedov     memory_region_add_subregion(sysmem, 0x80000000, machine->ram);
376961f195eSPeter Maydell 
377961f195eSPeter Maydell     /* 0x2c000000 A15MPCore private memory region (GIC) */
378cc7d44c2SLike Xu     init_cpus(machine, cpu_type, TYPE_A15MPCORE_PRIV,
379cc7d44c2SLike Xu               0x2c000000, pic, vms->secure, vms->virt);
380961f195eSPeter Maydell 
381961f195eSPeter Maydell     /* A15 daughterboard peripherals: */
382961f195eSPeter Maydell 
383961f195eSPeter Maydell     /* 0x20000000: CoreSight interfaces: not modelled */
384961f195eSPeter Maydell     /* 0x2a000000: PL301 AXI interconnect: not modelled */
385961f195eSPeter Maydell     /* 0x2a420000: SCC: not modelled */
386961f195eSPeter Maydell     /* 0x2a430000: system counter: not modelled */
387961f195eSPeter Maydell     /* 0x2b000000: HDLCD controller: not modelled */
388961f195eSPeter Maydell     /* 0x2b060000: SP805 watchdog: not modelled */
389961f195eSPeter Maydell     /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */
390961f195eSPeter Maydell     /* 0x2e000000: system SRAM */
39198a99ce0SPeter Maydell     memory_region_init_ram(sram, NULL, "vexpress.a15sram", 0x10000,
392f8ed85acSMarkus Armbruster                            &error_fatal);
393961f195eSPeter Maydell     memory_region_add_subregion(sysmem, 0x2e000000, sram);
394961f195eSPeter Maydell 
395961f195eSPeter Maydell     /* 0x7ffb0000: DMA330 DMA controller: not modelled */
396961f195eSPeter Maydell     /* 0x7ffd0000: PL354 static memory controller: not modelled */
397961f195eSPeter Maydell }
398961f195eSPeter Maydell 
39931410948SPeter Maydell static const uint32_t a15_voltages[] = {
40031410948SPeter Maydell     900000, /* Vcore: 0.9V : CPU core voltage */
40131410948SPeter Maydell };
40231410948SPeter Maydell 
4039c7d4893SPeter Maydell static const uint32_t a15_clocks[] = {
4049c7d4893SPeter Maydell     60000000, /* OSCCLK0: 60MHz : CPU_CLK reference */
4059c7d4893SPeter Maydell     0, /* OSCCLK1: reserved */
4069c7d4893SPeter Maydell     0, /* OSCCLK2: reserved */
4079c7d4893SPeter Maydell     0, /* OSCCLK3: reserved */
4089c7d4893SPeter Maydell     40000000, /* OSCCLK4: 40MHz : external AXI master clock */
4099c7d4893SPeter Maydell     23750000, /* OSCCLK5: 23.75MHz : HDLCD PLL reference */
4109c7d4893SPeter Maydell     50000000, /* OSCCLK6: 50MHz : static memory controller clock */
4119c7d4893SPeter Maydell     60000000, /* OSCCLK7: 60MHz : SYSCLK reference */
4129c7d4893SPeter Maydell     40000000, /* OSCCLK8: 40MHz : DDR2 PLL reference */
4139c7d4893SPeter Maydell };
4149c7d4893SPeter Maydell 
415cef04a26SPeter Maydell static VEDBoardInfo a15_daughterboard = {
416961f195eSPeter Maydell     .motherboard_map = motherboard_aseries_map,
417961f195eSPeter Maydell     .loader_start = 0x80000000,
418961f195eSPeter Maydell     .gic_cpu_if_addr = 0x2c002000,
419cdef10bbSPeter Maydell     .proc_id = 0x14000237,
42031410948SPeter Maydell     .num_voltage_sensors = ARRAY_SIZE(a15_voltages),
42131410948SPeter Maydell     .voltages = a15_voltages,
4229c7d4893SPeter Maydell     .num_clocks = ARRAY_SIZE(a15_clocks),
4239c7d4893SPeter Maydell     .clocks = a15_clocks,
424961f195eSPeter Maydell     .init = a15_daughterboard_init,
425961f195eSPeter Maydell };
426961f195eSPeter Maydell 
427c8a07b35SPeter Maydell static int add_virtio_mmio_node(void *fdt, uint32_t acells, uint32_t scells,
428c8a07b35SPeter Maydell                                 hwaddr addr, hwaddr size, uint32_t intc,
429c8a07b35SPeter Maydell                                 int irq)
430c8a07b35SPeter Maydell {
431c8a07b35SPeter Maydell     /* Add a virtio_mmio node to the device tree blob:
432c8a07b35SPeter Maydell      *   virtio_mmio@ADDRESS {
433c8a07b35SPeter Maydell      *       compatible = "virtio,mmio";
434c8a07b35SPeter Maydell      *       reg = <ADDRESS, SIZE>;
435c8a07b35SPeter Maydell      *       interrupt-parent = <&intc>;
436c8a07b35SPeter Maydell      *       interrupts = <0, irq, 1>;
437c8a07b35SPeter Maydell      *   }
438c8a07b35SPeter Maydell      * (Note that the format of the interrupts property is dependent on the
439c8a07b35SPeter Maydell      * interrupt controller that interrupt-parent points to; these are for
440c8a07b35SPeter Maydell      * the ARM GIC and indicate an SPI interrupt, rising-edge-triggered.)
441c8a07b35SPeter Maydell      */
442c8a07b35SPeter Maydell     int rc;
443c8a07b35SPeter Maydell     char *nodename = g_strdup_printf("/virtio_mmio@%" PRIx64, addr);
444c8a07b35SPeter Maydell 
4455a4348d1SPeter Crosthwaite     rc = qemu_fdt_add_subnode(fdt, nodename);
4465a4348d1SPeter Crosthwaite     rc |= qemu_fdt_setprop_string(fdt, nodename,
447c8a07b35SPeter Maydell                                   "compatible", "virtio,mmio");
4485a4348d1SPeter Crosthwaite     rc |= qemu_fdt_setprop_sized_cells(fdt, nodename, "reg",
449c8a07b35SPeter Maydell                                        acells, addr, scells, size);
4505a4348d1SPeter Crosthwaite     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", intc);
4515a4348d1SPeter Crosthwaite     qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 0, irq, 1);
452054bb7b2SAlexander Graf     qemu_fdt_setprop(fdt, nodename, "dma-coherent", NULL, 0);
453c8a07b35SPeter Maydell     g_free(nodename);
454c8a07b35SPeter Maydell     if (rc) {
455c8a07b35SPeter Maydell         return -1;
456c8a07b35SPeter Maydell     }
457c8a07b35SPeter Maydell     return 0;
458c8a07b35SPeter Maydell }
459c8a07b35SPeter Maydell 
460c8a07b35SPeter Maydell static uint32_t find_int_controller(void *fdt)
461c8a07b35SPeter Maydell {
462c8a07b35SPeter Maydell     /* Find the FDT node corresponding to the interrupt controller
463c8a07b35SPeter Maydell      * for virtio-mmio devices. We do this by scanning the fdt for
464c8a07b35SPeter Maydell      * a node with the right compatibility, since we know there is
465c8a07b35SPeter Maydell      * only one GIC on a vexpress board.
466c8a07b35SPeter Maydell      * We return the phandle of the node, or 0 if none was found.
467c8a07b35SPeter Maydell      */
468c8a07b35SPeter Maydell     const char *compat = "arm,cortex-a9-gic";
469c8a07b35SPeter Maydell     int offset;
470c8a07b35SPeter Maydell 
471c8a07b35SPeter Maydell     offset = fdt_node_offset_by_compatible(fdt, -1, compat);
472c8a07b35SPeter Maydell     if (offset >= 0) {
473c8a07b35SPeter Maydell         return fdt_get_phandle(fdt, offset);
474c8a07b35SPeter Maydell     }
475c8a07b35SPeter Maydell     return 0;
476c8a07b35SPeter Maydell }
477c8a07b35SPeter Maydell 
478c8a07b35SPeter Maydell static void vexpress_modify_dtb(const struct arm_boot_info *info, void *fdt)
479c8a07b35SPeter Maydell {
480c8a07b35SPeter Maydell     uint32_t acells, scells, intc;
481c8a07b35SPeter Maydell     const VEDBoardInfo *daughterboard = (const VEDBoardInfo *)info;
482c8a07b35SPeter Maydell 
48358e71097SEric Auger     acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells",
48458e71097SEric Auger                                    NULL, &error_fatal);
48558e71097SEric Auger     scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells",
48658e71097SEric Auger                                    NULL, &error_fatal);
487c8a07b35SPeter Maydell     intc = find_int_controller(fdt);
488c8a07b35SPeter Maydell     if (!intc) {
489c8a07b35SPeter Maydell         /* Not fatal, we just won't provide virtio. This will
490c8a07b35SPeter Maydell          * happen with older device tree blobs.
491c8a07b35SPeter Maydell          */
4928297be80SAlistair Francis         warn_report("couldn't find interrupt controller in "
493b62e39b4SAlistair Francis                     "dtb; will not include virtio-mmio devices in the dtb");
494c8a07b35SPeter Maydell     } else {
495c8a07b35SPeter Maydell         int i;
496c8a07b35SPeter Maydell         const hwaddr *map = daughterboard->motherboard_map;
497c8a07b35SPeter Maydell 
498c8a07b35SPeter Maydell         /* We iterate backwards here because adding nodes
499c8a07b35SPeter Maydell          * to the dtb puts them in last-first.
500c8a07b35SPeter Maydell          */
501c8a07b35SPeter Maydell         for (i = NUM_VIRTIO_TRANSPORTS - 1; i >= 0; i--) {
502c8a07b35SPeter Maydell             add_virtio_mmio_node(fdt, acells, scells,
503c8a07b35SPeter Maydell                                  map[VE_VIRTIO] + 0x200 * i,
504c8a07b35SPeter Maydell                                  0x200, intc, 40 + i);
505c8a07b35SPeter Maydell         }
506c8a07b35SPeter Maydell     }
507c8a07b35SPeter Maydell }
508c8a07b35SPeter Maydell 
509b8433303SRoy Franz 
510b8433303SRoy Franz /* Open code a private version of pflash registration since we
511b8433303SRoy Franz  * need to set non-default device width for VExpress platform.
512b8433303SRoy Franz  */
51316434065SMarkus Armbruster static PFlashCFI01 *ve_pflash_cfi01_register(hwaddr base, const char *name,
514b8433303SRoy Franz                                              DriveInfo *di)
515b8433303SRoy Franz {
5163e80f690SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
517b8433303SRoy Franz 
5189b3d111aSMarkus Armbruster     if (di) {
519934df912SMarkus Armbruster         qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(di));
520b8433303SRoy Franz     }
521b8433303SRoy Franz 
522b8433303SRoy Franz     qdev_prop_set_uint32(dev, "num-blocks",
523b8433303SRoy Franz                          VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE);
524b8433303SRoy Franz     qdev_prop_set_uint64(dev, "sector-length", VEXPRESS_FLASH_SECT_SIZE);
525b8433303SRoy Franz     qdev_prop_set_uint8(dev, "width", 4);
526b8433303SRoy Franz     qdev_prop_set_uint8(dev, "device-width", 2);
527e9809422SPaolo Bonzini     qdev_prop_set_bit(dev, "big-endian", false);
5280163a2dcSRoy Franz     qdev_prop_set_uint16(dev, "id0", 0x89);
5290163a2dcSRoy Franz     qdev_prop_set_uint16(dev, "id1", 0x18);
530b8433303SRoy Franz     qdev_prop_set_uint16(dev, "id2", 0x00);
5310163a2dcSRoy Franz     qdev_prop_set_uint16(dev, "id3", 0x00);
532b8433303SRoy Franz     qdev_prop_set_string(dev, "name", name);
5333c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
534b8433303SRoy Franz 
535b8433303SRoy Franz     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
53681c7db72SMarkus Armbruster     return PFLASH_CFI01(dev);
537b8433303SRoy Franz }
538b8433303SRoy Franz 
539af7c9f34SGreg Bellows static void vexpress_common_init(MachineState *machine)
5404c3b29b8SPeter Maydell {
541e364bab6SGreg Bellows     VexpressMachineState *vms = VEXPRESS_MACHINE(machine);
542af7c9f34SGreg Bellows     VexpressMachineClass *vmc = VEXPRESS_MACHINE_GET_CLASS(machine);
543a8f15a27SDaniel P. Berrange     VEDBoardInfo *daughterboard = vmc->daughterboard;
5444c3b29b8SPeter Maydell     DeviceState *dev, *sysctl, *pl041;
5454c3b29b8SPeter Maydell     qemu_irq pic[64];
5464c3b29b8SPeter Maydell     uint32_t sys_id;
5473dc3e7ddSFrancesco Lavra     DriveInfo *dinfo;
54816434065SMarkus Armbruster     PFlashCFI01 *pflash0;
5490b724768SLinus Walleij     I2CBus *i2c;
5504c3b29b8SPeter Maydell     ram_addr_t vram_size, sram_size;
5514c3b29b8SPeter Maydell     MemoryRegion *sysmem = get_system_memory();
5524c3b29b8SPeter Maydell     MemoryRegion *vram = g_new(MemoryRegion, 1);
5534c3b29b8SPeter Maydell     MemoryRegion *sram = g_new(MemoryRegion, 1);
5548941d6ceSPeter Maydell     MemoryRegion *flashalias = g_new(MemoryRegion, 1);
5558941d6ceSPeter Maydell     MemoryRegion *flash0mem;
556a8170e5eSAvi Kivity     const hwaddr *map = daughterboard->motherboard_map;
55731410948SPeter Maydell     int i;
5584c3b29b8SPeter Maydell 
559ba1ba5ccSIgor Mammedov     daughterboard->init(vms, machine->ram_size, machine->cpu_type, pic);
5604c3b29b8SPeter Maydell 
56161e99241SGrant Likely     /*
56261e99241SGrant Likely      * If a bios file was provided, attempt to map it into memory
56361e99241SGrant Likely      */
5640ad3b5d3SPaolo Bonzini     if (machine->firmware) {
5656e05a12fSGonglei         char *fn;
566db25a158SStefan Weil         int image_size;
567476e75abSPeter Maydell 
568476e75abSPeter Maydell         if (drive_get(IF_PFLASH, 0, 0)) {
569476e75abSPeter Maydell             error_report("The contents of the first flash device may be "
570476e75abSPeter Maydell                          "specified with -bios or with -drive if=pflash... "
571476e75abSPeter Maydell                          "but you cannot use both options at once");
572476e75abSPeter Maydell             exit(1);
573476e75abSPeter Maydell         }
5740ad3b5d3SPaolo Bonzini         fn = qemu_find_file(QEMU_FILE_TYPE_BIOS, machine->firmware);
575db25a158SStefan Weil         if (!fn) {
5760ad3b5d3SPaolo Bonzini             error_report("Could not find ROM image '%s'", machine->firmware);
577db25a158SStefan Weil             exit(1);
578db25a158SStefan Weil         }
579db25a158SStefan Weil         image_size = load_image_targphys(fn, map[VE_NORFLASH0],
580db25a158SStefan Weil                                          VEXPRESS_FLASH_SIZE);
581db25a158SStefan Weil         g_free(fn);
582db25a158SStefan Weil         if (image_size < 0) {
5830ad3b5d3SPaolo Bonzini             error_report("Could not load ROM image '%s'", machine->firmware);
58461e99241SGrant Likely             exit(1);
58561e99241SGrant Likely         }
58661e99241SGrant Likely     }
58761e99241SGrant Likely 
5882558e0a6SPeter Maydell     /* Motherboard peripherals: the wiring is the same but the
5892558e0a6SPeter Maydell      * addresses vary between the legacy and A-Series memory maps.
5902558e0a6SPeter Maydell      */
5912558e0a6SPeter Maydell 
5922055283bSPeter Maydell     sys_id = 0x1190f500;
5932055283bSPeter Maydell 
5943e80f690SMarkus Armbruster     sysctl = qdev_new("realview_sysctl");
5952055283bSPeter Maydell     qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
596cdef10bbSPeter Maydell     qdev_prop_set_uint32(sysctl, "proc_id", daughterboard->proc_id);
59731410948SPeter Maydell     qdev_prop_set_uint32(sysctl, "len-db-voltage",
59831410948SPeter Maydell                          daughterboard->num_voltage_sensors);
59931410948SPeter Maydell     for (i = 0; i < daughterboard->num_voltage_sensors; i++) {
60031410948SPeter Maydell         char *propname = g_strdup_printf("db-voltage[%d]", i);
60131410948SPeter Maydell         qdev_prop_set_uint32(sysctl, propname, daughterboard->voltages[i]);
60231410948SPeter Maydell         g_free(propname);
60331410948SPeter Maydell     }
6049c7d4893SPeter Maydell     qdev_prop_set_uint32(sysctl, "len-db-clock",
6059c7d4893SPeter Maydell                          daughterboard->num_clocks);
6069c7d4893SPeter Maydell     for (i = 0; i < daughterboard->num_clocks; i++) {
6079c7d4893SPeter Maydell         char *propname = g_strdup_printf("db-clock[%d]", i);
6089c7d4893SPeter Maydell         qdev_prop_set_uint32(sysctl, propname, daughterboard->clocks[i]);
6099c7d4893SPeter Maydell         g_free(propname);
6109c7d4893SPeter Maydell     }
6113c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl), &error_fatal);
6121356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, map[VE_SYSREGS]);
6132055283bSPeter Maydell 
6142558e0a6SPeter Maydell     /* VE_SP810: not modelled */
6152558e0a6SPeter Maydell     /* VE_SERIALPCI: not modelled */
6162558e0a6SPeter Maydell 
6173e80f690SMarkus Armbruster     pl041 = qdev_new("pl041");
61803a0e944SPeter Maydell     qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
6193c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041), &error_fatal);
6201356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, map[VE_PL041]);
6211356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[11]);
6222055283bSPeter Maydell 
6232558e0a6SPeter Maydell     dev = sysbus_create_varargs("pl181", map[VE_MMCI], pic[9], pic[10], NULL);
6242055283bSPeter Maydell     /* Wire up MMC card detect and read-only signals */
62526c5b0f4SPhilippe Mathieu-Daudé     qdev_connect_gpio_out_named(dev, "card-read-only", 0,
6262055283bSPeter Maydell                           qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT));
62726c5b0f4SPhilippe Mathieu-Daudé     qdev_connect_gpio_out_named(dev, "card-inserted", 0,
6282055283bSPeter Maydell                           qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN));
62926c607b8SPhilippe Mathieu-Daudé     dinfo = drive_get_next(IF_SD);
63026c607b8SPhilippe Mathieu-Daudé     if (dinfo) {
63126c607b8SPhilippe Mathieu-Daudé         DeviceState *card;
63226c607b8SPhilippe Mathieu-Daudé 
63326c607b8SPhilippe Mathieu-Daudé         card = qdev_new(TYPE_SD_CARD);
63426c607b8SPhilippe Mathieu-Daudé         qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo),
63526c607b8SPhilippe Mathieu-Daudé                                 &error_fatal);
63626c607b8SPhilippe Mathieu-Daudé         qdev_realize_and_unref(card, qdev_get_child_bus(dev, "sd-bus"),
63726c607b8SPhilippe Mathieu-Daudé                                &error_fatal);
63826c607b8SPhilippe Mathieu-Daudé     }
6392055283bSPeter Maydell 
6402558e0a6SPeter Maydell     sysbus_create_simple("pl050_keyboard", map[VE_KMI0], pic[12]);
6412558e0a6SPeter Maydell     sysbus_create_simple("pl050_mouse", map[VE_KMI1], pic[13]);
6422055283bSPeter Maydell 
6439bca0edbSPeter Maydell     pl011_create(map[VE_UART0], pic[5], serial_hd(0));
6449bca0edbSPeter Maydell     pl011_create(map[VE_UART1], pic[6], serial_hd(1));
6459bca0edbSPeter Maydell     pl011_create(map[VE_UART2], pic[7], serial_hd(2));
6469bca0edbSPeter Maydell     pl011_create(map[VE_UART3], pic[8], serial_hd(3));
6472055283bSPeter Maydell 
6482558e0a6SPeter Maydell     sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]);
6492558e0a6SPeter Maydell     sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]);
6502055283bSPeter Maydell 
651440c9f95SPhilippe Mathieu-Daudé     dev = sysbus_create_simple(TYPE_VERSATILE_I2C, map[VE_SERIALDVI], NULL);
6520b724768SLinus Walleij     i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
6531373b15bSPhilippe Mathieu-Daudé     i2c_slave_create_simple(i2c, "sii9022", 0x39);
6542055283bSPeter Maydell 
6552558e0a6SPeter Maydell     sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */
6562055283bSPeter Maydell 
6572558e0a6SPeter Maydell     /* VE_COMPACTFLASH: not modelled */
6582055283bSPeter Maydell 
659b7206878SPeter Maydell     sysbus_create_simple("pl111", map[VE_CLCD], pic[14]);
6602055283bSPeter Maydell 
6613dc3e7ddSFrancesco Lavra     dinfo = drive_get_next(IF_PFLASH);
662b8433303SRoy Franz     pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0",
663b8433303SRoy Franz                                        dinfo);
6648941d6ceSPeter Maydell     if (!pflash0) {
665c0dbca36SAlistair Francis         error_report("vexpress: error registering flash 0");
6663dc3e7ddSFrancesco Lavra         exit(1);
6673dc3e7ddSFrancesco Lavra     }
6683dc3e7ddSFrancesco Lavra 
6698941d6ceSPeter Maydell     if (map[VE_NORFLASHALIAS] != -1) {
6708941d6ceSPeter Maydell         /* Map flash 0 as an alias into low memory */
6718941d6ceSPeter Maydell         flash0mem = sysbus_mmio_get_region(SYS_BUS_DEVICE(pflash0), 0);
6728941d6ceSPeter Maydell         memory_region_init_alias(flashalias, NULL, "vexpress.flashalias",
6738941d6ceSPeter Maydell                                  flash0mem, 0, VEXPRESS_FLASH_SIZE);
6748941d6ceSPeter Maydell         memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], flashalias);
6758941d6ceSPeter Maydell     }
6768941d6ceSPeter Maydell 
6773dc3e7ddSFrancesco Lavra     dinfo = drive_get_next(IF_PFLASH);
678b8433303SRoy Franz     if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1",
679b8433303SRoy Franz                                   dinfo)) {
680c0dbca36SAlistair Francis         error_report("vexpress: error registering flash 1");
6813dc3e7ddSFrancesco Lavra         exit(1);
6823dc3e7ddSFrancesco Lavra     }
6832558e0a6SPeter Maydell 
6842055283bSPeter Maydell     sram_size = 0x2000000;
68598a99ce0SPeter Maydell     memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size,
686f8ed85acSMarkus Armbruster                            &error_fatal);
6872558e0a6SPeter Maydell     memory_region_add_subregion(sysmem, map[VE_SRAM], sram);
6882055283bSPeter Maydell 
6892055283bSPeter Maydell     vram_size = 0x800000;
69098a99ce0SPeter Maydell     memory_region_init_ram(vram, NULL, "vexpress.vram", vram_size,
691f8ed85acSMarkus Armbruster                            &error_fatal);
6922558e0a6SPeter Maydell     memory_region_add_subregion(sysmem, map[VE_VIDEORAM], vram);
6932055283bSPeter Maydell 
6942055283bSPeter Maydell     /* 0x4e000000 LAN9118 Ethernet */
695a005d073SStefan Hajnoczi     if (nd_table[0].used) {
6962558e0a6SPeter Maydell         lan9118_init(&nd_table[0], map[VE_ETHERNET], pic[15]);
6972055283bSPeter Maydell     }
6982055283bSPeter Maydell 
6992558e0a6SPeter Maydell     /* VE_USB: not modelled */
7002558e0a6SPeter Maydell 
7012558e0a6SPeter Maydell     /* VE_DAPROM: not modelled */
7022055283bSPeter Maydell 
703c8a07b35SPeter Maydell     /* Create mmio transports, so the user can create virtio backends
704c8a07b35SPeter Maydell      * (which will be automatically plugged in to the transports). If
705c8a07b35SPeter Maydell      * no backend is created the transport will just sit harmlessly idle.
706c8a07b35SPeter Maydell      */
707c8a07b35SPeter Maydell     for (i = 0; i < NUM_VIRTIO_TRANSPORTS; i++) {
708c8a07b35SPeter Maydell         sysbus_create_simple("virtio-mmio", map[VE_VIRTIO] + 0x200 * i,
709c8a07b35SPeter Maydell                              pic[40 + i]);
710c8a07b35SPeter Maydell     }
711c8a07b35SPeter Maydell 
7123ef96221SMarcel Apfelbaum     daughterboard->bootinfo.ram_size = machine->ram_size;
713cc7d44c2SLike Xu     daughterboard->bootinfo.nb_cpus = machine->smp.cpus;
714cef04a26SPeter Maydell     daughterboard->bootinfo.board_id = VEXPRESS_BOARD_ID;
715cef04a26SPeter Maydell     daughterboard->bootinfo.loader_start = daughterboard->loader_start;
716cef04a26SPeter Maydell     daughterboard->bootinfo.smp_loader_start = map[VE_SRAM];
717cef04a26SPeter Maydell     daughterboard->bootinfo.smp_bootreg_addr = map[VE_SYSREGS] + 0x30;
718cef04a26SPeter Maydell     daughterboard->bootinfo.gic_cpu_if_addr = daughterboard->gic_cpu_if_addr;
719c8a07b35SPeter Maydell     daughterboard->bootinfo.modify_dtb = vexpress_modify_dtb;
7203921019aSPeter Maydell     /* When booting Linux we should be in secure state if the CPU has one. */
7213921019aSPeter Maydell     daughterboard->bootinfo.secure_boot = vms->secure;
7222744ece8STao Xu     arm_load_kernel(ARM_CPU(first_cpu), machine, &daughterboard->bootinfo);
7232055283bSPeter Maydell }
7242055283bSPeter Maydell 
72549021924SGreg Bellows static bool vexpress_get_secure(Object *obj, Error **errp)
72649021924SGreg Bellows {
72749021924SGreg Bellows     VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
72849021924SGreg Bellows 
72949021924SGreg Bellows     return vms->secure;
73049021924SGreg Bellows }
73149021924SGreg Bellows 
73249021924SGreg Bellows static void vexpress_set_secure(Object *obj, bool value, Error **errp)
73349021924SGreg Bellows {
73449021924SGreg Bellows     VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
73549021924SGreg Bellows 
73649021924SGreg Bellows     vms->secure = value;
73749021924SGreg Bellows }
73849021924SGreg Bellows 
739cac0d808SPeter Maydell static bool vexpress_get_virt(Object *obj, Error **errp)
740cac0d808SPeter Maydell {
741cac0d808SPeter Maydell     VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
742cac0d808SPeter Maydell 
743cac0d808SPeter Maydell     return vms->virt;
744cac0d808SPeter Maydell }
745cac0d808SPeter Maydell 
746cac0d808SPeter Maydell static void vexpress_set_virt(Object *obj, bool value, Error **errp)
747cac0d808SPeter Maydell {
748cac0d808SPeter Maydell     VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
749cac0d808SPeter Maydell 
750cac0d808SPeter Maydell     vms->virt = value;
751cac0d808SPeter Maydell }
752cac0d808SPeter Maydell 
75349021924SGreg Bellows static void vexpress_instance_init(Object *obj)
75449021924SGreg Bellows {
75549021924SGreg Bellows     VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
75649021924SGreg Bellows 
75749021924SGreg Bellows     /* EL3 is enabled by default on vexpress */
75849021924SGreg Bellows     vms->secure = true;
75949021924SGreg Bellows }
76049021924SGreg Bellows 
761cac0d808SPeter Maydell static void vexpress_a15_instance_init(Object *obj)
762cac0d808SPeter Maydell {
763cac0d808SPeter Maydell     VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
764cac0d808SPeter Maydell 
765cac0d808SPeter Maydell     /*
766cac0d808SPeter Maydell      * For the vexpress-a15, EL2 is by default enabled if EL3 is,
767cac0d808SPeter Maydell      * but can also be specifically set to on or off.
768cac0d808SPeter Maydell      */
769cac0d808SPeter Maydell     vms->virt = true;
770cac0d808SPeter Maydell }
771cac0d808SPeter Maydell 
772cac0d808SPeter Maydell static void vexpress_a9_instance_init(Object *obj)
773cac0d808SPeter Maydell {
774cac0d808SPeter Maydell     VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
775cac0d808SPeter Maydell 
776cac0d808SPeter Maydell     /* The A9 doesn't have the virt extensions */
777cac0d808SPeter Maydell     vms->virt = false;
778cac0d808SPeter Maydell }
779cac0d808SPeter Maydell 
7807eb1dc7fSGreg Bellows static void vexpress_class_init(ObjectClass *oc, void *data)
7817eb1dc7fSGreg Bellows {
7827eb1dc7fSGreg Bellows     MachineClass *mc = MACHINE_CLASS(oc);
7837eb1dc7fSGreg Bellows 
7847eb1dc7fSGreg Bellows     mc->desc = "ARM Versatile Express";
785af7c9f34SGreg Bellows     mc->init = vexpress_common_init;
7867eb1dc7fSGreg Bellows     mc->max_cpus = 4;
7874672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
78808b8ba04SIgor Mammedov     mc->default_ram_id = "vexpress.highmem";
7894433bb3dSEduardo Habkost 
7904433bb3dSEduardo Habkost     object_class_property_add_bool(oc, "secure", vexpress_get_secure,
7914433bb3dSEduardo Habkost                                    vexpress_set_secure);
7924433bb3dSEduardo Habkost     object_class_property_set_description(oc, "secure",
7934433bb3dSEduardo Habkost                                           "Set on/off to enable/disable the ARM "
7944433bb3dSEduardo Habkost                                           "Security Extensions (TrustZone)");
7957eb1dc7fSGreg Bellows }
7967eb1dc7fSGreg Bellows 
7979ee00ba8SGreg Bellows static void vexpress_a9_class_init(ObjectClass *oc, void *data)
7989ee00ba8SGreg Bellows {
7999ee00ba8SGreg Bellows     MachineClass *mc = MACHINE_CLASS(oc);
8009ee00ba8SGreg Bellows     VexpressMachineClass *vmc = VEXPRESS_MACHINE_CLASS(oc);
8019ee00ba8SGreg Bellows 
8029ee00ba8SGreg Bellows     mc->desc = "ARM Versatile Express for Cortex-A9";
803ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
8049ee00ba8SGreg Bellows 
805a8f15a27SDaniel P. Berrange     vmc->daughterboard = &a9_daughterboard;
8069ee00ba8SGreg Bellows }
8079ee00ba8SGreg Bellows 
8089ee00ba8SGreg Bellows static void vexpress_a15_class_init(ObjectClass *oc, void *data)
8099ee00ba8SGreg Bellows {
8109ee00ba8SGreg Bellows     MachineClass *mc = MACHINE_CLASS(oc);
8119ee00ba8SGreg Bellows     VexpressMachineClass *vmc = VEXPRESS_MACHINE_CLASS(oc);
8129ee00ba8SGreg Bellows 
8139ee00ba8SGreg Bellows     mc->desc = "ARM Versatile Express for Cortex-A15";
814ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15");
8159ee00ba8SGreg Bellows 
8169ee00ba8SGreg Bellows     vmc->daughterboard = &a15_daughterboard;
817*fdfe5ba4SEduardo Habkost 
818*fdfe5ba4SEduardo Habkost     object_class_property_add_bool(oc, "virtualization", vexpress_get_virt,
819*fdfe5ba4SEduardo Habkost                                    vexpress_set_virt);
820*fdfe5ba4SEduardo Habkost     object_class_property_set_description(oc, "virtualization",
821*fdfe5ba4SEduardo Habkost                                           "Set on/off to enable/disable the ARM "
822*fdfe5ba4SEduardo Habkost                                           "Virtualization Extensions "
823*fdfe5ba4SEduardo Habkost                                           "(defaults to same as 'secure')");
824*fdfe5ba4SEduardo Habkost 
8259ee00ba8SGreg Bellows }
8269ee00ba8SGreg Bellows 
8277eb1dc7fSGreg Bellows static const TypeInfo vexpress_info = {
8287eb1dc7fSGreg Bellows     .name = TYPE_VEXPRESS_MACHINE,
8297eb1dc7fSGreg Bellows     .parent = TYPE_MACHINE,
8307eb1dc7fSGreg Bellows     .abstract = true,
8317eb1dc7fSGreg Bellows     .instance_size = sizeof(VexpressMachineState),
83249021924SGreg Bellows     .instance_init = vexpress_instance_init,
8337eb1dc7fSGreg Bellows     .class_size = sizeof(VexpressMachineClass),
8347eb1dc7fSGreg Bellows     .class_init = vexpress_class_init,
8357eb1dc7fSGreg Bellows };
8367eb1dc7fSGreg Bellows 
8379ee00ba8SGreg Bellows static const TypeInfo vexpress_a9_info = {
8389ee00ba8SGreg Bellows     .name = TYPE_VEXPRESS_A9_MACHINE,
8399ee00ba8SGreg Bellows     .parent = TYPE_VEXPRESS_MACHINE,
8409ee00ba8SGreg Bellows     .class_init = vexpress_a9_class_init,
841cac0d808SPeter Maydell     .instance_init = vexpress_a9_instance_init,
8422055283bSPeter Maydell };
8432055283bSPeter Maydell 
8449ee00ba8SGreg Bellows static const TypeInfo vexpress_a15_info = {
8459ee00ba8SGreg Bellows     .name = TYPE_VEXPRESS_A15_MACHINE,
8469ee00ba8SGreg Bellows     .parent = TYPE_VEXPRESS_MACHINE,
8479ee00ba8SGreg Bellows     .class_init = vexpress_a15_class_init,
848cac0d808SPeter Maydell     .instance_init = vexpress_a15_instance_init,
849961f195eSPeter Maydell };
850961f195eSPeter Maydell 
8512055283bSPeter Maydell static void vexpress_machine_init(void)
8522055283bSPeter Maydell {
8537eb1dc7fSGreg Bellows     type_register_static(&vexpress_info);
8549ee00ba8SGreg Bellows     type_register_static(&vexpress_a9_info);
8559ee00ba8SGreg Bellows     type_register_static(&vexpress_a15_info);
8562055283bSPeter Maydell }
8572055283bSPeter Maydell 
8580e6aac87SEduardo Habkost type_init(vexpress_machine_init);
859