12055283bSPeter Maydell /* 22055283bSPeter Maydell * ARM Versatile Express emulation. 32055283bSPeter Maydell * 42055283bSPeter Maydell * Copyright (c) 2010 - 2011 B Labs Ltd. 52055283bSPeter Maydell * Copyright (c) 2011 Linaro Limited 62055283bSPeter Maydell * Written by Bahadir Balban, Amit Mahajan, Peter Maydell 72055283bSPeter Maydell * 82055283bSPeter Maydell * This program is free software; you can redistribute it and/or modify 92055283bSPeter Maydell * it under the terms of the GNU General Public License version 2 as 102055283bSPeter Maydell * published by the Free Software Foundation. 112055283bSPeter Maydell * 122055283bSPeter Maydell * This program is distributed in the hope that it will be useful, 132055283bSPeter Maydell * but WITHOUT ANY WARRANTY; without even the implied warranty of 142055283bSPeter Maydell * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 152055283bSPeter Maydell * GNU General Public License for more details. 162055283bSPeter Maydell * 172055283bSPeter Maydell * You should have received a copy of the GNU General Public License along 182055283bSPeter Maydell * with this program; if not, see <http://www.gnu.org/licenses/>. 196b620ca3SPaolo Bonzini * 206b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 216b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 222055283bSPeter Maydell */ 232055283bSPeter Maydell 2412b16722SPeter Maydell #include "qemu/osdep.h" 25da34e65cSMarkus Armbruster #include "qapi/error.h" 262c65db5eSPaolo Bonzini #include "qemu/datadir.h" 274771d756SPaolo Bonzini #include "cpu.h" 2883c9f4caSPaolo Bonzini #include "hw/sysbus.h" 2912ec8bd5SPeter Maydell #include "hw/arm/boot.h" 300d09e41aSPaolo Bonzini #include "hw/arm/primecell.h" 3166b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 320b724768SLinus Walleij #include "hw/i2c/i2c.h" 331422e32dSPaolo Bonzini #include "net/net.h" 349c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3583c9f4caSPaolo Bonzini #include "hw/boards.h" 3661e99241SGrant Likely #include "hw/loader.h" 370d09e41aSPaolo Bonzini #include "hw/block/flash.h" 38c8a07b35SPeter Maydell #include "sysemu/device_tree.h" 399948c38bSPeter Maydell #include "qemu/error-report.h" 40c8a07b35SPeter Maydell #include <libfdt.h> 41f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h" 42c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h" 43c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a15mpcore.h" 44440c9f95SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h" 4526c607b8SPhilippe Mathieu-Daudé #include "hw/sd/sd.h" 4650ab8648SKevin Wolf #include "qapi/qmp/qlist.h" 47db1015e9SEduardo Habkost #include "qom/object.h" 48b8ab0303SMartin Kletzander #include "audio/audio.h" 49*d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h" 502055283bSPeter Maydell 512055283bSPeter Maydell #define VEXPRESS_BOARD_ID 0x8e0 523dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SIZE (64 * 1024 * 1024) 533dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SECT_SIZE (256 * 1024) 542055283bSPeter Maydell 55c8a07b35SPeter Maydell /* Number of virtio transports to create (0..8; limited by 56c8a07b35SPeter Maydell * number of available IRQ lines). 57c8a07b35SPeter Maydell */ 58c8a07b35SPeter Maydell #define NUM_VIRTIO_TRANSPORTS 4 59c8a07b35SPeter Maydell 602558e0a6SPeter Maydell /* Address maps for peripherals: 612558e0a6SPeter Maydell * the Versatile Express motherboard has two possible maps, 622558e0a6SPeter Maydell * the "legacy" one (used for A9) and the "Cortex-A Series" 632558e0a6SPeter Maydell * map (used for newer cores). 642558e0a6SPeter Maydell * Individual daughterboards can also have different maps for 652558e0a6SPeter Maydell * their peripherals. 662558e0a6SPeter Maydell */ 672558e0a6SPeter Maydell 682558e0a6SPeter Maydell enum { 692558e0a6SPeter Maydell VE_SYSREGS, 702558e0a6SPeter Maydell VE_SP810, 712558e0a6SPeter Maydell VE_SERIALPCI, 722558e0a6SPeter Maydell VE_PL041, 732558e0a6SPeter Maydell VE_MMCI, 742558e0a6SPeter Maydell VE_KMI0, 752558e0a6SPeter Maydell VE_KMI1, 762558e0a6SPeter Maydell VE_UART0, 772558e0a6SPeter Maydell VE_UART1, 782558e0a6SPeter Maydell VE_UART2, 792558e0a6SPeter Maydell VE_UART3, 802558e0a6SPeter Maydell VE_WDT, 812558e0a6SPeter Maydell VE_TIMER01, 822558e0a6SPeter Maydell VE_TIMER23, 832558e0a6SPeter Maydell VE_SERIALDVI, 842558e0a6SPeter Maydell VE_RTC, 852558e0a6SPeter Maydell VE_COMPACTFLASH, 862558e0a6SPeter Maydell VE_CLCD, 872558e0a6SPeter Maydell VE_NORFLASH0, 882558e0a6SPeter Maydell VE_NORFLASH1, 898941d6ceSPeter Maydell VE_NORFLASHALIAS, 902558e0a6SPeter Maydell VE_SRAM, 912558e0a6SPeter Maydell VE_VIDEORAM, 922558e0a6SPeter Maydell VE_ETHERNET, 932558e0a6SPeter Maydell VE_USB, 942558e0a6SPeter Maydell VE_DAPROM, 95c8a07b35SPeter Maydell VE_VIRTIO, 962558e0a6SPeter Maydell }; 972558e0a6SPeter Maydell 98a8170e5eSAvi Kivity static hwaddr motherboard_legacy_map[] = { 996ec1588eSPeter Maydell [VE_NORFLASHALIAS] = 0, 1002558e0a6SPeter Maydell /* CS7: 0x10000000 .. 0x10020000 */ 1012558e0a6SPeter Maydell [VE_SYSREGS] = 0x10000000, 1022558e0a6SPeter Maydell [VE_SP810] = 0x10001000, 1032558e0a6SPeter Maydell [VE_SERIALPCI] = 0x10002000, 1042558e0a6SPeter Maydell [VE_PL041] = 0x10004000, 1052558e0a6SPeter Maydell [VE_MMCI] = 0x10005000, 1062558e0a6SPeter Maydell [VE_KMI0] = 0x10006000, 1072558e0a6SPeter Maydell [VE_KMI1] = 0x10007000, 1082558e0a6SPeter Maydell [VE_UART0] = 0x10009000, 1092558e0a6SPeter Maydell [VE_UART1] = 0x1000a000, 1102558e0a6SPeter Maydell [VE_UART2] = 0x1000b000, 1112558e0a6SPeter Maydell [VE_UART3] = 0x1000c000, 1122558e0a6SPeter Maydell [VE_WDT] = 0x1000f000, 1132558e0a6SPeter Maydell [VE_TIMER01] = 0x10011000, 1142558e0a6SPeter Maydell [VE_TIMER23] = 0x10012000, 115c8a07b35SPeter Maydell [VE_VIRTIO] = 0x10013000, 1162558e0a6SPeter Maydell [VE_SERIALDVI] = 0x10016000, 1172558e0a6SPeter Maydell [VE_RTC] = 0x10017000, 1182558e0a6SPeter Maydell [VE_COMPACTFLASH] = 0x1001a000, 1192558e0a6SPeter Maydell [VE_CLCD] = 0x1001f000, 1202558e0a6SPeter Maydell /* CS0: 0x40000000 .. 0x44000000 */ 1212558e0a6SPeter Maydell [VE_NORFLASH0] = 0x40000000, 1222558e0a6SPeter Maydell /* CS1: 0x44000000 .. 0x48000000 */ 1232558e0a6SPeter Maydell [VE_NORFLASH1] = 0x44000000, 1242558e0a6SPeter Maydell /* CS2: 0x48000000 .. 0x4a000000 */ 1252558e0a6SPeter Maydell [VE_SRAM] = 0x48000000, 1262558e0a6SPeter Maydell /* CS3: 0x4c000000 .. 0x50000000 */ 1272558e0a6SPeter Maydell [VE_VIDEORAM] = 0x4c000000, 1282558e0a6SPeter Maydell [VE_ETHERNET] = 0x4e000000, 1292558e0a6SPeter Maydell [VE_USB] = 0x4f000000, 1302055283bSPeter Maydell }; 1312055283bSPeter Maydell 132a8170e5eSAvi Kivity static hwaddr motherboard_aseries_map[] = { 1338941d6ceSPeter Maydell [VE_NORFLASHALIAS] = 0, 134661bafb3SFrancesco Lavra /* CS0: 0x08000000 .. 0x0c000000 */ 135661bafb3SFrancesco Lavra [VE_NORFLASH0] = 0x08000000, 136961f195eSPeter Maydell /* CS4: 0x0c000000 .. 0x10000000 */ 137961f195eSPeter Maydell [VE_NORFLASH1] = 0x0c000000, 138961f195eSPeter Maydell /* CS5: 0x10000000 .. 0x14000000 */ 139961f195eSPeter Maydell /* CS1: 0x14000000 .. 0x18000000 */ 140961f195eSPeter Maydell [VE_SRAM] = 0x14000000, 141961f195eSPeter Maydell /* CS2: 0x18000000 .. 0x1c000000 */ 142961f195eSPeter Maydell [VE_VIDEORAM] = 0x18000000, 143961f195eSPeter Maydell [VE_ETHERNET] = 0x1a000000, 144961f195eSPeter Maydell [VE_USB] = 0x1b000000, 145961f195eSPeter Maydell /* CS3: 0x1c000000 .. 0x20000000 */ 146961f195eSPeter Maydell [VE_DAPROM] = 0x1c000000, 147961f195eSPeter Maydell [VE_SYSREGS] = 0x1c010000, 148961f195eSPeter Maydell [VE_SP810] = 0x1c020000, 149961f195eSPeter Maydell [VE_SERIALPCI] = 0x1c030000, 150961f195eSPeter Maydell [VE_PL041] = 0x1c040000, 151961f195eSPeter Maydell [VE_MMCI] = 0x1c050000, 152961f195eSPeter Maydell [VE_KMI0] = 0x1c060000, 153961f195eSPeter Maydell [VE_KMI1] = 0x1c070000, 154961f195eSPeter Maydell [VE_UART0] = 0x1c090000, 155961f195eSPeter Maydell [VE_UART1] = 0x1c0a0000, 156961f195eSPeter Maydell [VE_UART2] = 0x1c0b0000, 157961f195eSPeter Maydell [VE_UART3] = 0x1c0c0000, 158961f195eSPeter Maydell [VE_WDT] = 0x1c0f0000, 159961f195eSPeter Maydell [VE_TIMER01] = 0x1c110000, 160961f195eSPeter Maydell [VE_TIMER23] = 0x1c120000, 161c8a07b35SPeter Maydell [VE_VIRTIO] = 0x1c130000, 162961f195eSPeter Maydell [VE_SERIALDVI] = 0x1c160000, 163961f195eSPeter Maydell [VE_RTC] = 0x1c170000, 164961f195eSPeter Maydell [VE_COMPACTFLASH] = 0x1c1a0000, 165961f195eSPeter Maydell [VE_CLCD] = 0x1c1f0000, 166961f195eSPeter Maydell }; 167961f195eSPeter Maydell 1684c3b29b8SPeter Maydell /* Structure defining the peculiarities of a specific daughterboard */ 1694c3b29b8SPeter Maydell 1704c3b29b8SPeter Maydell typedef struct VEDBoardInfo VEDBoardInfo; 1714c3b29b8SPeter Maydell 172db1015e9SEduardo Habkost struct VexpressMachineClass { 1737eb1dc7fSGreg Bellows MachineClass parent; 1747eb1dc7fSGreg Bellows VEDBoardInfo *daughterboard; 175db1015e9SEduardo Habkost }; 1767eb1dc7fSGreg Bellows 177db1015e9SEduardo Habkost struct VexpressMachineState { 1787eb1dc7fSGreg Bellows MachineState parent; 17918e8ba48SPeter Maydell MemoryRegion vram; 18018e8ba48SPeter Maydell MemoryRegion sram; 18118e8ba48SPeter Maydell MemoryRegion flashalias; 18218e8ba48SPeter Maydell MemoryRegion a15sram; 18349021924SGreg Bellows bool secure; 184cac0d808SPeter Maydell bool virt; 185db1015e9SEduardo Habkost }; 1867eb1dc7fSGreg Bellows 1877eb1dc7fSGreg Bellows #define TYPE_VEXPRESS_MACHINE "vexpress" 18898cec76aSEduardo Habkost #define TYPE_VEXPRESS_A9_MACHINE MACHINE_TYPE_NAME("vexpress-a9") 18998cec76aSEduardo Habkost #define TYPE_VEXPRESS_A15_MACHINE MACHINE_TYPE_NAME("vexpress-a15") 190a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(VexpressMachineState, VexpressMachineClass, VEXPRESS_MACHINE) 1917eb1dc7fSGreg Bellows 19218e8ba48SPeter Maydell typedef void DBoardInitFn(VexpressMachineState *machine, 1934c3b29b8SPeter Maydell ram_addr_t ram_size, 194ba1ba5ccSIgor Mammedov const char *cpu_type, 195cdef10bbSPeter Maydell qemu_irq *pic); 1964c3b29b8SPeter Maydell 1974c3b29b8SPeter Maydell struct VEDBoardInfo { 198cef04a26SPeter Maydell struct arm_boot_info bootinfo; 199a8170e5eSAvi Kivity const hwaddr *motherboard_map; 200a8170e5eSAvi Kivity hwaddr loader_start; 201a8170e5eSAvi Kivity const hwaddr gic_cpu_if_addr; 202cdef10bbSPeter Maydell uint32_t proc_id; 20331410948SPeter Maydell uint32_t num_voltage_sensors; 20431410948SPeter Maydell const uint32_t *voltages; 2059c7d4893SPeter Maydell uint32_t num_clocks; 2069c7d4893SPeter Maydell const uint32_t *clocks; 2074c3b29b8SPeter Maydell DBoardInitFn *init; 2084c3b29b8SPeter Maydell }; 2094c3b29b8SPeter Maydell 210cc7d44c2SLike Xu static void init_cpus(MachineState *ms, const char *cpu_type, 211cc7d44c2SLike Xu const char *privdev, hwaddr periphbase, 212cc7d44c2SLike Xu qemu_irq *pic, bool secure, bool virt) 2139948c38bSPeter Maydell { 2149948c38bSPeter Maydell DeviceState *dev; 2159948c38bSPeter Maydell SysBusDevice *busdev; 2169948c38bSPeter Maydell int n; 217cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 2189948c38bSPeter Maydell 2199948c38bSPeter Maydell /* Create the actual CPUs */ 2209948c38bSPeter Maydell for (n = 0; n < smp_cpus; n++) { 221ba1ba5ccSIgor Mammedov Object *cpuobj = object_new(cpu_type); 2229948c38bSPeter Maydell 22312d027f1SGreg Bellows if (!secure) { 2245325cc34SMarkus Armbruster object_property_set_bool(cpuobj, "has_el3", false, NULL); 22512d027f1SGreg Bellows } 226cac0d808SPeter Maydell if (!virt) { 227efba1595SDaniel P. Berrangé if (object_property_find(cpuobj, "has_el2")) { 2285325cc34SMarkus Armbruster object_property_set_bool(cpuobj, "has_el2", false, NULL); 229cac0d808SPeter Maydell } 230cac0d808SPeter Maydell } 23112d027f1SGreg Bellows 232efba1595SDaniel P. Berrangé if (object_property_find(cpuobj, "reset-cbar")) { 2335325cc34SMarkus Armbruster object_property_set_int(cpuobj, "reset-cbar", periphbase, 2345325cc34SMarkus Armbruster &error_abort); 2359948c38bSPeter Maydell } 236ce189ab2SMarkus Armbruster qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); 2379948c38bSPeter Maydell } 2389948c38bSPeter Maydell 2399948c38bSPeter Maydell /* Create the private peripheral devices (including the GIC); 2409948c38bSPeter Maydell * this must happen after the CPUs are created because a15mpcore_priv 2419948c38bSPeter Maydell * wires itself up to the CPU's generic_timer gpio out lines. 2429948c38bSPeter Maydell */ 2433e80f690SMarkus Armbruster dev = qdev_new(privdev); 2449948c38bSPeter Maydell qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 2459948c38bSPeter Maydell busdev = SYS_BUS_DEVICE(dev); 2463c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 2479948c38bSPeter Maydell sysbus_mmio_map(busdev, 0, periphbase); 2489948c38bSPeter Maydell 2499948c38bSPeter Maydell /* Interrupts [42:0] are from the motherboard; 2509948c38bSPeter Maydell * [47:43] are reserved; [63:48] are daughterboard 2519948c38bSPeter Maydell * peripherals. Note that some documentation numbers 2529948c38bSPeter Maydell * external interrupts starting from 32 (because there 2539948c38bSPeter Maydell * are internal interrupts 0..31). 2549948c38bSPeter Maydell */ 2559948c38bSPeter Maydell for (n = 0; n < 64; n++) { 2569948c38bSPeter Maydell pic[n] = qdev_get_gpio_in(dev, n); 2579948c38bSPeter Maydell } 2589948c38bSPeter Maydell 2599948c38bSPeter Maydell /* Connect the CPUs to the GIC */ 2609948c38bSPeter Maydell for (n = 0; n < smp_cpus; n++) { 2619948c38bSPeter Maydell DeviceState *cpudev = DEVICE(qemu_get_cpu(n)); 2629948c38bSPeter Maydell 2639948c38bSPeter Maydell sysbus_connect_irq(busdev, n, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); 26427192e39SFabian Aggeler sysbus_connect_irq(busdev, n + smp_cpus, 26527192e39SFabian Aggeler qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); 26633383e9bSPeter Maydell sysbus_connect_irq(busdev, n + 2 * smp_cpus, 26733383e9bSPeter Maydell qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); 26833383e9bSPeter Maydell sysbus_connect_irq(busdev, n + 3 * smp_cpus, 26933383e9bSPeter Maydell qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); 2709948c38bSPeter Maydell } 2719948c38bSPeter Maydell } 2729948c38bSPeter Maydell 27318e8ba48SPeter Maydell static void a9_daughterboard_init(VexpressMachineState *vms, 2744c3b29b8SPeter Maydell ram_addr_t ram_size, 275ba1ba5ccSIgor Mammedov const char *cpu_type, 276cdef10bbSPeter Maydell qemu_irq *pic) 2772055283bSPeter Maydell { 278cc7d44c2SLike Xu MachineState *machine = MACHINE(vms); 279e6d17b05SAvi Kivity MemoryRegion *sysmem = get_system_memory(); 2802055283bSPeter Maydell 2812055283bSPeter Maydell if (ram_size > 0x40000000) { 2822055283bSPeter Maydell /* 1GB is the maximum the address space permits */ 283c0dbca36SAlistair Francis error_report("vexpress-a9: cannot model more than 1GB RAM"); 2842055283bSPeter Maydell exit(1); 2852055283bSPeter Maydell } 2862055283bSPeter Maydell 28713edcf59SPeter Maydell /* 28813edcf59SPeter Maydell * RAM is from 0x60000000 upwards. The bottom 64MB of the 2892055283bSPeter Maydell * address space should in theory be remappable to various 29013edcf59SPeter Maydell * things including ROM or RAM; we always map the flash there. 2912055283bSPeter Maydell */ 29208b8ba04SIgor Mammedov memory_region_add_subregion(sysmem, 0x60000000, machine->ram); 2932055283bSPeter Maydell 2942055283bSPeter Maydell /* 0x1e000000 A9MPCore (SCU) private memory region */ 295cc7d44c2SLike Xu init_cpus(machine, cpu_type, TYPE_A9MPCORE_PRIV, 0x1e000000, pic, 296cac0d808SPeter Maydell vms->secure, vms->virt); 2972055283bSPeter Maydell 2984c3b29b8SPeter Maydell /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */ 2994c3b29b8SPeter Maydell 3004c3b29b8SPeter Maydell /* 0x10020000 PL111 CLCD (daughterboard) */ 3014c3b29b8SPeter Maydell sysbus_create_simple("pl111", 0x10020000, pic[44]); 3024c3b29b8SPeter Maydell 3034c3b29b8SPeter Maydell /* 0x10060000 AXI RAM */ 3044c3b29b8SPeter Maydell /* 0x100e0000 PL341 Dynamic Memory Controller */ 3054c3b29b8SPeter Maydell /* 0x100e1000 PL354 Static Memory Controller */ 3064c3b29b8SPeter Maydell /* 0x100e2000 System Configuration Controller */ 3074c3b29b8SPeter Maydell 3084c3b29b8SPeter Maydell sysbus_create_simple("sp804", 0x100e4000, pic[48]); 3094c3b29b8SPeter Maydell /* 0x100e5000 SP805 Watchdog module */ 3104c3b29b8SPeter Maydell /* 0x100e6000 BP147 TrustZone Protection Controller */ 3114c3b29b8SPeter Maydell /* 0x100e9000 PL301 'Fast' AXI matrix */ 3124c3b29b8SPeter Maydell /* 0x100ea000 PL301 'Slow' AXI matrix */ 3134c3b29b8SPeter Maydell /* 0x100ec000 TrustZone Address Space Controller */ 3144c3b29b8SPeter Maydell /* 0x10200000 CoreSight debug APB */ 3154c3b29b8SPeter Maydell /* 0x1e00a000 PL310 L2 Cache Controller */ 3164c3b29b8SPeter Maydell sysbus_create_varargs("l2x0", 0x1e00a000, NULL); 3174c3b29b8SPeter Maydell } 3184c3b29b8SPeter Maydell 31931410948SPeter Maydell /* Voltage values for SYS_CFG_VOLT daughterboard registers; 32031410948SPeter Maydell * values are in microvolts. 32131410948SPeter Maydell */ 32231410948SPeter Maydell static const uint32_t a9_voltages[] = { 32331410948SPeter Maydell 1000000, /* VD10 : 1.0V : SoC internal logic voltage */ 32431410948SPeter Maydell 1000000, /* VD10_S2 : 1.0V : PL310, L2 cache, RAM, non-PL310 logic */ 32531410948SPeter Maydell 1000000, /* VD10_S3 : 1.0V : Cortex-A9, cores, MPEs, SCU, PL310 logic */ 32631410948SPeter Maydell 1800000, /* VCC1V8 : 1.8V : DDR2 SDRAM, test chip DDR2 I/O supply */ 32731410948SPeter Maydell 900000, /* DDR2VTT : 0.9V : DDR2 SDRAM VTT termination voltage */ 32831410948SPeter Maydell 3300000, /* VCC3V3 : 3.3V : local board supply for misc external logic */ 32931410948SPeter Maydell }; 33031410948SPeter Maydell 3319c7d4893SPeter Maydell /* Reset values for daughterboard oscillators (in Hz) */ 3329c7d4893SPeter Maydell static const uint32_t a9_clocks[] = { 3339c7d4893SPeter Maydell 45000000, /* AMBA AXI ACLK: 45MHz */ 3349c7d4893SPeter Maydell 23750000, /* daughterboard CLCD clock: 23.75MHz */ 3359c7d4893SPeter Maydell 66670000, /* Test chip reference clock: 66.67MHz */ 3369c7d4893SPeter Maydell }; 3379c7d4893SPeter Maydell 338cef04a26SPeter Maydell static VEDBoardInfo a9_daughterboard = { 3394c3b29b8SPeter Maydell .motherboard_map = motherboard_legacy_map, 3404c3b29b8SPeter Maydell .loader_start = 0x60000000, 34196eacf64SPeter Maydell .gic_cpu_if_addr = 0x1e000100, 342cdef10bbSPeter Maydell .proc_id = 0x0c000191, 34331410948SPeter Maydell .num_voltage_sensors = ARRAY_SIZE(a9_voltages), 34431410948SPeter Maydell .voltages = a9_voltages, 3459c7d4893SPeter Maydell .num_clocks = ARRAY_SIZE(a9_clocks), 3469c7d4893SPeter Maydell .clocks = a9_clocks, 3474c3b29b8SPeter Maydell .init = a9_daughterboard_init, 3484c3b29b8SPeter Maydell }; 3494c3b29b8SPeter Maydell 35018e8ba48SPeter Maydell static void a15_daughterboard_init(VexpressMachineState *vms, 351961f195eSPeter Maydell ram_addr_t ram_size, 352ba1ba5ccSIgor Mammedov const char *cpu_type, 353cdef10bbSPeter Maydell qemu_irq *pic) 354961f195eSPeter Maydell { 355cc7d44c2SLike Xu MachineState *machine = MACHINE(vms); 356961f195eSPeter Maydell MemoryRegion *sysmem = get_system_memory(); 357961f195eSPeter Maydell 35825d71699SPeter Maydell { 35925d71699SPeter Maydell /* We have to use a separate 64 bit variable here to avoid the gcc 36025d71699SPeter Maydell * "comparison is always false due to limited range of data type" 36125d71699SPeter Maydell * warning if we are on a host where ram_addr_t is 32 bits. 36225d71699SPeter Maydell */ 36325d71699SPeter Maydell uint64_t rsz = ram_size; 36425d71699SPeter Maydell if (rsz > (30ULL * 1024 * 1024 * 1024)) { 365c0dbca36SAlistair Francis error_report("vexpress-a15: cannot model more than 30GB RAM"); 366961f195eSPeter Maydell exit(1); 367961f195eSPeter Maydell } 36825d71699SPeter Maydell } 369961f195eSPeter Maydell 370961f195eSPeter Maydell /* RAM is from 0x80000000 upwards; there is no low-memory alias for it. */ 37108b8ba04SIgor Mammedov memory_region_add_subregion(sysmem, 0x80000000, machine->ram); 372961f195eSPeter Maydell 373961f195eSPeter Maydell /* 0x2c000000 A15MPCore private memory region (GIC) */ 374cc7d44c2SLike Xu init_cpus(machine, cpu_type, TYPE_A15MPCORE_PRIV, 375cc7d44c2SLike Xu 0x2c000000, pic, vms->secure, vms->virt); 376961f195eSPeter Maydell 377961f195eSPeter Maydell /* A15 daughterboard peripherals: */ 378961f195eSPeter Maydell 379961f195eSPeter Maydell /* 0x20000000: CoreSight interfaces: not modelled */ 380961f195eSPeter Maydell /* 0x2a000000: PL301 AXI interconnect: not modelled */ 381961f195eSPeter Maydell /* 0x2a420000: SCC: not modelled */ 382961f195eSPeter Maydell /* 0x2a430000: system counter: not modelled */ 383961f195eSPeter Maydell /* 0x2b000000: HDLCD controller: not modelled */ 384961f195eSPeter Maydell /* 0x2b060000: SP805 watchdog: not modelled */ 385961f195eSPeter Maydell /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */ 386961f195eSPeter Maydell /* 0x2e000000: system SRAM */ 38718e8ba48SPeter Maydell memory_region_init_ram(&vms->a15sram, NULL, "vexpress.a15sram", 0x10000, 388f8ed85acSMarkus Armbruster &error_fatal); 38918e8ba48SPeter Maydell memory_region_add_subregion(sysmem, 0x2e000000, &vms->a15sram); 390961f195eSPeter Maydell 391961f195eSPeter Maydell /* 0x7ffb0000: DMA330 DMA controller: not modelled */ 392961f195eSPeter Maydell /* 0x7ffd0000: PL354 static memory controller: not modelled */ 393961f195eSPeter Maydell } 394961f195eSPeter Maydell 39531410948SPeter Maydell static const uint32_t a15_voltages[] = { 39631410948SPeter Maydell 900000, /* Vcore: 0.9V : CPU core voltage */ 39731410948SPeter Maydell }; 39831410948SPeter Maydell 3999c7d4893SPeter Maydell static const uint32_t a15_clocks[] = { 4009c7d4893SPeter Maydell 60000000, /* OSCCLK0: 60MHz : CPU_CLK reference */ 4019c7d4893SPeter Maydell 0, /* OSCCLK1: reserved */ 4029c7d4893SPeter Maydell 0, /* OSCCLK2: reserved */ 4039c7d4893SPeter Maydell 0, /* OSCCLK3: reserved */ 4049c7d4893SPeter Maydell 40000000, /* OSCCLK4: 40MHz : external AXI master clock */ 4059c7d4893SPeter Maydell 23750000, /* OSCCLK5: 23.75MHz : HDLCD PLL reference */ 4069c7d4893SPeter Maydell 50000000, /* OSCCLK6: 50MHz : static memory controller clock */ 4079c7d4893SPeter Maydell 60000000, /* OSCCLK7: 60MHz : SYSCLK reference */ 4089c7d4893SPeter Maydell 40000000, /* OSCCLK8: 40MHz : DDR2 PLL reference */ 4099c7d4893SPeter Maydell }; 4109c7d4893SPeter Maydell 411cef04a26SPeter Maydell static VEDBoardInfo a15_daughterboard = { 412961f195eSPeter Maydell .motherboard_map = motherboard_aseries_map, 413961f195eSPeter Maydell .loader_start = 0x80000000, 414961f195eSPeter Maydell .gic_cpu_if_addr = 0x2c002000, 415cdef10bbSPeter Maydell .proc_id = 0x14000237, 41631410948SPeter Maydell .num_voltage_sensors = ARRAY_SIZE(a15_voltages), 41731410948SPeter Maydell .voltages = a15_voltages, 4189c7d4893SPeter Maydell .num_clocks = ARRAY_SIZE(a15_clocks), 4199c7d4893SPeter Maydell .clocks = a15_clocks, 420961f195eSPeter Maydell .init = a15_daughterboard_init, 421961f195eSPeter Maydell }; 422961f195eSPeter Maydell 423c8a07b35SPeter Maydell static int add_virtio_mmio_node(void *fdt, uint32_t acells, uint32_t scells, 424c8a07b35SPeter Maydell hwaddr addr, hwaddr size, uint32_t intc, 425c8a07b35SPeter Maydell int irq) 426c8a07b35SPeter Maydell { 427c8a07b35SPeter Maydell /* Add a virtio_mmio node to the device tree blob: 428c8a07b35SPeter Maydell * virtio_mmio@ADDRESS { 429c8a07b35SPeter Maydell * compatible = "virtio,mmio"; 430c8a07b35SPeter Maydell * reg = <ADDRESS, SIZE>; 431c8a07b35SPeter Maydell * interrupt-parent = <&intc>; 432c8a07b35SPeter Maydell * interrupts = <0, irq, 1>; 433c8a07b35SPeter Maydell * } 434c8a07b35SPeter Maydell * (Note that the format of the interrupts property is dependent on the 435c8a07b35SPeter Maydell * interrupt controller that interrupt-parent points to; these are for 436c8a07b35SPeter Maydell * the ARM GIC and indicate an SPI interrupt, rising-edge-triggered.) 437c8a07b35SPeter Maydell */ 438c8a07b35SPeter Maydell int rc; 439c8a07b35SPeter Maydell char *nodename = g_strdup_printf("/virtio_mmio@%" PRIx64, addr); 440c8a07b35SPeter Maydell 4415a4348d1SPeter Crosthwaite rc = qemu_fdt_add_subnode(fdt, nodename); 4425a4348d1SPeter Crosthwaite rc |= qemu_fdt_setprop_string(fdt, nodename, 443c8a07b35SPeter Maydell "compatible", "virtio,mmio"); 4445a4348d1SPeter Crosthwaite rc |= qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", 445c8a07b35SPeter Maydell acells, addr, scells, size); 4465a4348d1SPeter Crosthwaite qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", intc); 4475a4348d1SPeter Crosthwaite qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 0, irq, 1); 448054bb7b2SAlexander Graf qemu_fdt_setprop(fdt, nodename, "dma-coherent", NULL, 0); 449c8a07b35SPeter Maydell g_free(nodename); 450c8a07b35SPeter Maydell if (rc) { 451c8a07b35SPeter Maydell return -1; 452c8a07b35SPeter Maydell } 453c8a07b35SPeter Maydell return 0; 454c8a07b35SPeter Maydell } 455c8a07b35SPeter Maydell 456c8a07b35SPeter Maydell static uint32_t find_int_controller(void *fdt) 457c8a07b35SPeter Maydell { 458c8a07b35SPeter Maydell /* Find the FDT node corresponding to the interrupt controller 459c8a07b35SPeter Maydell * for virtio-mmio devices. We do this by scanning the fdt for 460c8a07b35SPeter Maydell * a node with the right compatibility, since we know there is 461c8a07b35SPeter Maydell * only one GIC on a vexpress board. 462c8a07b35SPeter Maydell * We return the phandle of the node, or 0 if none was found. 463c8a07b35SPeter Maydell */ 464c8a07b35SPeter Maydell const char *compat = "arm,cortex-a9-gic"; 465c8a07b35SPeter Maydell int offset; 466c8a07b35SPeter Maydell 467c8a07b35SPeter Maydell offset = fdt_node_offset_by_compatible(fdt, -1, compat); 468c8a07b35SPeter Maydell if (offset >= 0) { 469c8a07b35SPeter Maydell return fdt_get_phandle(fdt, offset); 470c8a07b35SPeter Maydell } 471c8a07b35SPeter Maydell return 0; 472c8a07b35SPeter Maydell } 473c8a07b35SPeter Maydell 474c8a07b35SPeter Maydell static void vexpress_modify_dtb(const struct arm_boot_info *info, void *fdt) 475c8a07b35SPeter Maydell { 476c8a07b35SPeter Maydell uint32_t acells, scells, intc; 477c8a07b35SPeter Maydell const VEDBoardInfo *daughterboard = (const VEDBoardInfo *)info; 478c8a07b35SPeter Maydell 47958e71097SEric Auger acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells", 48058e71097SEric Auger NULL, &error_fatal); 48158e71097SEric Auger scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells", 48258e71097SEric Auger NULL, &error_fatal); 483c8a07b35SPeter Maydell intc = find_int_controller(fdt); 484c8a07b35SPeter Maydell if (!intc) { 485c8a07b35SPeter Maydell /* Not fatal, we just won't provide virtio. This will 486c8a07b35SPeter Maydell * happen with older device tree blobs. 487c8a07b35SPeter Maydell */ 4888297be80SAlistair Francis warn_report("couldn't find interrupt controller in " 489b62e39b4SAlistair Francis "dtb; will not include virtio-mmio devices in the dtb"); 490c8a07b35SPeter Maydell } else { 491c8a07b35SPeter Maydell int i; 492c8a07b35SPeter Maydell const hwaddr *map = daughterboard->motherboard_map; 493c8a07b35SPeter Maydell 494c8a07b35SPeter Maydell /* We iterate backwards here because adding nodes 495c8a07b35SPeter Maydell * to the dtb puts them in last-first. 496c8a07b35SPeter Maydell */ 497c8a07b35SPeter Maydell for (i = NUM_VIRTIO_TRANSPORTS - 1; i >= 0; i--) { 498c8a07b35SPeter Maydell add_virtio_mmio_node(fdt, acells, scells, 499c8a07b35SPeter Maydell map[VE_VIRTIO] + 0x200 * i, 500c8a07b35SPeter Maydell 0x200, intc, 40 + i); 501c8a07b35SPeter Maydell } 502c8a07b35SPeter Maydell } 503c8a07b35SPeter Maydell } 504c8a07b35SPeter Maydell 505b8433303SRoy Franz 506b8433303SRoy Franz /* Open code a private version of pflash registration since we 507b8433303SRoy Franz * need to set non-default device width for VExpress platform. 508b8433303SRoy Franz */ 50916434065SMarkus Armbruster static PFlashCFI01 *ve_pflash_cfi01_register(hwaddr base, const char *name, 510b8433303SRoy Franz DriveInfo *di) 511b8433303SRoy Franz { 5123e80f690SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 513b8433303SRoy Franz 5149b3d111aSMarkus Armbruster if (di) { 515934df912SMarkus Armbruster qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(di)); 516b8433303SRoy Franz } 517b8433303SRoy Franz 518b8433303SRoy Franz qdev_prop_set_uint32(dev, "num-blocks", 519b8433303SRoy Franz VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE); 520b8433303SRoy Franz qdev_prop_set_uint64(dev, "sector-length", VEXPRESS_FLASH_SECT_SIZE); 521b8433303SRoy Franz qdev_prop_set_uint8(dev, "width", 4); 522b8433303SRoy Franz qdev_prop_set_uint8(dev, "device-width", 2); 523e9809422SPaolo Bonzini qdev_prop_set_bit(dev, "big-endian", false); 5240163a2dcSRoy Franz qdev_prop_set_uint16(dev, "id0", 0x89); 5250163a2dcSRoy Franz qdev_prop_set_uint16(dev, "id1", 0x18); 526b8433303SRoy Franz qdev_prop_set_uint16(dev, "id2", 0x00); 5270163a2dcSRoy Franz qdev_prop_set_uint16(dev, "id3", 0x00); 528b8433303SRoy Franz qdev_prop_set_string(dev, "name", name); 5293c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 530b8433303SRoy Franz 531b8433303SRoy Franz sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); 53281c7db72SMarkus Armbruster return PFLASH_CFI01(dev); 533b8433303SRoy Franz } 534b8433303SRoy Franz 535af7c9f34SGreg Bellows static void vexpress_common_init(MachineState *machine) 5364c3b29b8SPeter Maydell { 537e364bab6SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(machine); 538af7c9f34SGreg Bellows VexpressMachineClass *vmc = VEXPRESS_MACHINE_GET_CLASS(machine); 539a8f15a27SDaniel P. Berrange VEDBoardInfo *daughterboard = vmc->daughterboard; 5404c3b29b8SPeter Maydell DeviceState *dev, *sysctl, *pl041; 5414c3b29b8SPeter Maydell qemu_irq pic[64]; 5424c3b29b8SPeter Maydell uint32_t sys_id; 5433dc3e7ddSFrancesco Lavra DriveInfo *dinfo; 54416434065SMarkus Armbruster PFlashCFI01 *pflash0; 5450b724768SLinus Walleij I2CBus *i2c; 5464c3b29b8SPeter Maydell ram_addr_t vram_size, sram_size; 5474c3b29b8SPeter Maydell MemoryRegion *sysmem = get_system_memory(); 548a8170e5eSAvi Kivity const hwaddr *map = daughterboard->motherboard_map; 54950ab8648SKevin Wolf QList *db_voltage, *db_clock; 55031410948SPeter Maydell int i; 5514c3b29b8SPeter Maydell 552ba1ba5ccSIgor Mammedov daughterboard->init(vms, machine->ram_size, machine->cpu_type, pic); 5534c3b29b8SPeter Maydell 55461e99241SGrant Likely /* 55561e99241SGrant Likely * If a bios file was provided, attempt to map it into memory 55661e99241SGrant Likely */ 5570ad3b5d3SPaolo Bonzini if (machine->firmware) { 5586e05a12fSGonglei char *fn; 559db25a158SStefan Weil int image_size; 560476e75abSPeter Maydell 561476e75abSPeter Maydell if (drive_get(IF_PFLASH, 0, 0)) { 562476e75abSPeter Maydell error_report("The contents of the first flash device may be " 563476e75abSPeter Maydell "specified with -bios or with -drive if=pflash... " 564476e75abSPeter Maydell "but you cannot use both options at once"); 565476e75abSPeter Maydell exit(1); 566476e75abSPeter Maydell } 5670ad3b5d3SPaolo Bonzini fn = qemu_find_file(QEMU_FILE_TYPE_BIOS, machine->firmware); 568db25a158SStefan Weil if (!fn) { 5690ad3b5d3SPaolo Bonzini error_report("Could not find ROM image '%s'", machine->firmware); 570db25a158SStefan Weil exit(1); 571db25a158SStefan Weil } 572db25a158SStefan Weil image_size = load_image_targphys(fn, map[VE_NORFLASH0], 573db25a158SStefan Weil VEXPRESS_FLASH_SIZE); 574db25a158SStefan Weil g_free(fn); 575db25a158SStefan Weil if (image_size < 0) { 5760ad3b5d3SPaolo Bonzini error_report("Could not load ROM image '%s'", machine->firmware); 57761e99241SGrant Likely exit(1); 57861e99241SGrant Likely } 57961e99241SGrant Likely } 58061e99241SGrant Likely 5812558e0a6SPeter Maydell /* Motherboard peripherals: the wiring is the same but the 5822558e0a6SPeter Maydell * addresses vary between the legacy and A-Series memory maps. 5832558e0a6SPeter Maydell */ 5842558e0a6SPeter Maydell 5852055283bSPeter Maydell sys_id = 0x1190f500; 5862055283bSPeter Maydell 5873e80f690SMarkus Armbruster sysctl = qdev_new("realview_sysctl"); 5882055283bSPeter Maydell qdev_prop_set_uint32(sysctl, "sys_id", sys_id); 589cdef10bbSPeter Maydell qdev_prop_set_uint32(sysctl, "proc_id", daughterboard->proc_id); 59050ab8648SKevin Wolf 59150ab8648SKevin Wolf db_voltage = qlist_new(); 59231410948SPeter Maydell for (i = 0; i < daughterboard->num_voltage_sensors; i++) { 59350ab8648SKevin Wolf qlist_append_int(db_voltage, daughterboard->voltages[i]); 59431410948SPeter Maydell } 59550ab8648SKevin Wolf qdev_prop_set_array(sysctl, "db-voltage", db_voltage); 59650ab8648SKevin Wolf 59750ab8648SKevin Wolf db_clock = qlist_new(); 5989c7d4893SPeter Maydell for (i = 0; i < daughterboard->num_clocks; i++) { 59950ab8648SKevin Wolf qlist_append_int(db_clock, daughterboard->clocks[i]); 6009c7d4893SPeter Maydell } 60150ab8648SKevin Wolf qdev_prop_set_array(sysctl, "db-clock", db_clock); 60250ab8648SKevin Wolf 6033c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl), &error_fatal); 6041356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, map[VE_SYSREGS]); 6052055283bSPeter Maydell 6062558e0a6SPeter Maydell /* VE_SP810: not modelled */ 6072558e0a6SPeter Maydell /* VE_SERIALPCI: not modelled */ 6082558e0a6SPeter Maydell 6093e80f690SMarkus Armbruster pl041 = qdev_new("pl041"); 61003a0e944SPeter Maydell qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512); 611b8ab0303SMartin Kletzander if (machine->audiodev) { 612b8ab0303SMartin Kletzander qdev_prop_set_string(pl041, "audiodev", machine->audiodev); 613b8ab0303SMartin Kletzander } 6143c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041), &error_fatal); 6151356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, map[VE_PL041]); 6161356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[11]); 6172055283bSPeter Maydell 6182558e0a6SPeter Maydell dev = sysbus_create_varargs("pl181", map[VE_MMCI], pic[9], pic[10], NULL); 6192055283bSPeter Maydell /* Wire up MMC card detect and read-only signals */ 62026c5b0f4SPhilippe Mathieu-Daudé qdev_connect_gpio_out_named(dev, "card-read-only", 0, 6212055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT)); 62226c5b0f4SPhilippe Mathieu-Daudé qdev_connect_gpio_out_named(dev, "card-inserted", 0, 6232055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN)); 624d83c29e9SMarkus Armbruster dinfo = drive_get(IF_SD, 0, 0); 62526c607b8SPhilippe Mathieu-Daudé if (dinfo) { 62626c607b8SPhilippe Mathieu-Daudé DeviceState *card; 62726c607b8SPhilippe Mathieu-Daudé 62826c607b8SPhilippe Mathieu-Daudé card = qdev_new(TYPE_SD_CARD); 62926c607b8SPhilippe Mathieu-Daudé qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo), 63026c607b8SPhilippe Mathieu-Daudé &error_fatal); 63126c607b8SPhilippe Mathieu-Daudé qdev_realize_and_unref(card, qdev_get_child_bus(dev, "sd-bus"), 63226c607b8SPhilippe Mathieu-Daudé &error_fatal); 63326c607b8SPhilippe Mathieu-Daudé } 6342055283bSPeter Maydell 6352558e0a6SPeter Maydell sysbus_create_simple("pl050_keyboard", map[VE_KMI0], pic[12]); 6362558e0a6SPeter Maydell sysbus_create_simple("pl050_mouse", map[VE_KMI1], pic[13]); 6372055283bSPeter Maydell 6389bca0edbSPeter Maydell pl011_create(map[VE_UART0], pic[5], serial_hd(0)); 6399bca0edbSPeter Maydell pl011_create(map[VE_UART1], pic[6], serial_hd(1)); 6409bca0edbSPeter Maydell pl011_create(map[VE_UART2], pic[7], serial_hd(2)); 6419bca0edbSPeter Maydell pl011_create(map[VE_UART3], pic[8], serial_hd(3)); 6422055283bSPeter Maydell 6432558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]); 6442558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]); 6452055283bSPeter Maydell 646550da1ccSPhilippe Mathieu-Daudé dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, map[VE_SERIALDVI], NULL); 6470b724768SLinus Walleij i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); 6481373b15bSPhilippe Mathieu-Daudé i2c_slave_create_simple(i2c, "sii9022", 0x39); 6492055283bSPeter Maydell 6502558e0a6SPeter Maydell sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */ 6512055283bSPeter Maydell 6522558e0a6SPeter Maydell /* VE_COMPACTFLASH: not modelled */ 6532055283bSPeter Maydell 654b7206878SPeter Maydell sysbus_create_simple("pl111", map[VE_CLCD], pic[14]); 6552055283bSPeter Maydell 656d83c29e9SMarkus Armbruster dinfo = drive_get(IF_PFLASH, 0, 0); 657b8433303SRoy Franz pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0", 658b8433303SRoy Franz dinfo); 6593dc3e7ddSFrancesco Lavra 6608941d6ceSPeter Maydell if (map[VE_NORFLASHALIAS] != -1) { 6618941d6ceSPeter Maydell /* Map flash 0 as an alias into low memory */ 66218e8ba48SPeter Maydell MemoryRegion *flash0mem; 6638941d6ceSPeter Maydell flash0mem = sysbus_mmio_get_region(SYS_BUS_DEVICE(pflash0), 0); 66418e8ba48SPeter Maydell memory_region_init_alias(&vms->flashalias, NULL, "vexpress.flashalias", 6658941d6ceSPeter Maydell flash0mem, 0, VEXPRESS_FLASH_SIZE); 66618e8ba48SPeter Maydell memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], &vms->flashalias); 6678941d6ceSPeter Maydell } 6688941d6ceSPeter Maydell 669d83c29e9SMarkus Armbruster dinfo = drive_get(IF_PFLASH, 0, 1); 67065395b3cSPhilippe Mathieu-Daudé ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo); 6712558e0a6SPeter Maydell 6722055283bSPeter Maydell sram_size = 0x2000000; 67318e8ba48SPeter Maydell memory_region_init_ram(&vms->sram, NULL, "vexpress.sram", sram_size, 674f8ed85acSMarkus Armbruster &error_fatal); 67518e8ba48SPeter Maydell memory_region_add_subregion(sysmem, map[VE_SRAM], &vms->sram); 6762055283bSPeter Maydell 6772055283bSPeter Maydell vram_size = 0x800000; 67818e8ba48SPeter Maydell memory_region_init_ram(&vms->vram, NULL, "vexpress.vram", vram_size, 679f8ed85acSMarkus Armbruster &error_fatal); 68018e8ba48SPeter Maydell memory_region_add_subregion(sysmem, map[VE_VIDEORAM], &vms->vram); 6812055283bSPeter Maydell 6822055283bSPeter Maydell /* 0x4e000000 LAN9118 Ethernet */ 683a005d073SStefan Hajnoczi if (nd_table[0].used) { 6842558e0a6SPeter Maydell lan9118_init(&nd_table[0], map[VE_ETHERNET], pic[15]); 6852055283bSPeter Maydell } 6862055283bSPeter Maydell 6872558e0a6SPeter Maydell /* VE_USB: not modelled */ 6882558e0a6SPeter Maydell 6892558e0a6SPeter Maydell /* VE_DAPROM: not modelled */ 6902055283bSPeter Maydell 691c8a07b35SPeter Maydell /* Create mmio transports, so the user can create virtio backends 692c8a07b35SPeter Maydell * (which will be automatically plugged in to the transports). If 693c8a07b35SPeter Maydell * no backend is created the transport will just sit harmlessly idle. 694c8a07b35SPeter Maydell */ 695c8a07b35SPeter Maydell for (i = 0; i < NUM_VIRTIO_TRANSPORTS; i++) { 696c8a07b35SPeter Maydell sysbus_create_simple("virtio-mmio", map[VE_VIRTIO] + 0x200 * i, 697c8a07b35SPeter Maydell pic[40 + i]); 698c8a07b35SPeter Maydell } 699c8a07b35SPeter Maydell 7003ef96221SMarcel Apfelbaum daughterboard->bootinfo.ram_size = machine->ram_size; 701cef04a26SPeter Maydell daughterboard->bootinfo.board_id = VEXPRESS_BOARD_ID; 702cef04a26SPeter Maydell daughterboard->bootinfo.loader_start = daughterboard->loader_start; 703cef04a26SPeter Maydell daughterboard->bootinfo.smp_loader_start = map[VE_SRAM]; 704cef04a26SPeter Maydell daughterboard->bootinfo.smp_bootreg_addr = map[VE_SYSREGS] + 0x30; 705cef04a26SPeter Maydell daughterboard->bootinfo.gic_cpu_if_addr = daughterboard->gic_cpu_if_addr; 706c8a07b35SPeter Maydell daughterboard->bootinfo.modify_dtb = vexpress_modify_dtb; 7073921019aSPeter Maydell /* When booting Linux we should be in secure state if the CPU has one. */ 7083921019aSPeter Maydell daughterboard->bootinfo.secure_boot = vms->secure; 7092744ece8STao Xu arm_load_kernel(ARM_CPU(first_cpu), machine, &daughterboard->bootinfo); 7102055283bSPeter Maydell } 7112055283bSPeter Maydell 71249021924SGreg Bellows static bool vexpress_get_secure(Object *obj, Error **errp) 71349021924SGreg Bellows { 71449021924SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 71549021924SGreg Bellows 71649021924SGreg Bellows return vms->secure; 71749021924SGreg Bellows } 71849021924SGreg Bellows 71949021924SGreg Bellows static void vexpress_set_secure(Object *obj, bool value, Error **errp) 72049021924SGreg Bellows { 72149021924SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 72249021924SGreg Bellows 72349021924SGreg Bellows vms->secure = value; 72449021924SGreg Bellows } 72549021924SGreg Bellows 726cac0d808SPeter Maydell static bool vexpress_get_virt(Object *obj, Error **errp) 727cac0d808SPeter Maydell { 728cac0d808SPeter Maydell VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 729cac0d808SPeter Maydell 730cac0d808SPeter Maydell return vms->virt; 731cac0d808SPeter Maydell } 732cac0d808SPeter Maydell 733cac0d808SPeter Maydell static void vexpress_set_virt(Object *obj, bool value, Error **errp) 734cac0d808SPeter Maydell { 735cac0d808SPeter Maydell VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 736cac0d808SPeter Maydell 737cac0d808SPeter Maydell vms->virt = value; 738cac0d808SPeter Maydell } 739cac0d808SPeter Maydell 74049021924SGreg Bellows static void vexpress_instance_init(Object *obj) 74149021924SGreg Bellows { 74249021924SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 74349021924SGreg Bellows 74449021924SGreg Bellows /* EL3 is enabled by default on vexpress */ 74549021924SGreg Bellows vms->secure = true; 74649021924SGreg Bellows } 74749021924SGreg Bellows 748cac0d808SPeter Maydell static void vexpress_a15_instance_init(Object *obj) 749cac0d808SPeter Maydell { 750cac0d808SPeter Maydell VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 751cac0d808SPeter Maydell 752cac0d808SPeter Maydell /* 753cac0d808SPeter Maydell * For the vexpress-a15, EL2 is by default enabled if EL3 is, 754cac0d808SPeter Maydell * but can also be specifically set to on or off. 755cac0d808SPeter Maydell */ 756cac0d808SPeter Maydell vms->virt = true; 757cac0d808SPeter Maydell } 758cac0d808SPeter Maydell 759cac0d808SPeter Maydell static void vexpress_a9_instance_init(Object *obj) 760cac0d808SPeter Maydell { 761cac0d808SPeter Maydell VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 762cac0d808SPeter Maydell 763cac0d808SPeter Maydell /* The A9 doesn't have the virt extensions */ 764cac0d808SPeter Maydell vms->virt = false; 765cac0d808SPeter Maydell } 766cac0d808SPeter Maydell 7677eb1dc7fSGreg Bellows static void vexpress_class_init(ObjectClass *oc, void *data) 7687eb1dc7fSGreg Bellows { 7697eb1dc7fSGreg Bellows MachineClass *mc = MACHINE_CLASS(oc); 7707eb1dc7fSGreg Bellows 7717eb1dc7fSGreg Bellows mc->desc = "ARM Versatile Express"; 772af7c9f34SGreg Bellows mc->init = vexpress_common_init; 7737eb1dc7fSGreg Bellows mc->max_cpus = 4; 7744672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 77508b8ba04SIgor Mammedov mc->default_ram_id = "vexpress.highmem"; 7764433bb3dSEduardo Habkost 777b8ab0303SMartin Kletzander machine_add_audiodev_property(mc); 7784433bb3dSEduardo Habkost object_class_property_add_bool(oc, "secure", vexpress_get_secure, 7794433bb3dSEduardo Habkost vexpress_set_secure); 7804433bb3dSEduardo Habkost object_class_property_set_description(oc, "secure", 7814433bb3dSEduardo Habkost "Set on/off to enable/disable the ARM " 7824433bb3dSEduardo Habkost "Security Extensions (TrustZone)"); 7837eb1dc7fSGreg Bellows } 7847eb1dc7fSGreg Bellows 7859ee00ba8SGreg Bellows static void vexpress_a9_class_init(ObjectClass *oc, void *data) 7869ee00ba8SGreg Bellows { 7879ee00ba8SGreg Bellows MachineClass *mc = MACHINE_CLASS(oc); 7889ee00ba8SGreg Bellows VexpressMachineClass *vmc = VEXPRESS_MACHINE_CLASS(oc); 7899ee00ba8SGreg Bellows 7909ee00ba8SGreg Bellows mc->desc = "ARM Versatile Express for Cortex-A9"; 791ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9"); 7929ee00ba8SGreg Bellows 793a8f15a27SDaniel P. Berrange vmc->daughterboard = &a9_daughterboard; 7949ee00ba8SGreg Bellows } 7959ee00ba8SGreg Bellows 7969ee00ba8SGreg Bellows static void vexpress_a15_class_init(ObjectClass *oc, void *data) 7979ee00ba8SGreg Bellows { 7989ee00ba8SGreg Bellows MachineClass *mc = MACHINE_CLASS(oc); 7999ee00ba8SGreg Bellows VexpressMachineClass *vmc = VEXPRESS_MACHINE_CLASS(oc); 8009ee00ba8SGreg Bellows 8019ee00ba8SGreg Bellows mc->desc = "ARM Versatile Express for Cortex-A15"; 802ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); 8039ee00ba8SGreg Bellows 8049ee00ba8SGreg Bellows vmc->daughterboard = &a15_daughterboard; 805fdfe5ba4SEduardo Habkost 806fdfe5ba4SEduardo Habkost object_class_property_add_bool(oc, "virtualization", vexpress_get_virt, 807fdfe5ba4SEduardo Habkost vexpress_set_virt); 808fdfe5ba4SEduardo Habkost object_class_property_set_description(oc, "virtualization", 809fdfe5ba4SEduardo Habkost "Set on/off to enable/disable the ARM " 810fdfe5ba4SEduardo Habkost "Virtualization Extensions " 811fdfe5ba4SEduardo Habkost "(defaults to same as 'secure')"); 812fdfe5ba4SEduardo Habkost 8139ee00ba8SGreg Bellows } 8149ee00ba8SGreg Bellows 8157eb1dc7fSGreg Bellows static const TypeInfo vexpress_info = { 8167eb1dc7fSGreg Bellows .name = TYPE_VEXPRESS_MACHINE, 8177eb1dc7fSGreg Bellows .parent = TYPE_MACHINE, 8187eb1dc7fSGreg Bellows .abstract = true, 8197eb1dc7fSGreg Bellows .instance_size = sizeof(VexpressMachineState), 82049021924SGreg Bellows .instance_init = vexpress_instance_init, 8217eb1dc7fSGreg Bellows .class_size = sizeof(VexpressMachineClass), 8227eb1dc7fSGreg Bellows .class_init = vexpress_class_init, 8237eb1dc7fSGreg Bellows }; 8247eb1dc7fSGreg Bellows 8259ee00ba8SGreg Bellows static const TypeInfo vexpress_a9_info = { 8269ee00ba8SGreg Bellows .name = TYPE_VEXPRESS_A9_MACHINE, 8279ee00ba8SGreg Bellows .parent = TYPE_VEXPRESS_MACHINE, 8289ee00ba8SGreg Bellows .class_init = vexpress_a9_class_init, 829cac0d808SPeter Maydell .instance_init = vexpress_a9_instance_init, 8302055283bSPeter Maydell }; 8312055283bSPeter Maydell 8329ee00ba8SGreg Bellows static const TypeInfo vexpress_a15_info = { 8339ee00ba8SGreg Bellows .name = TYPE_VEXPRESS_A15_MACHINE, 8349ee00ba8SGreg Bellows .parent = TYPE_VEXPRESS_MACHINE, 8359ee00ba8SGreg Bellows .class_init = vexpress_a15_class_init, 836cac0d808SPeter Maydell .instance_init = vexpress_a15_instance_init, 837961f195eSPeter Maydell }; 838961f195eSPeter Maydell 8392055283bSPeter Maydell static void vexpress_machine_init(void) 8402055283bSPeter Maydell { 8417eb1dc7fSGreg Bellows type_register_static(&vexpress_info); 8429ee00ba8SGreg Bellows type_register_static(&vexpress_a9_info); 8439ee00ba8SGreg Bellows type_register_static(&vexpress_a15_info); 8442055283bSPeter Maydell } 8452055283bSPeter Maydell 8460e6aac87SEduardo Habkost type_init(vexpress_machine_init); 847