12055283bSPeter Maydell /* 22055283bSPeter Maydell * ARM Versatile Express emulation. 32055283bSPeter Maydell * 42055283bSPeter Maydell * Copyright (c) 2010 - 2011 B Labs Ltd. 52055283bSPeter Maydell * Copyright (c) 2011 Linaro Limited 62055283bSPeter Maydell * Written by Bahadir Balban, Amit Mahajan, Peter Maydell 72055283bSPeter Maydell * 82055283bSPeter Maydell * This program is free software; you can redistribute it and/or modify 92055283bSPeter Maydell * it under the terms of the GNU General Public License version 2 as 102055283bSPeter Maydell * published by the Free Software Foundation. 112055283bSPeter Maydell * 122055283bSPeter Maydell * This program is distributed in the hope that it will be useful, 132055283bSPeter Maydell * but WITHOUT ANY WARRANTY; without even the implied warranty of 142055283bSPeter Maydell * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 152055283bSPeter Maydell * GNU General Public License for more details. 162055283bSPeter Maydell * 172055283bSPeter Maydell * You should have received a copy of the GNU General Public License along 182055283bSPeter Maydell * with this program; if not, see <http://www.gnu.org/licenses/>. 196b620ca3SPaolo Bonzini * 206b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 216b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 222055283bSPeter Maydell */ 232055283bSPeter Maydell 2483c9f4caSPaolo Bonzini #include "hw/sysbus.h" 2583c9f4caSPaolo Bonzini #include "hw/arm-misc.h" 2683c9f4caSPaolo Bonzini #include "hw/primecell.h" 2783c9f4caSPaolo Bonzini #include "hw/devices.h" 281422e32dSPaolo Bonzini #include "net/net.h" 299c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3083c9f4caSPaolo Bonzini #include "hw/boards.h" 31022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 329c17d615SPaolo Bonzini #include "sysemu/blockdev.h" 3383c9f4caSPaolo Bonzini #include "hw/flash.h" 342055283bSPeter Maydell 352055283bSPeter Maydell #define VEXPRESS_BOARD_ID 0x8e0 363dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SIZE (64 * 1024 * 1024) 373dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SECT_SIZE (256 * 1024) 382055283bSPeter Maydell 39aac1e02cSPeter Maydell static struct arm_boot_info vexpress_binfo; 402558e0a6SPeter Maydell 412558e0a6SPeter Maydell /* Address maps for peripherals: 422558e0a6SPeter Maydell * the Versatile Express motherboard has two possible maps, 432558e0a6SPeter Maydell * the "legacy" one (used for A9) and the "Cortex-A Series" 442558e0a6SPeter Maydell * map (used for newer cores). 452558e0a6SPeter Maydell * Individual daughterboards can also have different maps for 462558e0a6SPeter Maydell * their peripherals. 472558e0a6SPeter Maydell */ 482558e0a6SPeter Maydell 492558e0a6SPeter Maydell enum { 502558e0a6SPeter Maydell VE_SYSREGS, 512558e0a6SPeter Maydell VE_SP810, 522558e0a6SPeter Maydell VE_SERIALPCI, 532558e0a6SPeter Maydell VE_PL041, 542558e0a6SPeter Maydell VE_MMCI, 552558e0a6SPeter Maydell VE_KMI0, 562558e0a6SPeter Maydell VE_KMI1, 572558e0a6SPeter Maydell VE_UART0, 582558e0a6SPeter Maydell VE_UART1, 592558e0a6SPeter Maydell VE_UART2, 602558e0a6SPeter Maydell VE_UART3, 612558e0a6SPeter Maydell VE_WDT, 622558e0a6SPeter Maydell VE_TIMER01, 632558e0a6SPeter Maydell VE_TIMER23, 642558e0a6SPeter Maydell VE_SERIALDVI, 652558e0a6SPeter Maydell VE_RTC, 662558e0a6SPeter Maydell VE_COMPACTFLASH, 672558e0a6SPeter Maydell VE_CLCD, 682558e0a6SPeter Maydell VE_NORFLASH0, 692558e0a6SPeter Maydell VE_NORFLASH1, 702558e0a6SPeter Maydell VE_SRAM, 712558e0a6SPeter Maydell VE_VIDEORAM, 722558e0a6SPeter Maydell VE_ETHERNET, 732558e0a6SPeter Maydell VE_USB, 742558e0a6SPeter Maydell VE_DAPROM, 752558e0a6SPeter Maydell }; 762558e0a6SPeter Maydell 77a8170e5eSAvi Kivity static hwaddr motherboard_legacy_map[] = { 782558e0a6SPeter Maydell /* CS7: 0x10000000 .. 0x10020000 */ 792558e0a6SPeter Maydell [VE_SYSREGS] = 0x10000000, 802558e0a6SPeter Maydell [VE_SP810] = 0x10001000, 812558e0a6SPeter Maydell [VE_SERIALPCI] = 0x10002000, 822558e0a6SPeter Maydell [VE_PL041] = 0x10004000, 832558e0a6SPeter Maydell [VE_MMCI] = 0x10005000, 842558e0a6SPeter Maydell [VE_KMI0] = 0x10006000, 852558e0a6SPeter Maydell [VE_KMI1] = 0x10007000, 862558e0a6SPeter Maydell [VE_UART0] = 0x10009000, 872558e0a6SPeter Maydell [VE_UART1] = 0x1000a000, 882558e0a6SPeter Maydell [VE_UART2] = 0x1000b000, 892558e0a6SPeter Maydell [VE_UART3] = 0x1000c000, 902558e0a6SPeter Maydell [VE_WDT] = 0x1000f000, 912558e0a6SPeter Maydell [VE_TIMER01] = 0x10011000, 922558e0a6SPeter Maydell [VE_TIMER23] = 0x10012000, 932558e0a6SPeter Maydell [VE_SERIALDVI] = 0x10016000, 942558e0a6SPeter Maydell [VE_RTC] = 0x10017000, 952558e0a6SPeter Maydell [VE_COMPACTFLASH] = 0x1001a000, 962558e0a6SPeter Maydell [VE_CLCD] = 0x1001f000, 972558e0a6SPeter Maydell /* CS0: 0x40000000 .. 0x44000000 */ 982558e0a6SPeter Maydell [VE_NORFLASH0] = 0x40000000, 992558e0a6SPeter Maydell /* CS1: 0x44000000 .. 0x48000000 */ 1002558e0a6SPeter Maydell [VE_NORFLASH1] = 0x44000000, 1012558e0a6SPeter Maydell /* CS2: 0x48000000 .. 0x4a000000 */ 1022558e0a6SPeter Maydell [VE_SRAM] = 0x48000000, 1032558e0a6SPeter Maydell /* CS3: 0x4c000000 .. 0x50000000 */ 1042558e0a6SPeter Maydell [VE_VIDEORAM] = 0x4c000000, 1052558e0a6SPeter Maydell [VE_ETHERNET] = 0x4e000000, 1062558e0a6SPeter Maydell [VE_USB] = 0x4f000000, 1072055283bSPeter Maydell }; 1082055283bSPeter Maydell 109a8170e5eSAvi Kivity static hwaddr motherboard_aseries_map[] = { 110661bafb3SFrancesco Lavra /* CS0: 0x08000000 .. 0x0c000000 */ 111661bafb3SFrancesco Lavra [VE_NORFLASH0] = 0x08000000, 112961f195eSPeter Maydell /* CS4: 0x0c000000 .. 0x10000000 */ 113961f195eSPeter Maydell [VE_NORFLASH1] = 0x0c000000, 114961f195eSPeter Maydell /* CS5: 0x10000000 .. 0x14000000 */ 115961f195eSPeter Maydell /* CS1: 0x14000000 .. 0x18000000 */ 116961f195eSPeter Maydell [VE_SRAM] = 0x14000000, 117961f195eSPeter Maydell /* CS2: 0x18000000 .. 0x1c000000 */ 118961f195eSPeter Maydell [VE_VIDEORAM] = 0x18000000, 119961f195eSPeter Maydell [VE_ETHERNET] = 0x1a000000, 120961f195eSPeter Maydell [VE_USB] = 0x1b000000, 121961f195eSPeter Maydell /* CS3: 0x1c000000 .. 0x20000000 */ 122961f195eSPeter Maydell [VE_DAPROM] = 0x1c000000, 123961f195eSPeter Maydell [VE_SYSREGS] = 0x1c010000, 124961f195eSPeter Maydell [VE_SP810] = 0x1c020000, 125961f195eSPeter Maydell [VE_SERIALPCI] = 0x1c030000, 126961f195eSPeter Maydell [VE_PL041] = 0x1c040000, 127961f195eSPeter Maydell [VE_MMCI] = 0x1c050000, 128961f195eSPeter Maydell [VE_KMI0] = 0x1c060000, 129961f195eSPeter Maydell [VE_KMI1] = 0x1c070000, 130961f195eSPeter Maydell [VE_UART0] = 0x1c090000, 131961f195eSPeter Maydell [VE_UART1] = 0x1c0a0000, 132961f195eSPeter Maydell [VE_UART2] = 0x1c0b0000, 133961f195eSPeter Maydell [VE_UART3] = 0x1c0c0000, 134961f195eSPeter Maydell [VE_WDT] = 0x1c0f0000, 135961f195eSPeter Maydell [VE_TIMER01] = 0x1c110000, 136961f195eSPeter Maydell [VE_TIMER23] = 0x1c120000, 137961f195eSPeter Maydell [VE_SERIALDVI] = 0x1c160000, 138961f195eSPeter Maydell [VE_RTC] = 0x1c170000, 139961f195eSPeter Maydell [VE_COMPACTFLASH] = 0x1c1a0000, 140961f195eSPeter Maydell [VE_CLCD] = 0x1c1f0000, 141961f195eSPeter Maydell }; 142961f195eSPeter Maydell 1434c3b29b8SPeter Maydell /* Structure defining the peculiarities of a specific daughterboard */ 1444c3b29b8SPeter Maydell 1454c3b29b8SPeter Maydell typedef struct VEDBoardInfo VEDBoardInfo; 1464c3b29b8SPeter Maydell 1474c3b29b8SPeter Maydell typedef void DBoardInitFn(const VEDBoardInfo *daughterboard, 1484c3b29b8SPeter Maydell ram_addr_t ram_size, 1494c3b29b8SPeter Maydell const char *cpu_model, 150*cdef10bbSPeter Maydell qemu_irq *pic); 1514c3b29b8SPeter Maydell 1524c3b29b8SPeter Maydell struct VEDBoardInfo { 153a8170e5eSAvi Kivity const hwaddr *motherboard_map; 154a8170e5eSAvi Kivity hwaddr loader_start; 155a8170e5eSAvi Kivity const hwaddr gic_cpu_if_addr; 156*cdef10bbSPeter Maydell uint32_t proc_id; 1574c3b29b8SPeter Maydell DBoardInitFn *init; 1584c3b29b8SPeter Maydell }; 1594c3b29b8SPeter Maydell 1604c3b29b8SPeter Maydell static void a9_daughterboard_init(const VEDBoardInfo *daughterboard, 1614c3b29b8SPeter Maydell ram_addr_t ram_size, 1624c3b29b8SPeter Maydell const char *cpu_model, 163*cdef10bbSPeter Maydell qemu_irq *pic) 1642055283bSPeter Maydell { 165e6d17b05SAvi Kivity MemoryRegion *sysmem = get_system_memory(); 166e6d17b05SAvi Kivity MemoryRegion *ram = g_new(MemoryRegion, 1); 167e6d17b05SAvi Kivity MemoryRegion *lowram = g_new(MemoryRegion, 1); 1684c3b29b8SPeter Maydell DeviceState *dev; 1692055283bSPeter Maydell SysBusDevice *busdev; 1702055283bSPeter Maydell qemu_irq *irqp; 1712055283bSPeter Maydell int n; 1722055283bSPeter Maydell qemu_irq cpu_irq[4]; 1734c3b29b8SPeter Maydell ram_addr_t low_ram_size; 1742055283bSPeter Maydell 1752055283bSPeter Maydell if (!cpu_model) { 1762055283bSPeter Maydell cpu_model = "cortex-a9"; 1772055283bSPeter Maydell } 1782055283bSPeter Maydell 1792055283bSPeter Maydell for (n = 0; n < smp_cpus; n++) { 18064c9e297SAndreas Färber ARMCPU *cpu = cpu_arm_init(cpu_model); 18164c9e297SAndreas Färber if (!cpu) { 1822055283bSPeter Maydell fprintf(stderr, "Unable to find CPU definition\n"); 1832055283bSPeter Maydell exit(1); 1842055283bSPeter Maydell } 1854bd74661SAndreas Färber irqp = arm_pic_init_cpu(cpu); 1862055283bSPeter Maydell cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ]; 1872055283bSPeter Maydell } 1882055283bSPeter Maydell 1892055283bSPeter Maydell if (ram_size > 0x40000000) { 1902055283bSPeter Maydell /* 1GB is the maximum the address space permits */ 1914c3b29b8SPeter Maydell fprintf(stderr, "vexpress-a9: cannot model more than 1GB RAM\n"); 1922055283bSPeter Maydell exit(1); 1932055283bSPeter Maydell } 1942055283bSPeter Maydell 195c5705a77SAvi Kivity memory_region_init_ram(ram, "vexpress.highmem", ram_size); 196c5705a77SAvi Kivity vmstate_register_ram_global(ram); 1972055283bSPeter Maydell low_ram_size = ram_size; 1982055283bSPeter Maydell if (low_ram_size > 0x4000000) { 1992055283bSPeter Maydell low_ram_size = 0x4000000; 2002055283bSPeter Maydell } 2012055283bSPeter Maydell /* RAM is from 0x60000000 upwards. The bottom 64MB of the 2022055283bSPeter Maydell * address space should in theory be remappable to various 2032055283bSPeter Maydell * things including ROM or RAM; we always map the RAM there. 2042055283bSPeter Maydell */ 205e6d17b05SAvi Kivity memory_region_init_alias(lowram, "vexpress.lowmem", ram, 0, low_ram_size); 206e6d17b05SAvi Kivity memory_region_add_subregion(sysmem, 0x0, lowram); 207e6d17b05SAvi Kivity memory_region_add_subregion(sysmem, 0x60000000, ram); 2082055283bSPeter Maydell 2092055283bSPeter Maydell /* 0x1e000000 A9MPCore (SCU) private memory region */ 2102055283bSPeter Maydell dev = qdev_create(NULL, "a9mpcore_priv"); 2112055283bSPeter Maydell qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 2122055283bSPeter Maydell qdev_init_nofail(dev); 2131356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 21496eacf64SPeter Maydell sysbus_mmio_map(busdev, 0, 0x1e000000); 2152055283bSPeter Maydell for (n = 0; n < smp_cpus; n++) { 2162055283bSPeter Maydell sysbus_connect_irq(busdev, n, cpu_irq[n]); 2172055283bSPeter Maydell } 2182055283bSPeter Maydell /* Interrupts [42:0] are from the motherboard; 2192055283bSPeter Maydell * [47:43] are reserved; [63:48] are daughterboard 2202055283bSPeter Maydell * peripherals. Note that some documentation numbers 2212055283bSPeter Maydell * external interrupts starting from 32 (because the 2222055283bSPeter Maydell * A9MP has internal interrupts 0..31). 2232055283bSPeter Maydell */ 2242055283bSPeter Maydell for (n = 0; n < 64; n++) { 2252055283bSPeter Maydell pic[n] = qdev_get_gpio_in(dev, n); 2262055283bSPeter Maydell } 2272055283bSPeter Maydell 2284c3b29b8SPeter Maydell /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */ 2294c3b29b8SPeter Maydell 2304c3b29b8SPeter Maydell /* 0x10020000 PL111 CLCD (daughterboard) */ 2314c3b29b8SPeter Maydell sysbus_create_simple("pl111", 0x10020000, pic[44]); 2324c3b29b8SPeter Maydell 2334c3b29b8SPeter Maydell /* 0x10060000 AXI RAM */ 2344c3b29b8SPeter Maydell /* 0x100e0000 PL341 Dynamic Memory Controller */ 2354c3b29b8SPeter Maydell /* 0x100e1000 PL354 Static Memory Controller */ 2364c3b29b8SPeter Maydell /* 0x100e2000 System Configuration Controller */ 2374c3b29b8SPeter Maydell 2384c3b29b8SPeter Maydell sysbus_create_simple("sp804", 0x100e4000, pic[48]); 2394c3b29b8SPeter Maydell /* 0x100e5000 SP805 Watchdog module */ 2404c3b29b8SPeter Maydell /* 0x100e6000 BP147 TrustZone Protection Controller */ 2414c3b29b8SPeter Maydell /* 0x100e9000 PL301 'Fast' AXI matrix */ 2424c3b29b8SPeter Maydell /* 0x100ea000 PL301 'Slow' AXI matrix */ 2434c3b29b8SPeter Maydell /* 0x100ec000 TrustZone Address Space Controller */ 2444c3b29b8SPeter Maydell /* 0x10200000 CoreSight debug APB */ 2454c3b29b8SPeter Maydell /* 0x1e00a000 PL310 L2 Cache Controller */ 2464c3b29b8SPeter Maydell sysbus_create_varargs("l2x0", 0x1e00a000, NULL); 2474c3b29b8SPeter Maydell } 2484c3b29b8SPeter Maydell 2494c3b29b8SPeter Maydell static const VEDBoardInfo a9_daughterboard = { 2504c3b29b8SPeter Maydell .motherboard_map = motherboard_legacy_map, 2514c3b29b8SPeter Maydell .loader_start = 0x60000000, 25296eacf64SPeter Maydell .gic_cpu_if_addr = 0x1e000100, 253*cdef10bbSPeter Maydell .proc_id = 0x0c000191, 2544c3b29b8SPeter Maydell .init = a9_daughterboard_init, 2554c3b29b8SPeter Maydell }; 2564c3b29b8SPeter Maydell 257961f195eSPeter Maydell static void a15_daughterboard_init(const VEDBoardInfo *daughterboard, 258961f195eSPeter Maydell ram_addr_t ram_size, 259961f195eSPeter Maydell const char *cpu_model, 260*cdef10bbSPeter Maydell qemu_irq *pic) 261961f195eSPeter Maydell { 262961f195eSPeter Maydell int n; 263961f195eSPeter Maydell MemoryRegion *sysmem = get_system_memory(); 264961f195eSPeter Maydell MemoryRegion *ram = g_new(MemoryRegion, 1); 265961f195eSPeter Maydell MemoryRegion *sram = g_new(MemoryRegion, 1); 266961f195eSPeter Maydell qemu_irq cpu_irq[4]; 267961f195eSPeter Maydell DeviceState *dev; 268961f195eSPeter Maydell SysBusDevice *busdev; 269961f195eSPeter Maydell 270961f195eSPeter Maydell if (!cpu_model) { 271961f195eSPeter Maydell cpu_model = "cortex-a15"; 272961f195eSPeter Maydell } 273961f195eSPeter Maydell 274961f195eSPeter Maydell for (n = 0; n < smp_cpus; n++) { 27564c9e297SAndreas Färber ARMCPU *cpu; 276961f195eSPeter Maydell qemu_irq *irqp; 27764c9e297SAndreas Färber 27864c9e297SAndreas Färber cpu = cpu_arm_init(cpu_model); 27964c9e297SAndreas Färber if (!cpu) { 280961f195eSPeter Maydell fprintf(stderr, "Unable to find CPU definition\n"); 281961f195eSPeter Maydell exit(1); 282961f195eSPeter Maydell } 2834bd74661SAndreas Färber irqp = arm_pic_init_cpu(cpu); 284961f195eSPeter Maydell cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ]; 285961f195eSPeter Maydell } 286961f195eSPeter Maydell 28725d71699SPeter Maydell { 28825d71699SPeter Maydell /* We have to use a separate 64 bit variable here to avoid the gcc 28925d71699SPeter Maydell * "comparison is always false due to limited range of data type" 29025d71699SPeter Maydell * warning if we are on a host where ram_addr_t is 32 bits. 29125d71699SPeter Maydell */ 29225d71699SPeter Maydell uint64_t rsz = ram_size; 29325d71699SPeter Maydell if (rsz > (30ULL * 1024 * 1024 * 1024)) { 29425d71699SPeter Maydell fprintf(stderr, "vexpress-a15: cannot model more than 30GB RAM\n"); 295961f195eSPeter Maydell exit(1); 296961f195eSPeter Maydell } 29725d71699SPeter Maydell } 298961f195eSPeter Maydell 299961f195eSPeter Maydell memory_region_init_ram(ram, "vexpress.highmem", ram_size); 300961f195eSPeter Maydell vmstate_register_ram_global(ram); 301961f195eSPeter Maydell /* RAM is from 0x80000000 upwards; there is no low-memory alias for it. */ 302961f195eSPeter Maydell memory_region_add_subregion(sysmem, 0x80000000, ram); 303961f195eSPeter Maydell 304961f195eSPeter Maydell /* 0x2c000000 A15MPCore private memory region (GIC) */ 305961f195eSPeter Maydell dev = qdev_create(NULL, "a15mpcore_priv"); 306961f195eSPeter Maydell qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 307961f195eSPeter Maydell qdev_init_nofail(dev); 3081356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 309961f195eSPeter Maydell sysbus_mmio_map(busdev, 0, 0x2c000000); 310961f195eSPeter Maydell for (n = 0; n < smp_cpus; n++) { 311961f195eSPeter Maydell sysbus_connect_irq(busdev, n, cpu_irq[n]); 312961f195eSPeter Maydell } 313961f195eSPeter Maydell /* Interrupts [42:0] are from the motherboard; 314961f195eSPeter Maydell * [47:43] are reserved; [63:48] are daughterboard 315961f195eSPeter Maydell * peripherals. Note that some documentation numbers 316961f195eSPeter Maydell * external interrupts starting from 32 (because there 317961f195eSPeter Maydell * are internal interrupts 0..31). 318961f195eSPeter Maydell */ 319961f195eSPeter Maydell for (n = 0; n < 64; n++) { 320961f195eSPeter Maydell pic[n] = qdev_get_gpio_in(dev, n); 321961f195eSPeter Maydell } 322961f195eSPeter Maydell 323961f195eSPeter Maydell /* A15 daughterboard peripherals: */ 324961f195eSPeter Maydell 325961f195eSPeter Maydell /* 0x20000000: CoreSight interfaces: not modelled */ 326961f195eSPeter Maydell /* 0x2a000000: PL301 AXI interconnect: not modelled */ 327961f195eSPeter Maydell /* 0x2a420000: SCC: not modelled */ 328961f195eSPeter Maydell /* 0x2a430000: system counter: not modelled */ 329961f195eSPeter Maydell /* 0x2b000000: HDLCD controller: not modelled */ 330961f195eSPeter Maydell /* 0x2b060000: SP805 watchdog: not modelled */ 331961f195eSPeter Maydell /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */ 332961f195eSPeter Maydell /* 0x2e000000: system SRAM */ 333961f195eSPeter Maydell memory_region_init_ram(sram, "vexpress.a15sram", 0x10000); 334961f195eSPeter Maydell vmstate_register_ram_global(sram); 335961f195eSPeter Maydell memory_region_add_subregion(sysmem, 0x2e000000, sram); 336961f195eSPeter Maydell 337961f195eSPeter Maydell /* 0x7ffb0000: DMA330 DMA controller: not modelled */ 338961f195eSPeter Maydell /* 0x7ffd0000: PL354 static memory controller: not modelled */ 339961f195eSPeter Maydell } 340961f195eSPeter Maydell 341961f195eSPeter Maydell static const VEDBoardInfo a15_daughterboard = { 342961f195eSPeter Maydell .motherboard_map = motherboard_aseries_map, 343961f195eSPeter Maydell .loader_start = 0x80000000, 344961f195eSPeter Maydell .gic_cpu_if_addr = 0x2c002000, 345*cdef10bbSPeter Maydell .proc_id = 0x14000237, 346961f195eSPeter Maydell .init = a15_daughterboard_init, 347961f195eSPeter Maydell }; 348961f195eSPeter Maydell 3494c3b29b8SPeter Maydell static void vexpress_common_init(const VEDBoardInfo *daughterboard, 350f3cdbc32SPeter Maydell QEMUMachineInitArgs *args) 3514c3b29b8SPeter Maydell { 3524c3b29b8SPeter Maydell DeviceState *dev, *sysctl, *pl041; 3534c3b29b8SPeter Maydell qemu_irq pic[64]; 3544c3b29b8SPeter Maydell uint32_t sys_id; 3553dc3e7ddSFrancesco Lavra DriveInfo *dinfo; 3564c3b29b8SPeter Maydell ram_addr_t vram_size, sram_size; 3574c3b29b8SPeter Maydell MemoryRegion *sysmem = get_system_memory(); 3584c3b29b8SPeter Maydell MemoryRegion *vram = g_new(MemoryRegion, 1); 3594c3b29b8SPeter Maydell MemoryRegion *sram = g_new(MemoryRegion, 1); 360a8170e5eSAvi Kivity const hwaddr *map = daughterboard->motherboard_map; 3614c3b29b8SPeter Maydell 362*cdef10bbSPeter Maydell daughterboard->init(daughterboard, args->ram_size, args->cpu_model, pic); 3634c3b29b8SPeter Maydell 3642558e0a6SPeter Maydell /* Motherboard peripherals: the wiring is the same but the 3652558e0a6SPeter Maydell * addresses vary between the legacy and A-Series memory maps. 3662558e0a6SPeter Maydell */ 3672558e0a6SPeter Maydell 3682055283bSPeter Maydell sys_id = 0x1190f500; 3692055283bSPeter Maydell 3702055283bSPeter Maydell sysctl = qdev_create(NULL, "realview_sysctl"); 3712055283bSPeter Maydell qdev_prop_set_uint32(sysctl, "sys_id", sys_id); 372*cdef10bbSPeter Maydell qdev_prop_set_uint32(sysctl, "proc_id", daughterboard->proc_id); 3737a65c8ccSPeter Maydell qdev_init_nofail(sysctl); 3741356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, map[VE_SYSREGS]); 3752055283bSPeter Maydell 3762558e0a6SPeter Maydell /* VE_SP810: not modelled */ 3772558e0a6SPeter Maydell /* VE_SERIALPCI: not modelled */ 3782558e0a6SPeter Maydell 37903a0e944SPeter Maydell pl041 = qdev_create(NULL, "pl041"); 38003a0e944SPeter Maydell qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512); 38103a0e944SPeter Maydell qdev_init_nofail(pl041); 3821356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, map[VE_PL041]); 3831356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[11]); 3842055283bSPeter Maydell 3852558e0a6SPeter Maydell dev = sysbus_create_varargs("pl181", map[VE_MMCI], pic[9], pic[10], NULL); 3862055283bSPeter Maydell /* Wire up MMC card detect and read-only signals */ 3872055283bSPeter Maydell qdev_connect_gpio_out(dev, 0, 3882055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT)); 3892055283bSPeter Maydell qdev_connect_gpio_out(dev, 1, 3902055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN)); 3912055283bSPeter Maydell 3922558e0a6SPeter Maydell sysbus_create_simple("pl050_keyboard", map[VE_KMI0], pic[12]); 3932558e0a6SPeter Maydell sysbus_create_simple("pl050_mouse", map[VE_KMI1], pic[13]); 3942055283bSPeter Maydell 3952558e0a6SPeter Maydell sysbus_create_simple("pl011", map[VE_UART0], pic[5]); 3962558e0a6SPeter Maydell sysbus_create_simple("pl011", map[VE_UART1], pic[6]); 3972558e0a6SPeter Maydell sysbus_create_simple("pl011", map[VE_UART2], pic[7]); 3982558e0a6SPeter Maydell sysbus_create_simple("pl011", map[VE_UART3], pic[8]); 3992055283bSPeter Maydell 4002558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]); 4012558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]); 4022055283bSPeter Maydell 4032558e0a6SPeter Maydell /* VE_SERIALDVI: not modelled */ 4042055283bSPeter Maydell 4052558e0a6SPeter Maydell sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */ 4062055283bSPeter Maydell 4072558e0a6SPeter Maydell /* VE_COMPACTFLASH: not modelled */ 4082055283bSPeter Maydell 409b7206878SPeter Maydell sysbus_create_simple("pl111", map[VE_CLCD], pic[14]); 4102055283bSPeter Maydell 4113dc3e7ddSFrancesco Lavra dinfo = drive_get_next(IF_PFLASH); 4123dc3e7ddSFrancesco Lavra if (!pflash_cfi01_register(map[VE_NORFLASH0], NULL, "vexpress.flash0", 4133dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SIZE, dinfo ? dinfo->bdrv : NULL, 4143dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SECT_SIZE, 4153dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE, 4, 4163dc3e7ddSFrancesco Lavra 0x00, 0x89, 0x00, 0x18, 0)) { 4173dc3e7ddSFrancesco Lavra fprintf(stderr, "vexpress: error registering flash 0.\n"); 4183dc3e7ddSFrancesco Lavra exit(1); 4193dc3e7ddSFrancesco Lavra } 4203dc3e7ddSFrancesco Lavra 4213dc3e7ddSFrancesco Lavra dinfo = drive_get_next(IF_PFLASH); 4223dc3e7ddSFrancesco Lavra if (!pflash_cfi01_register(map[VE_NORFLASH1], NULL, "vexpress.flash1", 4233dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SIZE, dinfo ? dinfo->bdrv : NULL, 4243dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SECT_SIZE, 4253dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE, 4, 4263dc3e7ddSFrancesco Lavra 0x00, 0x89, 0x00, 0x18, 0)) { 4273dc3e7ddSFrancesco Lavra fprintf(stderr, "vexpress: error registering flash 1.\n"); 4283dc3e7ddSFrancesco Lavra exit(1); 4293dc3e7ddSFrancesco Lavra } 4302558e0a6SPeter Maydell 4312055283bSPeter Maydell sram_size = 0x2000000; 432c5705a77SAvi Kivity memory_region_init_ram(sram, "vexpress.sram", sram_size); 433c5705a77SAvi Kivity vmstate_register_ram_global(sram); 4342558e0a6SPeter Maydell memory_region_add_subregion(sysmem, map[VE_SRAM], sram); 4352055283bSPeter Maydell 4362055283bSPeter Maydell vram_size = 0x800000; 437c5705a77SAvi Kivity memory_region_init_ram(vram, "vexpress.vram", vram_size); 438c5705a77SAvi Kivity vmstate_register_ram_global(vram); 4392558e0a6SPeter Maydell memory_region_add_subregion(sysmem, map[VE_VIDEORAM], vram); 4402055283bSPeter Maydell 4412055283bSPeter Maydell /* 0x4e000000 LAN9118 Ethernet */ 442a005d073SStefan Hajnoczi if (nd_table[0].used) { 4432558e0a6SPeter Maydell lan9118_init(&nd_table[0], map[VE_ETHERNET], pic[15]); 4442055283bSPeter Maydell } 4452055283bSPeter Maydell 4462558e0a6SPeter Maydell /* VE_USB: not modelled */ 4472558e0a6SPeter Maydell 4482558e0a6SPeter Maydell /* VE_DAPROM: not modelled */ 4492055283bSPeter Maydell 450f3cdbc32SPeter Maydell vexpress_binfo.ram_size = args->ram_size; 451f3cdbc32SPeter Maydell vexpress_binfo.kernel_filename = args->kernel_filename; 452f3cdbc32SPeter Maydell vexpress_binfo.kernel_cmdline = args->kernel_cmdline; 453f3cdbc32SPeter Maydell vexpress_binfo.initrd_filename = args->initrd_filename; 4542055283bSPeter Maydell vexpress_binfo.nb_cpus = smp_cpus; 4552055283bSPeter Maydell vexpress_binfo.board_id = VEXPRESS_BOARD_ID; 4564c3b29b8SPeter Maydell vexpress_binfo.loader_start = daughterboard->loader_start; 457aac1e02cSPeter Maydell vexpress_binfo.smp_loader_start = map[VE_SRAM]; 4582558e0a6SPeter Maydell vexpress_binfo.smp_bootreg_addr = map[VE_SYSREGS] + 0x30; 45996eacf64SPeter Maydell vexpress_binfo.gic_cpu_if_addr = daughterboard->gic_cpu_if_addr; 4603aaa8dfaSAndreas Färber arm_load_kernel(arm_env_get_cpu(first_cpu), &vexpress_binfo); 4612055283bSPeter Maydell } 4622055283bSPeter Maydell 4635f072e1fSEduardo Habkost static void vexpress_a9_init(QEMUMachineInitArgs *args) 4644c3b29b8SPeter Maydell { 465f3cdbc32SPeter Maydell vexpress_common_init(&a9_daughterboard, args); 4664c3b29b8SPeter Maydell } 4672055283bSPeter Maydell 4685f072e1fSEduardo Habkost static void vexpress_a15_init(QEMUMachineInitArgs *args) 469961f195eSPeter Maydell { 470f3cdbc32SPeter Maydell vexpress_common_init(&a15_daughterboard, args); 471961f195eSPeter Maydell } 472961f195eSPeter Maydell 4732055283bSPeter Maydell static QEMUMachine vexpress_a9_machine = { 4742055283bSPeter Maydell .name = "vexpress-a9", 4752055283bSPeter Maydell .desc = "ARM Versatile Express for Cortex-A9", 4762055283bSPeter Maydell .init = vexpress_a9_init, 4772d0d2837SChristian Borntraeger .block_default_type = IF_SCSI, 4782055283bSPeter Maydell .max_cpus = 4, 479e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 4802055283bSPeter Maydell }; 4812055283bSPeter Maydell 482961f195eSPeter Maydell static QEMUMachine vexpress_a15_machine = { 483961f195eSPeter Maydell .name = "vexpress-a15", 484961f195eSPeter Maydell .desc = "ARM Versatile Express for Cortex-A15", 485961f195eSPeter Maydell .init = vexpress_a15_init, 4862d0d2837SChristian Borntraeger .block_default_type = IF_SCSI, 487961f195eSPeter Maydell .max_cpus = 4, 488e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 489961f195eSPeter Maydell }; 490961f195eSPeter Maydell 4912055283bSPeter Maydell static void vexpress_machine_init(void) 4922055283bSPeter Maydell { 4932055283bSPeter Maydell qemu_register_machine(&vexpress_a9_machine); 494961f195eSPeter Maydell qemu_register_machine(&vexpress_a15_machine); 4952055283bSPeter Maydell } 4962055283bSPeter Maydell 4972055283bSPeter Maydell machine_init(vexpress_machine_init); 498