12055283bSPeter Maydell /* 22055283bSPeter Maydell * ARM Versatile Express emulation. 32055283bSPeter Maydell * 42055283bSPeter Maydell * Copyright (c) 2010 - 2011 B Labs Ltd. 52055283bSPeter Maydell * Copyright (c) 2011 Linaro Limited 62055283bSPeter Maydell * Written by Bahadir Balban, Amit Mahajan, Peter Maydell 72055283bSPeter Maydell * 82055283bSPeter Maydell * This program is free software; you can redistribute it and/or modify 92055283bSPeter Maydell * it under the terms of the GNU General Public License version 2 as 102055283bSPeter Maydell * published by the Free Software Foundation. 112055283bSPeter Maydell * 122055283bSPeter Maydell * This program is distributed in the hope that it will be useful, 132055283bSPeter Maydell * but WITHOUT ANY WARRANTY; without even the implied warranty of 142055283bSPeter Maydell * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 152055283bSPeter Maydell * GNU General Public License for more details. 162055283bSPeter Maydell * 172055283bSPeter Maydell * You should have received a copy of the GNU General Public License along 182055283bSPeter Maydell * with this program; if not, see <http://www.gnu.org/licenses/>. 196b620ca3SPaolo Bonzini * 206b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 216b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 222055283bSPeter Maydell */ 232055283bSPeter Maydell 2483c9f4caSPaolo Bonzini #include "hw/sysbus.h" 25bd2be150SPeter Maydell #include "hw/arm/arm.h" 260d09e41aSPaolo Bonzini #include "hw/arm/primecell.h" 27bd2be150SPeter Maydell #include "hw/devices.h" 281422e32dSPaolo Bonzini #include "net/net.h" 299c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3083c9f4caSPaolo Bonzini #include "hw/boards.h" 31022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 329c17d615SPaolo Bonzini #include "sysemu/blockdev.h" 330d09e41aSPaolo Bonzini #include "hw/block/flash.h" 34*c8a07b35SPeter Maydell #include "sysemu/device_tree.h" 35*c8a07b35SPeter Maydell #include <libfdt.h> 362055283bSPeter Maydell 372055283bSPeter Maydell #define VEXPRESS_BOARD_ID 0x8e0 383dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SIZE (64 * 1024 * 1024) 393dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SECT_SIZE (256 * 1024) 402055283bSPeter Maydell 41*c8a07b35SPeter Maydell /* Number of virtio transports to create (0..8; limited by 42*c8a07b35SPeter Maydell * number of available IRQ lines). 43*c8a07b35SPeter Maydell */ 44*c8a07b35SPeter Maydell #define NUM_VIRTIO_TRANSPORTS 4 45*c8a07b35SPeter Maydell 462558e0a6SPeter Maydell /* Address maps for peripherals: 472558e0a6SPeter Maydell * the Versatile Express motherboard has two possible maps, 482558e0a6SPeter Maydell * the "legacy" one (used for A9) and the "Cortex-A Series" 492558e0a6SPeter Maydell * map (used for newer cores). 502558e0a6SPeter Maydell * Individual daughterboards can also have different maps for 512558e0a6SPeter Maydell * their peripherals. 522558e0a6SPeter Maydell */ 532558e0a6SPeter Maydell 542558e0a6SPeter Maydell enum { 552558e0a6SPeter Maydell VE_SYSREGS, 562558e0a6SPeter Maydell VE_SP810, 572558e0a6SPeter Maydell VE_SERIALPCI, 582558e0a6SPeter Maydell VE_PL041, 592558e0a6SPeter Maydell VE_MMCI, 602558e0a6SPeter Maydell VE_KMI0, 612558e0a6SPeter Maydell VE_KMI1, 622558e0a6SPeter Maydell VE_UART0, 632558e0a6SPeter Maydell VE_UART1, 642558e0a6SPeter Maydell VE_UART2, 652558e0a6SPeter Maydell VE_UART3, 662558e0a6SPeter Maydell VE_WDT, 672558e0a6SPeter Maydell VE_TIMER01, 682558e0a6SPeter Maydell VE_TIMER23, 692558e0a6SPeter Maydell VE_SERIALDVI, 702558e0a6SPeter Maydell VE_RTC, 712558e0a6SPeter Maydell VE_COMPACTFLASH, 722558e0a6SPeter Maydell VE_CLCD, 732558e0a6SPeter Maydell VE_NORFLASH0, 742558e0a6SPeter Maydell VE_NORFLASH1, 758941d6ceSPeter Maydell VE_NORFLASHALIAS, 762558e0a6SPeter Maydell VE_SRAM, 772558e0a6SPeter Maydell VE_VIDEORAM, 782558e0a6SPeter Maydell VE_ETHERNET, 792558e0a6SPeter Maydell VE_USB, 802558e0a6SPeter Maydell VE_DAPROM, 81*c8a07b35SPeter Maydell VE_VIRTIO, 822558e0a6SPeter Maydell }; 832558e0a6SPeter Maydell 84a8170e5eSAvi Kivity static hwaddr motherboard_legacy_map[] = { 852558e0a6SPeter Maydell /* CS7: 0x10000000 .. 0x10020000 */ 862558e0a6SPeter Maydell [VE_SYSREGS] = 0x10000000, 872558e0a6SPeter Maydell [VE_SP810] = 0x10001000, 882558e0a6SPeter Maydell [VE_SERIALPCI] = 0x10002000, 892558e0a6SPeter Maydell [VE_PL041] = 0x10004000, 902558e0a6SPeter Maydell [VE_MMCI] = 0x10005000, 912558e0a6SPeter Maydell [VE_KMI0] = 0x10006000, 922558e0a6SPeter Maydell [VE_KMI1] = 0x10007000, 932558e0a6SPeter Maydell [VE_UART0] = 0x10009000, 942558e0a6SPeter Maydell [VE_UART1] = 0x1000a000, 952558e0a6SPeter Maydell [VE_UART2] = 0x1000b000, 962558e0a6SPeter Maydell [VE_UART3] = 0x1000c000, 972558e0a6SPeter Maydell [VE_WDT] = 0x1000f000, 982558e0a6SPeter Maydell [VE_TIMER01] = 0x10011000, 992558e0a6SPeter Maydell [VE_TIMER23] = 0x10012000, 100*c8a07b35SPeter Maydell [VE_VIRTIO] = 0x10013000, 1012558e0a6SPeter Maydell [VE_SERIALDVI] = 0x10016000, 1022558e0a6SPeter Maydell [VE_RTC] = 0x10017000, 1032558e0a6SPeter Maydell [VE_COMPACTFLASH] = 0x1001a000, 1042558e0a6SPeter Maydell [VE_CLCD] = 0x1001f000, 1052558e0a6SPeter Maydell /* CS0: 0x40000000 .. 0x44000000 */ 1062558e0a6SPeter Maydell [VE_NORFLASH0] = 0x40000000, 1072558e0a6SPeter Maydell /* CS1: 0x44000000 .. 0x48000000 */ 1082558e0a6SPeter Maydell [VE_NORFLASH1] = 0x44000000, 1092558e0a6SPeter Maydell /* CS2: 0x48000000 .. 0x4a000000 */ 1102558e0a6SPeter Maydell [VE_SRAM] = 0x48000000, 1112558e0a6SPeter Maydell /* CS3: 0x4c000000 .. 0x50000000 */ 1122558e0a6SPeter Maydell [VE_VIDEORAM] = 0x4c000000, 1132558e0a6SPeter Maydell [VE_ETHERNET] = 0x4e000000, 1142558e0a6SPeter Maydell [VE_USB] = 0x4f000000, 1158941d6ceSPeter Maydell [VE_NORFLASHALIAS] = -1, /* not present */ 1162055283bSPeter Maydell }; 1172055283bSPeter Maydell 118a8170e5eSAvi Kivity static hwaddr motherboard_aseries_map[] = { 1198941d6ceSPeter Maydell [VE_NORFLASHALIAS] = 0, 120661bafb3SFrancesco Lavra /* CS0: 0x08000000 .. 0x0c000000 */ 121661bafb3SFrancesco Lavra [VE_NORFLASH0] = 0x08000000, 122961f195eSPeter Maydell /* CS4: 0x0c000000 .. 0x10000000 */ 123961f195eSPeter Maydell [VE_NORFLASH1] = 0x0c000000, 124961f195eSPeter Maydell /* CS5: 0x10000000 .. 0x14000000 */ 125961f195eSPeter Maydell /* CS1: 0x14000000 .. 0x18000000 */ 126961f195eSPeter Maydell [VE_SRAM] = 0x14000000, 127961f195eSPeter Maydell /* CS2: 0x18000000 .. 0x1c000000 */ 128961f195eSPeter Maydell [VE_VIDEORAM] = 0x18000000, 129961f195eSPeter Maydell [VE_ETHERNET] = 0x1a000000, 130961f195eSPeter Maydell [VE_USB] = 0x1b000000, 131961f195eSPeter Maydell /* CS3: 0x1c000000 .. 0x20000000 */ 132961f195eSPeter Maydell [VE_DAPROM] = 0x1c000000, 133961f195eSPeter Maydell [VE_SYSREGS] = 0x1c010000, 134961f195eSPeter Maydell [VE_SP810] = 0x1c020000, 135961f195eSPeter Maydell [VE_SERIALPCI] = 0x1c030000, 136961f195eSPeter Maydell [VE_PL041] = 0x1c040000, 137961f195eSPeter Maydell [VE_MMCI] = 0x1c050000, 138961f195eSPeter Maydell [VE_KMI0] = 0x1c060000, 139961f195eSPeter Maydell [VE_KMI1] = 0x1c070000, 140961f195eSPeter Maydell [VE_UART0] = 0x1c090000, 141961f195eSPeter Maydell [VE_UART1] = 0x1c0a0000, 142961f195eSPeter Maydell [VE_UART2] = 0x1c0b0000, 143961f195eSPeter Maydell [VE_UART3] = 0x1c0c0000, 144961f195eSPeter Maydell [VE_WDT] = 0x1c0f0000, 145961f195eSPeter Maydell [VE_TIMER01] = 0x1c110000, 146961f195eSPeter Maydell [VE_TIMER23] = 0x1c120000, 147*c8a07b35SPeter Maydell [VE_VIRTIO] = 0x1c130000, 148961f195eSPeter Maydell [VE_SERIALDVI] = 0x1c160000, 149961f195eSPeter Maydell [VE_RTC] = 0x1c170000, 150961f195eSPeter Maydell [VE_COMPACTFLASH] = 0x1c1a0000, 151961f195eSPeter Maydell [VE_CLCD] = 0x1c1f0000, 152961f195eSPeter Maydell }; 153961f195eSPeter Maydell 1544c3b29b8SPeter Maydell /* Structure defining the peculiarities of a specific daughterboard */ 1554c3b29b8SPeter Maydell 1564c3b29b8SPeter Maydell typedef struct VEDBoardInfo VEDBoardInfo; 1574c3b29b8SPeter Maydell 1584c3b29b8SPeter Maydell typedef void DBoardInitFn(const VEDBoardInfo *daughterboard, 1594c3b29b8SPeter Maydell ram_addr_t ram_size, 1604c3b29b8SPeter Maydell const char *cpu_model, 161cdef10bbSPeter Maydell qemu_irq *pic); 1624c3b29b8SPeter Maydell 1634c3b29b8SPeter Maydell struct VEDBoardInfo { 164cef04a26SPeter Maydell struct arm_boot_info bootinfo; 165a8170e5eSAvi Kivity const hwaddr *motherboard_map; 166a8170e5eSAvi Kivity hwaddr loader_start; 167a8170e5eSAvi Kivity const hwaddr gic_cpu_if_addr; 168cdef10bbSPeter Maydell uint32_t proc_id; 16931410948SPeter Maydell uint32_t num_voltage_sensors; 17031410948SPeter Maydell const uint32_t *voltages; 1719c7d4893SPeter Maydell uint32_t num_clocks; 1729c7d4893SPeter Maydell const uint32_t *clocks; 1734c3b29b8SPeter Maydell DBoardInitFn *init; 1744c3b29b8SPeter Maydell }; 1754c3b29b8SPeter Maydell 1764c3b29b8SPeter Maydell static void a9_daughterboard_init(const VEDBoardInfo *daughterboard, 1774c3b29b8SPeter Maydell ram_addr_t ram_size, 1784c3b29b8SPeter Maydell const char *cpu_model, 179cdef10bbSPeter Maydell qemu_irq *pic) 1802055283bSPeter Maydell { 181e6d17b05SAvi Kivity MemoryRegion *sysmem = get_system_memory(); 182e6d17b05SAvi Kivity MemoryRegion *ram = g_new(MemoryRegion, 1); 183e6d17b05SAvi Kivity MemoryRegion *lowram = g_new(MemoryRegion, 1); 1844c3b29b8SPeter Maydell DeviceState *dev; 1852055283bSPeter Maydell SysBusDevice *busdev; 1862055283bSPeter Maydell qemu_irq *irqp; 1872055283bSPeter Maydell int n; 1882055283bSPeter Maydell qemu_irq cpu_irq[4]; 1894c3b29b8SPeter Maydell ram_addr_t low_ram_size; 1902055283bSPeter Maydell 1912055283bSPeter Maydell if (!cpu_model) { 1922055283bSPeter Maydell cpu_model = "cortex-a9"; 1932055283bSPeter Maydell } 1942055283bSPeter Maydell 1952055283bSPeter Maydell for (n = 0; n < smp_cpus; n++) { 19664c9e297SAndreas Färber ARMCPU *cpu = cpu_arm_init(cpu_model); 19764c9e297SAndreas Färber if (!cpu) { 1982055283bSPeter Maydell fprintf(stderr, "Unable to find CPU definition\n"); 1992055283bSPeter Maydell exit(1); 2002055283bSPeter Maydell } 2014bd74661SAndreas Färber irqp = arm_pic_init_cpu(cpu); 2022055283bSPeter Maydell cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ]; 2032055283bSPeter Maydell } 2042055283bSPeter Maydell 2052055283bSPeter Maydell if (ram_size > 0x40000000) { 2062055283bSPeter Maydell /* 1GB is the maximum the address space permits */ 2074c3b29b8SPeter Maydell fprintf(stderr, "vexpress-a9: cannot model more than 1GB RAM\n"); 2082055283bSPeter Maydell exit(1); 2092055283bSPeter Maydell } 2102055283bSPeter Maydell 2112c9b15caSPaolo Bonzini memory_region_init_ram(ram, NULL, "vexpress.highmem", ram_size); 212c5705a77SAvi Kivity vmstate_register_ram_global(ram); 2132055283bSPeter Maydell low_ram_size = ram_size; 2142055283bSPeter Maydell if (low_ram_size > 0x4000000) { 2152055283bSPeter Maydell low_ram_size = 0x4000000; 2162055283bSPeter Maydell } 2172055283bSPeter Maydell /* RAM is from 0x60000000 upwards. The bottom 64MB of the 2182055283bSPeter Maydell * address space should in theory be remappable to various 2192055283bSPeter Maydell * things including ROM or RAM; we always map the RAM there. 2202055283bSPeter Maydell */ 2212c9b15caSPaolo Bonzini memory_region_init_alias(lowram, NULL, "vexpress.lowmem", ram, 0, low_ram_size); 222e6d17b05SAvi Kivity memory_region_add_subregion(sysmem, 0x0, lowram); 223e6d17b05SAvi Kivity memory_region_add_subregion(sysmem, 0x60000000, ram); 2242055283bSPeter Maydell 2252055283bSPeter Maydell /* 0x1e000000 A9MPCore (SCU) private memory region */ 2262055283bSPeter Maydell dev = qdev_create(NULL, "a9mpcore_priv"); 2272055283bSPeter Maydell qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 2282055283bSPeter Maydell qdev_init_nofail(dev); 2291356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 23096eacf64SPeter Maydell sysbus_mmio_map(busdev, 0, 0x1e000000); 2312055283bSPeter Maydell for (n = 0; n < smp_cpus; n++) { 2322055283bSPeter Maydell sysbus_connect_irq(busdev, n, cpu_irq[n]); 2332055283bSPeter Maydell } 2342055283bSPeter Maydell /* Interrupts [42:0] are from the motherboard; 2352055283bSPeter Maydell * [47:43] are reserved; [63:48] are daughterboard 2362055283bSPeter Maydell * peripherals. Note that some documentation numbers 2372055283bSPeter Maydell * external interrupts starting from 32 (because the 2382055283bSPeter Maydell * A9MP has internal interrupts 0..31). 2392055283bSPeter Maydell */ 2402055283bSPeter Maydell for (n = 0; n < 64; n++) { 2412055283bSPeter Maydell pic[n] = qdev_get_gpio_in(dev, n); 2422055283bSPeter Maydell } 2432055283bSPeter Maydell 2444c3b29b8SPeter Maydell /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */ 2454c3b29b8SPeter Maydell 2464c3b29b8SPeter Maydell /* 0x10020000 PL111 CLCD (daughterboard) */ 2474c3b29b8SPeter Maydell sysbus_create_simple("pl111", 0x10020000, pic[44]); 2484c3b29b8SPeter Maydell 2494c3b29b8SPeter Maydell /* 0x10060000 AXI RAM */ 2504c3b29b8SPeter Maydell /* 0x100e0000 PL341 Dynamic Memory Controller */ 2514c3b29b8SPeter Maydell /* 0x100e1000 PL354 Static Memory Controller */ 2524c3b29b8SPeter Maydell /* 0x100e2000 System Configuration Controller */ 2534c3b29b8SPeter Maydell 2544c3b29b8SPeter Maydell sysbus_create_simple("sp804", 0x100e4000, pic[48]); 2554c3b29b8SPeter Maydell /* 0x100e5000 SP805 Watchdog module */ 2564c3b29b8SPeter Maydell /* 0x100e6000 BP147 TrustZone Protection Controller */ 2574c3b29b8SPeter Maydell /* 0x100e9000 PL301 'Fast' AXI matrix */ 2584c3b29b8SPeter Maydell /* 0x100ea000 PL301 'Slow' AXI matrix */ 2594c3b29b8SPeter Maydell /* 0x100ec000 TrustZone Address Space Controller */ 2604c3b29b8SPeter Maydell /* 0x10200000 CoreSight debug APB */ 2614c3b29b8SPeter Maydell /* 0x1e00a000 PL310 L2 Cache Controller */ 2624c3b29b8SPeter Maydell sysbus_create_varargs("l2x0", 0x1e00a000, NULL); 2634c3b29b8SPeter Maydell } 2644c3b29b8SPeter Maydell 26531410948SPeter Maydell /* Voltage values for SYS_CFG_VOLT daughterboard registers; 26631410948SPeter Maydell * values are in microvolts. 26731410948SPeter Maydell */ 26831410948SPeter Maydell static const uint32_t a9_voltages[] = { 26931410948SPeter Maydell 1000000, /* VD10 : 1.0V : SoC internal logic voltage */ 27031410948SPeter Maydell 1000000, /* VD10_S2 : 1.0V : PL310, L2 cache, RAM, non-PL310 logic */ 27131410948SPeter Maydell 1000000, /* VD10_S3 : 1.0V : Cortex-A9, cores, MPEs, SCU, PL310 logic */ 27231410948SPeter Maydell 1800000, /* VCC1V8 : 1.8V : DDR2 SDRAM, test chip DDR2 I/O supply */ 27331410948SPeter Maydell 900000, /* DDR2VTT : 0.9V : DDR2 SDRAM VTT termination voltage */ 27431410948SPeter Maydell 3300000, /* VCC3V3 : 3.3V : local board supply for misc external logic */ 27531410948SPeter Maydell }; 27631410948SPeter Maydell 2779c7d4893SPeter Maydell /* Reset values for daughterboard oscillators (in Hz) */ 2789c7d4893SPeter Maydell static const uint32_t a9_clocks[] = { 2799c7d4893SPeter Maydell 45000000, /* AMBA AXI ACLK: 45MHz */ 2809c7d4893SPeter Maydell 23750000, /* daughterboard CLCD clock: 23.75MHz */ 2819c7d4893SPeter Maydell 66670000, /* Test chip reference clock: 66.67MHz */ 2829c7d4893SPeter Maydell }; 2839c7d4893SPeter Maydell 284cef04a26SPeter Maydell static VEDBoardInfo a9_daughterboard = { 2854c3b29b8SPeter Maydell .motherboard_map = motherboard_legacy_map, 2864c3b29b8SPeter Maydell .loader_start = 0x60000000, 28796eacf64SPeter Maydell .gic_cpu_if_addr = 0x1e000100, 288cdef10bbSPeter Maydell .proc_id = 0x0c000191, 28931410948SPeter Maydell .num_voltage_sensors = ARRAY_SIZE(a9_voltages), 29031410948SPeter Maydell .voltages = a9_voltages, 2919c7d4893SPeter Maydell .num_clocks = ARRAY_SIZE(a9_clocks), 2929c7d4893SPeter Maydell .clocks = a9_clocks, 2934c3b29b8SPeter Maydell .init = a9_daughterboard_init, 2944c3b29b8SPeter Maydell }; 2954c3b29b8SPeter Maydell 296961f195eSPeter Maydell static void a15_daughterboard_init(const VEDBoardInfo *daughterboard, 297961f195eSPeter Maydell ram_addr_t ram_size, 298961f195eSPeter Maydell const char *cpu_model, 299cdef10bbSPeter Maydell qemu_irq *pic) 300961f195eSPeter Maydell { 301961f195eSPeter Maydell int n; 302961f195eSPeter Maydell MemoryRegion *sysmem = get_system_memory(); 303961f195eSPeter Maydell MemoryRegion *ram = g_new(MemoryRegion, 1); 304961f195eSPeter Maydell MemoryRegion *sram = g_new(MemoryRegion, 1); 305961f195eSPeter Maydell qemu_irq cpu_irq[4]; 306961f195eSPeter Maydell DeviceState *dev; 307961f195eSPeter Maydell SysBusDevice *busdev; 308961f195eSPeter Maydell 309961f195eSPeter Maydell if (!cpu_model) { 310961f195eSPeter Maydell cpu_model = "cortex-a15"; 311961f195eSPeter Maydell } 312961f195eSPeter Maydell 313961f195eSPeter Maydell for (n = 0; n < smp_cpus; n++) { 31464c9e297SAndreas Färber ARMCPU *cpu; 315961f195eSPeter Maydell qemu_irq *irqp; 31664c9e297SAndreas Färber 31764c9e297SAndreas Färber cpu = cpu_arm_init(cpu_model); 31864c9e297SAndreas Färber if (!cpu) { 319961f195eSPeter Maydell fprintf(stderr, "Unable to find CPU definition\n"); 320961f195eSPeter Maydell exit(1); 321961f195eSPeter Maydell } 3224bd74661SAndreas Färber irqp = arm_pic_init_cpu(cpu); 323961f195eSPeter Maydell cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ]; 324961f195eSPeter Maydell } 325961f195eSPeter Maydell 32625d71699SPeter Maydell { 32725d71699SPeter Maydell /* We have to use a separate 64 bit variable here to avoid the gcc 32825d71699SPeter Maydell * "comparison is always false due to limited range of data type" 32925d71699SPeter Maydell * warning if we are on a host where ram_addr_t is 32 bits. 33025d71699SPeter Maydell */ 33125d71699SPeter Maydell uint64_t rsz = ram_size; 33225d71699SPeter Maydell if (rsz > (30ULL * 1024 * 1024 * 1024)) { 33325d71699SPeter Maydell fprintf(stderr, "vexpress-a15: cannot model more than 30GB RAM\n"); 334961f195eSPeter Maydell exit(1); 335961f195eSPeter Maydell } 33625d71699SPeter Maydell } 337961f195eSPeter Maydell 3382c9b15caSPaolo Bonzini memory_region_init_ram(ram, NULL, "vexpress.highmem", ram_size); 339961f195eSPeter Maydell vmstate_register_ram_global(ram); 340961f195eSPeter Maydell /* RAM is from 0x80000000 upwards; there is no low-memory alias for it. */ 341961f195eSPeter Maydell memory_region_add_subregion(sysmem, 0x80000000, ram); 342961f195eSPeter Maydell 343961f195eSPeter Maydell /* 0x2c000000 A15MPCore private memory region (GIC) */ 344961f195eSPeter Maydell dev = qdev_create(NULL, "a15mpcore_priv"); 345961f195eSPeter Maydell qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 346961f195eSPeter Maydell qdev_init_nofail(dev); 3471356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 348961f195eSPeter Maydell sysbus_mmio_map(busdev, 0, 0x2c000000); 349961f195eSPeter Maydell for (n = 0; n < smp_cpus; n++) { 350961f195eSPeter Maydell sysbus_connect_irq(busdev, n, cpu_irq[n]); 351961f195eSPeter Maydell } 352961f195eSPeter Maydell /* Interrupts [42:0] are from the motherboard; 353961f195eSPeter Maydell * [47:43] are reserved; [63:48] are daughterboard 354961f195eSPeter Maydell * peripherals. Note that some documentation numbers 355961f195eSPeter Maydell * external interrupts starting from 32 (because there 356961f195eSPeter Maydell * are internal interrupts 0..31). 357961f195eSPeter Maydell */ 358961f195eSPeter Maydell for (n = 0; n < 64; n++) { 359961f195eSPeter Maydell pic[n] = qdev_get_gpio_in(dev, n); 360961f195eSPeter Maydell } 361961f195eSPeter Maydell 362961f195eSPeter Maydell /* A15 daughterboard peripherals: */ 363961f195eSPeter Maydell 364961f195eSPeter Maydell /* 0x20000000: CoreSight interfaces: not modelled */ 365961f195eSPeter Maydell /* 0x2a000000: PL301 AXI interconnect: not modelled */ 366961f195eSPeter Maydell /* 0x2a420000: SCC: not modelled */ 367961f195eSPeter Maydell /* 0x2a430000: system counter: not modelled */ 368961f195eSPeter Maydell /* 0x2b000000: HDLCD controller: not modelled */ 369961f195eSPeter Maydell /* 0x2b060000: SP805 watchdog: not modelled */ 370961f195eSPeter Maydell /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */ 371961f195eSPeter Maydell /* 0x2e000000: system SRAM */ 3722c9b15caSPaolo Bonzini memory_region_init_ram(sram, NULL, "vexpress.a15sram", 0x10000); 373961f195eSPeter Maydell vmstate_register_ram_global(sram); 374961f195eSPeter Maydell memory_region_add_subregion(sysmem, 0x2e000000, sram); 375961f195eSPeter Maydell 376961f195eSPeter Maydell /* 0x7ffb0000: DMA330 DMA controller: not modelled */ 377961f195eSPeter Maydell /* 0x7ffd0000: PL354 static memory controller: not modelled */ 378961f195eSPeter Maydell } 379961f195eSPeter Maydell 38031410948SPeter Maydell static const uint32_t a15_voltages[] = { 38131410948SPeter Maydell 900000, /* Vcore: 0.9V : CPU core voltage */ 38231410948SPeter Maydell }; 38331410948SPeter Maydell 3849c7d4893SPeter Maydell static const uint32_t a15_clocks[] = { 3859c7d4893SPeter Maydell 60000000, /* OSCCLK0: 60MHz : CPU_CLK reference */ 3869c7d4893SPeter Maydell 0, /* OSCCLK1: reserved */ 3879c7d4893SPeter Maydell 0, /* OSCCLK2: reserved */ 3889c7d4893SPeter Maydell 0, /* OSCCLK3: reserved */ 3899c7d4893SPeter Maydell 40000000, /* OSCCLK4: 40MHz : external AXI master clock */ 3909c7d4893SPeter Maydell 23750000, /* OSCCLK5: 23.75MHz : HDLCD PLL reference */ 3919c7d4893SPeter Maydell 50000000, /* OSCCLK6: 50MHz : static memory controller clock */ 3929c7d4893SPeter Maydell 60000000, /* OSCCLK7: 60MHz : SYSCLK reference */ 3939c7d4893SPeter Maydell 40000000, /* OSCCLK8: 40MHz : DDR2 PLL reference */ 3949c7d4893SPeter Maydell }; 3959c7d4893SPeter Maydell 396cef04a26SPeter Maydell static VEDBoardInfo a15_daughterboard = { 397961f195eSPeter Maydell .motherboard_map = motherboard_aseries_map, 398961f195eSPeter Maydell .loader_start = 0x80000000, 399961f195eSPeter Maydell .gic_cpu_if_addr = 0x2c002000, 400cdef10bbSPeter Maydell .proc_id = 0x14000237, 40131410948SPeter Maydell .num_voltage_sensors = ARRAY_SIZE(a15_voltages), 40231410948SPeter Maydell .voltages = a15_voltages, 4039c7d4893SPeter Maydell .num_clocks = ARRAY_SIZE(a15_clocks), 4049c7d4893SPeter Maydell .clocks = a15_clocks, 405961f195eSPeter Maydell .init = a15_daughterboard_init, 406961f195eSPeter Maydell }; 407961f195eSPeter Maydell 408*c8a07b35SPeter Maydell static int add_virtio_mmio_node(void *fdt, uint32_t acells, uint32_t scells, 409*c8a07b35SPeter Maydell hwaddr addr, hwaddr size, uint32_t intc, 410*c8a07b35SPeter Maydell int irq) 411*c8a07b35SPeter Maydell { 412*c8a07b35SPeter Maydell /* Add a virtio_mmio node to the device tree blob: 413*c8a07b35SPeter Maydell * virtio_mmio@ADDRESS { 414*c8a07b35SPeter Maydell * compatible = "virtio,mmio"; 415*c8a07b35SPeter Maydell * reg = <ADDRESS, SIZE>; 416*c8a07b35SPeter Maydell * interrupt-parent = <&intc>; 417*c8a07b35SPeter Maydell * interrupts = <0, irq, 1>; 418*c8a07b35SPeter Maydell * } 419*c8a07b35SPeter Maydell * (Note that the format of the interrupts property is dependent on the 420*c8a07b35SPeter Maydell * interrupt controller that interrupt-parent points to; these are for 421*c8a07b35SPeter Maydell * the ARM GIC and indicate an SPI interrupt, rising-edge-triggered.) 422*c8a07b35SPeter Maydell */ 423*c8a07b35SPeter Maydell int rc; 424*c8a07b35SPeter Maydell char *nodename = g_strdup_printf("/virtio_mmio@%" PRIx64, addr); 425*c8a07b35SPeter Maydell 426*c8a07b35SPeter Maydell rc = qemu_devtree_add_subnode(fdt, nodename); 427*c8a07b35SPeter Maydell rc |= qemu_devtree_setprop_string(fdt, nodename, 428*c8a07b35SPeter Maydell "compatible", "virtio,mmio"); 429*c8a07b35SPeter Maydell rc |= qemu_devtree_setprop_sized_cells(fdt, nodename, "reg", 430*c8a07b35SPeter Maydell acells, addr, scells, size); 431*c8a07b35SPeter Maydell qemu_devtree_setprop_cells(fdt, nodename, "interrupt-parent", intc); 432*c8a07b35SPeter Maydell qemu_devtree_setprop_cells(fdt, nodename, "interrupts", 0, irq, 1); 433*c8a07b35SPeter Maydell g_free(nodename); 434*c8a07b35SPeter Maydell if (rc) { 435*c8a07b35SPeter Maydell return -1; 436*c8a07b35SPeter Maydell } 437*c8a07b35SPeter Maydell return 0; 438*c8a07b35SPeter Maydell } 439*c8a07b35SPeter Maydell 440*c8a07b35SPeter Maydell static uint32_t find_int_controller(void *fdt) 441*c8a07b35SPeter Maydell { 442*c8a07b35SPeter Maydell /* Find the FDT node corresponding to the interrupt controller 443*c8a07b35SPeter Maydell * for virtio-mmio devices. We do this by scanning the fdt for 444*c8a07b35SPeter Maydell * a node with the right compatibility, since we know there is 445*c8a07b35SPeter Maydell * only one GIC on a vexpress board. 446*c8a07b35SPeter Maydell * We return the phandle of the node, or 0 if none was found. 447*c8a07b35SPeter Maydell */ 448*c8a07b35SPeter Maydell const char *compat = "arm,cortex-a9-gic"; 449*c8a07b35SPeter Maydell int offset; 450*c8a07b35SPeter Maydell 451*c8a07b35SPeter Maydell offset = fdt_node_offset_by_compatible(fdt, -1, compat); 452*c8a07b35SPeter Maydell if (offset >= 0) { 453*c8a07b35SPeter Maydell return fdt_get_phandle(fdt, offset); 454*c8a07b35SPeter Maydell } 455*c8a07b35SPeter Maydell return 0; 456*c8a07b35SPeter Maydell } 457*c8a07b35SPeter Maydell 458*c8a07b35SPeter Maydell static void vexpress_modify_dtb(const struct arm_boot_info *info, void *fdt) 459*c8a07b35SPeter Maydell { 460*c8a07b35SPeter Maydell uint32_t acells, scells, intc; 461*c8a07b35SPeter Maydell const VEDBoardInfo *daughterboard = (const VEDBoardInfo *)info; 462*c8a07b35SPeter Maydell 463*c8a07b35SPeter Maydell acells = qemu_devtree_getprop_cell(fdt, "/", "#address-cells"); 464*c8a07b35SPeter Maydell scells = qemu_devtree_getprop_cell(fdt, "/", "#size-cells"); 465*c8a07b35SPeter Maydell intc = find_int_controller(fdt); 466*c8a07b35SPeter Maydell if (!intc) { 467*c8a07b35SPeter Maydell /* Not fatal, we just won't provide virtio. This will 468*c8a07b35SPeter Maydell * happen with older device tree blobs. 469*c8a07b35SPeter Maydell */ 470*c8a07b35SPeter Maydell fprintf(stderr, "QEMU: warning: couldn't find interrupt controller in " 471*c8a07b35SPeter Maydell "dtb; will not include virtio-mmio devices in the dtb.\n"); 472*c8a07b35SPeter Maydell } else { 473*c8a07b35SPeter Maydell int i; 474*c8a07b35SPeter Maydell const hwaddr *map = daughterboard->motherboard_map; 475*c8a07b35SPeter Maydell 476*c8a07b35SPeter Maydell /* We iterate backwards here because adding nodes 477*c8a07b35SPeter Maydell * to the dtb puts them in last-first. 478*c8a07b35SPeter Maydell */ 479*c8a07b35SPeter Maydell for (i = NUM_VIRTIO_TRANSPORTS - 1; i >= 0; i--) { 480*c8a07b35SPeter Maydell add_virtio_mmio_node(fdt, acells, scells, 481*c8a07b35SPeter Maydell map[VE_VIRTIO] + 0x200 * i, 482*c8a07b35SPeter Maydell 0x200, intc, 40 + i); 483*c8a07b35SPeter Maydell } 484*c8a07b35SPeter Maydell } 485*c8a07b35SPeter Maydell } 486*c8a07b35SPeter Maydell 487cef04a26SPeter Maydell static void vexpress_common_init(VEDBoardInfo *daughterboard, 488f3cdbc32SPeter Maydell QEMUMachineInitArgs *args) 4894c3b29b8SPeter Maydell { 4904c3b29b8SPeter Maydell DeviceState *dev, *sysctl, *pl041; 4914c3b29b8SPeter Maydell qemu_irq pic[64]; 4924c3b29b8SPeter Maydell uint32_t sys_id; 4933dc3e7ddSFrancesco Lavra DriveInfo *dinfo; 4948941d6ceSPeter Maydell pflash_t *pflash0; 4954c3b29b8SPeter Maydell ram_addr_t vram_size, sram_size; 4964c3b29b8SPeter Maydell MemoryRegion *sysmem = get_system_memory(); 4974c3b29b8SPeter Maydell MemoryRegion *vram = g_new(MemoryRegion, 1); 4984c3b29b8SPeter Maydell MemoryRegion *sram = g_new(MemoryRegion, 1); 4998941d6ceSPeter Maydell MemoryRegion *flashalias = g_new(MemoryRegion, 1); 5008941d6ceSPeter Maydell MemoryRegion *flash0mem; 501a8170e5eSAvi Kivity const hwaddr *map = daughterboard->motherboard_map; 50231410948SPeter Maydell int i; 5034c3b29b8SPeter Maydell 504cdef10bbSPeter Maydell daughterboard->init(daughterboard, args->ram_size, args->cpu_model, pic); 5054c3b29b8SPeter Maydell 5062558e0a6SPeter Maydell /* Motherboard peripherals: the wiring is the same but the 5072558e0a6SPeter Maydell * addresses vary between the legacy and A-Series memory maps. 5082558e0a6SPeter Maydell */ 5092558e0a6SPeter Maydell 5102055283bSPeter Maydell sys_id = 0x1190f500; 5112055283bSPeter Maydell 5122055283bSPeter Maydell sysctl = qdev_create(NULL, "realview_sysctl"); 5132055283bSPeter Maydell qdev_prop_set_uint32(sysctl, "sys_id", sys_id); 514cdef10bbSPeter Maydell qdev_prop_set_uint32(sysctl, "proc_id", daughterboard->proc_id); 51531410948SPeter Maydell qdev_prop_set_uint32(sysctl, "len-db-voltage", 51631410948SPeter Maydell daughterboard->num_voltage_sensors); 51731410948SPeter Maydell for (i = 0; i < daughterboard->num_voltage_sensors; i++) { 51831410948SPeter Maydell char *propname = g_strdup_printf("db-voltage[%d]", i); 51931410948SPeter Maydell qdev_prop_set_uint32(sysctl, propname, daughterboard->voltages[i]); 52031410948SPeter Maydell g_free(propname); 52131410948SPeter Maydell } 5229c7d4893SPeter Maydell qdev_prop_set_uint32(sysctl, "len-db-clock", 5239c7d4893SPeter Maydell daughterboard->num_clocks); 5249c7d4893SPeter Maydell for (i = 0; i < daughterboard->num_clocks; i++) { 5259c7d4893SPeter Maydell char *propname = g_strdup_printf("db-clock[%d]", i); 5269c7d4893SPeter Maydell qdev_prop_set_uint32(sysctl, propname, daughterboard->clocks[i]); 5279c7d4893SPeter Maydell g_free(propname); 5289c7d4893SPeter Maydell } 5297a65c8ccSPeter Maydell qdev_init_nofail(sysctl); 5301356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, map[VE_SYSREGS]); 5312055283bSPeter Maydell 5322558e0a6SPeter Maydell /* VE_SP810: not modelled */ 5332558e0a6SPeter Maydell /* VE_SERIALPCI: not modelled */ 5342558e0a6SPeter Maydell 53503a0e944SPeter Maydell pl041 = qdev_create(NULL, "pl041"); 53603a0e944SPeter Maydell qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512); 53703a0e944SPeter Maydell qdev_init_nofail(pl041); 5381356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, map[VE_PL041]); 5391356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[11]); 5402055283bSPeter Maydell 5412558e0a6SPeter Maydell dev = sysbus_create_varargs("pl181", map[VE_MMCI], pic[9], pic[10], NULL); 5422055283bSPeter Maydell /* Wire up MMC card detect and read-only signals */ 5432055283bSPeter Maydell qdev_connect_gpio_out(dev, 0, 5442055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT)); 5452055283bSPeter Maydell qdev_connect_gpio_out(dev, 1, 5462055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN)); 5472055283bSPeter Maydell 5482558e0a6SPeter Maydell sysbus_create_simple("pl050_keyboard", map[VE_KMI0], pic[12]); 5492558e0a6SPeter Maydell sysbus_create_simple("pl050_mouse", map[VE_KMI1], pic[13]); 5502055283bSPeter Maydell 5512558e0a6SPeter Maydell sysbus_create_simple("pl011", map[VE_UART0], pic[5]); 5522558e0a6SPeter Maydell sysbus_create_simple("pl011", map[VE_UART1], pic[6]); 5532558e0a6SPeter Maydell sysbus_create_simple("pl011", map[VE_UART2], pic[7]); 5542558e0a6SPeter Maydell sysbus_create_simple("pl011", map[VE_UART3], pic[8]); 5552055283bSPeter Maydell 5562558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]); 5572558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]); 5582055283bSPeter Maydell 5592558e0a6SPeter Maydell /* VE_SERIALDVI: not modelled */ 5602055283bSPeter Maydell 5612558e0a6SPeter Maydell sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */ 5622055283bSPeter Maydell 5632558e0a6SPeter Maydell /* VE_COMPACTFLASH: not modelled */ 5642055283bSPeter Maydell 565b7206878SPeter Maydell sysbus_create_simple("pl111", map[VE_CLCD], pic[14]); 5662055283bSPeter Maydell 5673dc3e7ddSFrancesco Lavra dinfo = drive_get_next(IF_PFLASH); 5688941d6ceSPeter Maydell pflash0 = pflash_cfi01_register(map[VE_NORFLASH0], NULL, "vexpress.flash0", 5693dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SIZE, dinfo ? dinfo->bdrv : NULL, 5703dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SECT_SIZE, 5713dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE, 4, 5728941d6ceSPeter Maydell 0x00, 0x89, 0x00, 0x18, 0); 5738941d6ceSPeter Maydell if (!pflash0) { 5743dc3e7ddSFrancesco Lavra fprintf(stderr, "vexpress: error registering flash 0.\n"); 5753dc3e7ddSFrancesco Lavra exit(1); 5763dc3e7ddSFrancesco Lavra } 5773dc3e7ddSFrancesco Lavra 5788941d6ceSPeter Maydell if (map[VE_NORFLASHALIAS] != -1) { 5798941d6ceSPeter Maydell /* Map flash 0 as an alias into low memory */ 5808941d6ceSPeter Maydell flash0mem = sysbus_mmio_get_region(SYS_BUS_DEVICE(pflash0), 0); 5818941d6ceSPeter Maydell memory_region_init_alias(flashalias, NULL, "vexpress.flashalias", 5828941d6ceSPeter Maydell flash0mem, 0, VEXPRESS_FLASH_SIZE); 5838941d6ceSPeter Maydell memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], flashalias); 5848941d6ceSPeter Maydell } 5858941d6ceSPeter Maydell 5863dc3e7ddSFrancesco Lavra dinfo = drive_get_next(IF_PFLASH); 5873dc3e7ddSFrancesco Lavra if (!pflash_cfi01_register(map[VE_NORFLASH1], NULL, "vexpress.flash1", 5883dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SIZE, dinfo ? dinfo->bdrv : NULL, 5893dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SECT_SIZE, 5903dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE, 4, 5913dc3e7ddSFrancesco Lavra 0x00, 0x89, 0x00, 0x18, 0)) { 5923dc3e7ddSFrancesco Lavra fprintf(stderr, "vexpress: error registering flash 1.\n"); 5933dc3e7ddSFrancesco Lavra exit(1); 5943dc3e7ddSFrancesco Lavra } 5952558e0a6SPeter Maydell 5962055283bSPeter Maydell sram_size = 0x2000000; 5972c9b15caSPaolo Bonzini memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size); 598c5705a77SAvi Kivity vmstate_register_ram_global(sram); 5992558e0a6SPeter Maydell memory_region_add_subregion(sysmem, map[VE_SRAM], sram); 6002055283bSPeter Maydell 6012055283bSPeter Maydell vram_size = 0x800000; 6022c9b15caSPaolo Bonzini memory_region_init_ram(vram, NULL, "vexpress.vram", vram_size); 603c5705a77SAvi Kivity vmstate_register_ram_global(vram); 6042558e0a6SPeter Maydell memory_region_add_subregion(sysmem, map[VE_VIDEORAM], vram); 6052055283bSPeter Maydell 6062055283bSPeter Maydell /* 0x4e000000 LAN9118 Ethernet */ 607a005d073SStefan Hajnoczi if (nd_table[0].used) { 6082558e0a6SPeter Maydell lan9118_init(&nd_table[0], map[VE_ETHERNET], pic[15]); 6092055283bSPeter Maydell } 6102055283bSPeter Maydell 6112558e0a6SPeter Maydell /* VE_USB: not modelled */ 6122558e0a6SPeter Maydell 6132558e0a6SPeter Maydell /* VE_DAPROM: not modelled */ 6142055283bSPeter Maydell 615*c8a07b35SPeter Maydell /* Create mmio transports, so the user can create virtio backends 616*c8a07b35SPeter Maydell * (which will be automatically plugged in to the transports). If 617*c8a07b35SPeter Maydell * no backend is created the transport will just sit harmlessly idle. 618*c8a07b35SPeter Maydell */ 619*c8a07b35SPeter Maydell for (i = 0; i < NUM_VIRTIO_TRANSPORTS; i++) { 620*c8a07b35SPeter Maydell sysbus_create_simple("virtio-mmio", map[VE_VIRTIO] + 0x200 * i, 621*c8a07b35SPeter Maydell pic[40 + i]); 622*c8a07b35SPeter Maydell } 623*c8a07b35SPeter Maydell 624cef04a26SPeter Maydell daughterboard->bootinfo.ram_size = args->ram_size; 625cef04a26SPeter Maydell daughterboard->bootinfo.kernel_filename = args->kernel_filename; 626cef04a26SPeter Maydell daughterboard->bootinfo.kernel_cmdline = args->kernel_cmdline; 627cef04a26SPeter Maydell daughterboard->bootinfo.initrd_filename = args->initrd_filename; 628cef04a26SPeter Maydell daughterboard->bootinfo.nb_cpus = smp_cpus; 629cef04a26SPeter Maydell daughterboard->bootinfo.board_id = VEXPRESS_BOARD_ID; 630cef04a26SPeter Maydell daughterboard->bootinfo.loader_start = daughterboard->loader_start; 631cef04a26SPeter Maydell daughterboard->bootinfo.smp_loader_start = map[VE_SRAM]; 632cef04a26SPeter Maydell daughterboard->bootinfo.smp_bootreg_addr = map[VE_SYSREGS] + 0x30; 633cef04a26SPeter Maydell daughterboard->bootinfo.gic_cpu_if_addr = daughterboard->gic_cpu_if_addr; 634*c8a07b35SPeter Maydell daughterboard->bootinfo.modify_dtb = vexpress_modify_dtb; 635cef04a26SPeter Maydell arm_load_kernel(ARM_CPU(first_cpu), &daughterboard->bootinfo); 6362055283bSPeter Maydell } 6372055283bSPeter Maydell 6385f072e1fSEduardo Habkost static void vexpress_a9_init(QEMUMachineInitArgs *args) 6394c3b29b8SPeter Maydell { 640f3cdbc32SPeter Maydell vexpress_common_init(&a9_daughterboard, args); 6414c3b29b8SPeter Maydell } 6422055283bSPeter Maydell 6435f072e1fSEduardo Habkost static void vexpress_a15_init(QEMUMachineInitArgs *args) 644961f195eSPeter Maydell { 645f3cdbc32SPeter Maydell vexpress_common_init(&a15_daughterboard, args); 646961f195eSPeter Maydell } 647961f195eSPeter Maydell 6482055283bSPeter Maydell static QEMUMachine vexpress_a9_machine = { 6492055283bSPeter Maydell .name = "vexpress-a9", 6502055283bSPeter Maydell .desc = "ARM Versatile Express for Cortex-A9", 6512055283bSPeter Maydell .init = vexpress_a9_init, 6522d0d2837SChristian Borntraeger .block_default_type = IF_SCSI, 6532055283bSPeter Maydell .max_cpus = 4, 654e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 6552055283bSPeter Maydell }; 6562055283bSPeter Maydell 657961f195eSPeter Maydell static QEMUMachine vexpress_a15_machine = { 658961f195eSPeter Maydell .name = "vexpress-a15", 659961f195eSPeter Maydell .desc = "ARM Versatile Express for Cortex-A15", 660961f195eSPeter Maydell .init = vexpress_a15_init, 6612d0d2837SChristian Borntraeger .block_default_type = IF_SCSI, 662961f195eSPeter Maydell .max_cpus = 4, 663e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 664961f195eSPeter Maydell }; 665961f195eSPeter Maydell 6662055283bSPeter Maydell static void vexpress_machine_init(void) 6672055283bSPeter Maydell { 6682055283bSPeter Maydell qemu_register_machine(&vexpress_a9_machine); 669961f195eSPeter Maydell qemu_register_machine(&vexpress_a15_machine); 6702055283bSPeter Maydell } 6712055283bSPeter Maydell 6722055283bSPeter Maydell machine_init(vexpress_machine_init); 673