xref: /qemu/hw/arm/vexpress.c (revision 7eb1dc7f0b65a324323541440baf2ea544adcefb)
12055283bSPeter Maydell /*
22055283bSPeter Maydell  * ARM Versatile Express emulation.
32055283bSPeter Maydell  *
42055283bSPeter Maydell  * Copyright (c) 2010 - 2011 B Labs Ltd.
52055283bSPeter Maydell  * Copyright (c) 2011 Linaro Limited
62055283bSPeter Maydell  * Written by Bahadir Balban, Amit Mahajan, Peter Maydell
72055283bSPeter Maydell  *
82055283bSPeter Maydell  *  This program is free software; you can redistribute it and/or modify
92055283bSPeter Maydell  *  it under the terms of the GNU General Public License version 2 as
102055283bSPeter Maydell  *  published by the Free Software Foundation.
112055283bSPeter Maydell  *
122055283bSPeter Maydell  *  This program is distributed in the hope that it will be useful,
132055283bSPeter Maydell  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
142055283bSPeter Maydell  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
152055283bSPeter Maydell  *  GNU General Public License for more details.
162055283bSPeter Maydell  *
172055283bSPeter Maydell  *  You should have received a copy of the GNU General Public License along
182055283bSPeter Maydell  *  with this program; if not, see <http://www.gnu.org/licenses/>.
196b620ca3SPaolo Bonzini  *
206b620ca3SPaolo Bonzini  *  Contributions after 2012-01-13 are licensed under the terms of the
216b620ca3SPaolo Bonzini  *  GNU GPL, version 2 or (at your option) any later version.
222055283bSPeter Maydell  */
232055283bSPeter Maydell 
2483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
25bd2be150SPeter Maydell #include "hw/arm/arm.h"
260d09e41aSPaolo Bonzini #include "hw/arm/primecell.h"
27bd2be150SPeter Maydell #include "hw/devices.h"
281422e32dSPaolo Bonzini #include "net/net.h"
299c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3083c9f4caSPaolo Bonzini #include "hw/boards.h"
3161e99241SGrant Likely #include "hw/loader.h"
32022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
33fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
340d09e41aSPaolo Bonzini #include "hw/block/flash.h"
35c8a07b35SPeter Maydell #include "sysemu/device_tree.h"
369948c38bSPeter Maydell #include "qemu/error-report.h"
37c8a07b35SPeter Maydell #include <libfdt.h>
382055283bSPeter Maydell 
392055283bSPeter Maydell #define VEXPRESS_BOARD_ID 0x8e0
403dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SIZE (64 * 1024 * 1024)
413dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SECT_SIZE (256 * 1024)
422055283bSPeter Maydell 
43c8a07b35SPeter Maydell /* Number of virtio transports to create (0..8; limited by
44c8a07b35SPeter Maydell  * number of available IRQ lines).
45c8a07b35SPeter Maydell  */
46c8a07b35SPeter Maydell #define NUM_VIRTIO_TRANSPORTS 4
47c8a07b35SPeter Maydell 
482558e0a6SPeter Maydell /* Address maps for peripherals:
492558e0a6SPeter Maydell  * the Versatile Express motherboard has two possible maps,
502558e0a6SPeter Maydell  * the "legacy" one (used for A9) and the "Cortex-A Series"
512558e0a6SPeter Maydell  * map (used for newer cores).
522558e0a6SPeter Maydell  * Individual daughterboards can also have different maps for
532558e0a6SPeter Maydell  * their peripherals.
542558e0a6SPeter Maydell  */
552558e0a6SPeter Maydell 
562558e0a6SPeter Maydell enum {
572558e0a6SPeter Maydell     VE_SYSREGS,
582558e0a6SPeter Maydell     VE_SP810,
592558e0a6SPeter Maydell     VE_SERIALPCI,
602558e0a6SPeter Maydell     VE_PL041,
612558e0a6SPeter Maydell     VE_MMCI,
622558e0a6SPeter Maydell     VE_KMI0,
632558e0a6SPeter Maydell     VE_KMI1,
642558e0a6SPeter Maydell     VE_UART0,
652558e0a6SPeter Maydell     VE_UART1,
662558e0a6SPeter Maydell     VE_UART2,
672558e0a6SPeter Maydell     VE_UART3,
682558e0a6SPeter Maydell     VE_WDT,
692558e0a6SPeter Maydell     VE_TIMER01,
702558e0a6SPeter Maydell     VE_TIMER23,
712558e0a6SPeter Maydell     VE_SERIALDVI,
722558e0a6SPeter Maydell     VE_RTC,
732558e0a6SPeter Maydell     VE_COMPACTFLASH,
742558e0a6SPeter Maydell     VE_CLCD,
752558e0a6SPeter Maydell     VE_NORFLASH0,
762558e0a6SPeter Maydell     VE_NORFLASH1,
778941d6ceSPeter Maydell     VE_NORFLASHALIAS,
782558e0a6SPeter Maydell     VE_SRAM,
792558e0a6SPeter Maydell     VE_VIDEORAM,
802558e0a6SPeter Maydell     VE_ETHERNET,
812558e0a6SPeter Maydell     VE_USB,
822558e0a6SPeter Maydell     VE_DAPROM,
83c8a07b35SPeter Maydell     VE_VIRTIO,
842558e0a6SPeter Maydell };
852558e0a6SPeter Maydell 
86a8170e5eSAvi Kivity static hwaddr motherboard_legacy_map[] = {
876ec1588eSPeter Maydell     [VE_NORFLASHALIAS] = 0,
882558e0a6SPeter Maydell     /* CS7: 0x10000000 .. 0x10020000 */
892558e0a6SPeter Maydell     [VE_SYSREGS] = 0x10000000,
902558e0a6SPeter Maydell     [VE_SP810] = 0x10001000,
912558e0a6SPeter Maydell     [VE_SERIALPCI] = 0x10002000,
922558e0a6SPeter Maydell     [VE_PL041] = 0x10004000,
932558e0a6SPeter Maydell     [VE_MMCI] = 0x10005000,
942558e0a6SPeter Maydell     [VE_KMI0] = 0x10006000,
952558e0a6SPeter Maydell     [VE_KMI1] = 0x10007000,
962558e0a6SPeter Maydell     [VE_UART0] = 0x10009000,
972558e0a6SPeter Maydell     [VE_UART1] = 0x1000a000,
982558e0a6SPeter Maydell     [VE_UART2] = 0x1000b000,
992558e0a6SPeter Maydell     [VE_UART3] = 0x1000c000,
1002558e0a6SPeter Maydell     [VE_WDT] = 0x1000f000,
1012558e0a6SPeter Maydell     [VE_TIMER01] = 0x10011000,
1022558e0a6SPeter Maydell     [VE_TIMER23] = 0x10012000,
103c8a07b35SPeter Maydell     [VE_VIRTIO] = 0x10013000,
1042558e0a6SPeter Maydell     [VE_SERIALDVI] = 0x10016000,
1052558e0a6SPeter Maydell     [VE_RTC] = 0x10017000,
1062558e0a6SPeter Maydell     [VE_COMPACTFLASH] = 0x1001a000,
1072558e0a6SPeter Maydell     [VE_CLCD] = 0x1001f000,
1082558e0a6SPeter Maydell     /* CS0: 0x40000000 .. 0x44000000 */
1092558e0a6SPeter Maydell     [VE_NORFLASH0] = 0x40000000,
1102558e0a6SPeter Maydell     /* CS1: 0x44000000 .. 0x48000000 */
1112558e0a6SPeter Maydell     [VE_NORFLASH1] = 0x44000000,
1122558e0a6SPeter Maydell     /* CS2: 0x48000000 .. 0x4a000000 */
1132558e0a6SPeter Maydell     [VE_SRAM] = 0x48000000,
1142558e0a6SPeter Maydell     /* CS3: 0x4c000000 .. 0x50000000 */
1152558e0a6SPeter Maydell     [VE_VIDEORAM] = 0x4c000000,
1162558e0a6SPeter Maydell     [VE_ETHERNET] = 0x4e000000,
1172558e0a6SPeter Maydell     [VE_USB] = 0x4f000000,
1182055283bSPeter Maydell };
1192055283bSPeter Maydell 
120a8170e5eSAvi Kivity static hwaddr motherboard_aseries_map[] = {
1218941d6ceSPeter Maydell     [VE_NORFLASHALIAS] = 0,
122661bafb3SFrancesco Lavra     /* CS0: 0x08000000 .. 0x0c000000 */
123661bafb3SFrancesco Lavra     [VE_NORFLASH0] = 0x08000000,
124961f195eSPeter Maydell     /* CS4: 0x0c000000 .. 0x10000000 */
125961f195eSPeter Maydell     [VE_NORFLASH1] = 0x0c000000,
126961f195eSPeter Maydell     /* CS5: 0x10000000 .. 0x14000000 */
127961f195eSPeter Maydell     /* CS1: 0x14000000 .. 0x18000000 */
128961f195eSPeter Maydell     [VE_SRAM] = 0x14000000,
129961f195eSPeter Maydell     /* CS2: 0x18000000 .. 0x1c000000 */
130961f195eSPeter Maydell     [VE_VIDEORAM] = 0x18000000,
131961f195eSPeter Maydell     [VE_ETHERNET] = 0x1a000000,
132961f195eSPeter Maydell     [VE_USB] = 0x1b000000,
133961f195eSPeter Maydell     /* CS3: 0x1c000000 .. 0x20000000 */
134961f195eSPeter Maydell     [VE_DAPROM] = 0x1c000000,
135961f195eSPeter Maydell     [VE_SYSREGS] = 0x1c010000,
136961f195eSPeter Maydell     [VE_SP810] = 0x1c020000,
137961f195eSPeter Maydell     [VE_SERIALPCI] = 0x1c030000,
138961f195eSPeter Maydell     [VE_PL041] = 0x1c040000,
139961f195eSPeter Maydell     [VE_MMCI] = 0x1c050000,
140961f195eSPeter Maydell     [VE_KMI0] = 0x1c060000,
141961f195eSPeter Maydell     [VE_KMI1] = 0x1c070000,
142961f195eSPeter Maydell     [VE_UART0] = 0x1c090000,
143961f195eSPeter Maydell     [VE_UART1] = 0x1c0a0000,
144961f195eSPeter Maydell     [VE_UART2] = 0x1c0b0000,
145961f195eSPeter Maydell     [VE_UART3] = 0x1c0c0000,
146961f195eSPeter Maydell     [VE_WDT] = 0x1c0f0000,
147961f195eSPeter Maydell     [VE_TIMER01] = 0x1c110000,
148961f195eSPeter Maydell     [VE_TIMER23] = 0x1c120000,
149c8a07b35SPeter Maydell     [VE_VIRTIO] = 0x1c130000,
150961f195eSPeter Maydell     [VE_SERIALDVI] = 0x1c160000,
151961f195eSPeter Maydell     [VE_RTC] = 0x1c170000,
152961f195eSPeter Maydell     [VE_COMPACTFLASH] = 0x1c1a0000,
153961f195eSPeter Maydell     [VE_CLCD] = 0x1c1f0000,
154961f195eSPeter Maydell };
155961f195eSPeter Maydell 
1564c3b29b8SPeter Maydell /* Structure defining the peculiarities of a specific daughterboard */
1574c3b29b8SPeter Maydell 
1584c3b29b8SPeter Maydell typedef struct VEDBoardInfo VEDBoardInfo;
1594c3b29b8SPeter Maydell 
160*7eb1dc7fSGreg Bellows typedef struct {
161*7eb1dc7fSGreg Bellows     MachineClass parent;
162*7eb1dc7fSGreg Bellows     VEDBoardInfo *daughterboard;
163*7eb1dc7fSGreg Bellows } VexpressMachineClass;
164*7eb1dc7fSGreg Bellows 
165*7eb1dc7fSGreg Bellows typedef struct {
166*7eb1dc7fSGreg Bellows     MachineState parent;
167*7eb1dc7fSGreg Bellows } VexpressMachineState;
168*7eb1dc7fSGreg Bellows 
169*7eb1dc7fSGreg Bellows #define TYPE_VEXPRESS_MACHINE   "vexpress"
170*7eb1dc7fSGreg Bellows #define VEXPRESS_MACHINE(obj) \
171*7eb1dc7fSGreg Bellows     OBJECT_CHECK(VexpressMachineState, (obj), TYPE_VEXPRESS_MACHINE)
172*7eb1dc7fSGreg Bellows #define VEXPRESS_MACHINE_GET_CLASS(obj) \
173*7eb1dc7fSGreg Bellows     OBJECT_GET_CLASS(VexpressMachineClass, obj, TYPE_VEXPRESS_MACHINE)
174*7eb1dc7fSGreg Bellows #define VEXPRESS_MACHINE_CLASS(klass) \
175*7eb1dc7fSGreg Bellows     OBJECT_CLASS_CHECK(VexpressMachineClass, klass, TYPE_VEXPRESS_MACHINE)
176*7eb1dc7fSGreg Bellows 
1774c3b29b8SPeter Maydell typedef void DBoardInitFn(const VEDBoardInfo *daughterboard,
1784c3b29b8SPeter Maydell                           ram_addr_t ram_size,
1794c3b29b8SPeter Maydell                           const char *cpu_model,
180cdef10bbSPeter Maydell                           qemu_irq *pic);
1814c3b29b8SPeter Maydell 
1824c3b29b8SPeter Maydell struct VEDBoardInfo {
183cef04a26SPeter Maydell     struct arm_boot_info bootinfo;
184a8170e5eSAvi Kivity     const hwaddr *motherboard_map;
185a8170e5eSAvi Kivity     hwaddr loader_start;
186a8170e5eSAvi Kivity     const hwaddr gic_cpu_if_addr;
187cdef10bbSPeter Maydell     uint32_t proc_id;
18831410948SPeter Maydell     uint32_t num_voltage_sensors;
18931410948SPeter Maydell     const uint32_t *voltages;
1909c7d4893SPeter Maydell     uint32_t num_clocks;
1919c7d4893SPeter Maydell     const uint32_t *clocks;
1924c3b29b8SPeter Maydell     DBoardInitFn *init;
1934c3b29b8SPeter Maydell };
1944c3b29b8SPeter Maydell 
1959948c38bSPeter Maydell static void init_cpus(const char *cpu_model, const char *privdev,
1969948c38bSPeter Maydell                       hwaddr periphbase, qemu_irq *pic)
1979948c38bSPeter Maydell {
1989948c38bSPeter Maydell     ObjectClass *cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
1999948c38bSPeter Maydell     DeviceState *dev;
2009948c38bSPeter Maydell     SysBusDevice *busdev;
2019948c38bSPeter Maydell     int n;
2029948c38bSPeter Maydell 
2039948c38bSPeter Maydell     if (!cpu_oc) {
2049948c38bSPeter Maydell         fprintf(stderr, "Unable to find CPU definition\n");
2059948c38bSPeter Maydell         exit(1);
2069948c38bSPeter Maydell     }
2079948c38bSPeter Maydell 
2089948c38bSPeter Maydell     /* Create the actual CPUs */
2099948c38bSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
2109948c38bSPeter Maydell         Object *cpuobj = object_new(object_class_get_name(cpu_oc));
2119948c38bSPeter Maydell         Error *err = NULL;
2129948c38bSPeter Maydell 
213d097696eSPeter Maydell         if (object_property_find(cpuobj, "reset-cbar", NULL)) {
214d097696eSPeter Maydell             object_property_set_int(cpuobj, periphbase,
215d097696eSPeter Maydell                                     "reset-cbar", &error_abort);
2169948c38bSPeter Maydell         }
2179948c38bSPeter Maydell         object_property_set_bool(cpuobj, true, "realized", &err);
2189948c38bSPeter Maydell         if (err) {
2199948c38bSPeter Maydell             error_report("%s", error_get_pretty(err));
2209948c38bSPeter Maydell             exit(1);
2219948c38bSPeter Maydell         }
2229948c38bSPeter Maydell     }
2239948c38bSPeter Maydell 
2249948c38bSPeter Maydell     /* Create the private peripheral devices (including the GIC);
2259948c38bSPeter Maydell      * this must happen after the CPUs are created because a15mpcore_priv
2269948c38bSPeter Maydell      * wires itself up to the CPU's generic_timer gpio out lines.
2279948c38bSPeter Maydell      */
2289948c38bSPeter Maydell     dev = qdev_create(NULL, privdev);
2299948c38bSPeter Maydell     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
2309948c38bSPeter Maydell     qdev_init_nofail(dev);
2319948c38bSPeter Maydell     busdev = SYS_BUS_DEVICE(dev);
2329948c38bSPeter Maydell     sysbus_mmio_map(busdev, 0, periphbase);
2339948c38bSPeter Maydell 
2349948c38bSPeter Maydell     /* Interrupts [42:0] are from the motherboard;
2359948c38bSPeter Maydell      * [47:43] are reserved; [63:48] are daughterboard
2369948c38bSPeter Maydell      * peripherals. Note that some documentation numbers
2379948c38bSPeter Maydell      * external interrupts starting from 32 (because there
2389948c38bSPeter Maydell      * are internal interrupts 0..31).
2399948c38bSPeter Maydell      */
2409948c38bSPeter Maydell     for (n = 0; n < 64; n++) {
2419948c38bSPeter Maydell         pic[n] = qdev_get_gpio_in(dev, n);
2429948c38bSPeter Maydell     }
2439948c38bSPeter Maydell 
2449948c38bSPeter Maydell     /* Connect the CPUs to the GIC */
2459948c38bSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
2469948c38bSPeter Maydell         DeviceState *cpudev = DEVICE(qemu_get_cpu(n));
2479948c38bSPeter Maydell 
2489948c38bSPeter Maydell         sysbus_connect_irq(busdev, n, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
2499948c38bSPeter Maydell     }
2509948c38bSPeter Maydell }
2519948c38bSPeter Maydell 
2524c3b29b8SPeter Maydell static void a9_daughterboard_init(const VEDBoardInfo *daughterboard,
2534c3b29b8SPeter Maydell                                   ram_addr_t ram_size,
2544c3b29b8SPeter Maydell                                   const char *cpu_model,
255cdef10bbSPeter Maydell                                   qemu_irq *pic)
2562055283bSPeter Maydell {
257e6d17b05SAvi Kivity     MemoryRegion *sysmem = get_system_memory();
258e6d17b05SAvi Kivity     MemoryRegion *ram = g_new(MemoryRegion, 1);
259e6d17b05SAvi Kivity     MemoryRegion *lowram = g_new(MemoryRegion, 1);
2604c3b29b8SPeter Maydell     ram_addr_t low_ram_size;
2612055283bSPeter Maydell 
2622055283bSPeter Maydell     if (!cpu_model) {
2632055283bSPeter Maydell         cpu_model = "cortex-a9";
2642055283bSPeter Maydell     }
2652055283bSPeter Maydell 
2662055283bSPeter Maydell     if (ram_size > 0x40000000) {
2672055283bSPeter Maydell         /* 1GB is the maximum the address space permits */
2684c3b29b8SPeter Maydell         fprintf(stderr, "vexpress-a9: cannot model more than 1GB RAM\n");
2692055283bSPeter Maydell         exit(1);
2702055283bSPeter Maydell     }
2712055283bSPeter Maydell 
27249946538SHu Tao     memory_region_init_ram(ram, NULL, "vexpress.highmem", ram_size,
27349946538SHu Tao                            &error_abort);
274c5705a77SAvi Kivity     vmstate_register_ram_global(ram);
2752055283bSPeter Maydell     low_ram_size = ram_size;
2762055283bSPeter Maydell     if (low_ram_size > 0x4000000) {
2772055283bSPeter Maydell         low_ram_size = 0x4000000;
2782055283bSPeter Maydell     }
2792055283bSPeter Maydell     /* RAM is from 0x60000000 upwards. The bottom 64MB of the
2802055283bSPeter Maydell      * address space should in theory be remappable to various
2812055283bSPeter Maydell      * things including ROM or RAM; we always map the RAM there.
2822055283bSPeter Maydell      */
2832c9b15caSPaolo Bonzini     memory_region_init_alias(lowram, NULL, "vexpress.lowmem", ram, 0, low_ram_size);
284e6d17b05SAvi Kivity     memory_region_add_subregion(sysmem, 0x0, lowram);
285e6d17b05SAvi Kivity     memory_region_add_subregion(sysmem, 0x60000000, ram);
2862055283bSPeter Maydell 
2872055283bSPeter Maydell     /* 0x1e000000 A9MPCore (SCU) private memory region */
2889948c38bSPeter Maydell     init_cpus(cpu_model, "a9mpcore_priv", 0x1e000000, pic);
2892055283bSPeter Maydell 
2904c3b29b8SPeter Maydell     /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */
2914c3b29b8SPeter Maydell 
2924c3b29b8SPeter Maydell     /* 0x10020000 PL111 CLCD (daughterboard) */
2934c3b29b8SPeter Maydell     sysbus_create_simple("pl111", 0x10020000, pic[44]);
2944c3b29b8SPeter Maydell 
2954c3b29b8SPeter Maydell     /* 0x10060000 AXI RAM */
2964c3b29b8SPeter Maydell     /* 0x100e0000 PL341 Dynamic Memory Controller */
2974c3b29b8SPeter Maydell     /* 0x100e1000 PL354 Static Memory Controller */
2984c3b29b8SPeter Maydell     /* 0x100e2000 System Configuration Controller */
2994c3b29b8SPeter Maydell 
3004c3b29b8SPeter Maydell     sysbus_create_simple("sp804", 0x100e4000, pic[48]);
3014c3b29b8SPeter Maydell     /* 0x100e5000 SP805 Watchdog module */
3024c3b29b8SPeter Maydell     /* 0x100e6000 BP147 TrustZone Protection Controller */
3034c3b29b8SPeter Maydell     /* 0x100e9000 PL301 'Fast' AXI matrix */
3044c3b29b8SPeter Maydell     /* 0x100ea000 PL301 'Slow' AXI matrix */
3054c3b29b8SPeter Maydell     /* 0x100ec000 TrustZone Address Space Controller */
3064c3b29b8SPeter Maydell     /* 0x10200000 CoreSight debug APB */
3074c3b29b8SPeter Maydell     /* 0x1e00a000 PL310 L2 Cache Controller */
3084c3b29b8SPeter Maydell     sysbus_create_varargs("l2x0", 0x1e00a000, NULL);
3094c3b29b8SPeter Maydell }
3104c3b29b8SPeter Maydell 
31131410948SPeter Maydell /* Voltage values for SYS_CFG_VOLT daughterboard registers;
31231410948SPeter Maydell  * values are in microvolts.
31331410948SPeter Maydell  */
31431410948SPeter Maydell static const uint32_t a9_voltages[] = {
31531410948SPeter Maydell     1000000, /* VD10 : 1.0V : SoC internal logic voltage */
31631410948SPeter Maydell     1000000, /* VD10_S2 : 1.0V : PL310, L2 cache, RAM, non-PL310 logic */
31731410948SPeter Maydell     1000000, /* VD10_S3 : 1.0V : Cortex-A9, cores, MPEs, SCU, PL310 logic */
31831410948SPeter Maydell     1800000, /* VCC1V8 : 1.8V : DDR2 SDRAM, test chip DDR2 I/O supply */
31931410948SPeter Maydell     900000, /* DDR2VTT : 0.9V : DDR2 SDRAM VTT termination voltage */
32031410948SPeter Maydell     3300000, /* VCC3V3 : 3.3V : local board supply for misc external logic */
32131410948SPeter Maydell };
32231410948SPeter Maydell 
3239c7d4893SPeter Maydell /* Reset values for daughterboard oscillators (in Hz) */
3249c7d4893SPeter Maydell static const uint32_t a9_clocks[] = {
3259c7d4893SPeter Maydell     45000000, /* AMBA AXI ACLK: 45MHz */
3269c7d4893SPeter Maydell     23750000, /* daughterboard CLCD clock: 23.75MHz */
3279c7d4893SPeter Maydell     66670000, /* Test chip reference clock: 66.67MHz */
3289c7d4893SPeter Maydell };
3299c7d4893SPeter Maydell 
330cef04a26SPeter Maydell static VEDBoardInfo a9_daughterboard = {
3314c3b29b8SPeter Maydell     .motherboard_map = motherboard_legacy_map,
3324c3b29b8SPeter Maydell     .loader_start = 0x60000000,
33396eacf64SPeter Maydell     .gic_cpu_if_addr = 0x1e000100,
334cdef10bbSPeter Maydell     .proc_id = 0x0c000191,
33531410948SPeter Maydell     .num_voltage_sensors = ARRAY_SIZE(a9_voltages),
33631410948SPeter Maydell     .voltages = a9_voltages,
3379c7d4893SPeter Maydell     .num_clocks = ARRAY_SIZE(a9_clocks),
3389c7d4893SPeter Maydell     .clocks = a9_clocks,
3394c3b29b8SPeter Maydell     .init = a9_daughterboard_init,
3404c3b29b8SPeter Maydell };
3414c3b29b8SPeter Maydell 
342961f195eSPeter Maydell static void a15_daughterboard_init(const VEDBoardInfo *daughterboard,
343961f195eSPeter Maydell                                    ram_addr_t ram_size,
344961f195eSPeter Maydell                                    const char *cpu_model,
345cdef10bbSPeter Maydell                                    qemu_irq *pic)
346961f195eSPeter Maydell {
347961f195eSPeter Maydell     MemoryRegion *sysmem = get_system_memory();
348961f195eSPeter Maydell     MemoryRegion *ram = g_new(MemoryRegion, 1);
349961f195eSPeter Maydell     MemoryRegion *sram = g_new(MemoryRegion, 1);
350961f195eSPeter Maydell 
351961f195eSPeter Maydell     if (!cpu_model) {
352961f195eSPeter Maydell         cpu_model = "cortex-a15";
353961f195eSPeter Maydell     }
354961f195eSPeter Maydell 
35525d71699SPeter Maydell     {
35625d71699SPeter Maydell         /* We have to use a separate 64 bit variable here to avoid the gcc
35725d71699SPeter Maydell          * "comparison is always false due to limited range of data type"
35825d71699SPeter Maydell          * warning if we are on a host where ram_addr_t is 32 bits.
35925d71699SPeter Maydell          */
36025d71699SPeter Maydell         uint64_t rsz = ram_size;
36125d71699SPeter Maydell         if (rsz > (30ULL * 1024 * 1024 * 1024)) {
36225d71699SPeter Maydell             fprintf(stderr, "vexpress-a15: cannot model more than 30GB RAM\n");
363961f195eSPeter Maydell             exit(1);
364961f195eSPeter Maydell         }
36525d71699SPeter Maydell     }
366961f195eSPeter Maydell 
36749946538SHu Tao     memory_region_init_ram(ram, NULL, "vexpress.highmem", ram_size,
36849946538SHu Tao                            &error_abort);
369961f195eSPeter Maydell     vmstate_register_ram_global(ram);
370961f195eSPeter Maydell     /* RAM is from 0x80000000 upwards; there is no low-memory alias for it. */
371961f195eSPeter Maydell     memory_region_add_subregion(sysmem, 0x80000000, ram);
372961f195eSPeter Maydell 
373961f195eSPeter Maydell     /* 0x2c000000 A15MPCore private memory region (GIC) */
3749948c38bSPeter Maydell     init_cpus(cpu_model, "a15mpcore_priv", 0x2c000000, pic);
375961f195eSPeter Maydell 
376961f195eSPeter Maydell     /* A15 daughterboard peripherals: */
377961f195eSPeter Maydell 
378961f195eSPeter Maydell     /* 0x20000000: CoreSight interfaces: not modelled */
379961f195eSPeter Maydell     /* 0x2a000000: PL301 AXI interconnect: not modelled */
380961f195eSPeter Maydell     /* 0x2a420000: SCC: not modelled */
381961f195eSPeter Maydell     /* 0x2a430000: system counter: not modelled */
382961f195eSPeter Maydell     /* 0x2b000000: HDLCD controller: not modelled */
383961f195eSPeter Maydell     /* 0x2b060000: SP805 watchdog: not modelled */
384961f195eSPeter Maydell     /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */
385961f195eSPeter Maydell     /* 0x2e000000: system SRAM */
38649946538SHu Tao     memory_region_init_ram(sram, NULL, "vexpress.a15sram", 0x10000,
38749946538SHu Tao                            &error_abort);
388961f195eSPeter Maydell     vmstate_register_ram_global(sram);
389961f195eSPeter Maydell     memory_region_add_subregion(sysmem, 0x2e000000, sram);
390961f195eSPeter Maydell 
391961f195eSPeter Maydell     /* 0x7ffb0000: DMA330 DMA controller: not modelled */
392961f195eSPeter Maydell     /* 0x7ffd0000: PL354 static memory controller: not modelled */
393961f195eSPeter Maydell }
394961f195eSPeter Maydell 
39531410948SPeter Maydell static const uint32_t a15_voltages[] = {
39631410948SPeter Maydell     900000, /* Vcore: 0.9V : CPU core voltage */
39731410948SPeter Maydell };
39831410948SPeter Maydell 
3999c7d4893SPeter Maydell static const uint32_t a15_clocks[] = {
4009c7d4893SPeter Maydell     60000000, /* OSCCLK0: 60MHz : CPU_CLK reference */
4019c7d4893SPeter Maydell     0, /* OSCCLK1: reserved */
4029c7d4893SPeter Maydell     0, /* OSCCLK2: reserved */
4039c7d4893SPeter Maydell     0, /* OSCCLK3: reserved */
4049c7d4893SPeter Maydell     40000000, /* OSCCLK4: 40MHz : external AXI master clock */
4059c7d4893SPeter Maydell     23750000, /* OSCCLK5: 23.75MHz : HDLCD PLL reference */
4069c7d4893SPeter Maydell     50000000, /* OSCCLK6: 50MHz : static memory controller clock */
4079c7d4893SPeter Maydell     60000000, /* OSCCLK7: 60MHz : SYSCLK reference */
4089c7d4893SPeter Maydell     40000000, /* OSCCLK8: 40MHz : DDR2 PLL reference */
4099c7d4893SPeter Maydell };
4109c7d4893SPeter Maydell 
411cef04a26SPeter Maydell static VEDBoardInfo a15_daughterboard = {
412961f195eSPeter Maydell     .motherboard_map = motherboard_aseries_map,
413961f195eSPeter Maydell     .loader_start = 0x80000000,
414961f195eSPeter Maydell     .gic_cpu_if_addr = 0x2c002000,
415cdef10bbSPeter Maydell     .proc_id = 0x14000237,
41631410948SPeter Maydell     .num_voltage_sensors = ARRAY_SIZE(a15_voltages),
41731410948SPeter Maydell     .voltages = a15_voltages,
4189c7d4893SPeter Maydell     .num_clocks = ARRAY_SIZE(a15_clocks),
4199c7d4893SPeter Maydell     .clocks = a15_clocks,
420961f195eSPeter Maydell     .init = a15_daughterboard_init,
421961f195eSPeter Maydell };
422961f195eSPeter Maydell 
423c8a07b35SPeter Maydell static int add_virtio_mmio_node(void *fdt, uint32_t acells, uint32_t scells,
424c8a07b35SPeter Maydell                                 hwaddr addr, hwaddr size, uint32_t intc,
425c8a07b35SPeter Maydell                                 int irq)
426c8a07b35SPeter Maydell {
427c8a07b35SPeter Maydell     /* Add a virtio_mmio node to the device tree blob:
428c8a07b35SPeter Maydell      *   virtio_mmio@ADDRESS {
429c8a07b35SPeter Maydell      *       compatible = "virtio,mmio";
430c8a07b35SPeter Maydell      *       reg = <ADDRESS, SIZE>;
431c8a07b35SPeter Maydell      *       interrupt-parent = <&intc>;
432c8a07b35SPeter Maydell      *       interrupts = <0, irq, 1>;
433c8a07b35SPeter Maydell      *   }
434c8a07b35SPeter Maydell      * (Note that the format of the interrupts property is dependent on the
435c8a07b35SPeter Maydell      * interrupt controller that interrupt-parent points to; these are for
436c8a07b35SPeter Maydell      * the ARM GIC and indicate an SPI interrupt, rising-edge-triggered.)
437c8a07b35SPeter Maydell      */
438c8a07b35SPeter Maydell     int rc;
439c8a07b35SPeter Maydell     char *nodename = g_strdup_printf("/virtio_mmio@%" PRIx64, addr);
440c8a07b35SPeter Maydell 
4415a4348d1SPeter Crosthwaite     rc = qemu_fdt_add_subnode(fdt, nodename);
4425a4348d1SPeter Crosthwaite     rc |= qemu_fdt_setprop_string(fdt, nodename,
443c8a07b35SPeter Maydell                                   "compatible", "virtio,mmio");
4445a4348d1SPeter Crosthwaite     rc |= qemu_fdt_setprop_sized_cells(fdt, nodename, "reg",
445c8a07b35SPeter Maydell                                        acells, addr, scells, size);
4465a4348d1SPeter Crosthwaite     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", intc);
4475a4348d1SPeter Crosthwaite     qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 0, irq, 1);
448c8a07b35SPeter Maydell     g_free(nodename);
449c8a07b35SPeter Maydell     if (rc) {
450c8a07b35SPeter Maydell         return -1;
451c8a07b35SPeter Maydell     }
452c8a07b35SPeter Maydell     return 0;
453c8a07b35SPeter Maydell }
454c8a07b35SPeter Maydell 
455c8a07b35SPeter Maydell static uint32_t find_int_controller(void *fdt)
456c8a07b35SPeter Maydell {
457c8a07b35SPeter Maydell     /* Find the FDT node corresponding to the interrupt controller
458c8a07b35SPeter Maydell      * for virtio-mmio devices. We do this by scanning the fdt for
459c8a07b35SPeter Maydell      * a node with the right compatibility, since we know there is
460c8a07b35SPeter Maydell      * only one GIC on a vexpress board.
461c8a07b35SPeter Maydell      * We return the phandle of the node, or 0 if none was found.
462c8a07b35SPeter Maydell      */
463c8a07b35SPeter Maydell     const char *compat = "arm,cortex-a9-gic";
464c8a07b35SPeter Maydell     int offset;
465c8a07b35SPeter Maydell 
466c8a07b35SPeter Maydell     offset = fdt_node_offset_by_compatible(fdt, -1, compat);
467c8a07b35SPeter Maydell     if (offset >= 0) {
468c8a07b35SPeter Maydell         return fdt_get_phandle(fdt, offset);
469c8a07b35SPeter Maydell     }
470c8a07b35SPeter Maydell     return 0;
471c8a07b35SPeter Maydell }
472c8a07b35SPeter Maydell 
473c8a07b35SPeter Maydell static void vexpress_modify_dtb(const struct arm_boot_info *info, void *fdt)
474c8a07b35SPeter Maydell {
475c8a07b35SPeter Maydell     uint32_t acells, scells, intc;
476c8a07b35SPeter Maydell     const VEDBoardInfo *daughterboard = (const VEDBoardInfo *)info;
477c8a07b35SPeter Maydell 
4785a4348d1SPeter Crosthwaite     acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells");
4795a4348d1SPeter Crosthwaite     scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells");
480c8a07b35SPeter Maydell     intc = find_int_controller(fdt);
481c8a07b35SPeter Maydell     if (!intc) {
482c8a07b35SPeter Maydell         /* Not fatal, we just won't provide virtio. This will
483c8a07b35SPeter Maydell          * happen with older device tree blobs.
484c8a07b35SPeter Maydell          */
485c8a07b35SPeter Maydell         fprintf(stderr, "QEMU: warning: couldn't find interrupt controller in "
486c8a07b35SPeter Maydell                 "dtb; will not include virtio-mmio devices in the dtb.\n");
487c8a07b35SPeter Maydell     } else {
488c8a07b35SPeter Maydell         int i;
489c8a07b35SPeter Maydell         const hwaddr *map = daughterboard->motherboard_map;
490c8a07b35SPeter Maydell 
491c8a07b35SPeter Maydell         /* We iterate backwards here because adding nodes
492c8a07b35SPeter Maydell          * to the dtb puts them in last-first.
493c8a07b35SPeter Maydell          */
494c8a07b35SPeter Maydell         for (i = NUM_VIRTIO_TRANSPORTS - 1; i >= 0; i--) {
495c8a07b35SPeter Maydell             add_virtio_mmio_node(fdt, acells, scells,
496c8a07b35SPeter Maydell                                  map[VE_VIRTIO] + 0x200 * i,
497c8a07b35SPeter Maydell                                  0x200, intc, 40 + i);
498c8a07b35SPeter Maydell         }
499c8a07b35SPeter Maydell     }
500c8a07b35SPeter Maydell }
501c8a07b35SPeter Maydell 
502b8433303SRoy Franz 
503b8433303SRoy Franz /* Open code a private version of pflash registration since we
504b8433303SRoy Franz  * need to set non-default device width for VExpress platform.
505b8433303SRoy Franz  */
506b8433303SRoy Franz static pflash_t *ve_pflash_cfi01_register(hwaddr base, const char *name,
507b8433303SRoy Franz                                           DriveInfo *di)
508b8433303SRoy Franz {
509b8433303SRoy Franz     DeviceState *dev = qdev_create(NULL, "cfi.pflash01");
510b8433303SRoy Franz 
511fa1d36dfSMarkus Armbruster     if (di && qdev_prop_set_drive(dev, "drive",
5124be74634SMarkus Armbruster                                   blk_by_legacy_dinfo(di))) {
513b8433303SRoy Franz         abort();
514b8433303SRoy Franz     }
515b8433303SRoy Franz 
516b8433303SRoy Franz     qdev_prop_set_uint32(dev, "num-blocks",
517b8433303SRoy Franz                          VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE);
518b8433303SRoy Franz     qdev_prop_set_uint64(dev, "sector-length", VEXPRESS_FLASH_SECT_SIZE);
519b8433303SRoy Franz     qdev_prop_set_uint8(dev, "width", 4);
520b8433303SRoy Franz     qdev_prop_set_uint8(dev, "device-width", 2);
521b8433303SRoy Franz     qdev_prop_set_uint8(dev, "big-endian", 0);
5220163a2dcSRoy Franz     qdev_prop_set_uint16(dev, "id0", 0x89);
5230163a2dcSRoy Franz     qdev_prop_set_uint16(dev, "id1", 0x18);
524b8433303SRoy Franz     qdev_prop_set_uint16(dev, "id2", 0x00);
5250163a2dcSRoy Franz     qdev_prop_set_uint16(dev, "id3", 0x00);
526b8433303SRoy Franz     qdev_prop_set_string(dev, "name", name);
527b8433303SRoy Franz     qdev_init_nofail(dev);
528b8433303SRoy Franz 
529b8433303SRoy Franz     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
530b8433303SRoy Franz     return OBJECT_CHECK(pflash_t, (dev), "cfi.pflash01");
531b8433303SRoy Franz }
532b8433303SRoy Franz 
533cef04a26SPeter Maydell static void vexpress_common_init(VEDBoardInfo *daughterboard,
5343ef96221SMarcel Apfelbaum                                  MachineState *machine)
5354c3b29b8SPeter Maydell {
5364c3b29b8SPeter Maydell     DeviceState *dev, *sysctl, *pl041;
5374c3b29b8SPeter Maydell     qemu_irq pic[64];
5384c3b29b8SPeter Maydell     uint32_t sys_id;
5393dc3e7ddSFrancesco Lavra     DriveInfo *dinfo;
5408941d6ceSPeter Maydell     pflash_t *pflash0;
5414c3b29b8SPeter Maydell     ram_addr_t vram_size, sram_size;
5424c3b29b8SPeter Maydell     MemoryRegion *sysmem = get_system_memory();
5434c3b29b8SPeter Maydell     MemoryRegion *vram = g_new(MemoryRegion, 1);
5444c3b29b8SPeter Maydell     MemoryRegion *sram = g_new(MemoryRegion, 1);
5458941d6ceSPeter Maydell     MemoryRegion *flashalias = g_new(MemoryRegion, 1);
5468941d6ceSPeter Maydell     MemoryRegion *flash0mem;
547a8170e5eSAvi Kivity     const hwaddr *map = daughterboard->motherboard_map;
54831410948SPeter Maydell     int i;
5494c3b29b8SPeter Maydell 
5503ef96221SMarcel Apfelbaum     daughterboard->init(daughterboard, machine->ram_size, machine->cpu_model,
5513ef96221SMarcel Apfelbaum                         pic);
5524c3b29b8SPeter Maydell 
55361e99241SGrant Likely     /*
55461e99241SGrant Likely      * If a bios file was provided, attempt to map it into memory
55561e99241SGrant Likely      */
55661e99241SGrant Likely     if (bios_name) {
557476e75abSPeter Maydell         const char *fn;
558476e75abSPeter Maydell 
559476e75abSPeter Maydell         if (drive_get(IF_PFLASH, 0, 0)) {
560476e75abSPeter Maydell             error_report("The contents of the first flash device may be "
561476e75abSPeter Maydell                          "specified with -bios or with -drive if=pflash... "
562476e75abSPeter Maydell                          "but you cannot use both options at once");
563476e75abSPeter Maydell             exit(1);
564476e75abSPeter Maydell         }
565476e75abSPeter Maydell         fn = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
56661e99241SGrant Likely         if (!fn || load_image_targphys(fn, map[VE_NORFLASH0],
56761e99241SGrant Likely                                        VEXPRESS_FLASH_SIZE) < 0) {
56861e99241SGrant Likely             error_report("Could not load ROM image '%s'", bios_name);
56961e99241SGrant Likely             exit(1);
57061e99241SGrant Likely         }
57161e99241SGrant Likely     }
57261e99241SGrant Likely 
5732558e0a6SPeter Maydell     /* Motherboard peripherals: the wiring is the same but the
5742558e0a6SPeter Maydell      * addresses vary between the legacy and A-Series memory maps.
5752558e0a6SPeter Maydell      */
5762558e0a6SPeter Maydell 
5772055283bSPeter Maydell     sys_id = 0x1190f500;
5782055283bSPeter Maydell 
5792055283bSPeter Maydell     sysctl = qdev_create(NULL, "realview_sysctl");
5802055283bSPeter Maydell     qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
581cdef10bbSPeter Maydell     qdev_prop_set_uint32(sysctl, "proc_id", daughterboard->proc_id);
58231410948SPeter Maydell     qdev_prop_set_uint32(sysctl, "len-db-voltage",
58331410948SPeter Maydell                          daughterboard->num_voltage_sensors);
58431410948SPeter Maydell     for (i = 0; i < daughterboard->num_voltage_sensors; i++) {
58531410948SPeter Maydell         char *propname = g_strdup_printf("db-voltage[%d]", i);
58631410948SPeter Maydell         qdev_prop_set_uint32(sysctl, propname, daughterboard->voltages[i]);
58731410948SPeter Maydell         g_free(propname);
58831410948SPeter Maydell     }
5899c7d4893SPeter Maydell     qdev_prop_set_uint32(sysctl, "len-db-clock",
5909c7d4893SPeter Maydell                          daughterboard->num_clocks);
5919c7d4893SPeter Maydell     for (i = 0; i < daughterboard->num_clocks; i++) {
5929c7d4893SPeter Maydell         char *propname = g_strdup_printf("db-clock[%d]", i);
5939c7d4893SPeter Maydell         qdev_prop_set_uint32(sysctl, propname, daughterboard->clocks[i]);
5949c7d4893SPeter Maydell         g_free(propname);
5959c7d4893SPeter Maydell     }
5967a65c8ccSPeter Maydell     qdev_init_nofail(sysctl);
5971356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, map[VE_SYSREGS]);
5982055283bSPeter Maydell 
5992558e0a6SPeter Maydell     /* VE_SP810: not modelled */
6002558e0a6SPeter Maydell     /* VE_SERIALPCI: not modelled */
6012558e0a6SPeter Maydell 
60203a0e944SPeter Maydell     pl041 = qdev_create(NULL, "pl041");
60303a0e944SPeter Maydell     qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
60403a0e944SPeter Maydell     qdev_init_nofail(pl041);
6051356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, map[VE_PL041]);
6061356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[11]);
6072055283bSPeter Maydell 
6082558e0a6SPeter Maydell     dev = sysbus_create_varargs("pl181", map[VE_MMCI], pic[9], pic[10], NULL);
6092055283bSPeter Maydell     /* Wire up MMC card detect and read-only signals */
6102055283bSPeter Maydell     qdev_connect_gpio_out(dev, 0,
6112055283bSPeter Maydell                           qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT));
6122055283bSPeter Maydell     qdev_connect_gpio_out(dev, 1,
6132055283bSPeter Maydell                           qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN));
6142055283bSPeter Maydell 
6152558e0a6SPeter Maydell     sysbus_create_simple("pl050_keyboard", map[VE_KMI0], pic[12]);
6162558e0a6SPeter Maydell     sysbus_create_simple("pl050_mouse", map[VE_KMI1], pic[13]);
6172055283bSPeter Maydell 
6182558e0a6SPeter Maydell     sysbus_create_simple("pl011", map[VE_UART0], pic[5]);
6192558e0a6SPeter Maydell     sysbus_create_simple("pl011", map[VE_UART1], pic[6]);
6202558e0a6SPeter Maydell     sysbus_create_simple("pl011", map[VE_UART2], pic[7]);
6212558e0a6SPeter Maydell     sysbus_create_simple("pl011", map[VE_UART3], pic[8]);
6222055283bSPeter Maydell 
6232558e0a6SPeter Maydell     sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]);
6242558e0a6SPeter Maydell     sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]);
6252055283bSPeter Maydell 
6262558e0a6SPeter Maydell     /* VE_SERIALDVI: not modelled */
6272055283bSPeter Maydell 
6282558e0a6SPeter Maydell     sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */
6292055283bSPeter Maydell 
6302558e0a6SPeter Maydell     /* VE_COMPACTFLASH: not modelled */
6312055283bSPeter Maydell 
632b7206878SPeter Maydell     sysbus_create_simple("pl111", map[VE_CLCD], pic[14]);
6332055283bSPeter Maydell 
6343dc3e7ddSFrancesco Lavra     dinfo = drive_get_next(IF_PFLASH);
635b8433303SRoy Franz     pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0",
636b8433303SRoy Franz                                        dinfo);
6378941d6ceSPeter Maydell     if (!pflash0) {
6383dc3e7ddSFrancesco Lavra         fprintf(stderr, "vexpress: error registering flash 0.\n");
6393dc3e7ddSFrancesco Lavra         exit(1);
6403dc3e7ddSFrancesco Lavra     }
6413dc3e7ddSFrancesco Lavra 
6428941d6ceSPeter Maydell     if (map[VE_NORFLASHALIAS] != -1) {
6438941d6ceSPeter Maydell         /* Map flash 0 as an alias into low memory */
6448941d6ceSPeter Maydell         flash0mem = sysbus_mmio_get_region(SYS_BUS_DEVICE(pflash0), 0);
6458941d6ceSPeter Maydell         memory_region_init_alias(flashalias, NULL, "vexpress.flashalias",
6468941d6ceSPeter Maydell                                  flash0mem, 0, VEXPRESS_FLASH_SIZE);
6478941d6ceSPeter Maydell         memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], flashalias);
6488941d6ceSPeter Maydell     }
6498941d6ceSPeter Maydell 
6503dc3e7ddSFrancesco Lavra     dinfo = drive_get_next(IF_PFLASH);
651b8433303SRoy Franz     if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1",
652b8433303SRoy Franz                                   dinfo)) {
6533dc3e7ddSFrancesco Lavra         fprintf(stderr, "vexpress: error registering flash 1.\n");
6543dc3e7ddSFrancesco Lavra         exit(1);
6553dc3e7ddSFrancesco Lavra     }
6562558e0a6SPeter Maydell 
6572055283bSPeter Maydell     sram_size = 0x2000000;
65849946538SHu Tao     memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size,
65949946538SHu Tao                            &error_abort);
660c5705a77SAvi Kivity     vmstate_register_ram_global(sram);
6612558e0a6SPeter Maydell     memory_region_add_subregion(sysmem, map[VE_SRAM], sram);
6622055283bSPeter Maydell 
6632055283bSPeter Maydell     vram_size = 0x800000;
66449946538SHu Tao     memory_region_init_ram(vram, NULL, "vexpress.vram", vram_size,
66549946538SHu Tao                            &error_abort);
666c5705a77SAvi Kivity     vmstate_register_ram_global(vram);
6672558e0a6SPeter Maydell     memory_region_add_subregion(sysmem, map[VE_VIDEORAM], vram);
6682055283bSPeter Maydell 
6692055283bSPeter Maydell     /* 0x4e000000 LAN9118 Ethernet */
670a005d073SStefan Hajnoczi     if (nd_table[0].used) {
6712558e0a6SPeter Maydell         lan9118_init(&nd_table[0], map[VE_ETHERNET], pic[15]);
6722055283bSPeter Maydell     }
6732055283bSPeter Maydell 
6742558e0a6SPeter Maydell     /* VE_USB: not modelled */
6752558e0a6SPeter Maydell 
6762558e0a6SPeter Maydell     /* VE_DAPROM: not modelled */
6772055283bSPeter Maydell 
678c8a07b35SPeter Maydell     /* Create mmio transports, so the user can create virtio backends
679c8a07b35SPeter Maydell      * (which will be automatically plugged in to the transports). If
680c8a07b35SPeter Maydell      * no backend is created the transport will just sit harmlessly idle.
681c8a07b35SPeter Maydell      */
682c8a07b35SPeter Maydell     for (i = 0; i < NUM_VIRTIO_TRANSPORTS; i++) {
683c8a07b35SPeter Maydell         sysbus_create_simple("virtio-mmio", map[VE_VIRTIO] + 0x200 * i,
684c8a07b35SPeter Maydell                              pic[40 + i]);
685c8a07b35SPeter Maydell     }
686c8a07b35SPeter Maydell 
6873ef96221SMarcel Apfelbaum     daughterboard->bootinfo.ram_size = machine->ram_size;
6883ef96221SMarcel Apfelbaum     daughterboard->bootinfo.kernel_filename = machine->kernel_filename;
6893ef96221SMarcel Apfelbaum     daughterboard->bootinfo.kernel_cmdline = machine->kernel_cmdline;
6903ef96221SMarcel Apfelbaum     daughterboard->bootinfo.initrd_filename = machine->initrd_filename;
691cef04a26SPeter Maydell     daughterboard->bootinfo.nb_cpus = smp_cpus;
692cef04a26SPeter Maydell     daughterboard->bootinfo.board_id = VEXPRESS_BOARD_ID;
693cef04a26SPeter Maydell     daughterboard->bootinfo.loader_start = daughterboard->loader_start;
694cef04a26SPeter Maydell     daughterboard->bootinfo.smp_loader_start = map[VE_SRAM];
695cef04a26SPeter Maydell     daughterboard->bootinfo.smp_bootreg_addr = map[VE_SYSREGS] + 0x30;
696cef04a26SPeter Maydell     daughterboard->bootinfo.gic_cpu_if_addr = daughterboard->gic_cpu_if_addr;
697c8a07b35SPeter Maydell     daughterboard->bootinfo.modify_dtb = vexpress_modify_dtb;
698cef04a26SPeter Maydell     arm_load_kernel(ARM_CPU(first_cpu), &daughterboard->bootinfo);
6992055283bSPeter Maydell }
7002055283bSPeter Maydell 
701*7eb1dc7fSGreg Bellows static void vexpress_init(MachineState *machine)
702*7eb1dc7fSGreg Bellows {
703*7eb1dc7fSGreg Bellows     VexpressMachineClass *vmc = VEXPRESS_MACHINE_GET_CLASS(machine);
704*7eb1dc7fSGreg Bellows 
705*7eb1dc7fSGreg Bellows     vexpress_common_init(vmc->daughterboard, machine);
706*7eb1dc7fSGreg Bellows }
707*7eb1dc7fSGreg Bellows 
7083ef96221SMarcel Apfelbaum static void vexpress_a9_init(MachineState *machine)
7094c3b29b8SPeter Maydell {
7103ef96221SMarcel Apfelbaum     vexpress_common_init(&a9_daughterboard, machine);
7114c3b29b8SPeter Maydell }
7122055283bSPeter Maydell 
7133ef96221SMarcel Apfelbaum static void vexpress_a15_init(MachineState *machine)
714961f195eSPeter Maydell {
7153ef96221SMarcel Apfelbaum     vexpress_common_init(&a15_daughterboard, machine);
716961f195eSPeter Maydell }
717961f195eSPeter Maydell 
718*7eb1dc7fSGreg Bellows static void vexpress_class_init(ObjectClass *oc, void *data)
719*7eb1dc7fSGreg Bellows {
720*7eb1dc7fSGreg Bellows     MachineClass *mc = MACHINE_CLASS(oc);
721*7eb1dc7fSGreg Bellows 
722*7eb1dc7fSGreg Bellows     mc->name = TYPE_VEXPRESS_MACHINE;
723*7eb1dc7fSGreg Bellows     mc->desc = "ARM Versatile Express";
724*7eb1dc7fSGreg Bellows     mc->init = vexpress_init;
725*7eb1dc7fSGreg Bellows     mc->block_default_type = IF_SCSI;
726*7eb1dc7fSGreg Bellows     mc->max_cpus = 4;
727*7eb1dc7fSGreg Bellows }
728*7eb1dc7fSGreg Bellows 
729*7eb1dc7fSGreg Bellows static const TypeInfo vexpress_info = {
730*7eb1dc7fSGreg Bellows     .name = TYPE_VEXPRESS_MACHINE,
731*7eb1dc7fSGreg Bellows     .parent = TYPE_MACHINE,
732*7eb1dc7fSGreg Bellows     .abstract = true,
733*7eb1dc7fSGreg Bellows     .instance_size = sizeof(VexpressMachineState),
734*7eb1dc7fSGreg Bellows     .class_size = sizeof(VexpressMachineClass),
735*7eb1dc7fSGreg Bellows     .class_init = vexpress_class_init,
736*7eb1dc7fSGreg Bellows };
737*7eb1dc7fSGreg Bellows 
7382055283bSPeter Maydell static QEMUMachine vexpress_a9_machine = {
7392055283bSPeter Maydell     .name = "vexpress-a9",
7402055283bSPeter Maydell     .desc = "ARM Versatile Express for Cortex-A9",
7412055283bSPeter Maydell     .init = vexpress_a9_init,
7422d0d2837SChristian Borntraeger     .block_default_type = IF_SCSI,
7432055283bSPeter Maydell     .max_cpus = 4,
7442055283bSPeter Maydell };
7452055283bSPeter Maydell 
746961f195eSPeter Maydell static QEMUMachine vexpress_a15_machine = {
747961f195eSPeter Maydell     .name = "vexpress-a15",
748961f195eSPeter Maydell     .desc = "ARM Versatile Express for Cortex-A15",
749961f195eSPeter Maydell     .init = vexpress_a15_init,
7502d0d2837SChristian Borntraeger     .block_default_type = IF_SCSI,
751961f195eSPeter Maydell     .max_cpus = 4,
752961f195eSPeter Maydell };
753961f195eSPeter Maydell 
7542055283bSPeter Maydell static void vexpress_machine_init(void)
7552055283bSPeter Maydell {
756*7eb1dc7fSGreg Bellows     type_register_static(&vexpress_info);
7572055283bSPeter Maydell     qemu_register_machine(&vexpress_a9_machine);
758961f195eSPeter Maydell     qemu_register_machine(&vexpress_a15_machine);
7592055283bSPeter Maydell }
7602055283bSPeter Maydell 
7612055283bSPeter Maydell machine_init(vexpress_machine_init);
762