12055283bSPeter Maydell /* 22055283bSPeter Maydell * ARM Versatile Express emulation. 32055283bSPeter Maydell * 42055283bSPeter Maydell * Copyright (c) 2010 - 2011 B Labs Ltd. 52055283bSPeter Maydell * Copyright (c) 2011 Linaro Limited 62055283bSPeter Maydell * Written by Bahadir Balban, Amit Mahajan, Peter Maydell 72055283bSPeter Maydell * 82055283bSPeter Maydell * This program is free software; you can redistribute it and/or modify 92055283bSPeter Maydell * it under the terms of the GNU General Public License version 2 as 102055283bSPeter Maydell * published by the Free Software Foundation. 112055283bSPeter Maydell * 122055283bSPeter Maydell * This program is distributed in the hope that it will be useful, 132055283bSPeter Maydell * but WITHOUT ANY WARRANTY; without even the implied warranty of 142055283bSPeter Maydell * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 152055283bSPeter Maydell * GNU General Public License for more details. 162055283bSPeter Maydell * 172055283bSPeter Maydell * You should have received a copy of the GNU General Public License along 182055283bSPeter Maydell * with this program; if not, see <http://www.gnu.org/licenses/>. 196b620ca3SPaolo Bonzini * 206b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 216b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 222055283bSPeter Maydell */ 232055283bSPeter Maydell 2412b16722SPeter Maydell #include "qemu/osdep.h" 25da34e65cSMarkus Armbruster #include "qapi/error.h" 262c65db5eSPaolo Bonzini #include "qemu/datadir.h" 274771d756SPaolo Bonzini #include "cpu.h" 2883c9f4caSPaolo Bonzini #include "hw/sysbus.h" 2912ec8bd5SPeter Maydell #include "hw/arm/boot.h" 300d09e41aSPaolo Bonzini #include "hw/arm/primecell.h" 3166b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 320b724768SLinus Walleij #include "hw/i2c/i2c.h" 331422e32dSPaolo Bonzini #include "net/net.h" 349c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3583c9f4caSPaolo Bonzini #include "hw/boards.h" 3661e99241SGrant Likely #include "hw/loader.h" 370d09e41aSPaolo Bonzini #include "hw/block/flash.h" 38c8a07b35SPeter Maydell #include "sysemu/device_tree.h" 399948c38bSPeter Maydell #include "qemu/error-report.h" 40c8a07b35SPeter Maydell #include <libfdt.h> 41f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h" 42c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h" 43c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a15mpcore.h" 44440c9f95SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h" 4526c607b8SPhilippe Mathieu-Daudé #include "hw/sd/sd.h" 46db1015e9SEduardo Habkost #include "qom/object.h" 472055283bSPeter Maydell 482055283bSPeter Maydell #define VEXPRESS_BOARD_ID 0x8e0 493dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SIZE (64 * 1024 * 1024) 503dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SECT_SIZE (256 * 1024) 512055283bSPeter Maydell 52c8a07b35SPeter Maydell /* Number of virtio transports to create (0..8; limited by 53c8a07b35SPeter Maydell * number of available IRQ lines). 54c8a07b35SPeter Maydell */ 55c8a07b35SPeter Maydell #define NUM_VIRTIO_TRANSPORTS 4 56c8a07b35SPeter Maydell 572558e0a6SPeter Maydell /* Address maps for peripherals: 582558e0a6SPeter Maydell * the Versatile Express motherboard has two possible maps, 592558e0a6SPeter Maydell * the "legacy" one (used for A9) and the "Cortex-A Series" 602558e0a6SPeter Maydell * map (used for newer cores). 612558e0a6SPeter Maydell * Individual daughterboards can also have different maps for 622558e0a6SPeter Maydell * their peripherals. 632558e0a6SPeter Maydell */ 642558e0a6SPeter Maydell 652558e0a6SPeter Maydell enum { 662558e0a6SPeter Maydell VE_SYSREGS, 672558e0a6SPeter Maydell VE_SP810, 682558e0a6SPeter Maydell VE_SERIALPCI, 692558e0a6SPeter Maydell VE_PL041, 702558e0a6SPeter Maydell VE_MMCI, 712558e0a6SPeter Maydell VE_KMI0, 722558e0a6SPeter Maydell VE_KMI1, 732558e0a6SPeter Maydell VE_UART0, 742558e0a6SPeter Maydell VE_UART1, 752558e0a6SPeter Maydell VE_UART2, 762558e0a6SPeter Maydell VE_UART3, 772558e0a6SPeter Maydell VE_WDT, 782558e0a6SPeter Maydell VE_TIMER01, 792558e0a6SPeter Maydell VE_TIMER23, 802558e0a6SPeter Maydell VE_SERIALDVI, 812558e0a6SPeter Maydell VE_RTC, 822558e0a6SPeter Maydell VE_COMPACTFLASH, 832558e0a6SPeter Maydell VE_CLCD, 842558e0a6SPeter Maydell VE_NORFLASH0, 852558e0a6SPeter Maydell VE_NORFLASH1, 868941d6ceSPeter Maydell VE_NORFLASHALIAS, 872558e0a6SPeter Maydell VE_SRAM, 882558e0a6SPeter Maydell VE_VIDEORAM, 892558e0a6SPeter Maydell VE_ETHERNET, 902558e0a6SPeter Maydell VE_USB, 912558e0a6SPeter Maydell VE_DAPROM, 92c8a07b35SPeter Maydell VE_VIRTIO, 932558e0a6SPeter Maydell }; 942558e0a6SPeter Maydell 95a8170e5eSAvi Kivity static hwaddr motherboard_legacy_map[] = { 966ec1588eSPeter Maydell [VE_NORFLASHALIAS] = 0, 972558e0a6SPeter Maydell /* CS7: 0x10000000 .. 0x10020000 */ 982558e0a6SPeter Maydell [VE_SYSREGS] = 0x10000000, 992558e0a6SPeter Maydell [VE_SP810] = 0x10001000, 1002558e0a6SPeter Maydell [VE_SERIALPCI] = 0x10002000, 1012558e0a6SPeter Maydell [VE_PL041] = 0x10004000, 1022558e0a6SPeter Maydell [VE_MMCI] = 0x10005000, 1032558e0a6SPeter Maydell [VE_KMI0] = 0x10006000, 1042558e0a6SPeter Maydell [VE_KMI1] = 0x10007000, 1052558e0a6SPeter Maydell [VE_UART0] = 0x10009000, 1062558e0a6SPeter Maydell [VE_UART1] = 0x1000a000, 1072558e0a6SPeter Maydell [VE_UART2] = 0x1000b000, 1082558e0a6SPeter Maydell [VE_UART3] = 0x1000c000, 1092558e0a6SPeter Maydell [VE_WDT] = 0x1000f000, 1102558e0a6SPeter Maydell [VE_TIMER01] = 0x10011000, 1112558e0a6SPeter Maydell [VE_TIMER23] = 0x10012000, 112c8a07b35SPeter Maydell [VE_VIRTIO] = 0x10013000, 1132558e0a6SPeter Maydell [VE_SERIALDVI] = 0x10016000, 1142558e0a6SPeter Maydell [VE_RTC] = 0x10017000, 1152558e0a6SPeter Maydell [VE_COMPACTFLASH] = 0x1001a000, 1162558e0a6SPeter Maydell [VE_CLCD] = 0x1001f000, 1172558e0a6SPeter Maydell /* CS0: 0x40000000 .. 0x44000000 */ 1182558e0a6SPeter Maydell [VE_NORFLASH0] = 0x40000000, 1192558e0a6SPeter Maydell /* CS1: 0x44000000 .. 0x48000000 */ 1202558e0a6SPeter Maydell [VE_NORFLASH1] = 0x44000000, 1212558e0a6SPeter Maydell /* CS2: 0x48000000 .. 0x4a000000 */ 1222558e0a6SPeter Maydell [VE_SRAM] = 0x48000000, 1232558e0a6SPeter Maydell /* CS3: 0x4c000000 .. 0x50000000 */ 1242558e0a6SPeter Maydell [VE_VIDEORAM] = 0x4c000000, 1252558e0a6SPeter Maydell [VE_ETHERNET] = 0x4e000000, 1262558e0a6SPeter Maydell [VE_USB] = 0x4f000000, 1272055283bSPeter Maydell }; 1282055283bSPeter Maydell 129a8170e5eSAvi Kivity static hwaddr motherboard_aseries_map[] = { 1308941d6ceSPeter Maydell [VE_NORFLASHALIAS] = 0, 131661bafb3SFrancesco Lavra /* CS0: 0x08000000 .. 0x0c000000 */ 132661bafb3SFrancesco Lavra [VE_NORFLASH0] = 0x08000000, 133961f195eSPeter Maydell /* CS4: 0x0c000000 .. 0x10000000 */ 134961f195eSPeter Maydell [VE_NORFLASH1] = 0x0c000000, 135961f195eSPeter Maydell /* CS5: 0x10000000 .. 0x14000000 */ 136961f195eSPeter Maydell /* CS1: 0x14000000 .. 0x18000000 */ 137961f195eSPeter Maydell [VE_SRAM] = 0x14000000, 138961f195eSPeter Maydell /* CS2: 0x18000000 .. 0x1c000000 */ 139961f195eSPeter Maydell [VE_VIDEORAM] = 0x18000000, 140961f195eSPeter Maydell [VE_ETHERNET] = 0x1a000000, 141961f195eSPeter Maydell [VE_USB] = 0x1b000000, 142961f195eSPeter Maydell /* CS3: 0x1c000000 .. 0x20000000 */ 143961f195eSPeter Maydell [VE_DAPROM] = 0x1c000000, 144961f195eSPeter Maydell [VE_SYSREGS] = 0x1c010000, 145961f195eSPeter Maydell [VE_SP810] = 0x1c020000, 146961f195eSPeter Maydell [VE_SERIALPCI] = 0x1c030000, 147961f195eSPeter Maydell [VE_PL041] = 0x1c040000, 148961f195eSPeter Maydell [VE_MMCI] = 0x1c050000, 149961f195eSPeter Maydell [VE_KMI0] = 0x1c060000, 150961f195eSPeter Maydell [VE_KMI1] = 0x1c070000, 151961f195eSPeter Maydell [VE_UART0] = 0x1c090000, 152961f195eSPeter Maydell [VE_UART1] = 0x1c0a0000, 153961f195eSPeter Maydell [VE_UART2] = 0x1c0b0000, 154961f195eSPeter Maydell [VE_UART3] = 0x1c0c0000, 155961f195eSPeter Maydell [VE_WDT] = 0x1c0f0000, 156961f195eSPeter Maydell [VE_TIMER01] = 0x1c110000, 157961f195eSPeter Maydell [VE_TIMER23] = 0x1c120000, 158c8a07b35SPeter Maydell [VE_VIRTIO] = 0x1c130000, 159961f195eSPeter Maydell [VE_SERIALDVI] = 0x1c160000, 160961f195eSPeter Maydell [VE_RTC] = 0x1c170000, 161961f195eSPeter Maydell [VE_COMPACTFLASH] = 0x1c1a0000, 162961f195eSPeter Maydell [VE_CLCD] = 0x1c1f0000, 163961f195eSPeter Maydell }; 164961f195eSPeter Maydell 1654c3b29b8SPeter Maydell /* Structure defining the peculiarities of a specific daughterboard */ 1664c3b29b8SPeter Maydell 1674c3b29b8SPeter Maydell typedef struct VEDBoardInfo VEDBoardInfo; 1684c3b29b8SPeter Maydell 169db1015e9SEduardo Habkost struct VexpressMachineClass { 1707eb1dc7fSGreg Bellows MachineClass parent; 1717eb1dc7fSGreg Bellows VEDBoardInfo *daughterboard; 172db1015e9SEduardo Habkost }; 1737eb1dc7fSGreg Bellows 174db1015e9SEduardo Habkost struct VexpressMachineState { 1757eb1dc7fSGreg Bellows MachineState parent; 17649021924SGreg Bellows bool secure; 177cac0d808SPeter Maydell bool virt; 178db1015e9SEduardo Habkost }; 1797eb1dc7fSGreg Bellows 1807eb1dc7fSGreg Bellows #define TYPE_VEXPRESS_MACHINE "vexpress" 18198cec76aSEduardo Habkost #define TYPE_VEXPRESS_A9_MACHINE MACHINE_TYPE_NAME("vexpress-a9") 18298cec76aSEduardo Habkost #define TYPE_VEXPRESS_A15_MACHINE MACHINE_TYPE_NAME("vexpress-a15") 183a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(VexpressMachineState, VexpressMachineClass, VEXPRESS_MACHINE) 1847eb1dc7fSGreg Bellows 185e364bab6SGreg Bellows typedef void DBoardInitFn(const VexpressMachineState *machine, 1864c3b29b8SPeter Maydell ram_addr_t ram_size, 187ba1ba5ccSIgor Mammedov const char *cpu_type, 188cdef10bbSPeter Maydell qemu_irq *pic); 1894c3b29b8SPeter Maydell 1904c3b29b8SPeter Maydell struct VEDBoardInfo { 191cef04a26SPeter Maydell struct arm_boot_info bootinfo; 192a8170e5eSAvi Kivity const hwaddr *motherboard_map; 193a8170e5eSAvi Kivity hwaddr loader_start; 194a8170e5eSAvi Kivity const hwaddr gic_cpu_if_addr; 195cdef10bbSPeter Maydell uint32_t proc_id; 19631410948SPeter Maydell uint32_t num_voltage_sensors; 19731410948SPeter Maydell const uint32_t *voltages; 1989c7d4893SPeter Maydell uint32_t num_clocks; 1999c7d4893SPeter Maydell const uint32_t *clocks; 2004c3b29b8SPeter Maydell DBoardInitFn *init; 2014c3b29b8SPeter Maydell }; 2024c3b29b8SPeter Maydell 203cc7d44c2SLike Xu static void init_cpus(MachineState *ms, const char *cpu_type, 204cc7d44c2SLike Xu const char *privdev, hwaddr periphbase, 205cc7d44c2SLike Xu qemu_irq *pic, bool secure, bool virt) 2069948c38bSPeter Maydell { 2079948c38bSPeter Maydell DeviceState *dev; 2089948c38bSPeter Maydell SysBusDevice *busdev; 2099948c38bSPeter Maydell int n; 210cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus; 2119948c38bSPeter Maydell 2129948c38bSPeter Maydell /* Create the actual CPUs */ 2139948c38bSPeter Maydell for (n = 0; n < smp_cpus; n++) { 214ba1ba5ccSIgor Mammedov Object *cpuobj = object_new(cpu_type); 2159948c38bSPeter Maydell 21612d027f1SGreg Bellows if (!secure) { 2175325cc34SMarkus Armbruster object_property_set_bool(cpuobj, "has_el3", false, NULL); 21812d027f1SGreg Bellows } 219cac0d808SPeter Maydell if (!virt) { 220efba1595SDaniel P. Berrangé if (object_property_find(cpuobj, "has_el2")) { 2215325cc34SMarkus Armbruster object_property_set_bool(cpuobj, "has_el2", false, NULL); 222cac0d808SPeter Maydell } 223cac0d808SPeter Maydell } 22412d027f1SGreg Bellows 225efba1595SDaniel P. Berrangé if (object_property_find(cpuobj, "reset-cbar")) { 2265325cc34SMarkus Armbruster object_property_set_int(cpuobj, "reset-cbar", periphbase, 2275325cc34SMarkus Armbruster &error_abort); 2289948c38bSPeter Maydell } 229ce189ab2SMarkus Armbruster qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); 2309948c38bSPeter Maydell } 2319948c38bSPeter Maydell 2329948c38bSPeter Maydell /* Create the private peripheral devices (including the GIC); 2339948c38bSPeter Maydell * this must happen after the CPUs are created because a15mpcore_priv 2349948c38bSPeter Maydell * wires itself up to the CPU's generic_timer gpio out lines. 2359948c38bSPeter Maydell */ 2363e80f690SMarkus Armbruster dev = qdev_new(privdev); 2379948c38bSPeter Maydell qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 2389948c38bSPeter Maydell busdev = SYS_BUS_DEVICE(dev); 2393c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 2409948c38bSPeter Maydell sysbus_mmio_map(busdev, 0, periphbase); 2419948c38bSPeter Maydell 2429948c38bSPeter Maydell /* Interrupts [42:0] are from the motherboard; 2439948c38bSPeter Maydell * [47:43] are reserved; [63:48] are daughterboard 2449948c38bSPeter Maydell * peripherals. Note that some documentation numbers 2459948c38bSPeter Maydell * external interrupts starting from 32 (because there 2469948c38bSPeter Maydell * are internal interrupts 0..31). 2479948c38bSPeter Maydell */ 2489948c38bSPeter Maydell for (n = 0; n < 64; n++) { 2499948c38bSPeter Maydell pic[n] = qdev_get_gpio_in(dev, n); 2509948c38bSPeter Maydell } 2519948c38bSPeter Maydell 2529948c38bSPeter Maydell /* Connect the CPUs to the GIC */ 2539948c38bSPeter Maydell for (n = 0; n < smp_cpus; n++) { 2549948c38bSPeter Maydell DeviceState *cpudev = DEVICE(qemu_get_cpu(n)); 2559948c38bSPeter Maydell 2569948c38bSPeter Maydell sysbus_connect_irq(busdev, n, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); 25727192e39SFabian Aggeler sysbus_connect_irq(busdev, n + smp_cpus, 25827192e39SFabian Aggeler qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); 25933383e9bSPeter Maydell sysbus_connect_irq(busdev, n + 2 * smp_cpus, 26033383e9bSPeter Maydell qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); 26133383e9bSPeter Maydell sysbus_connect_irq(busdev, n + 3 * smp_cpus, 26233383e9bSPeter Maydell qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); 2639948c38bSPeter Maydell } 2649948c38bSPeter Maydell } 2659948c38bSPeter Maydell 266e364bab6SGreg Bellows static void a9_daughterboard_init(const VexpressMachineState *vms, 2674c3b29b8SPeter Maydell ram_addr_t ram_size, 268ba1ba5ccSIgor Mammedov const char *cpu_type, 269cdef10bbSPeter Maydell qemu_irq *pic) 2702055283bSPeter Maydell { 271cc7d44c2SLike Xu MachineState *machine = MACHINE(vms); 272e6d17b05SAvi Kivity MemoryRegion *sysmem = get_system_memory(); 273e6d17b05SAvi Kivity MemoryRegion *lowram = g_new(MemoryRegion, 1); 2744c3b29b8SPeter Maydell ram_addr_t low_ram_size; 2752055283bSPeter Maydell 2762055283bSPeter Maydell if (ram_size > 0x40000000) { 2772055283bSPeter Maydell /* 1GB is the maximum the address space permits */ 278c0dbca36SAlistair Francis error_report("vexpress-a9: cannot model more than 1GB RAM"); 2792055283bSPeter Maydell exit(1); 2802055283bSPeter Maydell } 2812055283bSPeter Maydell 2822055283bSPeter Maydell low_ram_size = ram_size; 2832055283bSPeter Maydell if (low_ram_size > 0x4000000) { 2842055283bSPeter Maydell low_ram_size = 0x4000000; 2852055283bSPeter Maydell } 2862055283bSPeter Maydell /* RAM is from 0x60000000 upwards. The bottom 64MB of the 2872055283bSPeter Maydell * address space should in theory be remappable to various 2882055283bSPeter Maydell * things including ROM or RAM; we always map the RAM there. 2892055283bSPeter Maydell */ 29008b8ba04SIgor Mammedov memory_region_init_alias(lowram, NULL, "vexpress.lowmem", machine->ram, 29108b8ba04SIgor Mammedov 0, low_ram_size); 292e6d17b05SAvi Kivity memory_region_add_subregion(sysmem, 0x0, lowram); 29308b8ba04SIgor Mammedov memory_region_add_subregion(sysmem, 0x60000000, machine->ram); 2942055283bSPeter Maydell 2952055283bSPeter Maydell /* 0x1e000000 A9MPCore (SCU) private memory region */ 296cc7d44c2SLike Xu init_cpus(machine, cpu_type, TYPE_A9MPCORE_PRIV, 0x1e000000, pic, 297cac0d808SPeter Maydell vms->secure, vms->virt); 2982055283bSPeter Maydell 2994c3b29b8SPeter Maydell /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */ 3004c3b29b8SPeter Maydell 3014c3b29b8SPeter Maydell /* 0x10020000 PL111 CLCD (daughterboard) */ 3024c3b29b8SPeter Maydell sysbus_create_simple("pl111", 0x10020000, pic[44]); 3034c3b29b8SPeter Maydell 3044c3b29b8SPeter Maydell /* 0x10060000 AXI RAM */ 3054c3b29b8SPeter Maydell /* 0x100e0000 PL341 Dynamic Memory Controller */ 3064c3b29b8SPeter Maydell /* 0x100e1000 PL354 Static Memory Controller */ 3074c3b29b8SPeter Maydell /* 0x100e2000 System Configuration Controller */ 3084c3b29b8SPeter Maydell 3094c3b29b8SPeter Maydell sysbus_create_simple("sp804", 0x100e4000, pic[48]); 3104c3b29b8SPeter Maydell /* 0x100e5000 SP805 Watchdog module */ 3114c3b29b8SPeter Maydell /* 0x100e6000 BP147 TrustZone Protection Controller */ 3124c3b29b8SPeter Maydell /* 0x100e9000 PL301 'Fast' AXI matrix */ 3134c3b29b8SPeter Maydell /* 0x100ea000 PL301 'Slow' AXI matrix */ 3144c3b29b8SPeter Maydell /* 0x100ec000 TrustZone Address Space Controller */ 3154c3b29b8SPeter Maydell /* 0x10200000 CoreSight debug APB */ 3164c3b29b8SPeter Maydell /* 0x1e00a000 PL310 L2 Cache Controller */ 3174c3b29b8SPeter Maydell sysbus_create_varargs("l2x0", 0x1e00a000, NULL); 3184c3b29b8SPeter Maydell } 3194c3b29b8SPeter Maydell 32031410948SPeter Maydell /* Voltage values for SYS_CFG_VOLT daughterboard registers; 32131410948SPeter Maydell * values are in microvolts. 32231410948SPeter Maydell */ 32331410948SPeter Maydell static const uint32_t a9_voltages[] = { 32431410948SPeter Maydell 1000000, /* VD10 : 1.0V : SoC internal logic voltage */ 32531410948SPeter Maydell 1000000, /* VD10_S2 : 1.0V : PL310, L2 cache, RAM, non-PL310 logic */ 32631410948SPeter Maydell 1000000, /* VD10_S3 : 1.0V : Cortex-A9, cores, MPEs, SCU, PL310 logic */ 32731410948SPeter Maydell 1800000, /* VCC1V8 : 1.8V : DDR2 SDRAM, test chip DDR2 I/O supply */ 32831410948SPeter Maydell 900000, /* DDR2VTT : 0.9V : DDR2 SDRAM VTT termination voltage */ 32931410948SPeter Maydell 3300000, /* VCC3V3 : 3.3V : local board supply for misc external logic */ 33031410948SPeter Maydell }; 33131410948SPeter Maydell 3329c7d4893SPeter Maydell /* Reset values for daughterboard oscillators (in Hz) */ 3339c7d4893SPeter Maydell static const uint32_t a9_clocks[] = { 3349c7d4893SPeter Maydell 45000000, /* AMBA AXI ACLK: 45MHz */ 3359c7d4893SPeter Maydell 23750000, /* daughterboard CLCD clock: 23.75MHz */ 3369c7d4893SPeter Maydell 66670000, /* Test chip reference clock: 66.67MHz */ 3379c7d4893SPeter Maydell }; 3389c7d4893SPeter Maydell 339cef04a26SPeter Maydell static VEDBoardInfo a9_daughterboard = { 3404c3b29b8SPeter Maydell .motherboard_map = motherboard_legacy_map, 3414c3b29b8SPeter Maydell .loader_start = 0x60000000, 34296eacf64SPeter Maydell .gic_cpu_if_addr = 0x1e000100, 343cdef10bbSPeter Maydell .proc_id = 0x0c000191, 34431410948SPeter Maydell .num_voltage_sensors = ARRAY_SIZE(a9_voltages), 34531410948SPeter Maydell .voltages = a9_voltages, 3469c7d4893SPeter Maydell .num_clocks = ARRAY_SIZE(a9_clocks), 3479c7d4893SPeter Maydell .clocks = a9_clocks, 3484c3b29b8SPeter Maydell .init = a9_daughterboard_init, 3494c3b29b8SPeter Maydell }; 3504c3b29b8SPeter Maydell 351e364bab6SGreg Bellows static void a15_daughterboard_init(const VexpressMachineState *vms, 352961f195eSPeter Maydell ram_addr_t ram_size, 353ba1ba5ccSIgor Mammedov const char *cpu_type, 354cdef10bbSPeter Maydell qemu_irq *pic) 355961f195eSPeter Maydell { 356cc7d44c2SLike Xu MachineState *machine = MACHINE(vms); 357961f195eSPeter Maydell MemoryRegion *sysmem = get_system_memory(); 358961f195eSPeter Maydell MemoryRegion *sram = g_new(MemoryRegion, 1); 359961f195eSPeter Maydell 36025d71699SPeter Maydell { 36125d71699SPeter Maydell /* We have to use a separate 64 bit variable here to avoid the gcc 36225d71699SPeter Maydell * "comparison is always false due to limited range of data type" 36325d71699SPeter Maydell * warning if we are on a host where ram_addr_t is 32 bits. 36425d71699SPeter Maydell */ 36525d71699SPeter Maydell uint64_t rsz = ram_size; 36625d71699SPeter Maydell if (rsz > (30ULL * 1024 * 1024 * 1024)) { 367c0dbca36SAlistair Francis error_report("vexpress-a15: cannot model more than 30GB RAM"); 368961f195eSPeter Maydell exit(1); 369961f195eSPeter Maydell } 37025d71699SPeter Maydell } 371961f195eSPeter Maydell 372961f195eSPeter Maydell /* RAM is from 0x80000000 upwards; there is no low-memory alias for it. */ 37308b8ba04SIgor Mammedov memory_region_add_subregion(sysmem, 0x80000000, machine->ram); 374961f195eSPeter Maydell 375961f195eSPeter Maydell /* 0x2c000000 A15MPCore private memory region (GIC) */ 376cc7d44c2SLike Xu init_cpus(machine, cpu_type, TYPE_A15MPCORE_PRIV, 377cc7d44c2SLike Xu 0x2c000000, pic, vms->secure, vms->virt); 378961f195eSPeter Maydell 379961f195eSPeter Maydell /* A15 daughterboard peripherals: */ 380961f195eSPeter Maydell 381961f195eSPeter Maydell /* 0x20000000: CoreSight interfaces: not modelled */ 382961f195eSPeter Maydell /* 0x2a000000: PL301 AXI interconnect: not modelled */ 383961f195eSPeter Maydell /* 0x2a420000: SCC: not modelled */ 384961f195eSPeter Maydell /* 0x2a430000: system counter: not modelled */ 385961f195eSPeter Maydell /* 0x2b000000: HDLCD controller: not modelled */ 386961f195eSPeter Maydell /* 0x2b060000: SP805 watchdog: not modelled */ 387961f195eSPeter Maydell /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */ 388961f195eSPeter Maydell /* 0x2e000000: system SRAM */ 38998a99ce0SPeter Maydell memory_region_init_ram(sram, NULL, "vexpress.a15sram", 0x10000, 390f8ed85acSMarkus Armbruster &error_fatal); 391961f195eSPeter Maydell memory_region_add_subregion(sysmem, 0x2e000000, sram); 392961f195eSPeter Maydell 393961f195eSPeter Maydell /* 0x7ffb0000: DMA330 DMA controller: not modelled */ 394961f195eSPeter Maydell /* 0x7ffd0000: PL354 static memory controller: not modelled */ 395961f195eSPeter Maydell } 396961f195eSPeter Maydell 39731410948SPeter Maydell static const uint32_t a15_voltages[] = { 39831410948SPeter Maydell 900000, /* Vcore: 0.9V : CPU core voltage */ 39931410948SPeter Maydell }; 40031410948SPeter Maydell 4019c7d4893SPeter Maydell static const uint32_t a15_clocks[] = { 4029c7d4893SPeter Maydell 60000000, /* OSCCLK0: 60MHz : CPU_CLK reference */ 4039c7d4893SPeter Maydell 0, /* OSCCLK1: reserved */ 4049c7d4893SPeter Maydell 0, /* OSCCLK2: reserved */ 4059c7d4893SPeter Maydell 0, /* OSCCLK3: reserved */ 4069c7d4893SPeter Maydell 40000000, /* OSCCLK4: 40MHz : external AXI master clock */ 4079c7d4893SPeter Maydell 23750000, /* OSCCLK5: 23.75MHz : HDLCD PLL reference */ 4089c7d4893SPeter Maydell 50000000, /* OSCCLK6: 50MHz : static memory controller clock */ 4099c7d4893SPeter Maydell 60000000, /* OSCCLK7: 60MHz : SYSCLK reference */ 4109c7d4893SPeter Maydell 40000000, /* OSCCLK8: 40MHz : DDR2 PLL reference */ 4119c7d4893SPeter Maydell }; 4129c7d4893SPeter Maydell 413cef04a26SPeter Maydell static VEDBoardInfo a15_daughterboard = { 414961f195eSPeter Maydell .motherboard_map = motherboard_aseries_map, 415961f195eSPeter Maydell .loader_start = 0x80000000, 416961f195eSPeter Maydell .gic_cpu_if_addr = 0x2c002000, 417cdef10bbSPeter Maydell .proc_id = 0x14000237, 41831410948SPeter Maydell .num_voltage_sensors = ARRAY_SIZE(a15_voltages), 41931410948SPeter Maydell .voltages = a15_voltages, 4209c7d4893SPeter Maydell .num_clocks = ARRAY_SIZE(a15_clocks), 4219c7d4893SPeter Maydell .clocks = a15_clocks, 422961f195eSPeter Maydell .init = a15_daughterboard_init, 423961f195eSPeter Maydell }; 424961f195eSPeter Maydell 425c8a07b35SPeter Maydell static int add_virtio_mmio_node(void *fdt, uint32_t acells, uint32_t scells, 426c8a07b35SPeter Maydell hwaddr addr, hwaddr size, uint32_t intc, 427c8a07b35SPeter Maydell int irq) 428c8a07b35SPeter Maydell { 429c8a07b35SPeter Maydell /* Add a virtio_mmio node to the device tree blob: 430c8a07b35SPeter Maydell * virtio_mmio@ADDRESS { 431c8a07b35SPeter Maydell * compatible = "virtio,mmio"; 432c8a07b35SPeter Maydell * reg = <ADDRESS, SIZE>; 433c8a07b35SPeter Maydell * interrupt-parent = <&intc>; 434c8a07b35SPeter Maydell * interrupts = <0, irq, 1>; 435c8a07b35SPeter Maydell * } 436c8a07b35SPeter Maydell * (Note that the format of the interrupts property is dependent on the 437c8a07b35SPeter Maydell * interrupt controller that interrupt-parent points to; these are for 438c8a07b35SPeter Maydell * the ARM GIC and indicate an SPI interrupt, rising-edge-triggered.) 439c8a07b35SPeter Maydell */ 440c8a07b35SPeter Maydell int rc; 441c8a07b35SPeter Maydell char *nodename = g_strdup_printf("/virtio_mmio@%" PRIx64, addr); 442c8a07b35SPeter Maydell 4435a4348d1SPeter Crosthwaite rc = qemu_fdt_add_subnode(fdt, nodename); 4445a4348d1SPeter Crosthwaite rc |= qemu_fdt_setprop_string(fdt, nodename, 445c8a07b35SPeter Maydell "compatible", "virtio,mmio"); 4465a4348d1SPeter Crosthwaite rc |= qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", 447c8a07b35SPeter Maydell acells, addr, scells, size); 4485a4348d1SPeter Crosthwaite qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", intc); 4495a4348d1SPeter Crosthwaite qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 0, irq, 1); 450054bb7b2SAlexander Graf qemu_fdt_setprop(fdt, nodename, "dma-coherent", NULL, 0); 451c8a07b35SPeter Maydell g_free(nodename); 452c8a07b35SPeter Maydell if (rc) { 453c8a07b35SPeter Maydell return -1; 454c8a07b35SPeter Maydell } 455c8a07b35SPeter Maydell return 0; 456c8a07b35SPeter Maydell } 457c8a07b35SPeter Maydell 458c8a07b35SPeter Maydell static uint32_t find_int_controller(void *fdt) 459c8a07b35SPeter Maydell { 460c8a07b35SPeter Maydell /* Find the FDT node corresponding to the interrupt controller 461c8a07b35SPeter Maydell * for virtio-mmio devices. We do this by scanning the fdt for 462c8a07b35SPeter Maydell * a node with the right compatibility, since we know there is 463c8a07b35SPeter Maydell * only one GIC on a vexpress board. 464c8a07b35SPeter Maydell * We return the phandle of the node, or 0 if none was found. 465c8a07b35SPeter Maydell */ 466c8a07b35SPeter Maydell const char *compat = "arm,cortex-a9-gic"; 467c8a07b35SPeter Maydell int offset; 468c8a07b35SPeter Maydell 469c8a07b35SPeter Maydell offset = fdt_node_offset_by_compatible(fdt, -1, compat); 470c8a07b35SPeter Maydell if (offset >= 0) { 471c8a07b35SPeter Maydell return fdt_get_phandle(fdt, offset); 472c8a07b35SPeter Maydell } 473c8a07b35SPeter Maydell return 0; 474c8a07b35SPeter Maydell } 475c8a07b35SPeter Maydell 476c8a07b35SPeter Maydell static void vexpress_modify_dtb(const struct arm_boot_info *info, void *fdt) 477c8a07b35SPeter Maydell { 478c8a07b35SPeter Maydell uint32_t acells, scells, intc; 479c8a07b35SPeter Maydell const VEDBoardInfo *daughterboard = (const VEDBoardInfo *)info; 480c8a07b35SPeter Maydell 48158e71097SEric Auger acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells", 48258e71097SEric Auger NULL, &error_fatal); 48358e71097SEric Auger scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells", 48458e71097SEric Auger NULL, &error_fatal); 485c8a07b35SPeter Maydell intc = find_int_controller(fdt); 486c8a07b35SPeter Maydell if (!intc) { 487c8a07b35SPeter Maydell /* Not fatal, we just won't provide virtio. This will 488c8a07b35SPeter Maydell * happen with older device tree blobs. 489c8a07b35SPeter Maydell */ 4908297be80SAlistair Francis warn_report("couldn't find interrupt controller in " 491b62e39b4SAlistair Francis "dtb; will not include virtio-mmio devices in the dtb"); 492c8a07b35SPeter Maydell } else { 493c8a07b35SPeter Maydell int i; 494c8a07b35SPeter Maydell const hwaddr *map = daughterboard->motherboard_map; 495c8a07b35SPeter Maydell 496c8a07b35SPeter Maydell /* We iterate backwards here because adding nodes 497c8a07b35SPeter Maydell * to the dtb puts them in last-first. 498c8a07b35SPeter Maydell */ 499c8a07b35SPeter Maydell for (i = NUM_VIRTIO_TRANSPORTS - 1; i >= 0; i--) { 500c8a07b35SPeter Maydell add_virtio_mmio_node(fdt, acells, scells, 501c8a07b35SPeter Maydell map[VE_VIRTIO] + 0x200 * i, 502c8a07b35SPeter Maydell 0x200, intc, 40 + i); 503c8a07b35SPeter Maydell } 504c8a07b35SPeter Maydell } 505c8a07b35SPeter Maydell } 506c8a07b35SPeter Maydell 507b8433303SRoy Franz 508b8433303SRoy Franz /* Open code a private version of pflash registration since we 509b8433303SRoy Franz * need to set non-default device width for VExpress platform. 510b8433303SRoy Franz */ 51116434065SMarkus Armbruster static PFlashCFI01 *ve_pflash_cfi01_register(hwaddr base, const char *name, 512b8433303SRoy Franz DriveInfo *di) 513b8433303SRoy Franz { 5143e80f690SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 515b8433303SRoy Franz 5169b3d111aSMarkus Armbruster if (di) { 517934df912SMarkus Armbruster qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(di)); 518b8433303SRoy Franz } 519b8433303SRoy Franz 520b8433303SRoy Franz qdev_prop_set_uint32(dev, "num-blocks", 521b8433303SRoy Franz VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE); 522b8433303SRoy Franz qdev_prop_set_uint64(dev, "sector-length", VEXPRESS_FLASH_SECT_SIZE); 523b8433303SRoy Franz qdev_prop_set_uint8(dev, "width", 4); 524b8433303SRoy Franz qdev_prop_set_uint8(dev, "device-width", 2); 525e9809422SPaolo Bonzini qdev_prop_set_bit(dev, "big-endian", false); 5260163a2dcSRoy Franz qdev_prop_set_uint16(dev, "id0", 0x89); 5270163a2dcSRoy Franz qdev_prop_set_uint16(dev, "id1", 0x18); 528b8433303SRoy Franz qdev_prop_set_uint16(dev, "id2", 0x00); 5290163a2dcSRoy Franz qdev_prop_set_uint16(dev, "id3", 0x00); 530b8433303SRoy Franz qdev_prop_set_string(dev, "name", name); 5313c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 532b8433303SRoy Franz 533b8433303SRoy Franz sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); 53481c7db72SMarkus Armbruster return PFLASH_CFI01(dev); 535b8433303SRoy Franz } 536b8433303SRoy Franz 537af7c9f34SGreg Bellows static void vexpress_common_init(MachineState *machine) 5384c3b29b8SPeter Maydell { 539e364bab6SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(machine); 540af7c9f34SGreg Bellows VexpressMachineClass *vmc = VEXPRESS_MACHINE_GET_CLASS(machine); 541a8f15a27SDaniel P. Berrange VEDBoardInfo *daughterboard = vmc->daughterboard; 5424c3b29b8SPeter Maydell DeviceState *dev, *sysctl, *pl041; 5434c3b29b8SPeter Maydell qemu_irq pic[64]; 5444c3b29b8SPeter Maydell uint32_t sys_id; 5453dc3e7ddSFrancesco Lavra DriveInfo *dinfo; 54616434065SMarkus Armbruster PFlashCFI01 *pflash0; 5470b724768SLinus Walleij I2CBus *i2c; 5484c3b29b8SPeter Maydell ram_addr_t vram_size, sram_size; 5494c3b29b8SPeter Maydell MemoryRegion *sysmem = get_system_memory(); 5504c3b29b8SPeter Maydell MemoryRegion *vram = g_new(MemoryRegion, 1); 5514c3b29b8SPeter Maydell MemoryRegion *sram = g_new(MemoryRegion, 1); 5528941d6ceSPeter Maydell MemoryRegion *flashalias = g_new(MemoryRegion, 1); 5538941d6ceSPeter Maydell MemoryRegion *flash0mem; 554a8170e5eSAvi Kivity const hwaddr *map = daughterboard->motherboard_map; 55531410948SPeter Maydell int i; 5564c3b29b8SPeter Maydell 557ba1ba5ccSIgor Mammedov daughterboard->init(vms, machine->ram_size, machine->cpu_type, pic); 5584c3b29b8SPeter Maydell 55961e99241SGrant Likely /* 56061e99241SGrant Likely * If a bios file was provided, attempt to map it into memory 56161e99241SGrant Likely */ 5620ad3b5d3SPaolo Bonzini if (machine->firmware) { 5636e05a12fSGonglei char *fn; 564db25a158SStefan Weil int image_size; 565476e75abSPeter Maydell 566476e75abSPeter Maydell if (drive_get(IF_PFLASH, 0, 0)) { 567476e75abSPeter Maydell error_report("The contents of the first flash device may be " 568476e75abSPeter Maydell "specified with -bios or with -drive if=pflash... " 569476e75abSPeter Maydell "but you cannot use both options at once"); 570476e75abSPeter Maydell exit(1); 571476e75abSPeter Maydell } 5720ad3b5d3SPaolo Bonzini fn = qemu_find_file(QEMU_FILE_TYPE_BIOS, machine->firmware); 573db25a158SStefan Weil if (!fn) { 5740ad3b5d3SPaolo Bonzini error_report("Could not find ROM image '%s'", machine->firmware); 575db25a158SStefan Weil exit(1); 576db25a158SStefan Weil } 577db25a158SStefan Weil image_size = load_image_targphys(fn, map[VE_NORFLASH0], 578db25a158SStefan Weil VEXPRESS_FLASH_SIZE); 579db25a158SStefan Weil g_free(fn); 580db25a158SStefan Weil if (image_size < 0) { 5810ad3b5d3SPaolo Bonzini error_report("Could not load ROM image '%s'", machine->firmware); 58261e99241SGrant Likely exit(1); 58361e99241SGrant Likely } 58461e99241SGrant Likely } 58561e99241SGrant Likely 5862558e0a6SPeter Maydell /* Motherboard peripherals: the wiring is the same but the 5872558e0a6SPeter Maydell * addresses vary between the legacy and A-Series memory maps. 5882558e0a6SPeter Maydell */ 5892558e0a6SPeter Maydell 5902055283bSPeter Maydell sys_id = 0x1190f500; 5912055283bSPeter Maydell 5923e80f690SMarkus Armbruster sysctl = qdev_new("realview_sysctl"); 5932055283bSPeter Maydell qdev_prop_set_uint32(sysctl, "sys_id", sys_id); 594cdef10bbSPeter Maydell qdev_prop_set_uint32(sysctl, "proc_id", daughterboard->proc_id); 59531410948SPeter Maydell qdev_prop_set_uint32(sysctl, "len-db-voltage", 59631410948SPeter Maydell daughterboard->num_voltage_sensors); 59731410948SPeter Maydell for (i = 0; i < daughterboard->num_voltage_sensors; i++) { 59831410948SPeter Maydell char *propname = g_strdup_printf("db-voltage[%d]", i); 59931410948SPeter Maydell qdev_prop_set_uint32(sysctl, propname, daughterboard->voltages[i]); 60031410948SPeter Maydell g_free(propname); 60131410948SPeter Maydell } 6029c7d4893SPeter Maydell qdev_prop_set_uint32(sysctl, "len-db-clock", 6039c7d4893SPeter Maydell daughterboard->num_clocks); 6049c7d4893SPeter Maydell for (i = 0; i < daughterboard->num_clocks; i++) { 6059c7d4893SPeter Maydell char *propname = g_strdup_printf("db-clock[%d]", i); 6069c7d4893SPeter Maydell qdev_prop_set_uint32(sysctl, propname, daughterboard->clocks[i]); 6079c7d4893SPeter Maydell g_free(propname); 6089c7d4893SPeter Maydell } 6093c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl), &error_fatal); 6101356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, map[VE_SYSREGS]); 6112055283bSPeter Maydell 6122558e0a6SPeter Maydell /* VE_SP810: not modelled */ 6132558e0a6SPeter Maydell /* VE_SERIALPCI: not modelled */ 6142558e0a6SPeter Maydell 6153e80f690SMarkus Armbruster pl041 = qdev_new("pl041"); 61603a0e944SPeter Maydell qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512); 6173c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041), &error_fatal); 6181356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, map[VE_PL041]); 6191356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[11]); 6202055283bSPeter Maydell 6212558e0a6SPeter Maydell dev = sysbus_create_varargs("pl181", map[VE_MMCI], pic[9], pic[10], NULL); 6222055283bSPeter Maydell /* Wire up MMC card detect and read-only signals */ 62326c5b0f4SPhilippe Mathieu-Daudé qdev_connect_gpio_out_named(dev, "card-read-only", 0, 6242055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT)); 62526c5b0f4SPhilippe Mathieu-Daudé qdev_connect_gpio_out_named(dev, "card-inserted", 0, 6262055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN)); 627d83c29e9SMarkus Armbruster dinfo = drive_get(IF_SD, 0, 0); 62826c607b8SPhilippe Mathieu-Daudé if (dinfo) { 62926c607b8SPhilippe Mathieu-Daudé DeviceState *card; 63026c607b8SPhilippe Mathieu-Daudé 63126c607b8SPhilippe Mathieu-Daudé card = qdev_new(TYPE_SD_CARD); 63226c607b8SPhilippe Mathieu-Daudé qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo), 63326c607b8SPhilippe Mathieu-Daudé &error_fatal); 63426c607b8SPhilippe Mathieu-Daudé qdev_realize_and_unref(card, qdev_get_child_bus(dev, "sd-bus"), 63526c607b8SPhilippe Mathieu-Daudé &error_fatal); 63626c607b8SPhilippe Mathieu-Daudé } 6372055283bSPeter Maydell 6382558e0a6SPeter Maydell sysbus_create_simple("pl050_keyboard", map[VE_KMI0], pic[12]); 6392558e0a6SPeter Maydell sysbus_create_simple("pl050_mouse", map[VE_KMI1], pic[13]); 6402055283bSPeter Maydell 6419bca0edbSPeter Maydell pl011_create(map[VE_UART0], pic[5], serial_hd(0)); 6429bca0edbSPeter Maydell pl011_create(map[VE_UART1], pic[6], serial_hd(1)); 6439bca0edbSPeter Maydell pl011_create(map[VE_UART2], pic[7], serial_hd(2)); 6449bca0edbSPeter Maydell pl011_create(map[VE_UART3], pic[8], serial_hd(3)); 6452055283bSPeter Maydell 6462558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]); 6472558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]); 6482055283bSPeter Maydell 649*550da1ccSPhilippe Mathieu-Daudé dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, map[VE_SERIALDVI], NULL); 6500b724768SLinus Walleij i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); 6511373b15bSPhilippe Mathieu-Daudé i2c_slave_create_simple(i2c, "sii9022", 0x39); 6522055283bSPeter Maydell 6532558e0a6SPeter Maydell sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */ 6542055283bSPeter Maydell 6552558e0a6SPeter Maydell /* VE_COMPACTFLASH: not modelled */ 6562055283bSPeter Maydell 657b7206878SPeter Maydell sysbus_create_simple("pl111", map[VE_CLCD], pic[14]); 6582055283bSPeter Maydell 659d83c29e9SMarkus Armbruster dinfo = drive_get(IF_PFLASH, 0, 0); 660b8433303SRoy Franz pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0", 661b8433303SRoy Franz dinfo); 6623dc3e7ddSFrancesco Lavra 6638941d6ceSPeter Maydell if (map[VE_NORFLASHALIAS] != -1) { 6648941d6ceSPeter Maydell /* Map flash 0 as an alias into low memory */ 6658941d6ceSPeter Maydell flash0mem = sysbus_mmio_get_region(SYS_BUS_DEVICE(pflash0), 0); 6668941d6ceSPeter Maydell memory_region_init_alias(flashalias, NULL, "vexpress.flashalias", 6678941d6ceSPeter Maydell flash0mem, 0, VEXPRESS_FLASH_SIZE); 6688941d6ceSPeter Maydell memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], flashalias); 6698941d6ceSPeter Maydell } 6708941d6ceSPeter Maydell 671d83c29e9SMarkus Armbruster dinfo = drive_get(IF_PFLASH, 0, 1); 67265395b3cSPhilippe Mathieu-Daudé ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo); 6732558e0a6SPeter Maydell 6742055283bSPeter Maydell sram_size = 0x2000000; 67598a99ce0SPeter Maydell memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size, 676f8ed85acSMarkus Armbruster &error_fatal); 6772558e0a6SPeter Maydell memory_region_add_subregion(sysmem, map[VE_SRAM], sram); 6782055283bSPeter Maydell 6792055283bSPeter Maydell vram_size = 0x800000; 68098a99ce0SPeter Maydell memory_region_init_ram(vram, NULL, "vexpress.vram", vram_size, 681f8ed85acSMarkus Armbruster &error_fatal); 6822558e0a6SPeter Maydell memory_region_add_subregion(sysmem, map[VE_VIDEORAM], vram); 6832055283bSPeter Maydell 6842055283bSPeter Maydell /* 0x4e000000 LAN9118 Ethernet */ 685a005d073SStefan Hajnoczi if (nd_table[0].used) { 6862558e0a6SPeter Maydell lan9118_init(&nd_table[0], map[VE_ETHERNET], pic[15]); 6872055283bSPeter Maydell } 6882055283bSPeter Maydell 6892558e0a6SPeter Maydell /* VE_USB: not modelled */ 6902558e0a6SPeter Maydell 6912558e0a6SPeter Maydell /* VE_DAPROM: not modelled */ 6922055283bSPeter Maydell 693c8a07b35SPeter Maydell /* Create mmio transports, so the user can create virtio backends 694c8a07b35SPeter Maydell * (which will be automatically plugged in to the transports). If 695c8a07b35SPeter Maydell * no backend is created the transport will just sit harmlessly idle. 696c8a07b35SPeter Maydell */ 697c8a07b35SPeter Maydell for (i = 0; i < NUM_VIRTIO_TRANSPORTS; i++) { 698c8a07b35SPeter Maydell sysbus_create_simple("virtio-mmio", map[VE_VIRTIO] + 0x200 * i, 699c8a07b35SPeter Maydell pic[40 + i]); 700c8a07b35SPeter Maydell } 701c8a07b35SPeter Maydell 7023ef96221SMarcel Apfelbaum daughterboard->bootinfo.ram_size = machine->ram_size; 703cef04a26SPeter Maydell daughterboard->bootinfo.board_id = VEXPRESS_BOARD_ID; 704cef04a26SPeter Maydell daughterboard->bootinfo.loader_start = daughterboard->loader_start; 705cef04a26SPeter Maydell daughterboard->bootinfo.smp_loader_start = map[VE_SRAM]; 706cef04a26SPeter Maydell daughterboard->bootinfo.smp_bootreg_addr = map[VE_SYSREGS] + 0x30; 707cef04a26SPeter Maydell daughterboard->bootinfo.gic_cpu_if_addr = daughterboard->gic_cpu_if_addr; 708c8a07b35SPeter Maydell daughterboard->bootinfo.modify_dtb = vexpress_modify_dtb; 7093921019aSPeter Maydell /* When booting Linux we should be in secure state if the CPU has one. */ 7103921019aSPeter Maydell daughterboard->bootinfo.secure_boot = vms->secure; 7112744ece8STao Xu arm_load_kernel(ARM_CPU(first_cpu), machine, &daughterboard->bootinfo); 7122055283bSPeter Maydell } 7132055283bSPeter Maydell 71449021924SGreg Bellows static bool vexpress_get_secure(Object *obj, Error **errp) 71549021924SGreg Bellows { 71649021924SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 71749021924SGreg Bellows 71849021924SGreg Bellows return vms->secure; 71949021924SGreg Bellows } 72049021924SGreg Bellows 72149021924SGreg Bellows static void vexpress_set_secure(Object *obj, bool value, Error **errp) 72249021924SGreg Bellows { 72349021924SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 72449021924SGreg Bellows 72549021924SGreg Bellows vms->secure = value; 72649021924SGreg Bellows } 72749021924SGreg Bellows 728cac0d808SPeter Maydell static bool vexpress_get_virt(Object *obj, Error **errp) 729cac0d808SPeter Maydell { 730cac0d808SPeter Maydell VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 731cac0d808SPeter Maydell 732cac0d808SPeter Maydell return vms->virt; 733cac0d808SPeter Maydell } 734cac0d808SPeter Maydell 735cac0d808SPeter Maydell static void vexpress_set_virt(Object *obj, bool value, Error **errp) 736cac0d808SPeter Maydell { 737cac0d808SPeter Maydell VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 738cac0d808SPeter Maydell 739cac0d808SPeter Maydell vms->virt = value; 740cac0d808SPeter Maydell } 741cac0d808SPeter Maydell 74249021924SGreg Bellows static void vexpress_instance_init(Object *obj) 74349021924SGreg Bellows { 74449021924SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 74549021924SGreg Bellows 74649021924SGreg Bellows /* EL3 is enabled by default on vexpress */ 74749021924SGreg Bellows vms->secure = true; 74849021924SGreg Bellows } 74949021924SGreg Bellows 750cac0d808SPeter Maydell static void vexpress_a15_instance_init(Object *obj) 751cac0d808SPeter Maydell { 752cac0d808SPeter Maydell VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 753cac0d808SPeter Maydell 754cac0d808SPeter Maydell /* 755cac0d808SPeter Maydell * For the vexpress-a15, EL2 is by default enabled if EL3 is, 756cac0d808SPeter Maydell * but can also be specifically set to on or off. 757cac0d808SPeter Maydell */ 758cac0d808SPeter Maydell vms->virt = true; 759cac0d808SPeter Maydell } 760cac0d808SPeter Maydell 761cac0d808SPeter Maydell static void vexpress_a9_instance_init(Object *obj) 762cac0d808SPeter Maydell { 763cac0d808SPeter Maydell VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 764cac0d808SPeter Maydell 765cac0d808SPeter Maydell /* The A9 doesn't have the virt extensions */ 766cac0d808SPeter Maydell vms->virt = false; 767cac0d808SPeter Maydell } 768cac0d808SPeter Maydell 7697eb1dc7fSGreg Bellows static void vexpress_class_init(ObjectClass *oc, void *data) 7707eb1dc7fSGreg Bellows { 7717eb1dc7fSGreg Bellows MachineClass *mc = MACHINE_CLASS(oc); 7727eb1dc7fSGreg Bellows 7737eb1dc7fSGreg Bellows mc->desc = "ARM Versatile Express"; 774af7c9f34SGreg Bellows mc->init = vexpress_common_init; 7757eb1dc7fSGreg Bellows mc->max_cpus = 4; 7764672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 77708b8ba04SIgor Mammedov mc->default_ram_id = "vexpress.highmem"; 7784433bb3dSEduardo Habkost 7794433bb3dSEduardo Habkost object_class_property_add_bool(oc, "secure", vexpress_get_secure, 7804433bb3dSEduardo Habkost vexpress_set_secure); 7814433bb3dSEduardo Habkost object_class_property_set_description(oc, "secure", 7824433bb3dSEduardo Habkost "Set on/off to enable/disable the ARM " 7834433bb3dSEduardo Habkost "Security Extensions (TrustZone)"); 7847eb1dc7fSGreg Bellows } 7857eb1dc7fSGreg Bellows 7869ee00ba8SGreg Bellows static void vexpress_a9_class_init(ObjectClass *oc, void *data) 7879ee00ba8SGreg Bellows { 7889ee00ba8SGreg Bellows MachineClass *mc = MACHINE_CLASS(oc); 7899ee00ba8SGreg Bellows VexpressMachineClass *vmc = VEXPRESS_MACHINE_CLASS(oc); 7909ee00ba8SGreg Bellows 7919ee00ba8SGreg Bellows mc->desc = "ARM Versatile Express for Cortex-A9"; 792ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9"); 7939ee00ba8SGreg Bellows 794a8f15a27SDaniel P. Berrange vmc->daughterboard = &a9_daughterboard; 7959ee00ba8SGreg Bellows } 7969ee00ba8SGreg Bellows 7979ee00ba8SGreg Bellows static void vexpress_a15_class_init(ObjectClass *oc, void *data) 7989ee00ba8SGreg Bellows { 7999ee00ba8SGreg Bellows MachineClass *mc = MACHINE_CLASS(oc); 8009ee00ba8SGreg Bellows VexpressMachineClass *vmc = VEXPRESS_MACHINE_CLASS(oc); 8019ee00ba8SGreg Bellows 8029ee00ba8SGreg Bellows mc->desc = "ARM Versatile Express for Cortex-A15"; 803ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); 8049ee00ba8SGreg Bellows 8059ee00ba8SGreg Bellows vmc->daughterboard = &a15_daughterboard; 806fdfe5ba4SEduardo Habkost 807fdfe5ba4SEduardo Habkost object_class_property_add_bool(oc, "virtualization", vexpress_get_virt, 808fdfe5ba4SEduardo Habkost vexpress_set_virt); 809fdfe5ba4SEduardo Habkost object_class_property_set_description(oc, "virtualization", 810fdfe5ba4SEduardo Habkost "Set on/off to enable/disable the ARM " 811fdfe5ba4SEduardo Habkost "Virtualization Extensions " 812fdfe5ba4SEduardo Habkost "(defaults to same as 'secure')"); 813fdfe5ba4SEduardo Habkost 8149ee00ba8SGreg Bellows } 8159ee00ba8SGreg Bellows 8167eb1dc7fSGreg Bellows static const TypeInfo vexpress_info = { 8177eb1dc7fSGreg Bellows .name = TYPE_VEXPRESS_MACHINE, 8187eb1dc7fSGreg Bellows .parent = TYPE_MACHINE, 8197eb1dc7fSGreg Bellows .abstract = true, 8207eb1dc7fSGreg Bellows .instance_size = sizeof(VexpressMachineState), 82149021924SGreg Bellows .instance_init = vexpress_instance_init, 8227eb1dc7fSGreg Bellows .class_size = sizeof(VexpressMachineClass), 8237eb1dc7fSGreg Bellows .class_init = vexpress_class_init, 8247eb1dc7fSGreg Bellows }; 8257eb1dc7fSGreg Bellows 8269ee00ba8SGreg Bellows static const TypeInfo vexpress_a9_info = { 8279ee00ba8SGreg Bellows .name = TYPE_VEXPRESS_A9_MACHINE, 8289ee00ba8SGreg Bellows .parent = TYPE_VEXPRESS_MACHINE, 8299ee00ba8SGreg Bellows .class_init = vexpress_a9_class_init, 830cac0d808SPeter Maydell .instance_init = vexpress_a9_instance_init, 8312055283bSPeter Maydell }; 8322055283bSPeter Maydell 8339ee00ba8SGreg Bellows static const TypeInfo vexpress_a15_info = { 8349ee00ba8SGreg Bellows .name = TYPE_VEXPRESS_A15_MACHINE, 8359ee00ba8SGreg Bellows .parent = TYPE_VEXPRESS_MACHINE, 8369ee00ba8SGreg Bellows .class_init = vexpress_a15_class_init, 837cac0d808SPeter Maydell .instance_init = vexpress_a15_instance_init, 838961f195eSPeter Maydell }; 839961f195eSPeter Maydell 8402055283bSPeter Maydell static void vexpress_machine_init(void) 8412055283bSPeter Maydell { 8427eb1dc7fSGreg Bellows type_register_static(&vexpress_info); 8439ee00ba8SGreg Bellows type_register_static(&vexpress_a9_info); 8449ee00ba8SGreg Bellows type_register_static(&vexpress_a15_info); 8452055283bSPeter Maydell } 8462055283bSPeter Maydell 8470e6aac87SEduardo Habkost type_init(vexpress_machine_init); 848