xref: /qemu/hw/arm/vexpress.c (revision 4be746345f13e99e468c60acbd3a355e8183e3ce)
12055283bSPeter Maydell /*
22055283bSPeter Maydell  * ARM Versatile Express emulation.
32055283bSPeter Maydell  *
42055283bSPeter Maydell  * Copyright (c) 2010 - 2011 B Labs Ltd.
52055283bSPeter Maydell  * Copyright (c) 2011 Linaro Limited
62055283bSPeter Maydell  * Written by Bahadir Balban, Amit Mahajan, Peter Maydell
72055283bSPeter Maydell  *
82055283bSPeter Maydell  *  This program is free software; you can redistribute it and/or modify
92055283bSPeter Maydell  *  it under the terms of the GNU General Public License version 2 as
102055283bSPeter Maydell  *  published by the Free Software Foundation.
112055283bSPeter Maydell  *
122055283bSPeter Maydell  *  This program is distributed in the hope that it will be useful,
132055283bSPeter Maydell  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
142055283bSPeter Maydell  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
152055283bSPeter Maydell  *  GNU General Public License for more details.
162055283bSPeter Maydell  *
172055283bSPeter Maydell  *  You should have received a copy of the GNU General Public License along
182055283bSPeter Maydell  *  with this program; if not, see <http://www.gnu.org/licenses/>.
196b620ca3SPaolo Bonzini  *
206b620ca3SPaolo Bonzini  *  Contributions after 2012-01-13 are licensed under the terms of the
216b620ca3SPaolo Bonzini  *  GNU GPL, version 2 or (at your option) any later version.
222055283bSPeter Maydell  */
232055283bSPeter Maydell 
2483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
25bd2be150SPeter Maydell #include "hw/arm/arm.h"
260d09e41aSPaolo Bonzini #include "hw/arm/primecell.h"
27bd2be150SPeter Maydell #include "hw/devices.h"
281422e32dSPaolo Bonzini #include "net/net.h"
299c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3083c9f4caSPaolo Bonzini #include "hw/boards.h"
3161e99241SGrant Likely #include "hw/loader.h"
32022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
33fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
340d09e41aSPaolo Bonzini #include "hw/block/flash.h"
35c8a07b35SPeter Maydell #include "sysemu/device_tree.h"
369948c38bSPeter Maydell #include "qemu/error-report.h"
37c8a07b35SPeter Maydell #include <libfdt.h>
382055283bSPeter Maydell 
392055283bSPeter Maydell #define VEXPRESS_BOARD_ID 0x8e0
403dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SIZE (64 * 1024 * 1024)
413dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SECT_SIZE (256 * 1024)
422055283bSPeter Maydell 
43c8a07b35SPeter Maydell /* Number of virtio transports to create (0..8; limited by
44c8a07b35SPeter Maydell  * number of available IRQ lines).
45c8a07b35SPeter Maydell  */
46c8a07b35SPeter Maydell #define NUM_VIRTIO_TRANSPORTS 4
47c8a07b35SPeter Maydell 
482558e0a6SPeter Maydell /* Address maps for peripherals:
492558e0a6SPeter Maydell  * the Versatile Express motherboard has two possible maps,
502558e0a6SPeter Maydell  * the "legacy" one (used for A9) and the "Cortex-A Series"
512558e0a6SPeter Maydell  * map (used for newer cores).
522558e0a6SPeter Maydell  * Individual daughterboards can also have different maps for
532558e0a6SPeter Maydell  * their peripherals.
542558e0a6SPeter Maydell  */
552558e0a6SPeter Maydell 
562558e0a6SPeter Maydell enum {
572558e0a6SPeter Maydell     VE_SYSREGS,
582558e0a6SPeter Maydell     VE_SP810,
592558e0a6SPeter Maydell     VE_SERIALPCI,
602558e0a6SPeter Maydell     VE_PL041,
612558e0a6SPeter Maydell     VE_MMCI,
622558e0a6SPeter Maydell     VE_KMI0,
632558e0a6SPeter Maydell     VE_KMI1,
642558e0a6SPeter Maydell     VE_UART0,
652558e0a6SPeter Maydell     VE_UART1,
662558e0a6SPeter Maydell     VE_UART2,
672558e0a6SPeter Maydell     VE_UART3,
682558e0a6SPeter Maydell     VE_WDT,
692558e0a6SPeter Maydell     VE_TIMER01,
702558e0a6SPeter Maydell     VE_TIMER23,
712558e0a6SPeter Maydell     VE_SERIALDVI,
722558e0a6SPeter Maydell     VE_RTC,
732558e0a6SPeter Maydell     VE_COMPACTFLASH,
742558e0a6SPeter Maydell     VE_CLCD,
752558e0a6SPeter Maydell     VE_NORFLASH0,
762558e0a6SPeter Maydell     VE_NORFLASH1,
778941d6ceSPeter Maydell     VE_NORFLASHALIAS,
782558e0a6SPeter Maydell     VE_SRAM,
792558e0a6SPeter Maydell     VE_VIDEORAM,
802558e0a6SPeter Maydell     VE_ETHERNET,
812558e0a6SPeter Maydell     VE_USB,
822558e0a6SPeter Maydell     VE_DAPROM,
83c8a07b35SPeter Maydell     VE_VIRTIO,
842558e0a6SPeter Maydell };
852558e0a6SPeter Maydell 
86a8170e5eSAvi Kivity static hwaddr motherboard_legacy_map[] = {
876ec1588eSPeter Maydell     [VE_NORFLASHALIAS] = 0,
882558e0a6SPeter Maydell     /* CS7: 0x10000000 .. 0x10020000 */
892558e0a6SPeter Maydell     [VE_SYSREGS] = 0x10000000,
902558e0a6SPeter Maydell     [VE_SP810] = 0x10001000,
912558e0a6SPeter Maydell     [VE_SERIALPCI] = 0x10002000,
922558e0a6SPeter Maydell     [VE_PL041] = 0x10004000,
932558e0a6SPeter Maydell     [VE_MMCI] = 0x10005000,
942558e0a6SPeter Maydell     [VE_KMI0] = 0x10006000,
952558e0a6SPeter Maydell     [VE_KMI1] = 0x10007000,
962558e0a6SPeter Maydell     [VE_UART0] = 0x10009000,
972558e0a6SPeter Maydell     [VE_UART1] = 0x1000a000,
982558e0a6SPeter Maydell     [VE_UART2] = 0x1000b000,
992558e0a6SPeter Maydell     [VE_UART3] = 0x1000c000,
1002558e0a6SPeter Maydell     [VE_WDT] = 0x1000f000,
1012558e0a6SPeter Maydell     [VE_TIMER01] = 0x10011000,
1022558e0a6SPeter Maydell     [VE_TIMER23] = 0x10012000,
103c8a07b35SPeter Maydell     [VE_VIRTIO] = 0x10013000,
1042558e0a6SPeter Maydell     [VE_SERIALDVI] = 0x10016000,
1052558e0a6SPeter Maydell     [VE_RTC] = 0x10017000,
1062558e0a6SPeter Maydell     [VE_COMPACTFLASH] = 0x1001a000,
1072558e0a6SPeter Maydell     [VE_CLCD] = 0x1001f000,
1082558e0a6SPeter Maydell     /* CS0: 0x40000000 .. 0x44000000 */
1092558e0a6SPeter Maydell     [VE_NORFLASH0] = 0x40000000,
1102558e0a6SPeter Maydell     /* CS1: 0x44000000 .. 0x48000000 */
1112558e0a6SPeter Maydell     [VE_NORFLASH1] = 0x44000000,
1122558e0a6SPeter Maydell     /* CS2: 0x48000000 .. 0x4a000000 */
1132558e0a6SPeter Maydell     [VE_SRAM] = 0x48000000,
1142558e0a6SPeter Maydell     /* CS3: 0x4c000000 .. 0x50000000 */
1152558e0a6SPeter Maydell     [VE_VIDEORAM] = 0x4c000000,
1162558e0a6SPeter Maydell     [VE_ETHERNET] = 0x4e000000,
1172558e0a6SPeter Maydell     [VE_USB] = 0x4f000000,
1182055283bSPeter Maydell };
1192055283bSPeter Maydell 
120a8170e5eSAvi Kivity static hwaddr motherboard_aseries_map[] = {
1218941d6ceSPeter Maydell     [VE_NORFLASHALIAS] = 0,
122661bafb3SFrancesco Lavra     /* CS0: 0x08000000 .. 0x0c000000 */
123661bafb3SFrancesco Lavra     [VE_NORFLASH0] = 0x08000000,
124961f195eSPeter Maydell     /* CS4: 0x0c000000 .. 0x10000000 */
125961f195eSPeter Maydell     [VE_NORFLASH1] = 0x0c000000,
126961f195eSPeter Maydell     /* CS5: 0x10000000 .. 0x14000000 */
127961f195eSPeter Maydell     /* CS1: 0x14000000 .. 0x18000000 */
128961f195eSPeter Maydell     [VE_SRAM] = 0x14000000,
129961f195eSPeter Maydell     /* CS2: 0x18000000 .. 0x1c000000 */
130961f195eSPeter Maydell     [VE_VIDEORAM] = 0x18000000,
131961f195eSPeter Maydell     [VE_ETHERNET] = 0x1a000000,
132961f195eSPeter Maydell     [VE_USB] = 0x1b000000,
133961f195eSPeter Maydell     /* CS3: 0x1c000000 .. 0x20000000 */
134961f195eSPeter Maydell     [VE_DAPROM] = 0x1c000000,
135961f195eSPeter Maydell     [VE_SYSREGS] = 0x1c010000,
136961f195eSPeter Maydell     [VE_SP810] = 0x1c020000,
137961f195eSPeter Maydell     [VE_SERIALPCI] = 0x1c030000,
138961f195eSPeter Maydell     [VE_PL041] = 0x1c040000,
139961f195eSPeter Maydell     [VE_MMCI] = 0x1c050000,
140961f195eSPeter Maydell     [VE_KMI0] = 0x1c060000,
141961f195eSPeter Maydell     [VE_KMI1] = 0x1c070000,
142961f195eSPeter Maydell     [VE_UART0] = 0x1c090000,
143961f195eSPeter Maydell     [VE_UART1] = 0x1c0a0000,
144961f195eSPeter Maydell     [VE_UART2] = 0x1c0b0000,
145961f195eSPeter Maydell     [VE_UART3] = 0x1c0c0000,
146961f195eSPeter Maydell     [VE_WDT] = 0x1c0f0000,
147961f195eSPeter Maydell     [VE_TIMER01] = 0x1c110000,
148961f195eSPeter Maydell     [VE_TIMER23] = 0x1c120000,
149c8a07b35SPeter Maydell     [VE_VIRTIO] = 0x1c130000,
150961f195eSPeter Maydell     [VE_SERIALDVI] = 0x1c160000,
151961f195eSPeter Maydell     [VE_RTC] = 0x1c170000,
152961f195eSPeter Maydell     [VE_COMPACTFLASH] = 0x1c1a0000,
153961f195eSPeter Maydell     [VE_CLCD] = 0x1c1f0000,
154961f195eSPeter Maydell };
155961f195eSPeter Maydell 
1564c3b29b8SPeter Maydell /* Structure defining the peculiarities of a specific daughterboard */
1574c3b29b8SPeter Maydell 
1584c3b29b8SPeter Maydell typedef struct VEDBoardInfo VEDBoardInfo;
1594c3b29b8SPeter Maydell 
1604c3b29b8SPeter Maydell typedef void DBoardInitFn(const VEDBoardInfo *daughterboard,
1614c3b29b8SPeter Maydell                           ram_addr_t ram_size,
1624c3b29b8SPeter Maydell                           const char *cpu_model,
163cdef10bbSPeter Maydell                           qemu_irq *pic);
1644c3b29b8SPeter Maydell 
1654c3b29b8SPeter Maydell struct VEDBoardInfo {
166cef04a26SPeter Maydell     struct arm_boot_info bootinfo;
167a8170e5eSAvi Kivity     const hwaddr *motherboard_map;
168a8170e5eSAvi Kivity     hwaddr loader_start;
169a8170e5eSAvi Kivity     const hwaddr gic_cpu_if_addr;
170cdef10bbSPeter Maydell     uint32_t proc_id;
17131410948SPeter Maydell     uint32_t num_voltage_sensors;
17231410948SPeter Maydell     const uint32_t *voltages;
1739c7d4893SPeter Maydell     uint32_t num_clocks;
1749c7d4893SPeter Maydell     const uint32_t *clocks;
1754c3b29b8SPeter Maydell     DBoardInitFn *init;
1764c3b29b8SPeter Maydell };
1774c3b29b8SPeter Maydell 
1789948c38bSPeter Maydell static void init_cpus(const char *cpu_model, const char *privdev,
1799948c38bSPeter Maydell                       hwaddr periphbase, qemu_irq *pic)
1809948c38bSPeter Maydell {
1819948c38bSPeter Maydell     ObjectClass *cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
1829948c38bSPeter Maydell     DeviceState *dev;
1839948c38bSPeter Maydell     SysBusDevice *busdev;
1849948c38bSPeter Maydell     int n;
1859948c38bSPeter Maydell 
1869948c38bSPeter Maydell     if (!cpu_oc) {
1879948c38bSPeter Maydell         fprintf(stderr, "Unable to find CPU definition\n");
1889948c38bSPeter Maydell         exit(1);
1899948c38bSPeter Maydell     }
1909948c38bSPeter Maydell 
1919948c38bSPeter Maydell     /* Create the actual CPUs */
1929948c38bSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
1939948c38bSPeter Maydell         Object *cpuobj = object_new(object_class_get_name(cpu_oc));
1949948c38bSPeter Maydell         Error *err = NULL;
1959948c38bSPeter Maydell 
196d097696eSPeter Maydell         if (object_property_find(cpuobj, "reset-cbar", NULL)) {
197d097696eSPeter Maydell             object_property_set_int(cpuobj, periphbase,
198d097696eSPeter Maydell                                     "reset-cbar", &error_abort);
1999948c38bSPeter Maydell         }
2009948c38bSPeter Maydell         object_property_set_bool(cpuobj, true, "realized", &err);
2019948c38bSPeter Maydell         if (err) {
2029948c38bSPeter Maydell             error_report("%s", error_get_pretty(err));
2039948c38bSPeter Maydell             exit(1);
2049948c38bSPeter Maydell         }
2059948c38bSPeter Maydell     }
2069948c38bSPeter Maydell 
2079948c38bSPeter Maydell     /* Create the private peripheral devices (including the GIC);
2089948c38bSPeter Maydell      * this must happen after the CPUs are created because a15mpcore_priv
2099948c38bSPeter Maydell      * wires itself up to the CPU's generic_timer gpio out lines.
2109948c38bSPeter Maydell      */
2119948c38bSPeter Maydell     dev = qdev_create(NULL, privdev);
2129948c38bSPeter Maydell     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
2139948c38bSPeter Maydell     qdev_init_nofail(dev);
2149948c38bSPeter Maydell     busdev = SYS_BUS_DEVICE(dev);
2159948c38bSPeter Maydell     sysbus_mmio_map(busdev, 0, periphbase);
2169948c38bSPeter Maydell 
2179948c38bSPeter Maydell     /* Interrupts [42:0] are from the motherboard;
2189948c38bSPeter Maydell      * [47:43] are reserved; [63:48] are daughterboard
2199948c38bSPeter Maydell      * peripherals. Note that some documentation numbers
2209948c38bSPeter Maydell      * external interrupts starting from 32 (because there
2219948c38bSPeter Maydell      * are internal interrupts 0..31).
2229948c38bSPeter Maydell      */
2239948c38bSPeter Maydell     for (n = 0; n < 64; n++) {
2249948c38bSPeter Maydell         pic[n] = qdev_get_gpio_in(dev, n);
2259948c38bSPeter Maydell     }
2269948c38bSPeter Maydell 
2279948c38bSPeter Maydell     /* Connect the CPUs to the GIC */
2289948c38bSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
2299948c38bSPeter Maydell         DeviceState *cpudev = DEVICE(qemu_get_cpu(n));
2309948c38bSPeter Maydell 
2319948c38bSPeter Maydell         sysbus_connect_irq(busdev, n, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
2329948c38bSPeter Maydell     }
2339948c38bSPeter Maydell }
2349948c38bSPeter Maydell 
2354c3b29b8SPeter Maydell static void a9_daughterboard_init(const VEDBoardInfo *daughterboard,
2364c3b29b8SPeter Maydell                                   ram_addr_t ram_size,
2374c3b29b8SPeter Maydell                                   const char *cpu_model,
238cdef10bbSPeter Maydell                                   qemu_irq *pic)
2392055283bSPeter Maydell {
240e6d17b05SAvi Kivity     MemoryRegion *sysmem = get_system_memory();
241e6d17b05SAvi Kivity     MemoryRegion *ram = g_new(MemoryRegion, 1);
242e6d17b05SAvi Kivity     MemoryRegion *lowram = g_new(MemoryRegion, 1);
2434c3b29b8SPeter Maydell     ram_addr_t low_ram_size;
2442055283bSPeter Maydell 
2452055283bSPeter Maydell     if (!cpu_model) {
2462055283bSPeter Maydell         cpu_model = "cortex-a9";
2472055283bSPeter Maydell     }
2482055283bSPeter Maydell 
2492055283bSPeter Maydell     if (ram_size > 0x40000000) {
2502055283bSPeter Maydell         /* 1GB is the maximum the address space permits */
2514c3b29b8SPeter Maydell         fprintf(stderr, "vexpress-a9: cannot model more than 1GB RAM\n");
2522055283bSPeter Maydell         exit(1);
2532055283bSPeter Maydell     }
2542055283bSPeter Maydell 
25549946538SHu Tao     memory_region_init_ram(ram, NULL, "vexpress.highmem", ram_size,
25649946538SHu Tao                            &error_abort);
257c5705a77SAvi Kivity     vmstate_register_ram_global(ram);
2582055283bSPeter Maydell     low_ram_size = ram_size;
2592055283bSPeter Maydell     if (low_ram_size > 0x4000000) {
2602055283bSPeter Maydell         low_ram_size = 0x4000000;
2612055283bSPeter Maydell     }
2622055283bSPeter Maydell     /* RAM is from 0x60000000 upwards. The bottom 64MB of the
2632055283bSPeter Maydell      * address space should in theory be remappable to various
2642055283bSPeter Maydell      * things including ROM or RAM; we always map the RAM there.
2652055283bSPeter Maydell      */
2662c9b15caSPaolo Bonzini     memory_region_init_alias(lowram, NULL, "vexpress.lowmem", ram, 0, low_ram_size);
267e6d17b05SAvi Kivity     memory_region_add_subregion(sysmem, 0x0, lowram);
268e6d17b05SAvi Kivity     memory_region_add_subregion(sysmem, 0x60000000, ram);
2692055283bSPeter Maydell 
2702055283bSPeter Maydell     /* 0x1e000000 A9MPCore (SCU) private memory region */
2719948c38bSPeter Maydell     init_cpus(cpu_model, "a9mpcore_priv", 0x1e000000, pic);
2722055283bSPeter Maydell 
2734c3b29b8SPeter Maydell     /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */
2744c3b29b8SPeter Maydell 
2754c3b29b8SPeter Maydell     /* 0x10020000 PL111 CLCD (daughterboard) */
2764c3b29b8SPeter Maydell     sysbus_create_simple("pl111", 0x10020000, pic[44]);
2774c3b29b8SPeter Maydell 
2784c3b29b8SPeter Maydell     /* 0x10060000 AXI RAM */
2794c3b29b8SPeter Maydell     /* 0x100e0000 PL341 Dynamic Memory Controller */
2804c3b29b8SPeter Maydell     /* 0x100e1000 PL354 Static Memory Controller */
2814c3b29b8SPeter Maydell     /* 0x100e2000 System Configuration Controller */
2824c3b29b8SPeter Maydell 
2834c3b29b8SPeter Maydell     sysbus_create_simple("sp804", 0x100e4000, pic[48]);
2844c3b29b8SPeter Maydell     /* 0x100e5000 SP805 Watchdog module */
2854c3b29b8SPeter Maydell     /* 0x100e6000 BP147 TrustZone Protection Controller */
2864c3b29b8SPeter Maydell     /* 0x100e9000 PL301 'Fast' AXI matrix */
2874c3b29b8SPeter Maydell     /* 0x100ea000 PL301 'Slow' AXI matrix */
2884c3b29b8SPeter Maydell     /* 0x100ec000 TrustZone Address Space Controller */
2894c3b29b8SPeter Maydell     /* 0x10200000 CoreSight debug APB */
2904c3b29b8SPeter Maydell     /* 0x1e00a000 PL310 L2 Cache Controller */
2914c3b29b8SPeter Maydell     sysbus_create_varargs("l2x0", 0x1e00a000, NULL);
2924c3b29b8SPeter Maydell }
2934c3b29b8SPeter Maydell 
29431410948SPeter Maydell /* Voltage values for SYS_CFG_VOLT daughterboard registers;
29531410948SPeter Maydell  * values are in microvolts.
29631410948SPeter Maydell  */
29731410948SPeter Maydell static const uint32_t a9_voltages[] = {
29831410948SPeter Maydell     1000000, /* VD10 : 1.0V : SoC internal logic voltage */
29931410948SPeter Maydell     1000000, /* VD10_S2 : 1.0V : PL310, L2 cache, RAM, non-PL310 logic */
30031410948SPeter Maydell     1000000, /* VD10_S3 : 1.0V : Cortex-A9, cores, MPEs, SCU, PL310 logic */
30131410948SPeter Maydell     1800000, /* VCC1V8 : 1.8V : DDR2 SDRAM, test chip DDR2 I/O supply */
30231410948SPeter Maydell     900000, /* DDR2VTT : 0.9V : DDR2 SDRAM VTT termination voltage */
30331410948SPeter Maydell     3300000, /* VCC3V3 : 3.3V : local board supply for misc external logic */
30431410948SPeter Maydell };
30531410948SPeter Maydell 
3069c7d4893SPeter Maydell /* Reset values for daughterboard oscillators (in Hz) */
3079c7d4893SPeter Maydell static const uint32_t a9_clocks[] = {
3089c7d4893SPeter Maydell     45000000, /* AMBA AXI ACLK: 45MHz */
3099c7d4893SPeter Maydell     23750000, /* daughterboard CLCD clock: 23.75MHz */
3109c7d4893SPeter Maydell     66670000, /* Test chip reference clock: 66.67MHz */
3119c7d4893SPeter Maydell };
3129c7d4893SPeter Maydell 
313cef04a26SPeter Maydell static VEDBoardInfo a9_daughterboard = {
3144c3b29b8SPeter Maydell     .motherboard_map = motherboard_legacy_map,
3154c3b29b8SPeter Maydell     .loader_start = 0x60000000,
31696eacf64SPeter Maydell     .gic_cpu_if_addr = 0x1e000100,
317cdef10bbSPeter Maydell     .proc_id = 0x0c000191,
31831410948SPeter Maydell     .num_voltage_sensors = ARRAY_SIZE(a9_voltages),
31931410948SPeter Maydell     .voltages = a9_voltages,
3209c7d4893SPeter Maydell     .num_clocks = ARRAY_SIZE(a9_clocks),
3219c7d4893SPeter Maydell     .clocks = a9_clocks,
3224c3b29b8SPeter Maydell     .init = a9_daughterboard_init,
3234c3b29b8SPeter Maydell };
3244c3b29b8SPeter Maydell 
325961f195eSPeter Maydell static void a15_daughterboard_init(const VEDBoardInfo *daughterboard,
326961f195eSPeter Maydell                                    ram_addr_t ram_size,
327961f195eSPeter Maydell                                    const char *cpu_model,
328cdef10bbSPeter Maydell                                    qemu_irq *pic)
329961f195eSPeter Maydell {
330961f195eSPeter Maydell     MemoryRegion *sysmem = get_system_memory();
331961f195eSPeter Maydell     MemoryRegion *ram = g_new(MemoryRegion, 1);
332961f195eSPeter Maydell     MemoryRegion *sram = g_new(MemoryRegion, 1);
333961f195eSPeter Maydell 
334961f195eSPeter Maydell     if (!cpu_model) {
335961f195eSPeter Maydell         cpu_model = "cortex-a15";
336961f195eSPeter Maydell     }
337961f195eSPeter Maydell 
33825d71699SPeter Maydell     {
33925d71699SPeter Maydell         /* We have to use a separate 64 bit variable here to avoid the gcc
34025d71699SPeter Maydell          * "comparison is always false due to limited range of data type"
34125d71699SPeter Maydell          * warning if we are on a host where ram_addr_t is 32 bits.
34225d71699SPeter Maydell          */
34325d71699SPeter Maydell         uint64_t rsz = ram_size;
34425d71699SPeter Maydell         if (rsz > (30ULL * 1024 * 1024 * 1024)) {
34525d71699SPeter Maydell             fprintf(stderr, "vexpress-a15: cannot model more than 30GB RAM\n");
346961f195eSPeter Maydell             exit(1);
347961f195eSPeter Maydell         }
34825d71699SPeter Maydell     }
349961f195eSPeter Maydell 
35049946538SHu Tao     memory_region_init_ram(ram, NULL, "vexpress.highmem", ram_size,
35149946538SHu Tao                            &error_abort);
352961f195eSPeter Maydell     vmstate_register_ram_global(ram);
353961f195eSPeter Maydell     /* RAM is from 0x80000000 upwards; there is no low-memory alias for it. */
354961f195eSPeter Maydell     memory_region_add_subregion(sysmem, 0x80000000, ram);
355961f195eSPeter Maydell 
356961f195eSPeter Maydell     /* 0x2c000000 A15MPCore private memory region (GIC) */
3579948c38bSPeter Maydell     init_cpus(cpu_model, "a15mpcore_priv", 0x2c000000, pic);
358961f195eSPeter Maydell 
359961f195eSPeter Maydell     /* A15 daughterboard peripherals: */
360961f195eSPeter Maydell 
361961f195eSPeter Maydell     /* 0x20000000: CoreSight interfaces: not modelled */
362961f195eSPeter Maydell     /* 0x2a000000: PL301 AXI interconnect: not modelled */
363961f195eSPeter Maydell     /* 0x2a420000: SCC: not modelled */
364961f195eSPeter Maydell     /* 0x2a430000: system counter: not modelled */
365961f195eSPeter Maydell     /* 0x2b000000: HDLCD controller: not modelled */
366961f195eSPeter Maydell     /* 0x2b060000: SP805 watchdog: not modelled */
367961f195eSPeter Maydell     /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */
368961f195eSPeter Maydell     /* 0x2e000000: system SRAM */
36949946538SHu Tao     memory_region_init_ram(sram, NULL, "vexpress.a15sram", 0x10000,
37049946538SHu Tao                            &error_abort);
371961f195eSPeter Maydell     vmstate_register_ram_global(sram);
372961f195eSPeter Maydell     memory_region_add_subregion(sysmem, 0x2e000000, sram);
373961f195eSPeter Maydell 
374961f195eSPeter Maydell     /* 0x7ffb0000: DMA330 DMA controller: not modelled */
375961f195eSPeter Maydell     /* 0x7ffd0000: PL354 static memory controller: not modelled */
376961f195eSPeter Maydell }
377961f195eSPeter Maydell 
37831410948SPeter Maydell static const uint32_t a15_voltages[] = {
37931410948SPeter Maydell     900000, /* Vcore: 0.9V : CPU core voltage */
38031410948SPeter Maydell };
38131410948SPeter Maydell 
3829c7d4893SPeter Maydell static const uint32_t a15_clocks[] = {
3839c7d4893SPeter Maydell     60000000, /* OSCCLK0: 60MHz : CPU_CLK reference */
3849c7d4893SPeter Maydell     0, /* OSCCLK1: reserved */
3859c7d4893SPeter Maydell     0, /* OSCCLK2: reserved */
3869c7d4893SPeter Maydell     0, /* OSCCLK3: reserved */
3879c7d4893SPeter Maydell     40000000, /* OSCCLK4: 40MHz : external AXI master clock */
3889c7d4893SPeter Maydell     23750000, /* OSCCLK5: 23.75MHz : HDLCD PLL reference */
3899c7d4893SPeter Maydell     50000000, /* OSCCLK6: 50MHz : static memory controller clock */
3909c7d4893SPeter Maydell     60000000, /* OSCCLK7: 60MHz : SYSCLK reference */
3919c7d4893SPeter Maydell     40000000, /* OSCCLK8: 40MHz : DDR2 PLL reference */
3929c7d4893SPeter Maydell };
3939c7d4893SPeter Maydell 
394cef04a26SPeter Maydell static VEDBoardInfo a15_daughterboard = {
395961f195eSPeter Maydell     .motherboard_map = motherboard_aseries_map,
396961f195eSPeter Maydell     .loader_start = 0x80000000,
397961f195eSPeter Maydell     .gic_cpu_if_addr = 0x2c002000,
398cdef10bbSPeter Maydell     .proc_id = 0x14000237,
39931410948SPeter Maydell     .num_voltage_sensors = ARRAY_SIZE(a15_voltages),
40031410948SPeter Maydell     .voltages = a15_voltages,
4019c7d4893SPeter Maydell     .num_clocks = ARRAY_SIZE(a15_clocks),
4029c7d4893SPeter Maydell     .clocks = a15_clocks,
403961f195eSPeter Maydell     .init = a15_daughterboard_init,
404961f195eSPeter Maydell };
405961f195eSPeter Maydell 
406c8a07b35SPeter Maydell static int add_virtio_mmio_node(void *fdt, uint32_t acells, uint32_t scells,
407c8a07b35SPeter Maydell                                 hwaddr addr, hwaddr size, uint32_t intc,
408c8a07b35SPeter Maydell                                 int irq)
409c8a07b35SPeter Maydell {
410c8a07b35SPeter Maydell     /* Add a virtio_mmio node to the device tree blob:
411c8a07b35SPeter Maydell      *   virtio_mmio@ADDRESS {
412c8a07b35SPeter Maydell      *       compatible = "virtio,mmio";
413c8a07b35SPeter Maydell      *       reg = <ADDRESS, SIZE>;
414c8a07b35SPeter Maydell      *       interrupt-parent = <&intc>;
415c8a07b35SPeter Maydell      *       interrupts = <0, irq, 1>;
416c8a07b35SPeter Maydell      *   }
417c8a07b35SPeter Maydell      * (Note that the format of the interrupts property is dependent on the
418c8a07b35SPeter Maydell      * interrupt controller that interrupt-parent points to; these are for
419c8a07b35SPeter Maydell      * the ARM GIC and indicate an SPI interrupt, rising-edge-triggered.)
420c8a07b35SPeter Maydell      */
421c8a07b35SPeter Maydell     int rc;
422c8a07b35SPeter Maydell     char *nodename = g_strdup_printf("/virtio_mmio@%" PRIx64, addr);
423c8a07b35SPeter Maydell 
4245a4348d1SPeter Crosthwaite     rc = qemu_fdt_add_subnode(fdt, nodename);
4255a4348d1SPeter Crosthwaite     rc |= qemu_fdt_setprop_string(fdt, nodename,
426c8a07b35SPeter Maydell                                   "compatible", "virtio,mmio");
4275a4348d1SPeter Crosthwaite     rc |= qemu_fdt_setprop_sized_cells(fdt, nodename, "reg",
428c8a07b35SPeter Maydell                                        acells, addr, scells, size);
4295a4348d1SPeter Crosthwaite     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", intc);
4305a4348d1SPeter Crosthwaite     qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 0, irq, 1);
431c8a07b35SPeter Maydell     g_free(nodename);
432c8a07b35SPeter Maydell     if (rc) {
433c8a07b35SPeter Maydell         return -1;
434c8a07b35SPeter Maydell     }
435c8a07b35SPeter Maydell     return 0;
436c8a07b35SPeter Maydell }
437c8a07b35SPeter Maydell 
438c8a07b35SPeter Maydell static uint32_t find_int_controller(void *fdt)
439c8a07b35SPeter Maydell {
440c8a07b35SPeter Maydell     /* Find the FDT node corresponding to the interrupt controller
441c8a07b35SPeter Maydell      * for virtio-mmio devices. We do this by scanning the fdt for
442c8a07b35SPeter Maydell      * a node with the right compatibility, since we know there is
443c8a07b35SPeter Maydell      * only one GIC on a vexpress board.
444c8a07b35SPeter Maydell      * We return the phandle of the node, or 0 if none was found.
445c8a07b35SPeter Maydell      */
446c8a07b35SPeter Maydell     const char *compat = "arm,cortex-a9-gic";
447c8a07b35SPeter Maydell     int offset;
448c8a07b35SPeter Maydell 
449c8a07b35SPeter Maydell     offset = fdt_node_offset_by_compatible(fdt, -1, compat);
450c8a07b35SPeter Maydell     if (offset >= 0) {
451c8a07b35SPeter Maydell         return fdt_get_phandle(fdt, offset);
452c8a07b35SPeter Maydell     }
453c8a07b35SPeter Maydell     return 0;
454c8a07b35SPeter Maydell }
455c8a07b35SPeter Maydell 
456c8a07b35SPeter Maydell static void vexpress_modify_dtb(const struct arm_boot_info *info, void *fdt)
457c8a07b35SPeter Maydell {
458c8a07b35SPeter Maydell     uint32_t acells, scells, intc;
459c8a07b35SPeter Maydell     const VEDBoardInfo *daughterboard = (const VEDBoardInfo *)info;
460c8a07b35SPeter Maydell 
4615a4348d1SPeter Crosthwaite     acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells");
4625a4348d1SPeter Crosthwaite     scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells");
463c8a07b35SPeter Maydell     intc = find_int_controller(fdt);
464c8a07b35SPeter Maydell     if (!intc) {
465c8a07b35SPeter Maydell         /* Not fatal, we just won't provide virtio. This will
466c8a07b35SPeter Maydell          * happen with older device tree blobs.
467c8a07b35SPeter Maydell          */
468c8a07b35SPeter Maydell         fprintf(stderr, "QEMU: warning: couldn't find interrupt controller in "
469c8a07b35SPeter Maydell                 "dtb; will not include virtio-mmio devices in the dtb.\n");
470c8a07b35SPeter Maydell     } else {
471c8a07b35SPeter Maydell         int i;
472c8a07b35SPeter Maydell         const hwaddr *map = daughterboard->motherboard_map;
473c8a07b35SPeter Maydell 
474c8a07b35SPeter Maydell         /* We iterate backwards here because adding nodes
475c8a07b35SPeter Maydell          * to the dtb puts them in last-first.
476c8a07b35SPeter Maydell          */
477c8a07b35SPeter Maydell         for (i = NUM_VIRTIO_TRANSPORTS - 1; i >= 0; i--) {
478c8a07b35SPeter Maydell             add_virtio_mmio_node(fdt, acells, scells,
479c8a07b35SPeter Maydell                                  map[VE_VIRTIO] + 0x200 * i,
480c8a07b35SPeter Maydell                                  0x200, intc, 40 + i);
481c8a07b35SPeter Maydell         }
482c8a07b35SPeter Maydell     }
483c8a07b35SPeter Maydell }
484c8a07b35SPeter Maydell 
485b8433303SRoy Franz 
486b8433303SRoy Franz /* Open code a private version of pflash registration since we
487b8433303SRoy Franz  * need to set non-default device width for VExpress platform.
488b8433303SRoy Franz  */
489b8433303SRoy Franz static pflash_t *ve_pflash_cfi01_register(hwaddr base, const char *name,
490b8433303SRoy Franz                                           DriveInfo *di)
491b8433303SRoy Franz {
492b8433303SRoy Franz     DeviceState *dev = qdev_create(NULL, "cfi.pflash01");
493b8433303SRoy Franz 
494fa1d36dfSMarkus Armbruster     if (di && qdev_prop_set_drive(dev, "drive",
495*4be74634SMarkus Armbruster                                   blk_by_legacy_dinfo(di))) {
496b8433303SRoy Franz         abort();
497b8433303SRoy Franz     }
498b8433303SRoy Franz 
499b8433303SRoy Franz     qdev_prop_set_uint32(dev, "num-blocks",
500b8433303SRoy Franz                          VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE);
501b8433303SRoy Franz     qdev_prop_set_uint64(dev, "sector-length", VEXPRESS_FLASH_SECT_SIZE);
502b8433303SRoy Franz     qdev_prop_set_uint8(dev, "width", 4);
503b8433303SRoy Franz     qdev_prop_set_uint8(dev, "device-width", 2);
504b8433303SRoy Franz     qdev_prop_set_uint8(dev, "big-endian", 0);
5050163a2dcSRoy Franz     qdev_prop_set_uint16(dev, "id0", 0x89);
5060163a2dcSRoy Franz     qdev_prop_set_uint16(dev, "id1", 0x18);
507b8433303SRoy Franz     qdev_prop_set_uint16(dev, "id2", 0x00);
5080163a2dcSRoy Franz     qdev_prop_set_uint16(dev, "id3", 0x00);
509b8433303SRoy Franz     qdev_prop_set_string(dev, "name", name);
510b8433303SRoy Franz     qdev_init_nofail(dev);
511b8433303SRoy Franz 
512b8433303SRoy Franz     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
513b8433303SRoy Franz     return OBJECT_CHECK(pflash_t, (dev), "cfi.pflash01");
514b8433303SRoy Franz }
515b8433303SRoy Franz 
516cef04a26SPeter Maydell static void vexpress_common_init(VEDBoardInfo *daughterboard,
5173ef96221SMarcel Apfelbaum                                  MachineState *machine)
5184c3b29b8SPeter Maydell {
5194c3b29b8SPeter Maydell     DeviceState *dev, *sysctl, *pl041;
5204c3b29b8SPeter Maydell     qemu_irq pic[64];
5214c3b29b8SPeter Maydell     uint32_t sys_id;
5223dc3e7ddSFrancesco Lavra     DriveInfo *dinfo;
5238941d6ceSPeter Maydell     pflash_t *pflash0;
5244c3b29b8SPeter Maydell     ram_addr_t vram_size, sram_size;
5254c3b29b8SPeter Maydell     MemoryRegion *sysmem = get_system_memory();
5264c3b29b8SPeter Maydell     MemoryRegion *vram = g_new(MemoryRegion, 1);
5274c3b29b8SPeter Maydell     MemoryRegion *sram = g_new(MemoryRegion, 1);
5288941d6ceSPeter Maydell     MemoryRegion *flashalias = g_new(MemoryRegion, 1);
5298941d6ceSPeter Maydell     MemoryRegion *flash0mem;
530a8170e5eSAvi Kivity     const hwaddr *map = daughterboard->motherboard_map;
53131410948SPeter Maydell     int i;
5324c3b29b8SPeter Maydell 
5333ef96221SMarcel Apfelbaum     daughterboard->init(daughterboard, machine->ram_size, machine->cpu_model,
5343ef96221SMarcel Apfelbaum                         pic);
5354c3b29b8SPeter Maydell 
53661e99241SGrant Likely     /*
53761e99241SGrant Likely      * If a bios file was provided, attempt to map it into memory
53861e99241SGrant Likely      */
53961e99241SGrant Likely     if (bios_name) {
540476e75abSPeter Maydell         const char *fn;
541476e75abSPeter Maydell 
542476e75abSPeter Maydell         if (drive_get(IF_PFLASH, 0, 0)) {
543476e75abSPeter Maydell             error_report("The contents of the first flash device may be "
544476e75abSPeter Maydell                          "specified with -bios or with -drive if=pflash... "
545476e75abSPeter Maydell                          "but you cannot use both options at once");
546476e75abSPeter Maydell             exit(1);
547476e75abSPeter Maydell         }
548476e75abSPeter Maydell         fn = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
54961e99241SGrant Likely         if (!fn || load_image_targphys(fn, map[VE_NORFLASH0],
55061e99241SGrant Likely                                        VEXPRESS_FLASH_SIZE) < 0) {
55161e99241SGrant Likely             error_report("Could not load ROM image '%s'", bios_name);
55261e99241SGrant Likely             exit(1);
55361e99241SGrant Likely         }
55461e99241SGrant Likely     }
55561e99241SGrant Likely 
5562558e0a6SPeter Maydell     /* Motherboard peripherals: the wiring is the same but the
5572558e0a6SPeter Maydell      * addresses vary between the legacy and A-Series memory maps.
5582558e0a6SPeter Maydell      */
5592558e0a6SPeter Maydell 
5602055283bSPeter Maydell     sys_id = 0x1190f500;
5612055283bSPeter Maydell 
5622055283bSPeter Maydell     sysctl = qdev_create(NULL, "realview_sysctl");
5632055283bSPeter Maydell     qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
564cdef10bbSPeter Maydell     qdev_prop_set_uint32(sysctl, "proc_id", daughterboard->proc_id);
56531410948SPeter Maydell     qdev_prop_set_uint32(sysctl, "len-db-voltage",
56631410948SPeter Maydell                          daughterboard->num_voltage_sensors);
56731410948SPeter Maydell     for (i = 0; i < daughterboard->num_voltage_sensors; i++) {
56831410948SPeter Maydell         char *propname = g_strdup_printf("db-voltage[%d]", i);
56931410948SPeter Maydell         qdev_prop_set_uint32(sysctl, propname, daughterboard->voltages[i]);
57031410948SPeter Maydell         g_free(propname);
57131410948SPeter Maydell     }
5729c7d4893SPeter Maydell     qdev_prop_set_uint32(sysctl, "len-db-clock",
5739c7d4893SPeter Maydell                          daughterboard->num_clocks);
5749c7d4893SPeter Maydell     for (i = 0; i < daughterboard->num_clocks; i++) {
5759c7d4893SPeter Maydell         char *propname = g_strdup_printf("db-clock[%d]", i);
5769c7d4893SPeter Maydell         qdev_prop_set_uint32(sysctl, propname, daughterboard->clocks[i]);
5779c7d4893SPeter Maydell         g_free(propname);
5789c7d4893SPeter Maydell     }
5797a65c8ccSPeter Maydell     qdev_init_nofail(sysctl);
5801356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, map[VE_SYSREGS]);
5812055283bSPeter Maydell 
5822558e0a6SPeter Maydell     /* VE_SP810: not modelled */
5832558e0a6SPeter Maydell     /* VE_SERIALPCI: not modelled */
5842558e0a6SPeter Maydell 
58503a0e944SPeter Maydell     pl041 = qdev_create(NULL, "pl041");
58603a0e944SPeter Maydell     qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
58703a0e944SPeter Maydell     qdev_init_nofail(pl041);
5881356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, map[VE_PL041]);
5891356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[11]);
5902055283bSPeter Maydell 
5912558e0a6SPeter Maydell     dev = sysbus_create_varargs("pl181", map[VE_MMCI], pic[9], pic[10], NULL);
5922055283bSPeter Maydell     /* Wire up MMC card detect and read-only signals */
5932055283bSPeter Maydell     qdev_connect_gpio_out(dev, 0,
5942055283bSPeter Maydell                           qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT));
5952055283bSPeter Maydell     qdev_connect_gpio_out(dev, 1,
5962055283bSPeter Maydell                           qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN));
5972055283bSPeter Maydell 
5982558e0a6SPeter Maydell     sysbus_create_simple("pl050_keyboard", map[VE_KMI0], pic[12]);
5992558e0a6SPeter Maydell     sysbus_create_simple("pl050_mouse", map[VE_KMI1], pic[13]);
6002055283bSPeter Maydell 
6012558e0a6SPeter Maydell     sysbus_create_simple("pl011", map[VE_UART0], pic[5]);
6022558e0a6SPeter Maydell     sysbus_create_simple("pl011", map[VE_UART1], pic[6]);
6032558e0a6SPeter Maydell     sysbus_create_simple("pl011", map[VE_UART2], pic[7]);
6042558e0a6SPeter Maydell     sysbus_create_simple("pl011", map[VE_UART3], pic[8]);
6052055283bSPeter Maydell 
6062558e0a6SPeter Maydell     sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]);
6072558e0a6SPeter Maydell     sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]);
6082055283bSPeter Maydell 
6092558e0a6SPeter Maydell     /* VE_SERIALDVI: not modelled */
6102055283bSPeter Maydell 
6112558e0a6SPeter Maydell     sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */
6122055283bSPeter Maydell 
6132558e0a6SPeter Maydell     /* VE_COMPACTFLASH: not modelled */
6142055283bSPeter Maydell 
615b7206878SPeter Maydell     sysbus_create_simple("pl111", map[VE_CLCD], pic[14]);
6162055283bSPeter Maydell 
6173dc3e7ddSFrancesco Lavra     dinfo = drive_get_next(IF_PFLASH);
618b8433303SRoy Franz     pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0",
619b8433303SRoy Franz                                        dinfo);
6208941d6ceSPeter Maydell     if (!pflash0) {
6213dc3e7ddSFrancesco Lavra         fprintf(stderr, "vexpress: error registering flash 0.\n");
6223dc3e7ddSFrancesco Lavra         exit(1);
6233dc3e7ddSFrancesco Lavra     }
6243dc3e7ddSFrancesco Lavra 
6258941d6ceSPeter Maydell     if (map[VE_NORFLASHALIAS] != -1) {
6268941d6ceSPeter Maydell         /* Map flash 0 as an alias into low memory */
6278941d6ceSPeter Maydell         flash0mem = sysbus_mmio_get_region(SYS_BUS_DEVICE(pflash0), 0);
6288941d6ceSPeter Maydell         memory_region_init_alias(flashalias, NULL, "vexpress.flashalias",
6298941d6ceSPeter Maydell                                  flash0mem, 0, VEXPRESS_FLASH_SIZE);
6308941d6ceSPeter Maydell         memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], flashalias);
6318941d6ceSPeter Maydell     }
6328941d6ceSPeter Maydell 
6333dc3e7ddSFrancesco Lavra     dinfo = drive_get_next(IF_PFLASH);
634b8433303SRoy Franz     if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1",
635b8433303SRoy Franz                                   dinfo)) {
6363dc3e7ddSFrancesco Lavra         fprintf(stderr, "vexpress: error registering flash 1.\n");
6373dc3e7ddSFrancesco Lavra         exit(1);
6383dc3e7ddSFrancesco Lavra     }
6392558e0a6SPeter Maydell 
6402055283bSPeter Maydell     sram_size = 0x2000000;
64149946538SHu Tao     memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size,
64249946538SHu Tao                            &error_abort);
643c5705a77SAvi Kivity     vmstate_register_ram_global(sram);
6442558e0a6SPeter Maydell     memory_region_add_subregion(sysmem, map[VE_SRAM], sram);
6452055283bSPeter Maydell 
6462055283bSPeter Maydell     vram_size = 0x800000;
64749946538SHu Tao     memory_region_init_ram(vram, NULL, "vexpress.vram", vram_size,
64849946538SHu Tao                            &error_abort);
649c5705a77SAvi Kivity     vmstate_register_ram_global(vram);
6502558e0a6SPeter Maydell     memory_region_add_subregion(sysmem, map[VE_VIDEORAM], vram);
6512055283bSPeter Maydell 
6522055283bSPeter Maydell     /* 0x4e000000 LAN9118 Ethernet */
653a005d073SStefan Hajnoczi     if (nd_table[0].used) {
6542558e0a6SPeter Maydell         lan9118_init(&nd_table[0], map[VE_ETHERNET], pic[15]);
6552055283bSPeter Maydell     }
6562055283bSPeter Maydell 
6572558e0a6SPeter Maydell     /* VE_USB: not modelled */
6582558e0a6SPeter Maydell 
6592558e0a6SPeter Maydell     /* VE_DAPROM: not modelled */
6602055283bSPeter Maydell 
661c8a07b35SPeter Maydell     /* Create mmio transports, so the user can create virtio backends
662c8a07b35SPeter Maydell      * (which will be automatically plugged in to the transports). If
663c8a07b35SPeter Maydell      * no backend is created the transport will just sit harmlessly idle.
664c8a07b35SPeter Maydell      */
665c8a07b35SPeter Maydell     for (i = 0; i < NUM_VIRTIO_TRANSPORTS; i++) {
666c8a07b35SPeter Maydell         sysbus_create_simple("virtio-mmio", map[VE_VIRTIO] + 0x200 * i,
667c8a07b35SPeter Maydell                              pic[40 + i]);
668c8a07b35SPeter Maydell     }
669c8a07b35SPeter Maydell 
6703ef96221SMarcel Apfelbaum     daughterboard->bootinfo.ram_size = machine->ram_size;
6713ef96221SMarcel Apfelbaum     daughterboard->bootinfo.kernel_filename = machine->kernel_filename;
6723ef96221SMarcel Apfelbaum     daughterboard->bootinfo.kernel_cmdline = machine->kernel_cmdline;
6733ef96221SMarcel Apfelbaum     daughterboard->bootinfo.initrd_filename = machine->initrd_filename;
674cef04a26SPeter Maydell     daughterboard->bootinfo.nb_cpus = smp_cpus;
675cef04a26SPeter Maydell     daughterboard->bootinfo.board_id = VEXPRESS_BOARD_ID;
676cef04a26SPeter Maydell     daughterboard->bootinfo.loader_start = daughterboard->loader_start;
677cef04a26SPeter Maydell     daughterboard->bootinfo.smp_loader_start = map[VE_SRAM];
678cef04a26SPeter Maydell     daughterboard->bootinfo.smp_bootreg_addr = map[VE_SYSREGS] + 0x30;
679cef04a26SPeter Maydell     daughterboard->bootinfo.gic_cpu_if_addr = daughterboard->gic_cpu_if_addr;
680c8a07b35SPeter Maydell     daughterboard->bootinfo.modify_dtb = vexpress_modify_dtb;
681cef04a26SPeter Maydell     arm_load_kernel(ARM_CPU(first_cpu), &daughterboard->bootinfo);
6822055283bSPeter Maydell }
6832055283bSPeter Maydell 
6843ef96221SMarcel Apfelbaum static void vexpress_a9_init(MachineState *machine)
6854c3b29b8SPeter Maydell {
6863ef96221SMarcel Apfelbaum     vexpress_common_init(&a9_daughterboard, machine);
6874c3b29b8SPeter Maydell }
6882055283bSPeter Maydell 
6893ef96221SMarcel Apfelbaum static void vexpress_a15_init(MachineState *machine)
690961f195eSPeter Maydell {
6913ef96221SMarcel Apfelbaum     vexpress_common_init(&a15_daughterboard, machine);
692961f195eSPeter Maydell }
693961f195eSPeter Maydell 
6942055283bSPeter Maydell static QEMUMachine vexpress_a9_machine = {
6952055283bSPeter Maydell     .name = "vexpress-a9",
6962055283bSPeter Maydell     .desc = "ARM Versatile Express for Cortex-A9",
6972055283bSPeter Maydell     .init = vexpress_a9_init,
6982d0d2837SChristian Borntraeger     .block_default_type = IF_SCSI,
6992055283bSPeter Maydell     .max_cpus = 4,
7002055283bSPeter Maydell };
7012055283bSPeter Maydell 
702961f195eSPeter Maydell static QEMUMachine vexpress_a15_machine = {
703961f195eSPeter Maydell     .name = "vexpress-a15",
704961f195eSPeter Maydell     .desc = "ARM Versatile Express for Cortex-A15",
705961f195eSPeter Maydell     .init = vexpress_a15_init,
7062d0d2837SChristian Borntraeger     .block_default_type = IF_SCSI,
707961f195eSPeter Maydell     .max_cpus = 4,
708961f195eSPeter Maydell };
709961f195eSPeter Maydell 
7102055283bSPeter Maydell static void vexpress_machine_init(void)
7112055283bSPeter Maydell {
7122055283bSPeter Maydell     qemu_register_machine(&vexpress_a9_machine);
713961f195eSPeter Maydell     qemu_register_machine(&vexpress_a15_machine);
7142055283bSPeter Maydell }
7152055283bSPeter Maydell 
7162055283bSPeter Maydell machine_init(vexpress_machine_init);
717