xref: /qemu/hw/arm/vexpress.c (revision 4771d756f46219762477aaeaaef9bd215e3d5c60)
12055283bSPeter Maydell /*
22055283bSPeter Maydell  * ARM Versatile Express emulation.
32055283bSPeter Maydell  *
42055283bSPeter Maydell  * Copyright (c) 2010 - 2011 B Labs Ltd.
52055283bSPeter Maydell  * Copyright (c) 2011 Linaro Limited
62055283bSPeter Maydell  * Written by Bahadir Balban, Amit Mahajan, Peter Maydell
72055283bSPeter Maydell  *
82055283bSPeter Maydell  *  This program is free software; you can redistribute it and/or modify
92055283bSPeter Maydell  *  it under the terms of the GNU General Public License version 2 as
102055283bSPeter Maydell  *  published by the Free Software Foundation.
112055283bSPeter Maydell  *
122055283bSPeter Maydell  *  This program is distributed in the hope that it will be useful,
132055283bSPeter Maydell  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
142055283bSPeter Maydell  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
152055283bSPeter Maydell  *  GNU General Public License for more details.
162055283bSPeter Maydell  *
172055283bSPeter Maydell  *  You should have received a copy of the GNU General Public License along
182055283bSPeter Maydell  *  with this program; if not, see <http://www.gnu.org/licenses/>.
196b620ca3SPaolo Bonzini  *
206b620ca3SPaolo Bonzini  *  Contributions after 2012-01-13 are licensed under the terms of the
216b620ca3SPaolo Bonzini  *  GNU GPL, version 2 or (at your option) any later version.
222055283bSPeter Maydell  */
232055283bSPeter Maydell 
2412b16722SPeter Maydell #include "qemu/osdep.h"
25da34e65cSMarkus Armbruster #include "qapi/error.h"
26*4771d756SPaolo Bonzini #include "qemu-common.h"
27*4771d756SPaolo Bonzini #include "cpu.h"
2883c9f4caSPaolo Bonzini #include "hw/sysbus.h"
29bd2be150SPeter Maydell #include "hw/arm/arm.h"
300d09e41aSPaolo Bonzini #include "hw/arm/primecell.h"
31bd2be150SPeter Maydell #include "hw/devices.h"
321422e32dSPaolo Bonzini #include "net/net.h"
339c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3483c9f4caSPaolo Bonzini #include "hw/boards.h"
3561e99241SGrant Likely #include "hw/loader.h"
36022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
37fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
380d09e41aSPaolo Bonzini #include "hw/block/flash.h"
39c8a07b35SPeter Maydell #include "sysemu/device_tree.h"
409948c38bSPeter Maydell #include "qemu/error-report.h"
41c8a07b35SPeter Maydell #include <libfdt.h>
422055283bSPeter Maydell 
432055283bSPeter Maydell #define VEXPRESS_BOARD_ID 0x8e0
443dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SIZE (64 * 1024 * 1024)
453dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SECT_SIZE (256 * 1024)
462055283bSPeter Maydell 
47c8a07b35SPeter Maydell /* Number of virtio transports to create (0..8; limited by
48c8a07b35SPeter Maydell  * number of available IRQ lines).
49c8a07b35SPeter Maydell  */
50c8a07b35SPeter Maydell #define NUM_VIRTIO_TRANSPORTS 4
51c8a07b35SPeter Maydell 
522558e0a6SPeter Maydell /* Address maps for peripherals:
532558e0a6SPeter Maydell  * the Versatile Express motherboard has two possible maps,
542558e0a6SPeter Maydell  * the "legacy" one (used for A9) and the "Cortex-A Series"
552558e0a6SPeter Maydell  * map (used for newer cores).
562558e0a6SPeter Maydell  * Individual daughterboards can also have different maps for
572558e0a6SPeter Maydell  * their peripherals.
582558e0a6SPeter Maydell  */
592558e0a6SPeter Maydell 
602558e0a6SPeter Maydell enum {
612558e0a6SPeter Maydell     VE_SYSREGS,
622558e0a6SPeter Maydell     VE_SP810,
632558e0a6SPeter Maydell     VE_SERIALPCI,
642558e0a6SPeter Maydell     VE_PL041,
652558e0a6SPeter Maydell     VE_MMCI,
662558e0a6SPeter Maydell     VE_KMI0,
672558e0a6SPeter Maydell     VE_KMI1,
682558e0a6SPeter Maydell     VE_UART0,
692558e0a6SPeter Maydell     VE_UART1,
702558e0a6SPeter Maydell     VE_UART2,
712558e0a6SPeter Maydell     VE_UART3,
722558e0a6SPeter Maydell     VE_WDT,
732558e0a6SPeter Maydell     VE_TIMER01,
742558e0a6SPeter Maydell     VE_TIMER23,
752558e0a6SPeter Maydell     VE_SERIALDVI,
762558e0a6SPeter Maydell     VE_RTC,
772558e0a6SPeter Maydell     VE_COMPACTFLASH,
782558e0a6SPeter Maydell     VE_CLCD,
792558e0a6SPeter Maydell     VE_NORFLASH0,
802558e0a6SPeter Maydell     VE_NORFLASH1,
818941d6ceSPeter Maydell     VE_NORFLASHALIAS,
822558e0a6SPeter Maydell     VE_SRAM,
832558e0a6SPeter Maydell     VE_VIDEORAM,
842558e0a6SPeter Maydell     VE_ETHERNET,
852558e0a6SPeter Maydell     VE_USB,
862558e0a6SPeter Maydell     VE_DAPROM,
87c8a07b35SPeter Maydell     VE_VIRTIO,
882558e0a6SPeter Maydell };
892558e0a6SPeter Maydell 
90a8170e5eSAvi Kivity static hwaddr motherboard_legacy_map[] = {
916ec1588eSPeter Maydell     [VE_NORFLASHALIAS] = 0,
922558e0a6SPeter Maydell     /* CS7: 0x10000000 .. 0x10020000 */
932558e0a6SPeter Maydell     [VE_SYSREGS] = 0x10000000,
942558e0a6SPeter Maydell     [VE_SP810] = 0x10001000,
952558e0a6SPeter Maydell     [VE_SERIALPCI] = 0x10002000,
962558e0a6SPeter Maydell     [VE_PL041] = 0x10004000,
972558e0a6SPeter Maydell     [VE_MMCI] = 0x10005000,
982558e0a6SPeter Maydell     [VE_KMI0] = 0x10006000,
992558e0a6SPeter Maydell     [VE_KMI1] = 0x10007000,
1002558e0a6SPeter Maydell     [VE_UART0] = 0x10009000,
1012558e0a6SPeter Maydell     [VE_UART1] = 0x1000a000,
1022558e0a6SPeter Maydell     [VE_UART2] = 0x1000b000,
1032558e0a6SPeter Maydell     [VE_UART3] = 0x1000c000,
1042558e0a6SPeter Maydell     [VE_WDT] = 0x1000f000,
1052558e0a6SPeter Maydell     [VE_TIMER01] = 0x10011000,
1062558e0a6SPeter Maydell     [VE_TIMER23] = 0x10012000,
107c8a07b35SPeter Maydell     [VE_VIRTIO] = 0x10013000,
1082558e0a6SPeter Maydell     [VE_SERIALDVI] = 0x10016000,
1092558e0a6SPeter Maydell     [VE_RTC] = 0x10017000,
1102558e0a6SPeter Maydell     [VE_COMPACTFLASH] = 0x1001a000,
1112558e0a6SPeter Maydell     [VE_CLCD] = 0x1001f000,
1122558e0a6SPeter Maydell     /* CS0: 0x40000000 .. 0x44000000 */
1132558e0a6SPeter Maydell     [VE_NORFLASH0] = 0x40000000,
1142558e0a6SPeter Maydell     /* CS1: 0x44000000 .. 0x48000000 */
1152558e0a6SPeter Maydell     [VE_NORFLASH1] = 0x44000000,
1162558e0a6SPeter Maydell     /* CS2: 0x48000000 .. 0x4a000000 */
1172558e0a6SPeter Maydell     [VE_SRAM] = 0x48000000,
1182558e0a6SPeter Maydell     /* CS3: 0x4c000000 .. 0x50000000 */
1192558e0a6SPeter Maydell     [VE_VIDEORAM] = 0x4c000000,
1202558e0a6SPeter Maydell     [VE_ETHERNET] = 0x4e000000,
1212558e0a6SPeter Maydell     [VE_USB] = 0x4f000000,
1222055283bSPeter Maydell };
1232055283bSPeter Maydell 
124a8170e5eSAvi Kivity static hwaddr motherboard_aseries_map[] = {
1258941d6ceSPeter Maydell     [VE_NORFLASHALIAS] = 0,
126661bafb3SFrancesco Lavra     /* CS0: 0x08000000 .. 0x0c000000 */
127661bafb3SFrancesco Lavra     [VE_NORFLASH0] = 0x08000000,
128961f195eSPeter Maydell     /* CS4: 0x0c000000 .. 0x10000000 */
129961f195eSPeter Maydell     [VE_NORFLASH1] = 0x0c000000,
130961f195eSPeter Maydell     /* CS5: 0x10000000 .. 0x14000000 */
131961f195eSPeter Maydell     /* CS1: 0x14000000 .. 0x18000000 */
132961f195eSPeter Maydell     [VE_SRAM] = 0x14000000,
133961f195eSPeter Maydell     /* CS2: 0x18000000 .. 0x1c000000 */
134961f195eSPeter Maydell     [VE_VIDEORAM] = 0x18000000,
135961f195eSPeter Maydell     [VE_ETHERNET] = 0x1a000000,
136961f195eSPeter Maydell     [VE_USB] = 0x1b000000,
137961f195eSPeter Maydell     /* CS3: 0x1c000000 .. 0x20000000 */
138961f195eSPeter Maydell     [VE_DAPROM] = 0x1c000000,
139961f195eSPeter Maydell     [VE_SYSREGS] = 0x1c010000,
140961f195eSPeter Maydell     [VE_SP810] = 0x1c020000,
141961f195eSPeter Maydell     [VE_SERIALPCI] = 0x1c030000,
142961f195eSPeter Maydell     [VE_PL041] = 0x1c040000,
143961f195eSPeter Maydell     [VE_MMCI] = 0x1c050000,
144961f195eSPeter Maydell     [VE_KMI0] = 0x1c060000,
145961f195eSPeter Maydell     [VE_KMI1] = 0x1c070000,
146961f195eSPeter Maydell     [VE_UART0] = 0x1c090000,
147961f195eSPeter Maydell     [VE_UART1] = 0x1c0a0000,
148961f195eSPeter Maydell     [VE_UART2] = 0x1c0b0000,
149961f195eSPeter Maydell     [VE_UART3] = 0x1c0c0000,
150961f195eSPeter Maydell     [VE_WDT] = 0x1c0f0000,
151961f195eSPeter Maydell     [VE_TIMER01] = 0x1c110000,
152961f195eSPeter Maydell     [VE_TIMER23] = 0x1c120000,
153c8a07b35SPeter Maydell     [VE_VIRTIO] = 0x1c130000,
154961f195eSPeter Maydell     [VE_SERIALDVI] = 0x1c160000,
155961f195eSPeter Maydell     [VE_RTC] = 0x1c170000,
156961f195eSPeter Maydell     [VE_COMPACTFLASH] = 0x1c1a0000,
157961f195eSPeter Maydell     [VE_CLCD] = 0x1c1f0000,
158961f195eSPeter Maydell };
159961f195eSPeter Maydell 
1604c3b29b8SPeter Maydell /* Structure defining the peculiarities of a specific daughterboard */
1614c3b29b8SPeter Maydell 
1624c3b29b8SPeter Maydell typedef struct VEDBoardInfo VEDBoardInfo;
1634c3b29b8SPeter Maydell 
1647eb1dc7fSGreg Bellows typedef struct {
1657eb1dc7fSGreg Bellows     MachineClass parent;
1667eb1dc7fSGreg Bellows     VEDBoardInfo *daughterboard;
1677eb1dc7fSGreg Bellows } VexpressMachineClass;
1687eb1dc7fSGreg Bellows 
1697eb1dc7fSGreg Bellows typedef struct {
1707eb1dc7fSGreg Bellows     MachineState parent;
17149021924SGreg Bellows     bool secure;
1727eb1dc7fSGreg Bellows } VexpressMachineState;
1737eb1dc7fSGreg Bellows 
1747eb1dc7fSGreg Bellows #define TYPE_VEXPRESS_MACHINE   "vexpress"
17598cec76aSEduardo Habkost #define TYPE_VEXPRESS_A9_MACHINE   MACHINE_TYPE_NAME("vexpress-a9")
17698cec76aSEduardo Habkost #define TYPE_VEXPRESS_A15_MACHINE   MACHINE_TYPE_NAME("vexpress-a15")
1777eb1dc7fSGreg Bellows #define VEXPRESS_MACHINE(obj) \
1787eb1dc7fSGreg Bellows     OBJECT_CHECK(VexpressMachineState, (obj), TYPE_VEXPRESS_MACHINE)
1797eb1dc7fSGreg Bellows #define VEXPRESS_MACHINE_GET_CLASS(obj) \
1807eb1dc7fSGreg Bellows     OBJECT_GET_CLASS(VexpressMachineClass, obj, TYPE_VEXPRESS_MACHINE)
1817eb1dc7fSGreg Bellows #define VEXPRESS_MACHINE_CLASS(klass) \
1827eb1dc7fSGreg Bellows     OBJECT_CLASS_CHECK(VexpressMachineClass, klass, TYPE_VEXPRESS_MACHINE)
1837eb1dc7fSGreg Bellows 
184e364bab6SGreg Bellows typedef void DBoardInitFn(const VexpressMachineState *machine,
1854c3b29b8SPeter Maydell                           ram_addr_t ram_size,
1864c3b29b8SPeter Maydell                           const char *cpu_model,
187cdef10bbSPeter Maydell                           qemu_irq *pic);
1884c3b29b8SPeter Maydell 
1894c3b29b8SPeter Maydell struct VEDBoardInfo {
190cef04a26SPeter Maydell     struct arm_boot_info bootinfo;
191a8170e5eSAvi Kivity     const hwaddr *motherboard_map;
192a8170e5eSAvi Kivity     hwaddr loader_start;
193a8170e5eSAvi Kivity     const hwaddr gic_cpu_if_addr;
194cdef10bbSPeter Maydell     uint32_t proc_id;
19531410948SPeter Maydell     uint32_t num_voltage_sensors;
19631410948SPeter Maydell     const uint32_t *voltages;
1979c7d4893SPeter Maydell     uint32_t num_clocks;
1989c7d4893SPeter Maydell     const uint32_t *clocks;
1994c3b29b8SPeter Maydell     DBoardInitFn *init;
2004c3b29b8SPeter Maydell };
2014c3b29b8SPeter Maydell 
2029948c38bSPeter Maydell static void init_cpus(const char *cpu_model, const char *privdev,
20312d027f1SGreg Bellows                       hwaddr periphbase, qemu_irq *pic, bool secure)
2049948c38bSPeter Maydell {
2059948c38bSPeter Maydell     ObjectClass *cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
2069948c38bSPeter Maydell     DeviceState *dev;
2079948c38bSPeter Maydell     SysBusDevice *busdev;
2089948c38bSPeter Maydell     int n;
2099948c38bSPeter Maydell 
2109948c38bSPeter Maydell     if (!cpu_oc) {
2119948c38bSPeter Maydell         fprintf(stderr, "Unable to find CPU definition\n");
2129948c38bSPeter Maydell         exit(1);
2139948c38bSPeter Maydell     }
2149948c38bSPeter Maydell 
2159948c38bSPeter Maydell     /* Create the actual CPUs */
2169948c38bSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
2179948c38bSPeter Maydell         Object *cpuobj = object_new(object_class_get_name(cpu_oc));
2189948c38bSPeter Maydell 
21912d027f1SGreg Bellows         if (!secure) {
22012d027f1SGreg Bellows             object_property_set_bool(cpuobj, false, "has_el3", NULL);
22112d027f1SGreg Bellows         }
22212d027f1SGreg Bellows 
223d097696eSPeter Maydell         if (object_property_find(cpuobj, "reset-cbar", NULL)) {
224d097696eSPeter Maydell             object_property_set_int(cpuobj, periphbase,
225d097696eSPeter Maydell                                     "reset-cbar", &error_abort);
2269948c38bSPeter Maydell         }
227007b0657SMarkus Armbruster         object_property_set_bool(cpuobj, true, "realized", &error_fatal);
2289948c38bSPeter Maydell     }
2299948c38bSPeter Maydell 
2309948c38bSPeter Maydell     /* Create the private peripheral devices (including the GIC);
2319948c38bSPeter Maydell      * this must happen after the CPUs are created because a15mpcore_priv
2329948c38bSPeter Maydell      * wires itself up to the CPU's generic_timer gpio out lines.
2339948c38bSPeter Maydell      */
2349948c38bSPeter Maydell     dev = qdev_create(NULL, privdev);
2359948c38bSPeter Maydell     qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
2369948c38bSPeter Maydell     qdev_init_nofail(dev);
2379948c38bSPeter Maydell     busdev = SYS_BUS_DEVICE(dev);
2389948c38bSPeter Maydell     sysbus_mmio_map(busdev, 0, periphbase);
2399948c38bSPeter Maydell 
2409948c38bSPeter Maydell     /* Interrupts [42:0] are from the motherboard;
2419948c38bSPeter Maydell      * [47:43] are reserved; [63:48] are daughterboard
2429948c38bSPeter Maydell      * peripherals. Note that some documentation numbers
2439948c38bSPeter Maydell      * external interrupts starting from 32 (because there
2449948c38bSPeter Maydell      * are internal interrupts 0..31).
2459948c38bSPeter Maydell      */
2469948c38bSPeter Maydell     for (n = 0; n < 64; n++) {
2479948c38bSPeter Maydell         pic[n] = qdev_get_gpio_in(dev, n);
2489948c38bSPeter Maydell     }
2499948c38bSPeter Maydell 
2509948c38bSPeter Maydell     /* Connect the CPUs to the GIC */
2519948c38bSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
2529948c38bSPeter Maydell         DeviceState *cpudev = DEVICE(qemu_get_cpu(n));
2539948c38bSPeter Maydell 
2549948c38bSPeter Maydell         sysbus_connect_irq(busdev, n, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
25527192e39SFabian Aggeler         sysbus_connect_irq(busdev, n + smp_cpus,
25627192e39SFabian Aggeler                            qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
2579948c38bSPeter Maydell     }
2589948c38bSPeter Maydell }
2599948c38bSPeter Maydell 
260e364bab6SGreg Bellows static void a9_daughterboard_init(const VexpressMachineState *vms,
2614c3b29b8SPeter Maydell                                   ram_addr_t ram_size,
2624c3b29b8SPeter Maydell                                   const char *cpu_model,
263cdef10bbSPeter Maydell                                   qemu_irq *pic)
2642055283bSPeter Maydell {
265e6d17b05SAvi Kivity     MemoryRegion *sysmem = get_system_memory();
266e6d17b05SAvi Kivity     MemoryRegion *ram = g_new(MemoryRegion, 1);
267e6d17b05SAvi Kivity     MemoryRegion *lowram = g_new(MemoryRegion, 1);
2684c3b29b8SPeter Maydell     ram_addr_t low_ram_size;
2692055283bSPeter Maydell 
2702055283bSPeter Maydell     if (!cpu_model) {
2712055283bSPeter Maydell         cpu_model = "cortex-a9";
2722055283bSPeter Maydell     }
2732055283bSPeter Maydell 
2742055283bSPeter Maydell     if (ram_size > 0x40000000) {
2752055283bSPeter Maydell         /* 1GB is the maximum the address space permits */
2764c3b29b8SPeter Maydell         fprintf(stderr, "vexpress-a9: cannot model more than 1GB RAM\n");
2772055283bSPeter Maydell         exit(1);
2782055283bSPeter Maydell     }
2792055283bSPeter Maydell 
280c8623c02SDirk Müller     memory_region_allocate_system_memory(ram, NULL, "vexpress.highmem",
281c8623c02SDirk Müller                                          ram_size);
2822055283bSPeter Maydell     low_ram_size = ram_size;
2832055283bSPeter Maydell     if (low_ram_size > 0x4000000) {
2842055283bSPeter Maydell         low_ram_size = 0x4000000;
2852055283bSPeter Maydell     }
2862055283bSPeter Maydell     /* RAM is from 0x60000000 upwards. The bottom 64MB of the
2872055283bSPeter Maydell      * address space should in theory be remappable to various
2882055283bSPeter Maydell      * things including ROM or RAM; we always map the RAM there.
2892055283bSPeter Maydell      */
2902c9b15caSPaolo Bonzini     memory_region_init_alias(lowram, NULL, "vexpress.lowmem", ram, 0, low_ram_size);
291e6d17b05SAvi Kivity     memory_region_add_subregion(sysmem, 0x0, lowram);
292e6d17b05SAvi Kivity     memory_region_add_subregion(sysmem, 0x60000000, ram);
2932055283bSPeter Maydell 
2942055283bSPeter Maydell     /* 0x1e000000 A9MPCore (SCU) private memory region */
29512d027f1SGreg Bellows     init_cpus(cpu_model, "a9mpcore_priv", 0x1e000000, pic, vms->secure);
2962055283bSPeter Maydell 
2974c3b29b8SPeter Maydell     /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */
2984c3b29b8SPeter Maydell 
2994c3b29b8SPeter Maydell     /* 0x10020000 PL111 CLCD (daughterboard) */
3004c3b29b8SPeter Maydell     sysbus_create_simple("pl111", 0x10020000, pic[44]);
3014c3b29b8SPeter Maydell 
3024c3b29b8SPeter Maydell     /* 0x10060000 AXI RAM */
3034c3b29b8SPeter Maydell     /* 0x100e0000 PL341 Dynamic Memory Controller */
3044c3b29b8SPeter Maydell     /* 0x100e1000 PL354 Static Memory Controller */
3054c3b29b8SPeter Maydell     /* 0x100e2000 System Configuration Controller */
3064c3b29b8SPeter Maydell 
3074c3b29b8SPeter Maydell     sysbus_create_simple("sp804", 0x100e4000, pic[48]);
3084c3b29b8SPeter Maydell     /* 0x100e5000 SP805 Watchdog module */
3094c3b29b8SPeter Maydell     /* 0x100e6000 BP147 TrustZone Protection Controller */
3104c3b29b8SPeter Maydell     /* 0x100e9000 PL301 'Fast' AXI matrix */
3114c3b29b8SPeter Maydell     /* 0x100ea000 PL301 'Slow' AXI matrix */
3124c3b29b8SPeter Maydell     /* 0x100ec000 TrustZone Address Space Controller */
3134c3b29b8SPeter Maydell     /* 0x10200000 CoreSight debug APB */
3144c3b29b8SPeter Maydell     /* 0x1e00a000 PL310 L2 Cache Controller */
3154c3b29b8SPeter Maydell     sysbus_create_varargs("l2x0", 0x1e00a000, NULL);
3164c3b29b8SPeter Maydell }
3174c3b29b8SPeter Maydell 
31831410948SPeter Maydell /* Voltage values for SYS_CFG_VOLT daughterboard registers;
31931410948SPeter Maydell  * values are in microvolts.
32031410948SPeter Maydell  */
32131410948SPeter Maydell static const uint32_t a9_voltages[] = {
32231410948SPeter Maydell     1000000, /* VD10 : 1.0V : SoC internal logic voltage */
32331410948SPeter Maydell     1000000, /* VD10_S2 : 1.0V : PL310, L2 cache, RAM, non-PL310 logic */
32431410948SPeter Maydell     1000000, /* VD10_S3 : 1.0V : Cortex-A9, cores, MPEs, SCU, PL310 logic */
32531410948SPeter Maydell     1800000, /* VCC1V8 : 1.8V : DDR2 SDRAM, test chip DDR2 I/O supply */
32631410948SPeter Maydell     900000, /* DDR2VTT : 0.9V : DDR2 SDRAM VTT termination voltage */
32731410948SPeter Maydell     3300000, /* VCC3V3 : 3.3V : local board supply for misc external logic */
32831410948SPeter Maydell };
32931410948SPeter Maydell 
3309c7d4893SPeter Maydell /* Reset values for daughterboard oscillators (in Hz) */
3319c7d4893SPeter Maydell static const uint32_t a9_clocks[] = {
3329c7d4893SPeter Maydell     45000000, /* AMBA AXI ACLK: 45MHz */
3339c7d4893SPeter Maydell     23750000, /* daughterboard CLCD clock: 23.75MHz */
3349c7d4893SPeter Maydell     66670000, /* Test chip reference clock: 66.67MHz */
3359c7d4893SPeter Maydell };
3369c7d4893SPeter Maydell 
337cef04a26SPeter Maydell static VEDBoardInfo a9_daughterboard = {
3384c3b29b8SPeter Maydell     .motherboard_map = motherboard_legacy_map,
3394c3b29b8SPeter Maydell     .loader_start = 0x60000000,
34096eacf64SPeter Maydell     .gic_cpu_if_addr = 0x1e000100,
341cdef10bbSPeter Maydell     .proc_id = 0x0c000191,
34231410948SPeter Maydell     .num_voltage_sensors = ARRAY_SIZE(a9_voltages),
34331410948SPeter Maydell     .voltages = a9_voltages,
3449c7d4893SPeter Maydell     .num_clocks = ARRAY_SIZE(a9_clocks),
3459c7d4893SPeter Maydell     .clocks = a9_clocks,
3464c3b29b8SPeter Maydell     .init = a9_daughterboard_init,
3474c3b29b8SPeter Maydell };
3484c3b29b8SPeter Maydell 
349e364bab6SGreg Bellows static void a15_daughterboard_init(const VexpressMachineState *vms,
350961f195eSPeter Maydell                                    ram_addr_t ram_size,
351961f195eSPeter Maydell                                    const char *cpu_model,
352cdef10bbSPeter Maydell                                    qemu_irq *pic)
353961f195eSPeter Maydell {
354961f195eSPeter Maydell     MemoryRegion *sysmem = get_system_memory();
355961f195eSPeter Maydell     MemoryRegion *ram = g_new(MemoryRegion, 1);
356961f195eSPeter Maydell     MemoryRegion *sram = g_new(MemoryRegion, 1);
357961f195eSPeter Maydell 
358961f195eSPeter Maydell     if (!cpu_model) {
359961f195eSPeter Maydell         cpu_model = "cortex-a15";
360961f195eSPeter Maydell     }
361961f195eSPeter Maydell 
36225d71699SPeter Maydell     {
36325d71699SPeter Maydell         /* We have to use a separate 64 bit variable here to avoid the gcc
36425d71699SPeter Maydell          * "comparison is always false due to limited range of data type"
36525d71699SPeter Maydell          * warning if we are on a host where ram_addr_t is 32 bits.
36625d71699SPeter Maydell          */
36725d71699SPeter Maydell         uint64_t rsz = ram_size;
36825d71699SPeter Maydell         if (rsz > (30ULL * 1024 * 1024 * 1024)) {
36925d71699SPeter Maydell             fprintf(stderr, "vexpress-a15: cannot model more than 30GB RAM\n");
370961f195eSPeter Maydell             exit(1);
371961f195eSPeter Maydell         }
37225d71699SPeter Maydell     }
373961f195eSPeter Maydell 
374c8623c02SDirk Müller     memory_region_allocate_system_memory(ram, NULL, "vexpress.highmem",
375c8623c02SDirk Müller                                          ram_size);
376961f195eSPeter Maydell     /* RAM is from 0x80000000 upwards; there is no low-memory alias for it. */
377961f195eSPeter Maydell     memory_region_add_subregion(sysmem, 0x80000000, ram);
378961f195eSPeter Maydell 
379961f195eSPeter Maydell     /* 0x2c000000 A15MPCore private memory region (GIC) */
38012d027f1SGreg Bellows     init_cpus(cpu_model, "a15mpcore_priv", 0x2c000000, pic, vms->secure);
381961f195eSPeter Maydell 
382961f195eSPeter Maydell     /* A15 daughterboard peripherals: */
383961f195eSPeter Maydell 
384961f195eSPeter Maydell     /* 0x20000000: CoreSight interfaces: not modelled */
385961f195eSPeter Maydell     /* 0x2a000000: PL301 AXI interconnect: not modelled */
386961f195eSPeter Maydell     /* 0x2a420000: SCC: not modelled */
387961f195eSPeter Maydell     /* 0x2a430000: system counter: not modelled */
388961f195eSPeter Maydell     /* 0x2b000000: HDLCD controller: not modelled */
389961f195eSPeter Maydell     /* 0x2b060000: SP805 watchdog: not modelled */
390961f195eSPeter Maydell     /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */
391961f195eSPeter Maydell     /* 0x2e000000: system SRAM */
39249946538SHu Tao     memory_region_init_ram(sram, NULL, "vexpress.a15sram", 0x10000,
393f8ed85acSMarkus Armbruster                            &error_fatal);
394961f195eSPeter Maydell     vmstate_register_ram_global(sram);
395961f195eSPeter Maydell     memory_region_add_subregion(sysmem, 0x2e000000, sram);
396961f195eSPeter Maydell 
397961f195eSPeter Maydell     /* 0x7ffb0000: DMA330 DMA controller: not modelled */
398961f195eSPeter Maydell     /* 0x7ffd0000: PL354 static memory controller: not modelled */
399961f195eSPeter Maydell }
400961f195eSPeter Maydell 
40131410948SPeter Maydell static const uint32_t a15_voltages[] = {
40231410948SPeter Maydell     900000, /* Vcore: 0.9V : CPU core voltage */
40331410948SPeter Maydell };
40431410948SPeter Maydell 
4059c7d4893SPeter Maydell static const uint32_t a15_clocks[] = {
4069c7d4893SPeter Maydell     60000000, /* OSCCLK0: 60MHz : CPU_CLK reference */
4079c7d4893SPeter Maydell     0, /* OSCCLK1: reserved */
4089c7d4893SPeter Maydell     0, /* OSCCLK2: reserved */
4099c7d4893SPeter Maydell     0, /* OSCCLK3: reserved */
4109c7d4893SPeter Maydell     40000000, /* OSCCLK4: 40MHz : external AXI master clock */
4119c7d4893SPeter Maydell     23750000, /* OSCCLK5: 23.75MHz : HDLCD PLL reference */
4129c7d4893SPeter Maydell     50000000, /* OSCCLK6: 50MHz : static memory controller clock */
4139c7d4893SPeter Maydell     60000000, /* OSCCLK7: 60MHz : SYSCLK reference */
4149c7d4893SPeter Maydell     40000000, /* OSCCLK8: 40MHz : DDR2 PLL reference */
4159c7d4893SPeter Maydell };
4169c7d4893SPeter Maydell 
417cef04a26SPeter Maydell static VEDBoardInfo a15_daughterboard = {
418961f195eSPeter Maydell     .motherboard_map = motherboard_aseries_map,
419961f195eSPeter Maydell     .loader_start = 0x80000000,
420961f195eSPeter Maydell     .gic_cpu_if_addr = 0x2c002000,
421cdef10bbSPeter Maydell     .proc_id = 0x14000237,
42231410948SPeter Maydell     .num_voltage_sensors = ARRAY_SIZE(a15_voltages),
42331410948SPeter Maydell     .voltages = a15_voltages,
4249c7d4893SPeter Maydell     .num_clocks = ARRAY_SIZE(a15_clocks),
4259c7d4893SPeter Maydell     .clocks = a15_clocks,
426961f195eSPeter Maydell     .init = a15_daughterboard_init,
427961f195eSPeter Maydell };
428961f195eSPeter Maydell 
429c8a07b35SPeter Maydell static int add_virtio_mmio_node(void *fdt, uint32_t acells, uint32_t scells,
430c8a07b35SPeter Maydell                                 hwaddr addr, hwaddr size, uint32_t intc,
431c8a07b35SPeter Maydell                                 int irq)
432c8a07b35SPeter Maydell {
433c8a07b35SPeter Maydell     /* Add a virtio_mmio node to the device tree blob:
434c8a07b35SPeter Maydell      *   virtio_mmio@ADDRESS {
435c8a07b35SPeter Maydell      *       compatible = "virtio,mmio";
436c8a07b35SPeter Maydell      *       reg = <ADDRESS, SIZE>;
437c8a07b35SPeter Maydell      *       interrupt-parent = <&intc>;
438c8a07b35SPeter Maydell      *       interrupts = <0, irq, 1>;
439c8a07b35SPeter Maydell      *   }
440c8a07b35SPeter Maydell      * (Note that the format of the interrupts property is dependent on the
441c8a07b35SPeter Maydell      * interrupt controller that interrupt-parent points to; these are for
442c8a07b35SPeter Maydell      * the ARM GIC and indicate an SPI interrupt, rising-edge-triggered.)
443c8a07b35SPeter Maydell      */
444c8a07b35SPeter Maydell     int rc;
445c8a07b35SPeter Maydell     char *nodename = g_strdup_printf("/virtio_mmio@%" PRIx64, addr);
446c8a07b35SPeter Maydell 
4475a4348d1SPeter Crosthwaite     rc = qemu_fdt_add_subnode(fdt, nodename);
4485a4348d1SPeter Crosthwaite     rc |= qemu_fdt_setprop_string(fdt, nodename,
449c8a07b35SPeter Maydell                                   "compatible", "virtio,mmio");
4505a4348d1SPeter Crosthwaite     rc |= qemu_fdt_setprop_sized_cells(fdt, nodename, "reg",
451c8a07b35SPeter Maydell                                        acells, addr, scells, size);
4525a4348d1SPeter Crosthwaite     qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", intc);
4535a4348d1SPeter Crosthwaite     qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 0, irq, 1);
454c8a07b35SPeter Maydell     g_free(nodename);
455c8a07b35SPeter Maydell     if (rc) {
456c8a07b35SPeter Maydell         return -1;
457c8a07b35SPeter Maydell     }
458c8a07b35SPeter Maydell     return 0;
459c8a07b35SPeter Maydell }
460c8a07b35SPeter Maydell 
461c8a07b35SPeter Maydell static uint32_t find_int_controller(void *fdt)
462c8a07b35SPeter Maydell {
463c8a07b35SPeter Maydell     /* Find the FDT node corresponding to the interrupt controller
464c8a07b35SPeter Maydell      * for virtio-mmio devices. We do this by scanning the fdt for
465c8a07b35SPeter Maydell      * a node with the right compatibility, since we know there is
466c8a07b35SPeter Maydell      * only one GIC on a vexpress board.
467c8a07b35SPeter Maydell      * We return the phandle of the node, or 0 if none was found.
468c8a07b35SPeter Maydell      */
469c8a07b35SPeter Maydell     const char *compat = "arm,cortex-a9-gic";
470c8a07b35SPeter Maydell     int offset;
471c8a07b35SPeter Maydell 
472c8a07b35SPeter Maydell     offset = fdt_node_offset_by_compatible(fdt, -1, compat);
473c8a07b35SPeter Maydell     if (offset >= 0) {
474c8a07b35SPeter Maydell         return fdt_get_phandle(fdt, offset);
475c8a07b35SPeter Maydell     }
476c8a07b35SPeter Maydell     return 0;
477c8a07b35SPeter Maydell }
478c8a07b35SPeter Maydell 
479c8a07b35SPeter Maydell static void vexpress_modify_dtb(const struct arm_boot_info *info, void *fdt)
480c8a07b35SPeter Maydell {
481c8a07b35SPeter Maydell     uint32_t acells, scells, intc;
482c8a07b35SPeter Maydell     const VEDBoardInfo *daughterboard = (const VEDBoardInfo *)info;
483c8a07b35SPeter Maydell 
48458e71097SEric Auger     acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells",
48558e71097SEric Auger                                    NULL, &error_fatal);
48658e71097SEric Auger     scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells",
48758e71097SEric Auger                                    NULL, &error_fatal);
488c8a07b35SPeter Maydell     intc = find_int_controller(fdt);
489c8a07b35SPeter Maydell     if (!intc) {
490c8a07b35SPeter Maydell         /* Not fatal, we just won't provide virtio. This will
491c8a07b35SPeter Maydell          * happen with older device tree blobs.
492c8a07b35SPeter Maydell          */
493c8a07b35SPeter Maydell         fprintf(stderr, "QEMU: warning: couldn't find interrupt controller in "
494c8a07b35SPeter Maydell                 "dtb; will not include virtio-mmio devices in the dtb.\n");
495c8a07b35SPeter Maydell     } else {
496c8a07b35SPeter Maydell         int i;
497c8a07b35SPeter Maydell         const hwaddr *map = daughterboard->motherboard_map;
498c8a07b35SPeter Maydell 
499c8a07b35SPeter Maydell         /* We iterate backwards here because adding nodes
500c8a07b35SPeter Maydell          * to the dtb puts them in last-first.
501c8a07b35SPeter Maydell          */
502c8a07b35SPeter Maydell         for (i = NUM_VIRTIO_TRANSPORTS - 1; i >= 0; i--) {
503c8a07b35SPeter Maydell             add_virtio_mmio_node(fdt, acells, scells,
504c8a07b35SPeter Maydell                                  map[VE_VIRTIO] + 0x200 * i,
505c8a07b35SPeter Maydell                                  0x200, intc, 40 + i);
506c8a07b35SPeter Maydell         }
507c8a07b35SPeter Maydell     }
508c8a07b35SPeter Maydell }
509c8a07b35SPeter Maydell 
510b8433303SRoy Franz 
511b8433303SRoy Franz /* Open code a private version of pflash registration since we
512b8433303SRoy Franz  * need to set non-default device width for VExpress platform.
513b8433303SRoy Franz  */
514b8433303SRoy Franz static pflash_t *ve_pflash_cfi01_register(hwaddr base, const char *name,
515b8433303SRoy Franz                                           DriveInfo *di)
516b8433303SRoy Franz {
517b8433303SRoy Franz     DeviceState *dev = qdev_create(NULL, "cfi.pflash01");
518b8433303SRoy Franz 
5199b3d111aSMarkus Armbruster     if (di) {
5209b3d111aSMarkus Armbruster         qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(di),
5219b3d111aSMarkus Armbruster                             &error_abort);
522b8433303SRoy Franz     }
523b8433303SRoy Franz 
524b8433303SRoy Franz     qdev_prop_set_uint32(dev, "num-blocks",
525b8433303SRoy Franz                          VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE);
526b8433303SRoy Franz     qdev_prop_set_uint64(dev, "sector-length", VEXPRESS_FLASH_SECT_SIZE);
527b8433303SRoy Franz     qdev_prop_set_uint8(dev, "width", 4);
528b8433303SRoy Franz     qdev_prop_set_uint8(dev, "device-width", 2);
529e9809422SPaolo Bonzini     qdev_prop_set_bit(dev, "big-endian", false);
5300163a2dcSRoy Franz     qdev_prop_set_uint16(dev, "id0", 0x89);
5310163a2dcSRoy Franz     qdev_prop_set_uint16(dev, "id1", 0x18);
532b8433303SRoy Franz     qdev_prop_set_uint16(dev, "id2", 0x00);
5330163a2dcSRoy Franz     qdev_prop_set_uint16(dev, "id3", 0x00);
534b8433303SRoy Franz     qdev_prop_set_string(dev, "name", name);
535b8433303SRoy Franz     qdev_init_nofail(dev);
536b8433303SRoy Franz 
537b8433303SRoy Franz     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
538b8433303SRoy Franz     return OBJECT_CHECK(pflash_t, (dev), "cfi.pflash01");
539b8433303SRoy Franz }
540b8433303SRoy Franz 
541af7c9f34SGreg Bellows static void vexpress_common_init(MachineState *machine)
5424c3b29b8SPeter Maydell {
543e364bab6SGreg Bellows     VexpressMachineState *vms = VEXPRESS_MACHINE(machine);
544af7c9f34SGreg Bellows     VexpressMachineClass *vmc = VEXPRESS_MACHINE_GET_CLASS(machine);
545a8f15a27SDaniel P. Berrange     VEDBoardInfo *daughterboard = vmc->daughterboard;
5464c3b29b8SPeter Maydell     DeviceState *dev, *sysctl, *pl041;
5474c3b29b8SPeter Maydell     qemu_irq pic[64];
5484c3b29b8SPeter Maydell     uint32_t sys_id;
5493dc3e7ddSFrancesco Lavra     DriveInfo *dinfo;
5508941d6ceSPeter Maydell     pflash_t *pflash0;
5514c3b29b8SPeter Maydell     ram_addr_t vram_size, sram_size;
5524c3b29b8SPeter Maydell     MemoryRegion *sysmem = get_system_memory();
5534c3b29b8SPeter Maydell     MemoryRegion *vram = g_new(MemoryRegion, 1);
5544c3b29b8SPeter Maydell     MemoryRegion *sram = g_new(MemoryRegion, 1);
5558941d6ceSPeter Maydell     MemoryRegion *flashalias = g_new(MemoryRegion, 1);
5568941d6ceSPeter Maydell     MemoryRegion *flash0mem;
557a8170e5eSAvi Kivity     const hwaddr *map = daughterboard->motherboard_map;
55831410948SPeter Maydell     int i;
5594c3b29b8SPeter Maydell 
560e364bab6SGreg Bellows     daughterboard->init(vms, machine->ram_size, machine->cpu_model, pic);
5614c3b29b8SPeter Maydell 
56261e99241SGrant Likely     /*
56361e99241SGrant Likely      * If a bios file was provided, attempt to map it into memory
56461e99241SGrant Likely      */
56561e99241SGrant Likely     if (bios_name) {
5666e05a12fSGonglei         char *fn;
567db25a158SStefan Weil         int image_size;
568476e75abSPeter Maydell 
569476e75abSPeter Maydell         if (drive_get(IF_PFLASH, 0, 0)) {
570476e75abSPeter Maydell             error_report("The contents of the first flash device may be "
571476e75abSPeter Maydell                          "specified with -bios or with -drive if=pflash... "
572476e75abSPeter Maydell                          "but you cannot use both options at once");
573476e75abSPeter Maydell             exit(1);
574476e75abSPeter Maydell         }
575476e75abSPeter Maydell         fn = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
576db25a158SStefan Weil         if (!fn) {
577db25a158SStefan Weil             error_report("Could not find ROM image '%s'", bios_name);
578db25a158SStefan Weil             exit(1);
579db25a158SStefan Weil         }
580db25a158SStefan Weil         image_size = load_image_targphys(fn, map[VE_NORFLASH0],
581db25a158SStefan Weil                                          VEXPRESS_FLASH_SIZE);
582db25a158SStefan Weil         g_free(fn);
583db25a158SStefan Weil         if (image_size < 0) {
58461e99241SGrant Likely             error_report("Could not load ROM image '%s'", bios_name);
58561e99241SGrant Likely             exit(1);
58661e99241SGrant Likely         }
58761e99241SGrant Likely     }
58861e99241SGrant Likely 
5892558e0a6SPeter Maydell     /* Motherboard peripherals: the wiring is the same but the
5902558e0a6SPeter Maydell      * addresses vary between the legacy and A-Series memory maps.
5912558e0a6SPeter Maydell      */
5922558e0a6SPeter Maydell 
5932055283bSPeter Maydell     sys_id = 0x1190f500;
5942055283bSPeter Maydell 
5952055283bSPeter Maydell     sysctl = qdev_create(NULL, "realview_sysctl");
5962055283bSPeter Maydell     qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
597cdef10bbSPeter Maydell     qdev_prop_set_uint32(sysctl, "proc_id", daughterboard->proc_id);
59831410948SPeter Maydell     qdev_prop_set_uint32(sysctl, "len-db-voltage",
59931410948SPeter Maydell                          daughterboard->num_voltage_sensors);
60031410948SPeter Maydell     for (i = 0; i < daughterboard->num_voltage_sensors; i++) {
60131410948SPeter Maydell         char *propname = g_strdup_printf("db-voltage[%d]", i);
60231410948SPeter Maydell         qdev_prop_set_uint32(sysctl, propname, daughterboard->voltages[i]);
60331410948SPeter Maydell         g_free(propname);
60431410948SPeter Maydell     }
6059c7d4893SPeter Maydell     qdev_prop_set_uint32(sysctl, "len-db-clock",
6069c7d4893SPeter Maydell                          daughterboard->num_clocks);
6079c7d4893SPeter Maydell     for (i = 0; i < daughterboard->num_clocks; i++) {
6089c7d4893SPeter Maydell         char *propname = g_strdup_printf("db-clock[%d]", i);
6099c7d4893SPeter Maydell         qdev_prop_set_uint32(sysctl, propname, daughterboard->clocks[i]);
6109c7d4893SPeter Maydell         g_free(propname);
6119c7d4893SPeter Maydell     }
6127a65c8ccSPeter Maydell     qdev_init_nofail(sysctl);
6131356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, map[VE_SYSREGS]);
6142055283bSPeter Maydell 
6152558e0a6SPeter Maydell     /* VE_SP810: not modelled */
6162558e0a6SPeter Maydell     /* VE_SERIALPCI: not modelled */
6172558e0a6SPeter Maydell 
61803a0e944SPeter Maydell     pl041 = qdev_create(NULL, "pl041");
61903a0e944SPeter Maydell     qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
62003a0e944SPeter Maydell     qdev_init_nofail(pl041);
6211356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, map[VE_PL041]);
6221356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[11]);
6232055283bSPeter Maydell 
6242558e0a6SPeter Maydell     dev = sysbus_create_varargs("pl181", map[VE_MMCI], pic[9], pic[10], NULL);
6252055283bSPeter Maydell     /* Wire up MMC card detect and read-only signals */
6262055283bSPeter Maydell     qdev_connect_gpio_out(dev, 0,
6272055283bSPeter Maydell                           qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT));
6282055283bSPeter Maydell     qdev_connect_gpio_out(dev, 1,
6292055283bSPeter Maydell                           qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN));
6302055283bSPeter Maydell 
6312558e0a6SPeter Maydell     sysbus_create_simple("pl050_keyboard", map[VE_KMI0], pic[12]);
6322558e0a6SPeter Maydell     sysbus_create_simple("pl050_mouse", map[VE_KMI1], pic[13]);
6332055283bSPeter Maydell 
6342558e0a6SPeter Maydell     sysbus_create_simple("pl011", map[VE_UART0], pic[5]);
6352558e0a6SPeter Maydell     sysbus_create_simple("pl011", map[VE_UART1], pic[6]);
6362558e0a6SPeter Maydell     sysbus_create_simple("pl011", map[VE_UART2], pic[7]);
6372558e0a6SPeter Maydell     sysbus_create_simple("pl011", map[VE_UART3], pic[8]);
6382055283bSPeter Maydell 
6392558e0a6SPeter Maydell     sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]);
6402558e0a6SPeter Maydell     sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]);
6412055283bSPeter Maydell 
6422558e0a6SPeter Maydell     /* VE_SERIALDVI: not modelled */
6432055283bSPeter Maydell 
6442558e0a6SPeter Maydell     sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */
6452055283bSPeter Maydell 
6462558e0a6SPeter Maydell     /* VE_COMPACTFLASH: not modelled */
6472055283bSPeter Maydell 
648b7206878SPeter Maydell     sysbus_create_simple("pl111", map[VE_CLCD], pic[14]);
6492055283bSPeter Maydell 
6503dc3e7ddSFrancesco Lavra     dinfo = drive_get_next(IF_PFLASH);
651b8433303SRoy Franz     pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0",
652b8433303SRoy Franz                                        dinfo);
6538941d6ceSPeter Maydell     if (!pflash0) {
6543dc3e7ddSFrancesco Lavra         fprintf(stderr, "vexpress: error registering flash 0.\n");
6553dc3e7ddSFrancesco Lavra         exit(1);
6563dc3e7ddSFrancesco Lavra     }
6573dc3e7ddSFrancesco Lavra 
6588941d6ceSPeter Maydell     if (map[VE_NORFLASHALIAS] != -1) {
6598941d6ceSPeter Maydell         /* Map flash 0 as an alias into low memory */
6608941d6ceSPeter Maydell         flash0mem = sysbus_mmio_get_region(SYS_BUS_DEVICE(pflash0), 0);
6618941d6ceSPeter Maydell         memory_region_init_alias(flashalias, NULL, "vexpress.flashalias",
6628941d6ceSPeter Maydell                                  flash0mem, 0, VEXPRESS_FLASH_SIZE);
6638941d6ceSPeter Maydell         memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], flashalias);
6648941d6ceSPeter Maydell     }
6658941d6ceSPeter Maydell 
6663dc3e7ddSFrancesco Lavra     dinfo = drive_get_next(IF_PFLASH);
667b8433303SRoy Franz     if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1",
668b8433303SRoy Franz                                   dinfo)) {
6693dc3e7ddSFrancesco Lavra         fprintf(stderr, "vexpress: error registering flash 1.\n");
6703dc3e7ddSFrancesco Lavra         exit(1);
6713dc3e7ddSFrancesco Lavra     }
6722558e0a6SPeter Maydell 
6732055283bSPeter Maydell     sram_size = 0x2000000;
67449946538SHu Tao     memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size,
675f8ed85acSMarkus Armbruster                            &error_fatal);
676c5705a77SAvi Kivity     vmstate_register_ram_global(sram);
6772558e0a6SPeter Maydell     memory_region_add_subregion(sysmem, map[VE_SRAM], sram);
6782055283bSPeter Maydell 
6792055283bSPeter Maydell     vram_size = 0x800000;
68049946538SHu Tao     memory_region_init_ram(vram, NULL, "vexpress.vram", vram_size,
681f8ed85acSMarkus Armbruster                            &error_fatal);
682c5705a77SAvi Kivity     vmstate_register_ram_global(vram);
6832558e0a6SPeter Maydell     memory_region_add_subregion(sysmem, map[VE_VIDEORAM], vram);
6842055283bSPeter Maydell 
6852055283bSPeter Maydell     /* 0x4e000000 LAN9118 Ethernet */
686a005d073SStefan Hajnoczi     if (nd_table[0].used) {
6872558e0a6SPeter Maydell         lan9118_init(&nd_table[0], map[VE_ETHERNET], pic[15]);
6882055283bSPeter Maydell     }
6892055283bSPeter Maydell 
6902558e0a6SPeter Maydell     /* VE_USB: not modelled */
6912558e0a6SPeter Maydell 
6922558e0a6SPeter Maydell     /* VE_DAPROM: not modelled */
6932055283bSPeter Maydell 
694c8a07b35SPeter Maydell     /* Create mmio transports, so the user can create virtio backends
695c8a07b35SPeter Maydell      * (which will be automatically plugged in to the transports). If
696c8a07b35SPeter Maydell      * no backend is created the transport will just sit harmlessly idle.
697c8a07b35SPeter Maydell      */
698c8a07b35SPeter Maydell     for (i = 0; i < NUM_VIRTIO_TRANSPORTS; i++) {
699c8a07b35SPeter Maydell         sysbus_create_simple("virtio-mmio", map[VE_VIRTIO] + 0x200 * i,
700c8a07b35SPeter Maydell                              pic[40 + i]);
701c8a07b35SPeter Maydell     }
702c8a07b35SPeter Maydell 
7033ef96221SMarcel Apfelbaum     daughterboard->bootinfo.ram_size = machine->ram_size;
7043ef96221SMarcel Apfelbaum     daughterboard->bootinfo.kernel_filename = machine->kernel_filename;
7053ef96221SMarcel Apfelbaum     daughterboard->bootinfo.kernel_cmdline = machine->kernel_cmdline;
7063ef96221SMarcel Apfelbaum     daughterboard->bootinfo.initrd_filename = machine->initrd_filename;
707cef04a26SPeter Maydell     daughterboard->bootinfo.nb_cpus = smp_cpus;
708cef04a26SPeter Maydell     daughterboard->bootinfo.board_id = VEXPRESS_BOARD_ID;
709cef04a26SPeter Maydell     daughterboard->bootinfo.loader_start = daughterboard->loader_start;
710cef04a26SPeter Maydell     daughterboard->bootinfo.smp_loader_start = map[VE_SRAM];
711cef04a26SPeter Maydell     daughterboard->bootinfo.smp_bootreg_addr = map[VE_SYSREGS] + 0x30;
712cef04a26SPeter Maydell     daughterboard->bootinfo.gic_cpu_if_addr = daughterboard->gic_cpu_if_addr;
713c8a07b35SPeter Maydell     daughterboard->bootinfo.modify_dtb = vexpress_modify_dtb;
71412d027f1SGreg Bellows     /* Indicate that when booting Linux we should be in secure state */
71512d027f1SGreg Bellows     daughterboard->bootinfo.secure_boot = true;
716cef04a26SPeter Maydell     arm_load_kernel(ARM_CPU(first_cpu), &daughterboard->bootinfo);
7172055283bSPeter Maydell }
7182055283bSPeter Maydell 
71949021924SGreg Bellows static bool vexpress_get_secure(Object *obj, Error **errp)
72049021924SGreg Bellows {
72149021924SGreg Bellows     VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
72249021924SGreg Bellows 
72349021924SGreg Bellows     return vms->secure;
72449021924SGreg Bellows }
72549021924SGreg Bellows 
72649021924SGreg Bellows static void vexpress_set_secure(Object *obj, bool value, Error **errp)
72749021924SGreg Bellows {
72849021924SGreg Bellows     VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
72949021924SGreg Bellows 
73049021924SGreg Bellows     vms->secure = value;
73149021924SGreg Bellows }
73249021924SGreg Bellows 
73349021924SGreg Bellows static void vexpress_instance_init(Object *obj)
73449021924SGreg Bellows {
73549021924SGreg Bellows     VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
73649021924SGreg Bellows 
73749021924SGreg Bellows     /* EL3 is enabled by default on vexpress */
73849021924SGreg Bellows     vms->secure = true;
73949021924SGreg Bellows     object_property_add_bool(obj, "secure", vexpress_get_secure,
74049021924SGreg Bellows                              vexpress_set_secure, NULL);
74149021924SGreg Bellows     object_property_set_description(obj, "secure",
74249021924SGreg Bellows                                     "Set on/off to enable/disable the ARM "
74349021924SGreg Bellows                                     "Security Extensions (TrustZone)",
74449021924SGreg Bellows                                     NULL);
74549021924SGreg Bellows }
74649021924SGreg Bellows 
7477eb1dc7fSGreg Bellows static void vexpress_class_init(ObjectClass *oc, void *data)
7487eb1dc7fSGreg Bellows {
7497eb1dc7fSGreg Bellows     MachineClass *mc = MACHINE_CLASS(oc);
7507eb1dc7fSGreg Bellows 
7517eb1dc7fSGreg Bellows     mc->desc = "ARM Versatile Express";
752af7c9f34SGreg Bellows     mc->init = vexpress_common_init;
7537eb1dc7fSGreg Bellows     mc->block_default_type = IF_SCSI;
7547eb1dc7fSGreg Bellows     mc->max_cpus = 4;
7557eb1dc7fSGreg Bellows }
7567eb1dc7fSGreg Bellows 
7579ee00ba8SGreg Bellows static void vexpress_a9_class_init(ObjectClass *oc, void *data)
7589ee00ba8SGreg Bellows {
7599ee00ba8SGreg Bellows     MachineClass *mc = MACHINE_CLASS(oc);
7609ee00ba8SGreg Bellows     VexpressMachineClass *vmc = VEXPRESS_MACHINE_CLASS(oc);
7619ee00ba8SGreg Bellows 
7629ee00ba8SGreg Bellows     mc->desc = "ARM Versatile Express for Cortex-A9";
7639ee00ba8SGreg Bellows 
764a8f15a27SDaniel P. Berrange     vmc->daughterboard = &a9_daughterboard;
7659ee00ba8SGreg Bellows }
7669ee00ba8SGreg Bellows 
7679ee00ba8SGreg Bellows static void vexpress_a15_class_init(ObjectClass *oc, void *data)
7689ee00ba8SGreg Bellows {
7699ee00ba8SGreg Bellows     MachineClass *mc = MACHINE_CLASS(oc);
7709ee00ba8SGreg Bellows     VexpressMachineClass *vmc = VEXPRESS_MACHINE_CLASS(oc);
7719ee00ba8SGreg Bellows 
7729ee00ba8SGreg Bellows     mc->desc = "ARM Versatile Express for Cortex-A15";
7739ee00ba8SGreg Bellows 
7749ee00ba8SGreg Bellows     vmc->daughterboard = &a15_daughterboard;
7759ee00ba8SGreg Bellows }
7769ee00ba8SGreg Bellows 
7777eb1dc7fSGreg Bellows static const TypeInfo vexpress_info = {
7787eb1dc7fSGreg Bellows     .name = TYPE_VEXPRESS_MACHINE,
7797eb1dc7fSGreg Bellows     .parent = TYPE_MACHINE,
7807eb1dc7fSGreg Bellows     .abstract = true,
7817eb1dc7fSGreg Bellows     .instance_size = sizeof(VexpressMachineState),
78249021924SGreg Bellows     .instance_init = vexpress_instance_init,
7837eb1dc7fSGreg Bellows     .class_size = sizeof(VexpressMachineClass),
7847eb1dc7fSGreg Bellows     .class_init = vexpress_class_init,
7857eb1dc7fSGreg Bellows };
7867eb1dc7fSGreg Bellows 
7879ee00ba8SGreg Bellows static const TypeInfo vexpress_a9_info = {
7889ee00ba8SGreg Bellows     .name = TYPE_VEXPRESS_A9_MACHINE,
7899ee00ba8SGreg Bellows     .parent = TYPE_VEXPRESS_MACHINE,
7909ee00ba8SGreg Bellows     .class_init = vexpress_a9_class_init,
7912055283bSPeter Maydell };
7922055283bSPeter Maydell 
7939ee00ba8SGreg Bellows static const TypeInfo vexpress_a15_info = {
7949ee00ba8SGreg Bellows     .name = TYPE_VEXPRESS_A15_MACHINE,
7959ee00ba8SGreg Bellows     .parent = TYPE_VEXPRESS_MACHINE,
7969ee00ba8SGreg Bellows     .class_init = vexpress_a15_class_init,
797961f195eSPeter Maydell };
798961f195eSPeter Maydell 
7992055283bSPeter Maydell static void vexpress_machine_init(void)
8002055283bSPeter Maydell {
8017eb1dc7fSGreg Bellows     type_register_static(&vexpress_info);
8029ee00ba8SGreg Bellows     type_register_static(&vexpress_a9_info);
8039ee00ba8SGreg Bellows     type_register_static(&vexpress_a15_info);
8042055283bSPeter Maydell }
8052055283bSPeter Maydell 
8060e6aac87SEduardo Habkost type_init(vexpress_machine_init);
807