12055283bSPeter Maydell /* 22055283bSPeter Maydell * ARM Versatile Express emulation. 32055283bSPeter Maydell * 42055283bSPeter Maydell * Copyright (c) 2010 - 2011 B Labs Ltd. 52055283bSPeter Maydell * Copyright (c) 2011 Linaro Limited 62055283bSPeter Maydell * Written by Bahadir Balban, Amit Mahajan, Peter Maydell 72055283bSPeter Maydell * 82055283bSPeter Maydell * This program is free software; you can redistribute it and/or modify 92055283bSPeter Maydell * it under the terms of the GNU General Public License version 2 as 102055283bSPeter Maydell * published by the Free Software Foundation. 112055283bSPeter Maydell * 122055283bSPeter Maydell * This program is distributed in the hope that it will be useful, 132055283bSPeter Maydell * but WITHOUT ANY WARRANTY; without even the implied warranty of 142055283bSPeter Maydell * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 152055283bSPeter Maydell * GNU General Public License for more details. 162055283bSPeter Maydell * 172055283bSPeter Maydell * You should have received a copy of the GNU General Public License along 182055283bSPeter Maydell * with this program; if not, see <http://www.gnu.org/licenses/>. 196b620ca3SPaolo Bonzini * 206b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 216b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 222055283bSPeter Maydell */ 232055283bSPeter Maydell 2412b16722SPeter Maydell #include "qemu/osdep.h" 25da34e65cSMarkus Armbruster #include "qapi/error.h" 264771d756SPaolo Bonzini #include "qemu-common.h" 274771d756SPaolo Bonzini #include "cpu.h" 2883c9f4caSPaolo Bonzini #include "hw/sysbus.h" 29bd2be150SPeter Maydell #include "hw/arm/arm.h" 300d09e41aSPaolo Bonzini #include "hw/arm/primecell.h" 31bd2be150SPeter Maydell #include "hw/devices.h" 320b724768SLinus Walleij #include "hw/i2c/i2c.h" 331422e32dSPaolo Bonzini #include "net/net.h" 349c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3583c9f4caSPaolo Bonzini #include "hw/boards.h" 3661e99241SGrant Likely #include "hw/loader.h" 37022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 380d09e41aSPaolo Bonzini #include "hw/block/flash.h" 39c8a07b35SPeter Maydell #include "sysemu/device_tree.h" 409948c38bSPeter Maydell #include "qemu/error-report.h" 41c8a07b35SPeter Maydell #include <libfdt.h> 42f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h" 43c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h" 44c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a15mpcore.h" 452055283bSPeter Maydell 462055283bSPeter Maydell #define VEXPRESS_BOARD_ID 0x8e0 473dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SIZE (64 * 1024 * 1024) 483dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SECT_SIZE (256 * 1024) 492055283bSPeter Maydell 50c8a07b35SPeter Maydell /* Number of virtio transports to create (0..8; limited by 51c8a07b35SPeter Maydell * number of available IRQ lines). 52c8a07b35SPeter Maydell */ 53c8a07b35SPeter Maydell #define NUM_VIRTIO_TRANSPORTS 4 54c8a07b35SPeter Maydell 552558e0a6SPeter Maydell /* Address maps for peripherals: 562558e0a6SPeter Maydell * the Versatile Express motherboard has two possible maps, 572558e0a6SPeter Maydell * the "legacy" one (used for A9) and the "Cortex-A Series" 582558e0a6SPeter Maydell * map (used for newer cores). 592558e0a6SPeter Maydell * Individual daughterboards can also have different maps for 602558e0a6SPeter Maydell * their peripherals. 612558e0a6SPeter Maydell */ 622558e0a6SPeter Maydell 632558e0a6SPeter Maydell enum { 642558e0a6SPeter Maydell VE_SYSREGS, 652558e0a6SPeter Maydell VE_SP810, 662558e0a6SPeter Maydell VE_SERIALPCI, 672558e0a6SPeter Maydell VE_PL041, 682558e0a6SPeter Maydell VE_MMCI, 692558e0a6SPeter Maydell VE_KMI0, 702558e0a6SPeter Maydell VE_KMI1, 712558e0a6SPeter Maydell VE_UART0, 722558e0a6SPeter Maydell VE_UART1, 732558e0a6SPeter Maydell VE_UART2, 742558e0a6SPeter Maydell VE_UART3, 752558e0a6SPeter Maydell VE_WDT, 762558e0a6SPeter Maydell VE_TIMER01, 772558e0a6SPeter Maydell VE_TIMER23, 782558e0a6SPeter Maydell VE_SERIALDVI, 792558e0a6SPeter Maydell VE_RTC, 802558e0a6SPeter Maydell VE_COMPACTFLASH, 812558e0a6SPeter Maydell VE_CLCD, 822558e0a6SPeter Maydell VE_NORFLASH0, 832558e0a6SPeter Maydell VE_NORFLASH1, 848941d6ceSPeter Maydell VE_NORFLASHALIAS, 852558e0a6SPeter Maydell VE_SRAM, 862558e0a6SPeter Maydell VE_VIDEORAM, 872558e0a6SPeter Maydell VE_ETHERNET, 882558e0a6SPeter Maydell VE_USB, 892558e0a6SPeter Maydell VE_DAPROM, 90c8a07b35SPeter Maydell VE_VIRTIO, 912558e0a6SPeter Maydell }; 922558e0a6SPeter Maydell 93a8170e5eSAvi Kivity static hwaddr motherboard_legacy_map[] = { 946ec1588eSPeter Maydell [VE_NORFLASHALIAS] = 0, 952558e0a6SPeter Maydell /* CS7: 0x10000000 .. 0x10020000 */ 962558e0a6SPeter Maydell [VE_SYSREGS] = 0x10000000, 972558e0a6SPeter Maydell [VE_SP810] = 0x10001000, 982558e0a6SPeter Maydell [VE_SERIALPCI] = 0x10002000, 992558e0a6SPeter Maydell [VE_PL041] = 0x10004000, 1002558e0a6SPeter Maydell [VE_MMCI] = 0x10005000, 1012558e0a6SPeter Maydell [VE_KMI0] = 0x10006000, 1022558e0a6SPeter Maydell [VE_KMI1] = 0x10007000, 1032558e0a6SPeter Maydell [VE_UART0] = 0x10009000, 1042558e0a6SPeter Maydell [VE_UART1] = 0x1000a000, 1052558e0a6SPeter Maydell [VE_UART2] = 0x1000b000, 1062558e0a6SPeter Maydell [VE_UART3] = 0x1000c000, 1072558e0a6SPeter Maydell [VE_WDT] = 0x1000f000, 1082558e0a6SPeter Maydell [VE_TIMER01] = 0x10011000, 1092558e0a6SPeter Maydell [VE_TIMER23] = 0x10012000, 110c8a07b35SPeter Maydell [VE_VIRTIO] = 0x10013000, 1112558e0a6SPeter Maydell [VE_SERIALDVI] = 0x10016000, 1122558e0a6SPeter Maydell [VE_RTC] = 0x10017000, 1132558e0a6SPeter Maydell [VE_COMPACTFLASH] = 0x1001a000, 1142558e0a6SPeter Maydell [VE_CLCD] = 0x1001f000, 1152558e0a6SPeter Maydell /* CS0: 0x40000000 .. 0x44000000 */ 1162558e0a6SPeter Maydell [VE_NORFLASH0] = 0x40000000, 1172558e0a6SPeter Maydell /* CS1: 0x44000000 .. 0x48000000 */ 1182558e0a6SPeter Maydell [VE_NORFLASH1] = 0x44000000, 1192558e0a6SPeter Maydell /* CS2: 0x48000000 .. 0x4a000000 */ 1202558e0a6SPeter Maydell [VE_SRAM] = 0x48000000, 1212558e0a6SPeter Maydell /* CS3: 0x4c000000 .. 0x50000000 */ 1222558e0a6SPeter Maydell [VE_VIDEORAM] = 0x4c000000, 1232558e0a6SPeter Maydell [VE_ETHERNET] = 0x4e000000, 1242558e0a6SPeter Maydell [VE_USB] = 0x4f000000, 1252055283bSPeter Maydell }; 1262055283bSPeter Maydell 127a8170e5eSAvi Kivity static hwaddr motherboard_aseries_map[] = { 1288941d6ceSPeter Maydell [VE_NORFLASHALIAS] = 0, 129661bafb3SFrancesco Lavra /* CS0: 0x08000000 .. 0x0c000000 */ 130661bafb3SFrancesco Lavra [VE_NORFLASH0] = 0x08000000, 131961f195eSPeter Maydell /* CS4: 0x0c000000 .. 0x10000000 */ 132961f195eSPeter Maydell [VE_NORFLASH1] = 0x0c000000, 133961f195eSPeter Maydell /* CS5: 0x10000000 .. 0x14000000 */ 134961f195eSPeter Maydell /* CS1: 0x14000000 .. 0x18000000 */ 135961f195eSPeter Maydell [VE_SRAM] = 0x14000000, 136961f195eSPeter Maydell /* CS2: 0x18000000 .. 0x1c000000 */ 137961f195eSPeter Maydell [VE_VIDEORAM] = 0x18000000, 138961f195eSPeter Maydell [VE_ETHERNET] = 0x1a000000, 139961f195eSPeter Maydell [VE_USB] = 0x1b000000, 140961f195eSPeter Maydell /* CS3: 0x1c000000 .. 0x20000000 */ 141961f195eSPeter Maydell [VE_DAPROM] = 0x1c000000, 142961f195eSPeter Maydell [VE_SYSREGS] = 0x1c010000, 143961f195eSPeter Maydell [VE_SP810] = 0x1c020000, 144961f195eSPeter Maydell [VE_SERIALPCI] = 0x1c030000, 145961f195eSPeter Maydell [VE_PL041] = 0x1c040000, 146961f195eSPeter Maydell [VE_MMCI] = 0x1c050000, 147961f195eSPeter Maydell [VE_KMI0] = 0x1c060000, 148961f195eSPeter Maydell [VE_KMI1] = 0x1c070000, 149961f195eSPeter Maydell [VE_UART0] = 0x1c090000, 150961f195eSPeter Maydell [VE_UART1] = 0x1c0a0000, 151961f195eSPeter Maydell [VE_UART2] = 0x1c0b0000, 152961f195eSPeter Maydell [VE_UART3] = 0x1c0c0000, 153961f195eSPeter Maydell [VE_WDT] = 0x1c0f0000, 154961f195eSPeter Maydell [VE_TIMER01] = 0x1c110000, 155961f195eSPeter Maydell [VE_TIMER23] = 0x1c120000, 156c8a07b35SPeter Maydell [VE_VIRTIO] = 0x1c130000, 157961f195eSPeter Maydell [VE_SERIALDVI] = 0x1c160000, 158961f195eSPeter Maydell [VE_RTC] = 0x1c170000, 159961f195eSPeter Maydell [VE_COMPACTFLASH] = 0x1c1a0000, 160961f195eSPeter Maydell [VE_CLCD] = 0x1c1f0000, 161961f195eSPeter Maydell }; 162961f195eSPeter Maydell 1634c3b29b8SPeter Maydell /* Structure defining the peculiarities of a specific daughterboard */ 1644c3b29b8SPeter Maydell 1654c3b29b8SPeter Maydell typedef struct VEDBoardInfo VEDBoardInfo; 1664c3b29b8SPeter Maydell 1677eb1dc7fSGreg Bellows typedef struct { 1687eb1dc7fSGreg Bellows MachineClass parent; 1697eb1dc7fSGreg Bellows VEDBoardInfo *daughterboard; 1707eb1dc7fSGreg Bellows } VexpressMachineClass; 1717eb1dc7fSGreg Bellows 1727eb1dc7fSGreg Bellows typedef struct { 1737eb1dc7fSGreg Bellows MachineState parent; 17449021924SGreg Bellows bool secure; 1757eb1dc7fSGreg Bellows } VexpressMachineState; 1767eb1dc7fSGreg Bellows 1777eb1dc7fSGreg Bellows #define TYPE_VEXPRESS_MACHINE "vexpress" 17898cec76aSEduardo Habkost #define TYPE_VEXPRESS_A9_MACHINE MACHINE_TYPE_NAME("vexpress-a9") 17998cec76aSEduardo Habkost #define TYPE_VEXPRESS_A15_MACHINE MACHINE_TYPE_NAME("vexpress-a15") 1807eb1dc7fSGreg Bellows #define VEXPRESS_MACHINE(obj) \ 1817eb1dc7fSGreg Bellows OBJECT_CHECK(VexpressMachineState, (obj), TYPE_VEXPRESS_MACHINE) 1827eb1dc7fSGreg Bellows #define VEXPRESS_MACHINE_GET_CLASS(obj) \ 1837eb1dc7fSGreg Bellows OBJECT_GET_CLASS(VexpressMachineClass, obj, TYPE_VEXPRESS_MACHINE) 1847eb1dc7fSGreg Bellows #define VEXPRESS_MACHINE_CLASS(klass) \ 1857eb1dc7fSGreg Bellows OBJECT_CLASS_CHECK(VexpressMachineClass, klass, TYPE_VEXPRESS_MACHINE) 1867eb1dc7fSGreg Bellows 187e364bab6SGreg Bellows typedef void DBoardInitFn(const VexpressMachineState *machine, 1884c3b29b8SPeter Maydell ram_addr_t ram_size, 189ba1ba5ccSIgor Mammedov const char *cpu_type, 190cdef10bbSPeter Maydell qemu_irq *pic); 1914c3b29b8SPeter Maydell 1924c3b29b8SPeter Maydell struct VEDBoardInfo { 193cef04a26SPeter Maydell struct arm_boot_info bootinfo; 194a8170e5eSAvi Kivity const hwaddr *motherboard_map; 195a8170e5eSAvi Kivity hwaddr loader_start; 196a8170e5eSAvi Kivity const hwaddr gic_cpu_if_addr; 197cdef10bbSPeter Maydell uint32_t proc_id; 19831410948SPeter Maydell uint32_t num_voltage_sensors; 19931410948SPeter Maydell const uint32_t *voltages; 2009c7d4893SPeter Maydell uint32_t num_clocks; 2019c7d4893SPeter Maydell const uint32_t *clocks; 2024c3b29b8SPeter Maydell DBoardInitFn *init; 2034c3b29b8SPeter Maydell }; 2044c3b29b8SPeter Maydell 205ba1ba5ccSIgor Mammedov static void init_cpus(const char *cpu_type, const char *privdev, 20612d027f1SGreg Bellows hwaddr periphbase, qemu_irq *pic, bool secure) 2079948c38bSPeter Maydell { 2089948c38bSPeter Maydell DeviceState *dev; 2099948c38bSPeter Maydell SysBusDevice *busdev; 2109948c38bSPeter Maydell int n; 2119948c38bSPeter Maydell 2129948c38bSPeter Maydell /* Create the actual CPUs */ 2139948c38bSPeter Maydell for (n = 0; n < smp_cpus; n++) { 214ba1ba5ccSIgor Mammedov Object *cpuobj = object_new(cpu_type); 2159948c38bSPeter Maydell 21612d027f1SGreg Bellows if (!secure) { 21712d027f1SGreg Bellows object_property_set_bool(cpuobj, false, "has_el3", NULL); 21812d027f1SGreg Bellows } 21912d027f1SGreg Bellows 220d097696eSPeter Maydell if (object_property_find(cpuobj, "reset-cbar", NULL)) { 221d097696eSPeter Maydell object_property_set_int(cpuobj, periphbase, 222d097696eSPeter Maydell "reset-cbar", &error_abort); 2239948c38bSPeter Maydell } 224007b0657SMarkus Armbruster object_property_set_bool(cpuobj, true, "realized", &error_fatal); 2259948c38bSPeter Maydell } 2269948c38bSPeter Maydell 2279948c38bSPeter Maydell /* Create the private peripheral devices (including the GIC); 2289948c38bSPeter Maydell * this must happen after the CPUs are created because a15mpcore_priv 2299948c38bSPeter Maydell * wires itself up to the CPU's generic_timer gpio out lines. 2309948c38bSPeter Maydell */ 2319948c38bSPeter Maydell dev = qdev_create(NULL, privdev); 2329948c38bSPeter Maydell qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 2339948c38bSPeter Maydell qdev_init_nofail(dev); 2349948c38bSPeter Maydell busdev = SYS_BUS_DEVICE(dev); 2359948c38bSPeter Maydell sysbus_mmio_map(busdev, 0, periphbase); 2369948c38bSPeter Maydell 2379948c38bSPeter Maydell /* Interrupts [42:0] are from the motherboard; 2389948c38bSPeter Maydell * [47:43] are reserved; [63:48] are daughterboard 2399948c38bSPeter Maydell * peripherals. Note that some documentation numbers 2409948c38bSPeter Maydell * external interrupts starting from 32 (because there 2419948c38bSPeter Maydell * are internal interrupts 0..31). 2429948c38bSPeter Maydell */ 2439948c38bSPeter Maydell for (n = 0; n < 64; n++) { 2449948c38bSPeter Maydell pic[n] = qdev_get_gpio_in(dev, n); 2459948c38bSPeter Maydell } 2469948c38bSPeter Maydell 2479948c38bSPeter Maydell /* Connect the CPUs to the GIC */ 2489948c38bSPeter Maydell for (n = 0; n < smp_cpus; n++) { 2499948c38bSPeter Maydell DeviceState *cpudev = DEVICE(qemu_get_cpu(n)); 2509948c38bSPeter Maydell 2519948c38bSPeter Maydell sysbus_connect_irq(busdev, n, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); 25227192e39SFabian Aggeler sysbus_connect_irq(busdev, n + smp_cpus, 25327192e39SFabian Aggeler qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); 254*33383e9bSPeter Maydell sysbus_connect_irq(busdev, n + 2 * smp_cpus, 255*33383e9bSPeter Maydell qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); 256*33383e9bSPeter Maydell sysbus_connect_irq(busdev, n + 3 * smp_cpus, 257*33383e9bSPeter Maydell qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); 2589948c38bSPeter Maydell } 2599948c38bSPeter Maydell } 2609948c38bSPeter Maydell 261e364bab6SGreg Bellows static void a9_daughterboard_init(const VexpressMachineState *vms, 2624c3b29b8SPeter Maydell ram_addr_t ram_size, 263ba1ba5ccSIgor Mammedov const char *cpu_type, 264cdef10bbSPeter Maydell qemu_irq *pic) 2652055283bSPeter Maydell { 266e6d17b05SAvi Kivity MemoryRegion *sysmem = get_system_memory(); 267e6d17b05SAvi Kivity MemoryRegion *ram = g_new(MemoryRegion, 1); 268e6d17b05SAvi Kivity MemoryRegion *lowram = g_new(MemoryRegion, 1); 2694c3b29b8SPeter Maydell ram_addr_t low_ram_size; 2702055283bSPeter Maydell 2712055283bSPeter Maydell if (ram_size > 0x40000000) { 2722055283bSPeter Maydell /* 1GB is the maximum the address space permits */ 273c0dbca36SAlistair Francis error_report("vexpress-a9: cannot model more than 1GB RAM"); 2742055283bSPeter Maydell exit(1); 2752055283bSPeter Maydell } 2762055283bSPeter Maydell 277c8623c02SDirk Müller memory_region_allocate_system_memory(ram, NULL, "vexpress.highmem", 278c8623c02SDirk Müller ram_size); 2792055283bSPeter Maydell low_ram_size = ram_size; 2802055283bSPeter Maydell if (low_ram_size > 0x4000000) { 2812055283bSPeter Maydell low_ram_size = 0x4000000; 2822055283bSPeter Maydell } 2832055283bSPeter Maydell /* RAM is from 0x60000000 upwards. The bottom 64MB of the 2842055283bSPeter Maydell * address space should in theory be remappable to various 2852055283bSPeter Maydell * things including ROM or RAM; we always map the RAM there. 2862055283bSPeter Maydell */ 2872c9b15caSPaolo Bonzini memory_region_init_alias(lowram, NULL, "vexpress.lowmem", ram, 0, low_ram_size); 288e6d17b05SAvi Kivity memory_region_add_subregion(sysmem, 0x0, lowram); 289e6d17b05SAvi Kivity memory_region_add_subregion(sysmem, 0x60000000, ram); 2902055283bSPeter Maydell 2912055283bSPeter Maydell /* 0x1e000000 A9MPCore (SCU) private memory region */ 292ba1ba5ccSIgor Mammedov init_cpus(cpu_type, TYPE_A9MPCORE_PRIV, 0x1e000000, pic, vms->secure); 2932055283bSPeter Maydell 2944c3b29b8SPeter Maydell /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */ 2954c3b29b8SPeter Maydell 2964c3b29b8SPeter Maydell /* 0x10020000 PL111 CLCD (daughterboard) */ 2974c3b29b8SPeter Maydell sysbus_create_simple("pl111", 0x10020000, pic[44]); 2984c3b29b8SPeter Maydell 2994c3b29b8SPeter Maydell /* 0x10060000 AXI RAM */ 3004c3b29b8SPeter Maydell /* 0x100e0000 PL341 Dynamic Memory Controller */ 3014c3b29b8SPeter Maydell /* 0x100e1000 PL354 Static Memory Controller */ 3024c3b29b8SPeter Maydell /* 0x100e2000 System Configuration Controller */ 3034c3b29b8SPeter Maydell 3044c3b29b8SPeter Maydell sysbus_create_simple("sp804", 0x100e4000, pic[48]); 3054c3b29b8SPeter Maydell /* 0x100e5000 SP805 Watchdog module */ 3064c3b29b8SPeter Maydell /* 0x100e6000 BP147 TrustZone Protection Controller */ 3074c3b29b8SPeter Maydell /* 0x100e9000 PL301 'Fast' AXI matrix */ 3084c3b29b8SPeter Maydell /* 0x100ea000 PL301 'Slow' AXI matrix */ 3094c3b29b8SPeter Maydell /* 0x100ec000 TrustZone Address Space Controller */ 3104c3b29b8SPeter Maydell /* 0x10200000 CoreSight debug APB */ 3114c3b29b8SPeter Maydell /* 0x1e00a000 PL310 L2 Cache Controller */ 3124c3b29b8SPeter Maydell sysbus_create_varargs("l2x0", 0x1e00a000, NULL); 3134c3b29b8SPeter Maydell } 3144c3b29b8SPeter Maydell 31531410948SPeter Maydell /* Voltage values for SYS_CFG_VOLT daughterboard registers; 31631410948SPeter Maydell * values are in microvolts. 31731410948SPeter Maydell */ 31831410948SPeter Maydell static const uint32_t a9_voltages[] = { 31931410948SPeter Maydell 1000000, /* VD10 : 1.0V : SoC internal logic voltage */ 32031410948SPeter Maydell 1000000, /* VD10_S2 : 1.0V : PL310, L2 cache, RAM, non-PL310 logic */ 32131410948SPeter Maydell 1000000, /* VD10_S3 : 1.0V : Cortex-A9, cores, MPEs, SCU, PL310 logic */ 32231410948SPeter Maydell 1800000, /* VCC1V8 : 1.8V : DDR2 SDRAM, test chip DDR2 I/O supply */ 32331410948SPeter Maydell 900000, /* DDR2VTT : 0.9V : DDR2 SDRAM VTT termination voltage */ 32431410948SPeter Maydell 3300000, /* VCC3V3 : 3.3V : local board supply for misc external logic */ 32531410948SPeter Maydell }; 32631410948SPeter Maydell 3279c7d4893SPeter Maydell /* Reset values for daughterboard oscillators (in Hz) */ 3289c7d4893SPeter Maydell static const uint32_t a9_clocks[] = { 3299c7d4893SPeter Maydell 45000000, /* AMBA AXI ACLK: 45MHz */ 3309c7d4893SPeter Maydell 23750000, /* daughterboard CLCD clock: 23.75MHz */ 3319c7d4893SPeter Maydell 66670000, /* Test chip reference clock: 66.67MHz */ 3329c7d4893SPeter Maydell }; 3339c7d4893SPeter Maydell 334cef04a26SPeter Maydell static VEDBoardInfo a9_daughterboard = { 3354c3b29b8SPeter Maydell .motherboard_map = motherboard_legacy_map, 3364c3b29b8SPeter Maydell .loader_start = 0x60000000, 33796eacf64SPeter Maydell .gic_cpu_if_addr = 0x1e000100, 338cdef10bbSPeter Maydell .proc_id = 0x0c000191, 33931410948SPeter Maydell .num_voltage_sensors = ARRAY_SIZE(a9_voltages), 34031410948SPeter Maydell .voltages = a9_voltages, 3419c7d4893SPeter Maydell .num_clocks = ARRAY_SIZE(a9_clocks), 3429c7d4893SPeter Maydell .clocks = a9_clocks, 3434c3b29b8SPeter Maydell .init = a9_daughterboard_init, 3444c3b29b8SPeter Maydell }; 3454c3b29b8SPeter Maydell 346e364bab6SGreg Bellows static void a15_daughterboard_init(const VexpressMachineState *vms, 347961f195eSPeter Maydell ram_addr_t ram_size, 348ba1ba5ccSIgor Mammedov const char *cpu_type, 349cdef10bbSPeter Maydell qemu_irq *pic) 350961f195eSPeter Maydell { 351961f195eSPeter Maydell MemoryRegion *sysmem = get_system_memory(); 352961f195eSPeter Maydell MemoryRegion *ram = g_new(MemoryRegion, 1); 353961f195eSPeter Maydell MemoryRegion *sram = g_new(MemoryRegion, 1); 354961f195eSPeter Maydell 35525d71699SPeter Maydell { 35625d71699SPeter Maydell /* We have to use a separate 64 bit variable here to avoid the gcc 35725d71699SPeter Maydell * "comparison is always false due to limited range of data type" 35825d71699SPeter Maydell * warning if we are on a host where ram_addr_t is 32 bits. 35925d71699SPeter Maydell */ 36025d71699SPeter Maydell uint64_t rsz = ram_size; 36125d71699SPeter Maydell if (rsz > (30ULL * 1024 * 1024 * 1024)) { 362c0dbca36SAlistair Francis error_report("vexpress-a15: cannot model more than 30GB RAM"); 363961f195eSPeter Maydell exit(1); 364961f195eSPeter Maydell } 36525d71699SPeter Maydell } 366961f195eSPeter Maydell 367c8623c02SDirk Müller memory_region_allocate_system_memory(ram, NULL, "vexpress.highmem", 368c8623c02SDirk Müller ram_size); 369961f195eSPeter Maydell /* RAM is from 0x80000000 upwards; there is no low-memory alias for it. */ 370961f195eSPeter Maydell memory_region_add_subregion(sysmem, 0x80000000, ram); 371961f195eSPeter Maydell 372961f195eSPeter Maydell /* 0x2c000000 A15MPCore private memory region (GIC) */ 373ba1ba5ccSIgor Mammedov init_cpus(cpu_type, TYPE_A15MPCORE_PRIV, 0x2c000000, pic, vms->secure); 374961f195eSPeter Maydell 375961f195eSPeter Maydell /* A15 daughterboard peripherals: */ 376961f195eSPeter Maydell 377961f195eSPeter Maydell /* 0x20000000: CoreSight interfaces: not modelled */ 378961f195eSPeter Maydell /* 0x2a000000: PL301 AXI interconnect: not modelled */ 379961f195eSPeter Maydell /* 0x2a420000: SCC: not modelled */ 380961f195eSPeter Maydell /* 0x2a430000: system counter: not modelled */ 381961f195eSPeter Maydell /* 0x2b000000: HDLCD controller: not modelled */ 382961f195eSPeter Maydell /* 0x2b060000: SP805 watchdog: not modelled */ 383961f195eSPeter Maydell /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */ 384961f195eSPeter Maydell /* 0x2e000000: system SRAM */ 38598a99ce0SPeter Maydell memory_region_init_ram(sram, NULL, "vexpress.a15sram", 0x10000, 386f8ed85acSMarkus Armbruster &error_fatal); 387961f195eSPeter Maydell memory_region_add_subregion(sysmem, 0x2e000000, sram); 388961f195eSPeter Maydell 389961f195eSPeter Maydell /* 0x7ffb0000: DMA330 DMA controller: not modelled */ 390961f195eSPeter Maydell /* 0x7ffd0000: PL354 static memory controller: not modelled */ 391961f195eSPeter Maydell } 392961f195eSPeter Maydell 39331410948SPeter Maydell static const uint32_t a15_voltages[] = { 39431410948SPeter Maydell 900000, /* Vcore: 0.9V : CPU core voltage */ 39531410948SPeter Maydell }; 39631410948SPeter Maydell 3979c7d4893SPeter Maydell static const uint32_t a15_clocks[] = { 3989c7d4893SPeter Maydell 60000000, /* OSCCLK0: 60MHz : CPU_CLK reference */ 3999c7d4893SPeter Maydell 0, /* OSCCLK1: reserved */ 4009c7d4893SPeter Maydell 0, /* OSCCLK2: reserved */ 4019c7d4893SPeter Maydell 0, /* OSCCLK3: reserved */ 4029c7d4893SPeter Maydell 40000000, /* OSCCLK4: 40MHz : external AXI master clock */ 4039c7d4893SPeter Maydell 23750000, /* OSCCLK5: 23.75MHz : HDLCD PLL reference */ 4049c7d4893SPeter Maydell 50000000, /* OSCCLK6: 50MHz : static memory controller clock */ 4059c7d4893SPeter Maydell 60000000, /* OSCCLK7: 60MHz : SYSCLK reference */ 4069c7d4893SPeter Maydell 40000000, /* OSCCLK8: 40MHz : DDR2 PLL reference */ 4079c7d4893SPeter Maydell }; 4089c7d4893SPeter Maydell 409cef04a26SPeter Maydell static VEDBoardInfo a15_daughterboard = { 410961f195eSPeter Maydell .motherboard_map = motherboard_aseries_map, 411961f195eSPeter Maydell .loader_start = 0x80000000, 412961f195eSPeter Maydell .gic_cpu_if_addr = 0x2c002000, 413cdef10bbSPeter Maydell .proc_id = 0x14000237, 41431410948SPeter Maydell .num_voltage_sensors = ARRAY_SIZE(a15_voltages), 41531410948SPeter Maydell .voltages = a15_voltages, 4169c7d4893SPeter Maydell .num_clocks = ARRAY_SIZE(a15_clocks), 4179c7d4893SPeter Maydell .clocks = a15_clocks, 418961f195eSPeter Maydell .init = a15_daughterboard_init, 419961f195eSPeter Maydell }; 420961f195eSPeter Maydell 421c8a07b35SPeter Maydell static int add_virtio_mmio_node(void *fdt, uint32_t acells, uint32_t scells, 422c8a07b35SPeter Maydell hwaddr addr, hwaddr size, uint32_t intc, 423c8a07b35SPeter Maydell int irq) 424c8a07b35SPeter Maydell { 425c8a07b35SPeter Maydell /* Add a virtio_mmio node to the device tree blob: 426c8a07b35SPeter Maydell * virtio_mmio@ADDRESS { 427c8a07b35SPeter Maydell * compatible = "virtio,mmio"; 428c8a07b35SPeter Maydell * reg = <ADDRESS, SIZE>; 429c8a07b35SPeter Maydell * interrupt-parent = <&intc>; 430c8a07b35SPeter Maydell * interrupts = <0, irq, 1>; 431c8a07b35SPeter Maydell * } 432c8a07b35SPeter Maydell * (Note that the format of the interrupts property is dependent on the 433c8a07b35SPeter Maydell * interrupt controller that interrupt-parent points to; these are for 434c8a07b35SPeter Maydell * the ARM GIC and indicate an SPI interrupt, rising-edge-triggered.) 435c8a07b35SPeter Maydell */ 436c8a07b35SPeter Maydell int rc; 437c8a07b35SPeter Maydell char *nodename = g_strdup_printf("/virtio_mmio@%" PRIx64, addr); 438c8a07b35SPeter Maydell 4395a4348d1SPeter Crosthwaite rc = qemu_fdt_add_subnode(fdt, nodename); 4405a4348d1SPeter Crosthwaite rc |= qemu_fdt_setprop_string(fdt, nodename, 441c8a07b35SPeter Maydell "compatible", "virtio,mmio"); 4425a4348d1SPeter Crosthwaite rc |= qemu_fdt_setprop_sized_cells(fdt, nodename, "reg", 443c8a07b35SPeter Maydell acells, addr, scells, size); 4445a4348d1SPeter Crosthwaite qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", intc); 4455a4348d1SPeter Crosthwaite qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 0, irq, 1); 446054bb7b2SAlexander Graf qemu_fdt_setprop(fdt, nodename, "dma-coherent", NULL, 0); 447c8a07b35SPeter Maydell g_free(nodename); 448c8a07b35SPeter Maydell if (rc) { 449c8a07b35SPeter Maydell return -1; 450c8a07b35SPeter Maydell } 451c8a07b35SPeter Maydell return 0; 452c8a07b35SPeter Maydell } 453c8a07b35SPeter Maydell 454c8a07b35SPeter Maydell static uint32_t find_int_controller(void *fdt) 455c8a07b35SPeter Maydell { 456c8a07b35SPeter Maydell /* Find the FDT node corresponding to the interrupt controller 457c8a07b35SPeter Maydell * for virtio-mmio devices. We do this by scanning the fdt for 458c8a07b35SPeter Maydell * a node with the right compatibility, since we know there is 459c8a07b35SPeter Maydell * only one GIC on a vexpress board. 460c8a07b35SPeter Maydell * We return the phandle of the node, or 0 if none was found. 461c8a07b35SPeter Maydell */ 462c8a07b35SPeter Maydell const char *compat = "arm,cortex-a9-gic"; 463c8a07b35SPeter Maydell int offset; 464c8a07b35SPeter Maydell 465c8a07b35SPeter Maydell offset = fdt_node_offset_by_compatible(fdt, -1, compat); 466c8a07b35SPeter Maydell if (offset >= 0) { 467c8a07b35SPeter Maydell return fdt_get_phandle(fdt, offset); 468c8a07b35SPeter Maydell } 469c8a07b35SPeter Maydell return 0; 470c8a07b35SPeter Maydell } 471c8a07b35SPeter Maydell 472c8a07b35SPeter Maydell static void vexpress_modify_dtb(const struct arm_boot_info *info, void *fdt) 473c8a07b35SPeter Maydell { 474c8a07b35SPeter Maydell uint32_t acells, scells, intc; 475c8a07b35SPeter Maydell const VEDBoardInfo *daughterboard = (const VEDBoardInfo *)info; 476c8a07b35SPeter Maydell 47758e71097SEric Auger acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells", 47858e71097SEric Auger NULL, &error_fatal); 47958e71097SEric Auger scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells", 48058e71097SEric Auger NULL, &error_fatal); 481c8a07b35SPeter Maydell intc = find_int_controller(fdt); 482c8a07b35SPeter Maydell if (!intc) { 483c8a07b35SPeter Maydell /* Not fatal, we just won't provide virtio. This will 484c8a07b35SPeter Maydell * happen with older device tree blobs. 485c8a07b35SPeter Maydell */ 4868297be80SAlistair Francis warn_report("couldn't find interrupt controller in " 487b62e39b4SAlistair Francis "dtb; will not include virtio-mmio devices in the dtb"); 488c8a07b35SPeter Maydell } else { 489c8a07b35SPeter Maydell int i; 490c8a07b35SPeter Maydell const hwaddr *map = daughterboard->motherboard_map; 491c8a07b35SPeter Maydell 492c8a07b35SPeter Maydell /* We iterate backwards here because adding nodes 493c8a07b35SPeter Maydell * to the dtb puts them in last-first. 494c8a07b35SPeter Maydell */ 495c8a07b35SPeter Maydell for (i = NUM_VIRTIO_TRANSPORTS - 1; i >= 0; i--) { 496c8a07b35SPeter Maydell add_virtio_mmio_node(fdt, acells, scells, 497c8a07b35SPeter Maydell map[VE_VIRTIO] + 0x200 * i, 498c8a07b35SPeter Maydell 0x200, intc, 40 + i); 499c8a07b35SPeter Maydell } 500c8a07b35SPeter Maydell } 501c8a07b35SPeter Maydell } 502c8a07b35SPeter Maydell 503b8433303SRoy Franz 504b8433303SRoy Franz /* Open code a private version of pflash registration since we 505b8433303SRoy Franz * need to set non-default device width for VExpress platform. 506b8433303SRoy Franz */ 507b8433303SRoy Franz static pflash_t *ve_pflash_cfi01_register(hwaddr base, const char *name, 508b8433303SRoy Franz DriveInfo *di) 509b8433303SRoy Franz { 510b8433303SRoy Franz DeviceState *dev = qdev_create(NULL, "cfi.pflash01"); 511b8433303SRoy Franz 5129b3d111aSMarkus Armbruster if (di) { 5139b3d111aSMarkus Armbruster qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(di), 5149b3d111aSMarkus Armbruster &error_abort); 515b8433303SRoy Franz } 516b8433303SRoy Franz 517b8433303SRoy Franz qdev_prop_set_uint32(dev, "num-blocks", 518b8433303SRoy Franz VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE); 519b8433303SRoy Franz qdev_prop_set_uint64(dev, "sector-length", VEXPRESS_FLASH_SECT_SIZE); 520b8433303SRoy Franz qdev_prop_set_uint8(dev, "width", 4); 521b8433303SRoy Franz qdev_prop_set_uint8(dev, "device-width", 2); 522e9809422SPaolo Bonzini qdev_prop_set_bit(dev, "big-endian", false); 5230163a2dcSRoy Franz qdev_prop_set_uint16(dev, "id0", 0x89); 5240163a2dcSRoy Franz qdev_prop_set_uint16(dev, "id1", 0x18); 525b8433303SRoy Franz qdev_prop_set_uint16(dev, "id2", 0x00); 5260163a2dcSRoy Franz qdev_prop_set_uint16(dev, "id3", 0x00); 527b8433303SRoy Franz qdev_prop_set_string(dev, "name", name); 528b8433303SRoy Franz qdev_init_nofail(dev); 529b8433303SRoy Franz 530b8433303SRoy Franz sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); 531b8433303SRoy Franz return OBJECT_CHECK(pflash_t, (dev), "cfi.pflash01"); 532b8433303SRoy Franz } 533b8433303SRoy Franz 534af7c9f34SGreg Bellows static void vexpress_common_init(MachineState *machine) 5354c3b29b8SPeter Maydell { 536e364bab6SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(machine); 537af7c9f34SGreg Bellows VexpressMachineClass *vmc = VEXPRESS_MACHINE_GET_CLASS(machine); 538a8f15a27SDaniel P. Berrange VEDBoardInfo *daughterboard = vmc->daughterboard; 5394c3b29b8SPeter Maydell DeviceState *dev, *sysctl, *pl041; 5404c3b29b8SPeter Maydell qemu_irq pic[64]; 5414c3b29b8SPeter Maydell uint32_t sys_id; 5423dc3e7ddSFrancesco Lavra DriveInfo *dinfo; 5438941d6ceSPeter Maydell pflash_t *pflash0; 5440b724768SLinus Walleij I2CBus *i2c; 5454c3b29b8SPeter Maydell ram_addr_t vram_size, sram_size; 5464c3b29b8SPeter Maydell MemoryRegion *sysmem = get_system_memory(); 5474c3b29b8SPeter Maydell MemoryRegion *vram = g_new(MemoryRegion, 1); 5484c3b29b8SPeter Maydell MemoryRegion *sram = g_new(MemoryRegion, 1); 5498941d6ceSPeter Maydell MemoryRegion *flashalias = g_new(MemoryRegion, 1); 5508941d6ceSPeter Maydell MemoryRegion *flash0mem; 551a8170e5eSAvi Kivity const hwaddr *map = daughterboard->motherboard_map; 55231410948SPeter Maydell int i; 5534c3b29b8SPeter Maydell 554ba1ba5ccSIgor Mammedov daughterboard->init(vms, machine->ram_size, machine->cpu_type, pic); 5554c3b29b8SPeter Maydell 55661e99241SGrant Likely /* 55761e99241SGrant Likely * If a bios file was provided, attempt to map it into memory 55861e99241SGrant Likely */ 55961e99241SGrant Likely if (bios_name) { 5606e05a12fSGonglei char *fn; 561db25a158SStefan Weil int image_size; 562476e75abSPeter Maydell 563476e75abSPeter Maydell if (drive_get(IF_PFLASH, 0, 0)) { 564476e75abSPeter Maydell error_report("The contents of the first flash device may be " 565476e75abSPeter Maydell "specified with -bios or with -drive if=pflash... " 566476e75abSPeter Maydell "but you cannot use both options at once"); 567476e75abSPeter Maydell exit(1); 568476e75abSPeter Maydell } 569476e75abSPeter Maydell fn = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 570db25a158SStefan Weil if (!fn) { 571db25a158SStefan Weil error_report("Could not find ROM image '%s'", bios_name); 572db25a158SStefan Weil exit(1); 573db25a158SStefan Weil } 574db25a158SStefan Weil image_size = load_image_targphys(fn, map[VE_NORFLASH0], 575db25a158SStefan Weil VEXPRESS_FLASH_SIZE); 576db25a158SStefan Weil g_free(fn); 577db25a158SStefan Weil if (image_size < 0) { 57861e99241SGrant Likely error_report("Could not load ROM image '%s'", bios_name); 57961e99241SGrant Likely exit(1); 58061e99241SGrant Likely } 58161e99241SGrant Likely } 58261e99241SGrant Likely 5832558e0a6SPeter Maydell /* Motherboard peripherals: the wiring is the same but the 5842558e0a6SPeter Maydell * addresses vary between the legacy and A-Series memory maps. 5852558e0a6SPeter Maydell */ 5862558e0a6SPeter Maydell 5872055283bSPeter Maydell sys_id = 0x1190f500; 5882055283bSPeter Maydell 5892055283bSPeter Maydell sysctl = qdev_create(NULL, "realview_sysctl"); 5902055283bSPeter Maydell qdev_prop_set_uint32(sysctl, "sys_id", sys_id); 591cdef10bbSPeter Maydell qdev_prop_set_uint32(sysctl, "proc_id", daughterboard->proc_id); 59231410948SPeter Maydell qdev_prop_set_uint32(sysctl, "len-db-voltage", 59331410948SPeter Maydell daughterboard->num_voltage_sensors); 59431410948SPeter Maydell for (i = 0; i < daughterboard->num_voltage_sensors; i++) { 59531410948SPeter Maydell char *propname = g_strdup_printf("db-voltage[%d]", i); 59631410948SPeter Maydell qdev_prop_set_uint32(sysctl, propname, daughterboard->voltages[i]); 59731410948SPeter Maydell g_free(propname); 59831410948SPeter Maydell } 5999c7d4893SPeter Maydell qdev_prop_set_uint32(sysctl, "len-db-clock", 6009c7d4893SPeter Maydell daughterboard->num_clocks); 6019c7d4893SPeter Maydell for (i = 0; i < daughterboard->num_clocks; i++) { 6029c7d4893SPeter Maydell char *propname = g_strdup_printf("db-clock[%d]", i); 6039c7d4893SPeter Maydell qdev_prop_set_uint32(sysctl, propname, daughterboard->clocks[i]); 6049c7d4893SPeter Maydell g_free(propname); 6059c7d4893SPeter Maydell } 6067a65c8ccSPeter Maydell qdev_init_nofail(sysctl); 6071356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, map[VE_SYSREGS]); 6082055283bSPeter Maydell 6092558e0a6SPeter Maydell /* VE_SP810: not modelled */ 6102558e0a6SPeter Maydell /* VE_SERIALPCI: not modelled */ 6112558e0a6SPeter Maydell 61203a0e944SPeter Maydell pl041 = qdev_create(NULL, "pl041"); 61303a0e944SPeter Maydell qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512); 61403a0e944SPeter Maydell qdev_init_nofail(pl041); 6151356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, map[VE_PL041]); 6161356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[11]); 6172055283bSPeter Maydell 6182558e0a6SPeter Maydell dev = sysbus_create_varargs("pl181", map[VE_MMCI], pic[9], pic[10], NULL); 6192055283bSPeter Maydell /* Wire up MMC card detect and read-only signals */ 6202055283bSPeter Maydell qdev_connect_gpio_out(dev, 0, 6212055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT)); 6222055283bSPeter Maydell qdev_connect_gpio_out(dev, 1, 6232055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN)); 6242055283bSPeter Maydell 6252558e0a6SPeter Maydell sysbus_create_simple("pl050_keyboard", map[VE_KMI0], pic[12]); 6262558e0a6SPeter Maydell sysbus_create_simple("pl050_mouse", map[VE_KMI1], pic[13]); 6272055283bSPeter Maydell 6289bca0edbSPeter Maydell pl011_create(map[VE_UART0], pic[5], serial_hd(0)); 6299bca0edbSPeter Maydell pl011_create(map[VE_UART1], pic[6], serial_hd(1)); 6309bca0edbSPeter Maydell pl011_create(map[VE_UART2], pic[7], serial_hd(2)); 6319bca0edbSPeter Maydell pl011_create(map[VE_UART3], pic[8], serial_hd(3)); 6322055283bSPeter Maydell 6332558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]); 6342558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]); 6352055283bSPeter Maydell 6360b724768SLinus Walleij dev = sysbus_create_simple("versatile_i2c", map[VE_SERIALDVI], NULL); 6370b724768SLinus Walleij i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); 6380b724768SLinus Walleij i2c_create_slave(i2c, "sii9022", 0x39); 6392055283bSPeter Maydell 6402558e0a6SPeter Maydell sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */ 6412055283bSPeter Maydell 6422558e0a6SPeter Maydell /* VE_COMPACTFLASH: not modelled */ 6432055283bSPeter Maydell 644b7206878SPeter Maydell sysbus_create_simple("pl111", map[VE_CLCD], pic[14]); 6452055283bSPeter Maydell 6463dc3e7ddSFrancesco Lavra dinfo = drive_get_next(IF_PFLASH); 647b8433303SRoy Franz pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0", 648b8433303SRoy Franz dinfo); 6498941d6ceSPeter Maydell if (!pflash0) { 650c0dbca36SAlistair Francis error_report("vexpress: error registering flash 0"); 6513dc3e7ddSFrancesco Lavra exit(1); 6523dc3e7ddSFrancesco Lavra } 6533dc3e7ddSFrancesco Lavra 6548941d6ceSPeter Maydell if (map[VE_NORFLASHALIAS] != -1) { 6558941d6ceSPeter Maydell /* Map flash 0 as an alias into low memory */ 6568941d6ceSPeter Maydell flash0mem = sysbus_mmio_get_region(SYS_BUS_DEVICE(pflash0), 0); 6578941d6ceSPeter Maydell memory_region_init_alias(flashalias, NULL, "vexpress.flashalias", 6588941d6ceSPeter Maydell flash0mem, 0, VEXPRESS_FLASH_SIZE); 6598941d6ceSPeter Maydell memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], flashalias); 6608941d6ceSPeter Maydell } 6618941d6ceSPeter Maydell 6623dc3e7ddSFrancesco Lavra dinfo = drive_get_next(IF_PFLASH); 663b8433303SRoy Franz if (!ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", 664b8433303SRoy Franz dinfo)) { 665c0dbca36SAlistair Francis error_report("vexpress: error registering flash 1"); 6663dc3e7ddSFrancesco Lavra exit(1); 6673dc3e7ddSFrancesco Lavra } 6682558e0a6SPeter Maydell 6692055283bSPeter Maydell sram_size = 0x2000000; 67098a99ce0SPeter Maydell memory_region_init_ram(sram, NULL, "vexpress.sram", sram_size, 671f8ed85acSMarkus Armbruster &error_fatal); 6722558e0a6SPeter Maydell memory_region_add_subregion(sysmem, map[VE_SRAM], sram); 6732055283bSPeter Maydell 6742055283bSPeter Maydell vram_size = 0x800000; 67598a99ce0SPeter Maydell memory_region_init_ram(vram, NULL, "vexpress.vram", vram_size, 676f8ed85acSMarkus Armbruster &error_fatal); 6772558e0a6SPeter Maydell memory_region_add_subregion(sysmem, map[VE_VIDEORAM], vram); 6782055283bSPeter Maydell 6792055283bSPeter Maydell /* 0x4e000000 LAN9118 Ethernet */ 680a005d073SStefan Hajnoczi if (nd_table[0].used) { 6812558e0a6SPeter Maydell lan9118_init(&nd_table[0], map[VE_ETHERNET], pic[15]); 6822055283bSPeter Maydell } 6832055283bSPeter Maydell 6842558e0a6SPeter Maydell /* VE_USB: not modelled */ 6852558e0a6SPeter Maydell 6862558e0a6SPeter Maydell /* VE_DAPROM: not modelled */ 6872055283bSPeter Maydell 688c8a07b35SPeter Maydell /* Create mmio transports, so the user can create virtio backends 689c8a07b35SPeter Maydell * (which will be automatically plugged in to the transports). If 690c8a07b35SPeter Maydell * no backend is created the transport will just sit harmlessly idle. 691c8a07b35SPeter Maydell */ 692c8a07b35SPeter Maydell for (i = 0; i < NUM_VIRTIO_TRANSPORTS; i++) { 693c8a07b35SPeter Maydell sysbus_create_simple("virtio-mmio", map[VE_VIRTIO] + 0x200 * i, 694c8a07b35SPeter Maydell pic[40 + i]); 695c8a07b35SPeter Maydell } 696c8a07b35SPeter Maydell 6973ef96221SMarcel Apfelbaum daughterboard->bootinfo.ram_size = machine->ram_size; 6983ef96221SMarcel Apfelbaum daughterboard->bootinfo.kernel_filename = machine->kernel_filename; 6993ef96221SMarcel Apfelbaum daughterboard->bootinfo.kernel_cmdline = machine->kernel_cmdline; 7003ef96221SMarcel Apfelbaum daughterboard->bootinfo.initrd_filename = machine->initrd_filename; 701cef04a26SPeter Maydell daughterboard->bootinfo.nb_cpus = smp_cpus; 702cef04a26SPeter Maydell daughterboard->bootinfo.board_id = VEXPRESS_BOARD_ID; 703cef04a26SPeter Maydell daughterboard->bootinfo.loader_start = daughterboard->loader_start; 704cef04a26SPeter Maydell daughterboard->bootinfo.smp_loader_start = map[VE_SRAM]; 705cef04a26SPeter Maydell daughterboard->bootinfo.smp_bootreg_addr = map[VE_SYSREGS] + 0x30; 706cef04a26SPeter Maydell daughterboard->bootinfo.gic_cpu_if_addr = daughterboard->gic_cpu_if_addr; 707c8a07b35SPeter Maydell daughterboard->bootinfo.modify_dtb = vexpress_modify_dtb; 70812d027f1SGreg Bellows /* Indicate that when booting Linux we should be in secure state */ 70912d027f1SGreg Bellows daughterboard->bootinfo.secure_boot = true; 710cef04a26SPeter Maydell arm_load_kernel(ARM_CPU(first_cpu), &daughterboard->bootinfo); 7112055283bSPeter Maydell } 7122055283bSPeter Maydell 71349021924SGreg Bellows static bool vexpress_get_secure(Object *obj, Error **errp) 71449021924SGreg Bellows { 71549021924SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 71649021924SGreg Bellows 71749021924SGreg Bellows return vms->secure; 71849021924SGreg Bellows } 71949021924SGreg Bellows 72049021924SGreg Bellows static void vexpress_set_secure(Object *obj, bool value, Error **errp) 72149021924SGreg Bellows { 72249021924SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 72349021924SGreg Bellows 72449021924SGreg Bellows vms->secure = value; 72549021924SGreg Bellows } 72649021924SGreg Bellows 72749021924SGreg Bellows static void vexpress_instance_init(Object *obj) 72849021924SGreg Bellows { 72949021924SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(obj); 73049021924SGreg Bellows 73149021924SGreg Bellows /* EL3 is enabled by default on vexpress */ 73249021924SGreg Bellows vms->secure = true; 73349021924SGreg Bellows object_property_add_bool(obj, "secure", vexpress_get_secure, 73449021924SGreg Bellows vexpress_set_secure, NULL); 73549021924SGreg Bellows object_property_set_description(obj, "secure", 73649021924SGreg Bellows "Set on/off to enable/disable the ARM " 73749021924SGreg Bellows "Security Extensions (TrustZone)", 73849021924SGreg Bellows NULL); 73949021924SGreg Bellows } 74049021924SGreg Bellows 7417eb1dc7fSGreg Bellows static void vexpress_class_init(ObjectClass *oc, void *data) 7427eb1dc7fSGreg Bellows { 7437eb1dc7fSGreg Bellows MachineClass *mc = MACHINE_CLASS(oc); 7447eb1dc7fSGreg Bellows 7457eb1dc7fSGreg Bellows mc->desc = "ARM Versatile Express"; 746af7c9f34SGreg Bellows mc->init = vexpress_common_init; 7477eb1dc7fSGreg Bellows mc->max_cpus = 4; 7484672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 7497eb1dc7fSGreg Bellows } 7507eb1dc7fSGreg Bellows 7519ee00ba8SGreg Bellows static void vexpress_a9_class_init(ObjectClass *oc, void *data) 7529ee00ba8SGreg Bellows { 7539ee00ba8SGreg Bellows MachineClass *mc = MACHINE_CLASS(oc); 7549ee00ba8SGreg Bellows VexpressMachineClass *vmc = VEXPRESS_MACHINE_CLASS(oc); 7559ee00ba8SGreg Bellows 7569ee00ba8SGreg Bellows mc->desc = "ARM Versatile Express for Cortex-A9"; 757ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9"); 7589ee00ba8SGreg Bellows 759a8f15a27SDaniel P. Berrange vmc->daughterboard = &a9_daughterboard; 7609ee00ba8SGreg Bellows } 7619ee00ba8SGreg Bellows 7629ee00ba8SGreg Bellows static void vexpress_a15_class_init(ObjectClass *oc, void *data) 7639ee00ba8SGreg Bellows { 7649ee00ba8SGreg Bellows MachineClass *mc = MACHINE_CLASS(oc); 7659ee00ba8SGreg Bellows VexpressMachineClass *vmc = VEXPRESS_MACHINE_CLASS(oc); 7669ee00ba8SGreg Bellows 7679ee00ba8SGreg Bellows mc->desc = "ARM Versatile Express for Cortex-A15"; 768ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a15"); 7699ee00ba8SGreg Bellows 7709ee00ba8SGreg Bellows vmc->daughterboard = &a15_daughterboard; 7719ee00ba8SGreg Bellows } 7729ee00ba8SGreg Bellows 7737eb1dc7fSGreg Bellows static const TypeInfo vexpress_info = { 7747eb1dc7fSGreg Bellows .name = TYPE_VEXPRESS_MACHINE, 7757eb1dc7fSGreg Bellows .parent = TYPE_MACHINE, 7767eb1dc7fSGreg Bellows .abstract = true, 7777eb1dc7fSGreg Bellows .instance_size = sizeof(VexpressMachineState), 77849021924SGreg Bellows .instance_init = vexpress_instance_init, 7797eb1dc7fSGreg Bellows .class_size = sizeof(VexpressMachineClass), 7807eb1dc7fSGreg Bellows .class_init = vexpress_class_init, 7817eb1dc7fSGreg Bellows }; 7827eb1dc7fSGreg Bellows 7839ee00ba8SGreg Bellows static const TypeInfo vexpress_a9_info = { 7849ee00ba8SGreg Bellows .name = TYPE_VEXPRESS_A9_MACHINE, 7859ee00ba8SGreg Bellows .parent = TYPE_VEXPRESS_MACHINE, 7869ee00ba8SGreg Bellows .class_init = vexpress_a9_class_init, 7872055283bSPeter Maydell }; 7882055283bSPeter Maydell 7899ee00ba8SGreg Bellows static const TypeInfo vexpress_a15_info = { 7909ee00ba8SGreg Bellows .name = TYPE_VEXPRESS_A15_MACHINE, 7919ee00ba8SGreg Bellows .parent = TYPE_VEXPRESS_MACHINE, 7929ee00ba8SGreg Bellows .class_init = vexpress_a15_class_init, 793961f195eSPeter Maydell }; 794961f195eSPeter Maydell 7952055283bSPeter Maydell static void vexpress_machine_init(void) 7962055283bSPeter Maydell { 7977eb1dc7fSGreg Bellows type_register_static(&vexpress_info); 7989ee00ba8SGreg Bellows type_register_static(&vexpress_a9_info); 7999ee00ba8SGreg Bellows type_register_static(&vexpress_a15_info); 8002055283bSPeter Maydell } 8012055283bSPeter Maydell 8020e6aac87SEduardo Habkost type_init(vexpress_machine_init); 803