12055283bSPeter Maydell /* 22055283bSPeter Maydell * ARM Versatile Express emulation. 32055283bSPeter Maydell * 42055283bSPeter Maydell * Copyright (c) 2010 - 2011 B Labs Ltd. 52055283bSPeter Maydell * Copyright (c) 2011 Linaro Limited 62055283bSPeter Maydell * Written by Bahadir Balban, Amit Mahajan, Peter Maydell 72055283bSPeter Maydell * 82055283bSPeter Maydell * This program is free software; you can redistribute it and/or modify 92055283bSPeter Maydell * it under the terms of the GNU General Public License version 2 as 102055283bSPeter Maydell * published by the Free Software Foundation. 112055283bSPeter Maydell * 122055283bSPeter Maydell * This program is distributed in the hope that it will be useful, 132055283bSPeter Maydell * but WITHOUT ANY WARRANTY; without even the implied warranty of 142055283bSPeter Maydell * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 152055283bSPeter Maydell * GNU General Public License for more details. 162055283bSPeter Maydell * 172055283bSPeter Maydell * You should have received a copy of the GNU General Public License along 182055283bSPeter Maydell * with this program; if not, see <http://www.gnu.org/licenses/>. 196b620ca3SPaolo Bonzini * 206b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 216b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 222055283bSPeter Maydell */ 232055283bSPeter Maydell 2483c9f4caSPaolo Bonzini #include "hw/sysbus.h" 25*0d09e41aSPaolo Bonzini #include "hw/arm.h" 26*0d09e41aSPaolo Bonzini #include "hw/arm/primecell.h" 27*0d09e41aSPaolo Bonzini #include "hw/arm/devices.h" 281422e32dSPaolo Bonzini #include "net/net.h" 299c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3083c9f4caSPaolo Bonzini #include "hw/boards.h" 31022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 329c17d615SPaolo Bonzini #include "sysemu/blockdev.h" 33*0d09e41aSPaolo Bonzini #include "hw/block/flash.h" 342055283bSPeter Maydell 352055283bSPeter Maydell #define VEXPRESS_BOARD_ID 0x8e0 363dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SIZE (64 * 1024 * 1024) 373dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SECT_SIZE (256 * 1024) 382055283bSPeter Maydell 39aac1e02cSPeter Maydell static struct arm_boot_info vexpress_binfo; 402558e0a6SPeter Maydell 412558e0a6SPeter Maydell /* Address maps for peripherals: 422558e0a6SPeter Maydell * the Versatile Express motherboard has two possible maps, 432558e0a6SPeter Maydell * the "legacy" one (used for A9) and the "Cortex-A Series" 442558e0a6SPeter Maydell * map (used for newer cores). 452558e0a6SPeter Maydell * Individual daughterboards can also have different maps for 462558e0a6SPeter Maydell * their peripherals. 472558e0a6SPeter Maydell */ 482558e0a6SPeter Maydell 492558e0a6SPeter Maydell enum { 502558e0a6SPeter Maydell VE_SYSREGS, 512558e0a6SPeter Maydell VE_SP810, 522558e0a6SPeter Maydell VE_SERIALPCI, 532558e0a6SPeter Maydell VE_PL041, 542558e0a6SPeter Maydell VE_MMCI, 552558e0a6SPeter Maydell VE_KMI0, 562558e0a6SPeter Maydell VE_KMI1, 572558e0a6SPeter Maydell VE_UART0, 582558e0a6SPeter Maydell VE_UART1, 592558e0a6SPeter Maydell VE_UART2, 602558e0a6SPeter Maydell VE_UART3, 612558e0a6SPeter Maydell VE_WDT, 622558e0a6SPeter Maydell VE_TIMER01, 632558e0a6SPeter Maydell VE_TIMER23, 642558e0a6SPeter Maydell VE_SERIALDVI, 652558e0a6SPeter Maydell VE_RTC, 662558e0a6SPeter Maydell VE_COMPACTFLASH, 672558e0a6SPeter Maydell VE_CLCD, 682558e0a6SPeter Maydell VE_NORFLASH0, 692558e0a6SPeter Maydell VE_NORFLASH1, 702558e0a6SPeter Maydell VE_SRAM, 712558e0a6SPeter Maydell VE_VIDEORAM, 722558e0a6SPeter Maydell VE_ETHERNET, 732558e0a6SPeter Maydell VE_USB, 742558e0a6SPeter Maydell VE_DAPROM, 752558e0a6SPeter Maydell }; 762558e0a6SPeter Maydell 77a8170e5eSAvi Kivity static hwaddr motherboard_legacy_map[] = { 782558e0a6SPeter Maydell /* CS7: 0x10000000 .. 0x10020000 */ 792558e0a6SPeter Maydell [VE_SYSREGS] = 0x10000000, 802558e0a6SPeter Maydell [VE_SP810] = 0x10001000, 812558e0a6SPeter Maydell [VE_SERIALPCI] = 0x10002000, 822558e0a6SPeter Maydell [VE_PL041] = 0x10004000, 832558e0a6SPeter Maydell [VE_MMCI] = 0x10005000, 842558e0a6SPeter Maydell [VE_KMI0] = 0x10006000, 852558e0a6SPeter Maydell [VE_KMI1] = 0x10007000, 862558e0a6SPeter Maydell [VE_UART0] = 0x10009000, 872558e0a6SPeter Maydell [VE_UART1] = 0x1000a000, 882558e0a6SPeter Maydell [VE_UART2] = 0x1000b000, 892558e0a6SPeter Maydell [VE_UART3] = 0x1000c000, 902558e0a6SPeter Maydell [VE_WDT] = 0x1000f000, 912558e0a6SPeter Maydell [VE_TIMER01] = 0x10011000, 922558e0a6SPeter Maydell [VE_TIMER23] = 0x10012000, 932558e0a6SPeter Maydell [VE_SERIALDVI] = 0x10016000, 942558e0a6SPeter Maydell [VE_RTC] = 0x10017000, 952558e0a6SPeter Maydell [VE_COMPACTFLASH] = 0x1001a000, 962558e0a6SPeter Maydell [VE_CLCD] = 0x1001f000, 972558e0a6SPeter Maydell /* CS0: 0x40000000 .. 0x44000000 */ 982558e0a6SPeter Maydell [VE_NORFLASH0] = 0x40000000, 992558e0a6SPeter Maydell /* CS1: 0x44000000 .. 0x48000000 */ 1002558e0a6SPeter Maydell [VE_NORFLASH1] = 0x44000000, 1012558e0a6SPeter Maydell /* CS2: 0x48000000 .. 0x4a000000 */ 1022558e0a6SPeter Maydell [VE_SRAM] = 0x48000000, 1032558e0a6SPeter Maydell /* CS3: 0x4c000000 .. 0x50000000 */ 1042558e0a6SPeter Maydell [VE_VIDEORAM] = 0x4c000000, 1052558e0a6SPeter Maydell [VE_ETHERNET] = 0x4e000000, 1062558e0a6SPeter Maydell [VE_USB] = 0x4f000000, 1072055283bSPeter Maydell }; 1082055283bSPeter Maydell 109a8170e5eSAvi Kivity static hwaddr motherboard_aseries_map[] = { 110661bafb3SFrancesco Lavra /* CS0: 0x08000000 .. 0x0c000000 */ 111661bafb3SFrancesco Lavra [VE_NORFLASH0] = 0x08000000, 112961f195eSPeter Maydell /* CS4: 0x0c000000 .. 0x10000000 */ 113961f195eSPeter Maydell [VE_NORFLASH1] = 0x0c000000, 114961f195eSPeter Maydell /* CS5: 0x10000000 .. 0x14000000 */ 115961f195eSPeter Maydell /* CS1: 0x14000000 .. 0x18000000 */ 116961f195eSPeter Maydell [VE_SRAM] = 0x14000000, 117961f195eSPeter Maydell /* CS2: 0x18000000 .. 0x1c000000 */ 118961f195eSPeter Maydell [VE_VIDEORAM] = 0x18000000, 119961f195eSPeter Maydell [VE_ETHERNET] = 0x1a000000, 120961f195eSPeter Maydell [VE_USB] = 0x1b000000, 121961f195eSPeter Maydell /* CS3: 0x1c000000 .. 0x20000000 */ 122961f195eSPeter Maydell [VE_DAPROM] = 0x1c000000, 123961f195eSPeter Maydell [VE_SYSREGS] = 0x1c010000, 124961f195eSPeter Maydell [VE_SP810] = 0x1c020000, 125961f195eSPeter Maydell [VE_SERIALPCI] = 0x1c030000, 126961f195eSPeter Maydell [VE_PL041] = 0x1c040000, 127961f195eSPeter Maydell [VE_MMCI] = 0x1c050000, 128961f195eSPeter Maydell [VE_KMI0] = 0x1c060000, 129961f195eSPeter Maydell [VE_KMI1] = 0x1c070000, 130961f195eSPeter Maydell [VE_UART0] = 0x1c090000, 131961f195eSPeter Maydell [VE_UART1] = 0x1c0a0000, 132961f195eSPeter Maydell [VE_UART2] = 0x1c0b0000, 133961f195eSPeter Maydell [VE_UART3] = 0x1c0c0000, 134961f195eSPeter Maydell [VE_WDT] = 0x1c0f0000, 135961f195eSPeter Maydell [VE_TIMER01] = 0x1c110000, 136961f195eSPeter Maydell [VE_TIMER23] = 0x1c120000, 137961f195eSPeter Maydell [VE_SERIALDVI] = 0x1c160000, 138961f195eSPeter Maydell [VE_RTC] = 0x1c170000, 139961f195eSPeter Maydell [VE_COMPACTFLASH] = 0x1c1a0000, 140961f195eSPeter Maydell [VE_CLCD] = 0x1c1f0000, 141961f195eSPeter Maydell }; 142961f195eSPeter Maydell 1434c3b29b8SPeter Maydell /* Structure defining the peculiarities of a specific daughterboard */ 1444c3b29b8SPeter Maydell 1454c3b29b8SPeter Maydell typedef struct VEDBoardInfo VEDBoardInfo; 1464c3b29b8SPeter Maydell 1474c3b29b8SPeter Maydell typedef void DBoardInitFn(const VEDBoardInfo *daughterboard, 1484c3b29b8SPeter Maydell ram_addr_t ram_size, 1494c3b29b8SPeter Maydell const char *cpu_model, 150cdef10bbSPeter Maydell qemu_irq *pic); 1514c3b29b8SPeter Maydell 1524c3b29b8SPeter Maydell struct VEDBoardInfo { 153a8170e5eSAvi Kivity const hwaddr *motherboard_map; 154a8170e5eSAvi Kivity hwaddr loader_start; 155a8170e5eSAvi Kivity const hwaddr gic_cpu_if_addr; 156cdef10bbSPeter Maydell uint32_t proc_id; 15731410948SPeter Maydell uint32_t num_voltage_sensors; 15831410948SPeter Maydell const uint32_t *voltages; 1599c7d4893SPeter Maydell uint32_t num_clocks; 1609c7d4893SPeter Maydell const uint32_t *clocks; 1614c3b29b8SPeter Maydell DBoardInitFn *init; 1624c3b29b8SPeter Maydell }; 1634c3b29b8SPeter Maydell 1644c3b29b8SPeter Maydell static void a9_daughterboard_init(const VEDBoardInfo *daughterboard, 1654c3b29b8SPeter Maydell ram_addr_t ram_size, 1664c3b29b8SPeter Maydell const char *cpu_model, 167cdef10bbSPeter Maydell qemu_irq *pic) 1682055283bSPeter Maydell { 169e6d17b05SAvi Kivity MemoryRegion *sysmem = get_system_memory(); 170e6d17b05SAvi Kivity MemoryRegion *ram = g_new(MemoryRegion, 1); 171e6d17b05SAvi Kivity MemoryRegion *lowram = g_new(MemoryRegion, 1); 1724c3b29b8SPeter Maydell DeviceState *dev; 1732055283bSPeter Maydell SysBusDevice *busdev; 1742055283bSPeter Maydell qemu_irq *irqp; 1752055283bSPeter Maydell int n; 1762055283bSPeter Maydell qemu_irq cpu_irq[4]; 1774c3b29b8SPeter Maydell ram_addr_t low_ram_size; 1782055283bSPeter Maydell 1792055283bSPeter Maydell if (!cpu_model) { 1802055283bSPeter Maydell cpu_model = "cortex-a9"; 1812055283bSPeter Maydell } 1822055283bSPeter Maydell 1832055283bSPeter Maydell for (n = 0; n < smp_cpus; n++) { 18464c9e297SAndreas Färber ARMCPU *cpu = cpu_arm_init(cpu_model); 18564c9e297SAndreas Färber if (!cpu) { 1862055283bSPeter Maydell fprintf(stderr, "Unable to find CPU definition\n"); 1872055283bSPeter Maydell exit(1); 1882055283bSPeter Maydell } 1894bd74661SAndreas Färber irqp = arm_pic_init_cpu(cpu); 1902055283bSPeter Maydell cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ]; 1912055283bSPeter Maydell } 1922055283bSPeter Maydell 1932055283bSPeter Maydell if (ram_size > 0x40000000) { 1942055283bSPeter Maydell /* 1GB is the maximum the address space permits */ 1954c3b29b8SPeter Maydell fprintf(stderr, "vexpress-a9: cannot model more than 1GB RAM\n"); 1962055283bSPeter Maydell exit(1); 1972055283bSPeter Maydell } 1982055283bSPeter Maydell 199c5705a77SAvi Kivity memory_region_init_ram(ram, "vexpress.highmem", ram_size); 200c5705a77SAvi Kivity vmstate_register_ram_global(ram); 2012055283bSPeter Maydell low_ram_size = ram_size; 2022055283bSPeter Maydell if (low_ram_size > 0x4000000) { 2032055283bSPeter Maydell low_ram_size = 0x4000000; 2042055283bSPeter Maydell } 2052055283bSPeter Maydell /* RAM is from 0x60000000 upwards. The bottom 64MB of the 2062055283bSPeter Maydell * address space should in theory be remappable to various 2072055283bSPeter Maydell * things including ROM or RAM; we always map the RAM there. 2082055283bSPeter Maydell */ 209e6d17b05SAvi Kivity memory_region_init_alias(lowram, "vexpress.lowmem", ram, 0, low_ram_size); 210e6d17b05SAvi Kivity memory_region_add_subregion(sysmem, 0x0, lowram); 211e6d17b05SAvi Kivity memory_region_add_subregion(sysmem, 0x60000000, ram); 2122055283bSPeter Maydell 2132055283bSPeter Maydell /* 0x1e000000 A9MPCore (SCU) private memory region */ 2142055283bSPeter Maydell dev = qdev_create(NULL, "a9mpcore_priv"); 2152055283bSPeter Maydell qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 2162055283bSPeter Maydell qdev_init_nofail(dev); 2171356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 21896eacf64SPeter Maydell sysbus_mmio_map(busdev, 0, 0x1e000000); 2192055283bSPeter Maydell for (n = 0; n < smp_cpus; n++) { 2202055283bSPeter Maydell sysbus_connect_irq(busdev, n, cpu_irq[n]); 2212055283bSPeter Maydell } 2222055283bSPeter Maydell /* Interrupts [42:0] are from the motherboard; 2232055283bSPeter Maydell * [47:43] are reserved; [63:48] are daughterboard 2242055283bSPeter Maydell * peripherals. Note that some documentation numbers 2252055283bSPeter Maydell * external interrupts starting from 32 (because the 2262055283bSPeter Maydell * A9MP has internal interrupts 0..31). 2272055283bSPeter Maydell */ 2282055283bSPeter Maydell for (n = 0; n < 64; n++) { 2292055283bSPeter Maydell pic[n] = qdev_get_gpio_in(dev, n); 2302055283bSPeter Maydell } 2312055283bSPeter Maydell 2324c3b29b8SPeter Maydell /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */ 2334c3b29b8SPeter Maydell 2344c3b29b8SPeter Maydell /* 0x10020000 PL111 CLCD (daughterboard) */ 2354c3b29b8SPeter Maydell sysbus_create_simple("pl111", 0x10020000, pic[44]); 2364c3b29b8SPeter Maydell 2374c3b29b8SPeter Maydell /* 0x10060000 AXI RAM */ 2384c3b29b8SPeter Maydell /* 0x100e0000 PL341 Dynamic Memory Controller */ 2394c3b29b8SPeter Maydell /* 0x100e1000 PL354 Static Memory Controller */ 2404c3b29b8SPeter Maydell /* 0x100e2000 System Configuration Controller */ 2414c3b29b8SPeter Maydell 2424c3b29b8SPeter Maydell sysbus_create_simple("sp804", 0x100e4000, pic[48]); 2434c3b29b8SPeter Maydell /* 0x100e5000 SP805 Watchdog module */ 2444c3b29b8SPeter Maydell /* 0x100e6000 BP147 TrustZone Protection Controller */ 2454c3b29b8SPeter Maydell /* 0x100e9000 PL301 'Fast' AXI matrix */ 2464c3b29b8SPeter Maydell /* 0x100ea000 PL301 'Slow' AXI matrix */ 2474c3b29b8SPeter Maydell /* 0x100ec000 TrustZone Address Space Controller */ 2484c3b29b8SPeter Maydell /* 0x10200000 CoreSight debug APB */ 2494c3b29b8SPeter Maydell /* 0x1e00a000 PL310 L2 Cache Controller */ 2504c3b29b8SPeter Maydell sysbus_create_varargs("l2x0", 0x1e00a000, NULL); 2514c3b29b8SPeter Maydell } 2524c3b29b8SPeter Maydell 25331410948SPeter Maydell /* Voltage values for SYS_CFG_VOLT daughterboard registers; 25431410948SPeter Maydell * values are in microvolts. 25531410948SPeter Maydell */ 25631410948SPeter Maydell static const uint32_t a9_voltages[] = { 25731410948SPeter Maydell 1000000, /* VD10 : 1.0V : SoC internal logic voltage */ 25831410948SPeter Maydell 1000000, /* VD10_S2 : 1.0V : PL310, L2 cache, RAM, non-PL310 logic */ 25931410948SPeter Maydell 1000000, /* VD10_S3 : 1.0V : Cortex-A9, cores, MPEs, SCU, PL310 logic */ 26031410948SPeter Maydell 1800000, /* VCC1V8 : 1.8V : DDR2 SDRAM, test chip DDR2 I/O supply */ 26131410948SPeter Maydell 900000, /* DDR2VTT : 0.9V : DDR2 SDRAM VTT termination voltage */ 26231410948SPeter Maydell 3300000, /* VCC3V3 : 3.3V : local board supply for misc external logic */ 26331410948SPeter Maydell }; 26431410948SPeter Maydell 2659c7d4893SPeter Maydell /* Reset values for daughterboard oscillators (in Hz) */ 2669c7d4893SPeter Maydell static const uint32_t a9_clocks[] = { 2679c7d4893SPeter Maydell 45000000, /* AMBA AXI ACLK: 45MHz */ 2689c7d4893SPeter Maydell 23750000, /* daughterboard CLCD clock: 23.75MHz */ 2699c7d4893SPeter Maydell 66670000, /* Test chip reference clock: 66.67MHz */ 2709c7d4893SPeter Maydell }; 2719c7d4893SPeter Maydell 2724c3b29b8SPeter Maydell static const VEDBoardInfo a9_daughterboard = { 2734c3b29b8SPeter Maydell .motherboard_map = motherboard_legacy_map, 2744c3b29b8SPeter Maydell .loader_start = 0x60000000, 27596eacf64SPeter Maydell .gic_cpu_if_addr = 0x1e000100, 276cdef10bbSPeter Maydell .proc_id = 0x0c000191, 27731410948SPeter Maydell .num_voltage_sensors = ARRAY_SIZE(a9_voltages), 27831410948SPeter Maydell .voltages = a9_voltages, 2799c7d4893SPeter Maydell .num_clocks = ARRAY_SIZE(a9_clocks), 2809c7d4893SPeter Maydell .clocks = a9_clocks, 2814c3b29b8SPeter Maydell .init = a9_daughterboard_init, 2824c3b29b8SPeter Maydell }; 2834c3b29b8SPeter Maydell 284961f195eSPeter Maydell static void a15_daughterboard_init(const VEDBoardInfo *daughterboard, 285961f195eSPeter Maydell ram_addr_t ram_size, 286961f195eSPeter Maydell const char *cpu_model, 287cdef10bbSPeter Maydell qemu_irq *pic) 288961f195eSPeter Maydell { 289961f195eSPeter Maydell int n; 290961f195eSPeter Maydell MemoryRegion *sysmem = get_system_memory(); 291961f195eSPeter Maydell MemoryRegion *ram = g_new(MemoryRegion, 1); 292961f195eSPeter Maydell MemoryRegion *sram = g_new(MemoryRegion, 1); 293961f195eSPeter Maydell qemu_irq cpu_irq[4]; 294961f195eSPeter Maydell DeviceState *dev; 295961f195eSPeter Maydell SysBusDevice *busdev; 296961f195eSPeter Maydell 297961f195eSPeter Maydell if (!cpu_model) { 298961f195eSPeter Maydell cpu_model = "cortex-a15"; 299961f195eSPeter Maydell } 300961f195eSPeter Maydell 301961f195eSPeter Maydell for (n = 0; n < smp_cpus; n++) { 30264c9e297SAndreas Färber ARMCPU *cpu; 303961f195eSPeter Maydell qemu_irq *irqp; 30464c9e297SAndreas Färber 30564c9e297SAndreas Färber cpu = cpu_arm_init(cpu_model); 30664c9e297SAndreas Färber if (!cpu) { 307961f195eSPeter Maydell fprintf(stderr, "Unable to find CPU definition\n"); 308961f195eSPeter Maydell exit(1); 309961f195eSPeter Maydell } 3104bd74661SAndreas Färber irqp = arm_pic_init_cpu(cpu); 311961f195eSPeter Maydell cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ]; 312961f195eSPeter Maydell } 313961f195eSPeter Maydell 31425d71699SPeter Maydell { 31525d71699SPeter Maydell /* We have to use a separate 64 bit variable here to avoid the gcc 31625d71699SPeter Maydell * "comparison is always false due to limited range of data type" 31725d71699SPeter Maydell * warning if we are on a host where ram_addr_t is 32 bits. 31825d71699SPeter Maydell */ 31925d71699SPeter Maydell uint64_t rsz = ram_size; 32025d71699SPeter Maydell if (rsz > (30ULL * 1024 * 1024 * 1024)) { 32125d71699SPeter Maydell fprintf(stderr, "vexpress-a15: cannot model more than 30GB RAM\n"); 322961f195eSPeter Maydell exit(1); 323961f195eSPeter Maydell } 32425d71699SPeter Maydell } 325961f195eSPeter Maydell 326961f195eSPeter Maydell memory_region_init_ram(ram, "vexpress.highmem", ram_size); 327961f195eSPeter Maydell vmstate_register_ram_global(ram); 328961f195eSPeter Maydell /* RAM is from 0x80000000 upwards; there is no low-memory alias for it. */ 329961f195eSPeter Maydell memory_region_add_subregion(sysmem, 0x80000000, ram); 330961f195eSPeter Maydell 331961f195eSPeter Maydell /* 0x2c000000 A15MPCore private memory region (GIC) */ 332961f195eSPeter Maydell dev = qdev_create(NULL, "a15mpcore_priv"); 333961f195eSPeter Maydell qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 334961f195eSPeter Maydell qdev_init_nofail(dev); 3351356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 336961f195eSPeter Maydell sysbus_mmio_map(busdev, 0, 0x2c000000); 337961f195eSPeter Maydell for (n = 0; n < smp_cpus; n++) { 338961f195eSPeter Maydell sysbus_connect_irq(busdev, n, cpu_irq[n]); 339961f195eSPeter Maydell } 340961f195eSPeter Maydell /* Interrupts [42:0] are from the motherboard; 341961f195eSPeter Maydell * [47:43] are reserved; [63:48] are daughterboard 342961f195eSPeter Maydell * peripherals. Note that some documentation numbers 343961f195eSPeter Maydell * external interrupts starting from 32 (because there 344961f195eSPeter Maydell * are internal interrupts 0..31). 345961f195eSPeter Maydell */ 346961f195eSPeter Maydell for (n = 0; n < 64; n++) { 347961f195eSPeter Maydell pic[n] = qdev_get_gpio_in(dev, n); 348961f195eSPeter Maydell } 349961f195eSPeter Maydell 350961f195eSPeter Maydell /* A15 daughterboard peripherals: */ 351961f195eSPeter Maydell 352961f195eSPeter Maydell /* 0x20000000: CoreSight interfaces: not modelled */ 353961f195eSPeter Maydell /* 0x2a000000: PL301 AXI interconnect: not modelled */ 354961f195eSPeter Maydell /* 0x2a420000: SCC: not modelled */ 355961f195eSPeter Maydell /* 0x2a430000: system counter: not modelled */ 356961f195eSPeter Maydell /* 0x2b000000: HDLCD controller: not modelled */ 357961f195eSPeter Maydell /* 0x2b060000: SP805 watchdog: not modelled */ 358961f195eSPeter Maydell /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */ 359961f195eSPeter Maydell /* 0x2e000000: system SRAM */ 360961f195eSPeter Maydell memory_region_init_ram(sram, "vexpress.a15sram", 0x10000); 361961f195eSPeter Maydell vmstate_register_ram_global(sram); 362961f195eSPeter Maydell memory_region_add_subregion(sysmem, 0x2e000000, sram); 363961f195eSPeter Maydell 364961f195eSPeter Maydell /* 0x7ffb0000: DMA330 DMA controller: not modelled */ 365961f195eSPeter Maydell /* 0x7ffd0000: PL354 static memory controller: not modelled */ 366961f195eSPeter Maydell } 367961f195eSPeter Maydell 36831410948SPeter Maydell static const uint32_t a15_voltages[] = { 36931410948SPeter Maydell 900000, /* Vcore: 0.9V : CPU core voltage */ 37031410948SPeter Maydell }; 37131410948SPeter Maydell 3729c7d4893SPeter Maydell static const uint32_t a15_clocks[] = { 3739c7d4893SPeter Maydell 60000000, /* OSCCLK0: 60MHz : CPU_CLK reference */ 3749c7d4893SPeter Maydell 0, /* OSCCLK1: reserved */ 3759c7d4893SPeter Maydell 0, /* OSCCLK2: reserved */ 3769c7d4893SPeter Maydell 0, /* OSCCLK3: reserved */ 3779c7d4893SPeter Maydell 40000000, /* OSCCLK4: 40MHz : external AXI master clock */ 3789c7d4893SPeter Maydell 23750000, /* OSCCLK5: 23.75MHz : HDLCD PLL reference */ 3799c7d4893SPeter Maydell 50000000, /* OSCCLK6: 50MHz : static memory controller clock */ 3809c7d4893SPeter Maydell 60000000, /* OSCCLK7: 60MHz : SYSCLK reference */ 3819c7d4893SPeter Maydell 40000000, /* OSCCLK8: 40MHz : DDR2 PLL reference */ 3829c7d4893SPeter Maydell }; 3839c7d4893SPeter Maydell 384961f195eSPeter Maydell static const VEDBoardInfo a15_daughterboard = { 385961f195eSPeter Maydell .motherboard_map = motherboard_aseries_map, 386961f195eSPeter Maydell .loader_start = 0x80000000, 387961f195eSPeter Maydell .gic_cpu_if_addr = 0x2c002000, 388cdef10bbSPeter Maydell .proc_id = 0x14000237, 38931410948SPeter Maydell .num_voltage_sensors = ARRAY_SIZE(a15_voltages), 39031410948SPeter Maydell .voltages = a15_voltages, 3919c7d4893SPeter Maydell .num_clocks = ARRAY_SIZE(a15_clocks), 3929c7d4893SPeter Maydell .clocks = a15_clocks, 393961f195eSPeter Maydell .init = a15_daughterboard_init, 394961f195eSPeter Maydell }; 395961f195eSPeter Maydell 3964c3b29b8SPeter Maydell static void vexpress_common_init(const VEDBoardInfo *daughterboard, 397f3cdbc32SPeter Maydell QEMUMachineInitArgs *args) 3984c3b29b8SPeter Maydell { 3994c3b29b8SPeter Maydell DeviceState *dev, *sysctl, *pl041; 4004c3b29b8SPeter Maydell qemu_irq pic[64]; 4014c3b29b8SPeter Maydell uint32_t sys_id; 4023dc3e7ddSFrancesco Lavra DriveInfo *dinfo; 4034c3b29b8SPeter Maydell ram_addr_t vram_size, sram_size; 4044c3b29b8SPeter Maydell MemoryRegion *sysmem = get_system_memory(); 4054c3b29b8SPeter Maydell MemoryRegion *vram = g_new(MemoryRegion, 1); 4064c3b29b8SPeter Maydell MemoryRegion *sram = g_new(MemoryRegion, 1); 407a8170e5eSAvi Kivity const hwaddr *map = daughterboard->motherboard_map; 40831410948SPeter Maydell int i; 4094c3b29b8SPeter Maydell 410cdef10bbSPeter Maydell daughterboard->init(daughterboard, args->ram_size, args->cpu_model, pic); 4114c3b29b8SPeter Maydell 4122558e0a6SPeter Maydell /* Motherboard peripherals: the wiring is the same but the 4132558e0a6SPeter Maydell * addresses vary between the legacy and A-Series memory maps. 4142558e0a6SPeter Maydell */ 4152558e0a6SPeter Maydell 4162055283bSPeter Maydell sys_id = 0x1190f500; 4172055283bSPeter Maydell 4182055283bSPeter Maydell sysctl = qdev_create(NULL, "realview_sysctl"); 4192055283bSPeter Maydell qdev_prop_set_uint32(sysctl, "sys_id", sys_id); 420cdef10bbSPeter Maydell qdev_prop_set_uint32(sysctl, "proc_id", daughterboard->proc_id); 42131410948SPeter Maydell qdev_prop_set_uint32(sysctl, "len-db-voltage", 42231410948SPeter Maydell daughterboard->num_voltage_sensors); 42331410948SPeter Maydell for (i = 0; i < daughterboard->num_voltage_sensors; i++) { 42431410948SPeter Maydell char *propname = g_strdup_printf("db-voltage[%d]", i); 42531410948SPeter Maydell qdev_prop_set_uint32(sysctl, propname, daughterboard->voltages[i]); 42631410948SPeter Maydell g_free(propname); 42731410948SPeter Maydell } 4289c7d4893SPeter Maydell qdev_prop_set_uint32(sysctl, "len-db-clock", 4299c7d4893SPeter Maydell daughterboard->num_clocks); 4309c7d4893SPeter Maydell for (i = 0; i < daughterboard->num_clocks; i++) { 4319c7d4893SPeter Maydell char *propname = g_strdup_printf("db-clock[%d]", i); 4329c7d4893SPeter Maydell qdev_prop_set_uint32(sysctl, propname, daughterboard->clocks[i]); 4339c7d4893SPeter Maydell g_free(propname); 4349c7d4893SPeter Maydell } 4357a65c8ccSPeter Maydell qdev_init_nofail(sysctl); 4361356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, map[VE_SYSREGS]); 4372055283bSPeter Maydell 4382558e0a6SPeter Maydell /* VE_SP810: not modelled */ 4392558e0a6SPeter Maydell /* VE_SERIALPCI: not modelled */ 4402558e0a6SPeter Maydell 44103a0e944SPeter Maydell pl041 = qdev_create(NULL, "pl041"); 44203a0e944SPeter Maydell qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512); 44303a0e944SPeter Maydell qdev_init_nofail(pl041); 4441356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, map[VE_PL041]); 4451356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[11]); 4462055283bSPeter Maydell 4472558e0a6SPeter Maydell dev = sysbus_create_varargs("pl181", map[VE_MMCI], pic[9], pic[10], NULL); 4482055283bSPeter Maydell /* Wire up MMC card detect and read-only signals */ 4492055283bSPeter Maydell qdev_connect_gpio_out(dev, 0, 4502055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT)); 4512055283bSPeter Maydell qdev_connect_gpio_out(dev, 1, 4522055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN)); 4532055283bSPeter Maydell 4542558e0a6SPeter Maydell sysbus_create_simple("pl050_keyboard", map[VE_KMI0], pic[12]); 4552558e0a6SPeter Maydell sysbus_create_simple("pl050_mouse", map[VE_KMI1], pic[13]); 4562055283bSPeter Maydell 4572558e0a6SPeter Maydell sysbus_create_simple("pl011", map[VE_UART0], pic[5]); 4582558e0a6SPeter Maydell sysbus_create_simple("pl011", map[VE_UART1], pic[6]); 4592558e0a6SPeter Maydell sysbus_create_simple("pl011", map[VE_UART2], pic[7]); 4602558e0a6SPeter Maydell sysbus_create_simple("pl011", map[VE_UART3], pic[8]); 4612055283bSPeter Maydell 4622558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]); 4632558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]); 4642055283bSPeter Maydell 4652558e0a6SPeter Maydell /* VE_SERIALDVI: not modelled */ 4662055283bSPeter Maydell 4672558e0a6SPeter Maydell sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */ 4682055283bSPeter Maydell 4692558e0a6SPeter Maydell /* VE_COMPACTFLASH: not modelled */ 4702055283bSPeter Maydell 471b7206878SPeter Maydell sysbus_create_simple("pl111", map[VE_CLCD], pic[14]); 4722055283bSPeter Maydell 4733dc3e7ddSFrancesco Lavra dinfo = drive_get_next(IF_PFLASH); 4743dc3e7ddSFrancesco Lavra if (!pflash_cfi01_register(map[VE_NORFLASH0], NULL, "vexpress.flash0", 4753dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SIZE, dinfo ? dinfo->bdrv : NULL, 4763dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SECT_SIZE, 4773dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE, 4, 4783dc3e7ddSFrancesco Lavra 0x00, 0x89, 0x00, 0x18, 0)) { 4793dc3e7ddSFrancesco Lavra fprintf(stderr, "vexpress: error registering flash 0.\n"); 4803dc3e7ddSFrancesco Lavra exit(1); 4813dc3e7ddSFrancesco Lavra } 4823dc3e7ddSFrancesco Lavra 4833dc3e7ddSFrancesco Lavra dinfo = drive_get_next(IF_PFLASH); 4843dc3e7ddSFrancesco Lavra if (!pflash_cfi01_register(map[VE_NORFLASH1], NULL, "vexpress.flash1", 4853dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SIZE, dinfo ? dinfo->bdrv : NULL, 4863dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SECT_SIZE, 4873dc3e7ddSFrancesco Lavra VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE, 4, 4883dc3e7ddSFrancesco Lavra 0x00, 0x89, 0x00, 0x18, 0)) { 4893dc3e7ddSFrancesco Lavra fprintf(stderr, "vexpress: error registering flash 1.\n"); 4903dc3e7ddSFrancesco Lavra exit(1); 4913dc3e7ddSFrancesco Lavra } 4922558e0a6SPeter Maydell 4932055283bSPeter Maydell sram_size = 0x2000000; 494c5705a77SAvi Kivity memory_region_init_ram(sram, "vexpress.sram", sram_size); 495c5705a77SAvi Kivity vmstate_register_ram_global(sram); 4962558e0a6SPeter Maydell memory_region_add_subregion(sysmem, map[VE_SRAM], sram); 4972055283bSPeter Maydell 4982055283bSPeter Maydell vram_size = 0x800000; 499c5705a77SAvi Kivity memory_region_init_ram(vram, "vexpress.vram", vram_size); 500c5705a77SAvi Kivity vmstate_register_ram_global(vram); 5012558e0a6SPeter Maydell memory_region_add_subregion(sysmem, map[VE_VIDEORAM], vram); 5022055283bSPeter Maydell 5032055283bSPeter Maydell /* 0x4e000000 LAN9118 Ethernet */ 504a005d073SStefan Hajnoczi if (nd_table[0].used) { 5052558e0a6SPeter Maydell lan9118_init(&nd_table[0], map[VE_ETHERNET], pic[15]); 5062055283bSPeter Maydell } 5072055283bSPeter Maydell 5082558e0a6SPeter Maydell /* VE_USB: not modelled */ 5092558e0a6SPeter Maydell 5102558e0a6SPeter Maydell /* VE_DAPROM: not modelled */ 5112055283bSPeter Maydell 512f3cdbc32SPeter Maydell vexpress_binfo.ram_size = args->ram_size; 513f3cdbc32SPeter Maydell vexpress_binfo.kernel_filename = args->kernel_filename; 514f3cdbc32SPeter Maydell vexpress_binfo.kernel_cmdline = args->kernel_cmdline; 515f3cdbc32SPeter Maydell vexpress_binfo.initrd_filename = args->initrd_filename; 5162055283bSPeter Maydell vexpress_binfo.nb_cpus = smp_cpus; 5172055283bSPeter Maydell vexpress_binfo.board_id = VEXPRESS_BOARD_ID; 5184c3b29b8SPeter Maydell vexpress_binfo.loader_start = daughterboard->loader_start; 519aac1e02cSPeter Maydell vexpress_binfo.smp_loader_start = map[VE_SRAM]; 5202558e0a6SPeter Maydell vexpress_binfo.smp_bootreg_addr = map[VE_SYSREGS] + 0x30; 52196eacf64SPeter Maydell vexpress_binfo.gic_cpu_if_addr = daughterboard->gic_cpu_if_addr; 5223aaa8dfaSAndreas Färber arm_load_kernel(arm_env_get_cpu(first_cpu), &vexpress_binfo); 5232055283bSPeter Maydell } 5242055283bSPeter Maydell 5255f072e1fSEduardo Habkost static void vexpress_a9_init(QEMUMachineInitArgs *args) 5264c3b29b8SPeter Maydell { 527f3cdbc32SPeter Maydell vexpress_common_init(&a9_daughterboard, args); 5284c3b29b8SPeter Maydell } 5292055283bSPeter Maydell 5305f072e1fSEduardo Habkost static void vexpress_a15_init(QEMUMachineInitArgs *args) 531961f195eSPeter Maydell { 532f3cdbc32SPeter Maydell vexpress_common_init(&a15_daughterboard, args); 533961f195eSPeter Maydell } 534961f195eSPeter Maydell 5352055283bSPeter Maydell static QEMUMachine vexpress_a9_machine = { 5362055283bSPeter Maydell .name = "vexpress-a9", 5372055283bSPeter Maydell .desc = "ARM Versatile Express for Cortex-A9", 5382055283bSPeter Maydell .init = vexpress_a9_init, 5392d0d2837SChristian Borntraeger .block_default_type = IF_SCSI, 5402055283bSPeter Maydell .max_cpus = 4, 541e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 5422055283bSPeter Maydell }; 5432055283bSPeter Maydell 544961f195eSPeter Maydell static QEMUMachine vexpress_a15_machine = { 545961f195eSPeter Maydell .name = "vexpress-a15", 546961f195eSPeter Maydell .desc = "ARM Versatile Express for Cortex-A15", 547961f195eSPeter Maydell .init = vexpress_a15_init, 5482d0d2837SChristian Borntraeger .block_default_type = IF_SCSI, 549961f195eSPeter Maydell .max_cpus = 4, 550e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 551961f195eSPeter Maydell }; 552961f195eSPeter Maydell 5532055283bSPeter Maydell static void vexpress_machine_init(void) 5542055283bSPeter Maydell { 5552055283bSPeter Maydell qemu_register_machine(&vexpress_a9_machine); 556961f195eSPeter Maydell qemu_register_machine(&vexpress_a15_machine); 5572055283bSPeter Maydell } 5582055283bSPeter Maydell 5592055283bSPeter Maydell machine_init(vexpress_machine_init); 560