12055283bSPeter Maydell /*
22055283bSPeter Maydell * ARM Versatile Express emulation.
32055283bSPeter Maydell *
42055283bSPeter Maydell * Copyright (c) 2010 - 2011 B Labs Ltd.
52055283bSPeter Maydell * Copyright (c) 2011 Linaro Limited
62055283bSPeter Maydell * Written by Bahadir Balban, Amit Mahajan, Peter Maydell
72055283bSPeter Maydell *
82055283bSPeter Maydell * This program is free software; you can redistribute it and/or modify
92055283bSPeter Maydell * it under the terms of the GNU General Public License version 2 as
102055283bSPeter Maydell * published by the Free Software Foundation.
112055283bSPeter Maydell *
122055283bSPeter Maydell * This program is distributed in the hope that it will be useful,
132055283bSPeter Maydell * but WITHOUT ANY WARRANTY; without even the implied warranty of
142055283bSPeter Maydell * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
152055283bSPeter Maydell * GNU General Public License for more details.
162055283bSPeter Maydell *
172055283bSPeter Maydell * You should have received a copy of the GNU General Public License along
182055283bSPeter Maydell * with this program; if not, see <http://www.gnu.org/licenses/>.
196b620ca3SPaolo Bonzini *
206b620ca3SPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the
216b620ca3SPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version.
222055283bSPeter Maydell */
232055283bSPeter Maydell
2412b16722SPeter Maydell #include "qemu/osdep.h"
25da34e65cSMarkus Armbruster #include "qapi/error.h"
262c65db5eSPaolo Bonzini #include "qemu/datadir.h"
2783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
2812ec8bd5SPeter Maydell #include "hw/arm/boot.h"
290d09e41aSPaolo Bonzini #include "hw/arm/primecell.h"
3066b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h"
310b724768SLinus Walleij #include "hw/i2c/i2c.h"
321422e32dSPaolo Bonzini #include "net/net.h"
3332cad1ffSPhilippe Mathieu-Daudé #include "system/system.h"
3483c9f4caSPaolo Bonzini #include "hw/boards.h"
3561e99241SGrant Likely #include "hw/loader.h"
360d09e41aSPaolo Bonzini #include "hw/block/flash.h"
3732cad1ffSPhilippe Mathieu-Daudé #include "system/device_tree.h"
389948c38bSPeter Maydell #include "qemu/error-report.h"
39c8a07b35SPeter Maydell #include <libfdt.h>
40f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h"
41c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h"
42c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a15mpcore.h"
43440c9f95SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h"
4426c607b8SPhilippe Mathieu-Daudé #include "hw/sd/sd.h"
45407bc4bfSDaniel P. Berrangé #include "qobject/qlist.h"
46db1015e9SEduardo Habkost #include "qom/object.h"
47b8ab0303SMartin Kletzander #include "audio/audio.h"
48d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h"
492055283bSPeter Maydell
502055283bSPeter Maydell #define VEXPRESS_BOARD_ID 0x8e0
513dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SIZE (64 * 1024 * 1024)
523dc3e7ddSFrancesco Lavra #define VEXPRESS_FLASH_SECT_SIZE (256 * 1024)
532055283bSPeter Maydell
54e2e5266cSPhilippe Mathieu-Daudé #define GIC_EXT_IRQS 64 /* Versatile Express A9 development board */
55e2e5266cSPhilippe Mathieu-Daudé
56c8a07b35SPeter Maydell /* Number of virtio transports to create (0..8; limited by
57c8a07b35SPeter Maydell * number of available IRQ lines).
58c8a07b35SPeter Maydell */
59c8a07b35SPeter Maydell #define NUM_VIRTIO_TRANSPORTS 4
60c8a07b35SPeter Maydell
612558e0a6SPeter Maydell /* Address maps for peripherals:
622558e0a6SPeter Maydell * the Versatile Express motherboard has two possible maps,
632558e0a6SPeter Maydell * the "legacy" one (used for A9) and the "Cortex-A Series"
642558e0a6SPeter Maydell * map (used for newer cores).
652558e0a6SPeter Maydell * Individual daughterboards can also have different maps for
662558e0a6SPeter Maydell * their peripherals.
672558e0a6SPeter Maydell */
682558e0a6SPeter Maydell
692558e0a6SPeter Maydell enum {
702558e0a6SPeter Maydell VE_SYSREGS,
712558e0a6SPeter Maydell VE_SP810,
722558e0a6SPeter Maydell VE_SERIALPCI,
732558e0a6SPeter Maydell VE_PL041,
742558e0a6SPeter Maydell VE_MMCI,
752558e0a6SPeter Maydell VE_KMI0,
762558e0a6SPeter Maydell VE_KMI1,
772558e0a6SPeter Maydell VE_UART0,
782558e0a6SPeter Maydell VE_UART1,
792558e0a6SPeter Maydell VE_UART2,
802558e0a6SPeter Maydell VE_UART3,
812558e0a6SPeter Maydell VE_WDT,
822558e0a6SPeter Maydell VE_TIMER01,
832558e0a6SPeter Maydell VE_TIMER23,
842558e0a6SPeter Maydell VE_SERIALDVI,
852558e0a6SPeter Maydell VE_RTC,
862558e0a6SPeter Maydell VE_COMPACTFLASH,
872558e0a6SPeter Maydell VE_CLCD,
882558e0a6SPeter Maydell VE_NORFLASH0,
892558e0a6SPeter Maydell VE_NORFLASH1,
908941d6ceSPeter Maydell VE_NORFLASHALIAS,
912558e0a6SPeter Maydell VE_SRAM,
922558e0a6SPeter Maydell VE_VIDEORAM,
932558e0a6SPeter Maydell VE_ETHERNET,
942558e0a6SPeter Maydell VE_USB,
952558e0a6SPeter Maydell VE_DAPROM,
96c8a07b35SPeter Maydell VE_VIRTIO,
972558e0a6SPeter Maydell };
982558e0a6SPeter Maydell
99a8170e5eSAvi Kivity static hwaddr motherboard_legacy_map[] = {
1006ec1588eSPeter Maydell [VE_NORFLASHALIAS] = 0,
1012558e0a6SPeter Maydell /* CS7: 0x10000000 .. 0x10020000 */
1022558e0a6SPeter Maydell [VE_SYSREGS] = 0x10000000,
1032558e0a6SPeter Maydell [VE_SP810] = 0x10001000,
1042558e0a6SPeter Maydell [VE_SERIALPCI] = 0x10002000,
1052558e0a6SPeter Maydell [VE_PL041] = 0x10004000,
1062558e0a6SPeter Maydell [VE_MMCI] = 0x10005000,
1072558e0a6SPeter Maydell [VE_KMI0] = 0x10006000,
1082558e0a6SPeter Maydell [VE_KMI1] = 0x10007000,
1092558e0a6SPeter Maydell [VE_UART0] = 0x10009000,
1102558e0a6SPeter Maydell [VE_UART1] = 0x1000a000,
1112558e0a6SPeter Maydell [VE_UART2] = 0x1000b000,
1122558e0a6SPeter Maydell [VE_UART3] = 0x1000c000,
1132558e0a6SPeter Maydell [VE_WDT] = 0x1000f000,
1142558e0a6SPeter Maydell [VE_TIMER01] = 0x10011000,
1152558e0a6SPeter Maydell [VE_TIMER23] = 0x10012000,
116c8a07b35SPeter Maydell [VE_VIRTIO] = 0x10013000,
1172558e0a6SPeter Maydell [VE_SERIALDVI] = 0x10016000,
1182558e0a6SPeter Maydell [VE_RTC] = 0x10017000,
1192558e0a6SPeter Maydell [VE_COMPACTFLASH] = 0x1001a000,
1202558e0a6SPeter Maydell [VE_CLCD] = 0x1001f000,
1212558e0a6SPeter Maydell /* CS0: 0x40000000 .. 0x44000000 */
1222558e0a6SPeter Maydell [VE_NORFLASH0] = 0x40000000,
1232558e0a6SPeter Maydell /* CS1: 0x44000000 .. 0x48000000 */
1242558e0a6SPeter Maydell [VE_NORFLASH1] = 0x44000000,
1252558e0a6SPeter Maydell /* CS2: 0x48000000 .. 0x4a000000 */
1262558e0a6SPeter Maydell [VE_SRAM] = 0x48000000,
1272558e0a6SPeter Maydell /* CS3: 0x4c000000 .. 0x50000000 */
1282558e0a6SPeter Maydell [VE_VIDEORAM] = 0x4c000000,
1292558e0a6SPeter Maydell [VE_ETHERNET] = 0x4e000000,
1302558e0a6SPeter Maydell [VE_USB] = 0x4f000000,
1312055283bSPeter Maydell };
1322055283bSPeter Maydell
133a8170e5eSAvi Kivity static hwaddr motherboard_aseries_map[] = {
1348941d6ceSPeter Maydell [VE_NORFLASHALIAS] = 0,
135661bafb3SFrancesco Lavra /* CS0: 0x08000000 .. 0x0c000000 */
136661bafb3SFrancesco Lavra [VE_NORFLASH0] = 0x08000000,
137961f195eSPeter Maydell /* CS4: 0x0c000000 .. 0x10000000 */
138961f195eSPeter Maydell [VE_NORFLASH1] = 0x0c000000,
139961f195eSPeter Maydell /* CS5: 0x10000000 .. 0x14000000 */
140961f195eSPeter Maydell /* CS1: 0x14000000 .. 0x18000000 */
141961f195eSPeter Maydell [VE_SRAM] = 0x14000000,
142961f195eSPeter Maydell /* CS2: 0x18000000 .. 0x1c000000 */
143961f195eSPeter Maydell [VE_VIDEORAM] = 0x18000000,
144961f195eSPeter Maydell [VE_ETHERNET] = 0x1a000000,
145961f195eSPeter Maydell [VE_USB] = 0x1b000000,
146961f195eSPeter Maydell /* CS3: 0x1c000000 .. 0x20000000 */
147961f195eSPeter Maydell [VE_DAPROM] = 0x1c000000,
148961f195eSPeter Maydell [VE_SYSREGS] = 0x1c010000,
149961f195eSPeter Maydell [VE_SP810] = 0x1c020000,
150961f195eSPeter Maydell [VE_SERIALPCI] = 0x1c030000,
151961f195eSPeter Maydell [VE_PL041] = 0x1c040000,
152961f195eSPeter Maydell [VE_MMCI] = 0x1c050000,
153961f195eSPeter Maydell [VE_KMI0] = 0x1c060000,
154961f195eSPeter Maydell [VE_KMI1] = 0x1c070000,
155961f195eSPeter Maydell [VE_UART0] = 0x1c090000,
156961f195eSPeter Maydell [VE_UART1] = 0x1c0a0000,
157961f195eSPeter Maydell [VE_UART2] = 0x1c0b0000,
158961f195eSPeter Maydell [VE_UART3] = 0x1c0c0000,
159961f195eSPeter Maydell [VE_WDT] = 0x1c0f0000,
160961f195eSPeter Maydell [VE_TIMER01] = 0x1c110000,
161961f195eSPeter Maydell [VE_TIMER23] = 0x1c120000,
162c8a07b35SPeter Maydell [VE_VIRTIO] = 0x1c130000,
163961f195eSPeter Maydell [VE_SERIALDVI] = 0x1c160000,
164961f195eSPeter Maydell [VE_RTC] = 0x1c170000,
165961f195eSPeter Maydell [VE_COMPACTFLASH] = 0x1c1a0000,
166961f195eSPeter Maydell [VE_CLCD] = 0x1c1f0000,
167961f195eSPeter Maydell };
168961f195eSPeter Maydell
1694c3b29b8SPeter Maydell /* Structure defining the peculiarities of a specific daughterboard */
1704c3b29b8SPeter Maydell
1714c3b29b8SPeter Maydell typedef struct VEDBoardInfo VEDBoardInfo;
1724c3b29b8SPeter Maydell
173db1015e9SEduardo Habkost struct VexpressMachineClass {
1747eb1dc7fSGreg Bellows MachineClass parent;
1757eb1dc7fSGreg Bellows VEDBoardInfo *daughterboard;
176db1015e9SEduardo Habkost };
1777eb1dc7fSGreg Bellows
178db1015e9SEduardo Habkost struct VexpressMachineState {
1797eb1dc7fSGreg Bellows MachineState parent;
18018e8ba48SPeter Maydell MemoryRegion vram;
18118e8ba48SPeter Maydell MemoryRegion sram;
18218e8ba48SPeter Maydell MemoryRegion flashalias;
18318e8ba48SPeter Maydell MemoryRegion a15sram;
18449021924SGreg Bellows bool secure;
185cac0d808SPeter Maydell bool virt;
186db1015e9SEduardo Habkost };
1877eb1dc7fSGreg Bellows
1887eb1dc7fSGreg Bellows #define TYPE_VEXPRESS_MACHINE "vexpress"
18998cec76aSEduardo Habkost #define TYPE_VEXPRESS_A9_MACHINE MACHINE_TYPE_NAME("vexpress-a9")
19098cec76aSEduardo Habkost #define TYPE_VEXPRESS_A15_MACHINE MACHINE_TYPE_NAME("vexpress-a15")
191a489d195SEduardo Habkost OBJECT_DECLARE_TYPE(VexpressMachineState, VexpressMachineClass, VEXPRESS_MACHINE)
1927eb1dc7fSGreg Bellows
19318e8ba48SPeter Maydell typedef void DBoardInitFn(VexpressMachineState *machine,
1944c3b29b8SPeter Maydell ram_addr_t ram_size,
195ba1ba5ccSIgor Mammedov const char *cpu_type,
196cdef10bbSPeter Maydell qemu_irq *pic);
1974c3b29b8SPeter Maydell
1984c3b29b8SPeter Maydell struct VEDBoardInfo {
199cef04a26SPeter Maydell struct arm_boot_info bootinfo;
200a8170e5eSAvi Kivity const hwaddr *motherboard_map;
201a8170e5eSAvi Kivity hwaddr loader_start;
202a8170e5eSAvi Kivity const hwaddr gic_cpu_if_addr;
203cdef10bbSPeter Maydell uint32_t proc_id;
20431410948SPeter Maydell uint32_t num_voltage_sensors;
20531410948SPeter Maydell const uint32_t *voltages;
2069c7d4893SPeter Maydell uint32_t num_clocks;
2079c7d4893SPeter Maydell const uint32_t *clocks;
2084c3b29b8SPeter Maydell DBoardInitFn *init;
2094c3b29b8SPeter Maydell };
2104c3b29b8SPeter Maydell
init_cpus(MachineState * ms,const char * cpu_type,const char * privdev,hwaddr periphbase,qemu_irq * pic,bool secure,bool virt)211cc7d44c2SLike Xu static void init_cpus(MachineState *ms, const char *cpu_type,
212cc7d44c2SLike Xu const char *privdev, hwaddr periphbase,
213cc7d44c2SLike Xu qemu_irq *pic, bool secure, bool virt)
2149948c38bSPeter Maydell {
2159948c38bSPeter Maydell DeviceState *dev;
2169948c38bSPeter Maydell SysBusDevice *busdev;
2179948c38bSPeter Maydell int n;
218cc7d44c2SLike Xu unsigned int smp_cpus = ms->smp.cpus;
2199948c38bSPeter Maydell
2209948c38bSPeter Maydell /* Create the actual CPUs */
2219948c38bSPeter Maydell for (n = 0; n < smp_cpus; n++) {
222ba1ba5ccSIgor Mammedov Object *cpuobj = object_new(cpu_type);
2239948c38bSPeter Maydell
22412d027f1SGreg Bellows if (!secure) {
2255325cc34SMarkus Armbruster object_property_set_bool(cpuobj, "has_el3", false, NULL);
22612d027f1SGreg Bellows }
227cac0d808SPeter Maydell if (!virt) {
228efba1595SDaniel P. Berrangé if (object_property_find(cpuobj, "has_el2")) {
2295325cc34SMarkus Armbruster object_property_set_bool(cpuobj, "has_el2", false, NULL);
230cac0d808SPeter Maydell }
231cac0d808SPeter Maydell }
23212d027f1SGreg Bellows
233efba1595SDaniel P. Berrangé if (object_property_find(cpuobj, "reset-cbar")) {
2345325cc34SMarkus Armbruster object_property_set_int(cpuobj, "reset-cbar", periphbase,
2355325cc34SMarkus Armbruster &error_abort);
2369948c38bSPeter Maydell }
237ce189ab2SMarkus Armbruster qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
2389948c38bSPeter Maydell }
2399948c38bSPeter Maydell
2409948c38bSPeter Maydell /* Create the private peripheral devices (including the GIC);
2419948c38bSPeter Maydell * this must happen after the CPUs are created because a15mpcore_priv
2429948c38bSPeter Maydell * wires itself up to the CPU's generic_timer gpio out lines.
2439948c38bSPeter Maydell */
2443e80f690SMarkus Armbruster dev = qdev_new(privdev);
2459948c38bSPeter Maydell qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
246e2e5266cSPhilippe Mathieu-Daudé qdev_prop_set_uint32(dev, "num-irq", GIC_EXT_IRQS + GIC_INTERNAL);
2479948c38bSPeter Maydell busdev = SYS_BUS_DEVICE(dev);
2483c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal);
2499948c38bSPeter Maydell sysbus_mmio_map(busdev, 0, periphbase);
2509948c38bSPeter Maydell
2519948c38bSPeter Maydell /* Interrupts [42:0] are from the motherboard;
2529948c38bSPeter Maydell * [47:43] are reserved; [63:48] are daughterboard
2539948c38bSPeter Maydell * peripherals. Note that some documentation numbers
2549948c38bSPeter Maydell * external interrupts starting from 32 (because there
2559948c38bSPeter Maydell * are internal interrupts 0..31).
2569948c38bSPeter Maydell */
257e2e5266cSPhilippe Mathieu-Daudé for (n = 0; n < GIC_EXT_IRQS; n++) {
2589948c38bSPeter Maydell pic[n] = qdev_get_gpio_in(dev, n);
2599948c38bSPeter Maydell }
2609948c38bSPeter Maydell
2619948c38bSPeter Maydell /* Connect the CPUs to the GIC */
2629948c38bSPeter Maydell for (n = 0; n < smp_cpus; n++) {
2639948c38bSPeter Maydell DeviceState *cpudev = DEVICE(qemu_get_cpu(n));
2649948c38bSPeter Maydell
2659948c38bSPeter Maydell sysbus_connect_irq(busdev, n, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
26627192e39SFabian Aggeler sysbus_connect_irq(busdev, n + smp_cpus,
26727192e39SFabian Aggeler qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
26833383e9bSPeter Maydell sysbus_connect_irq(busdev, n + 2 * smp_cpus,
26933383e9bSPeter Maydell qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ));
27033383e9bSPeter Maydell sysbus_connect_irq(busdev, n + 3 * smp_cpus,
27133383e9bSPeter Maydell qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ));
2729948c38bSPeter Maydell }
2739948c38bSPeter Maydell }
2749948c38bSPeter Maydell
a9_daughterboard_init(VexpressMachineState * vms,ram_addr_t ram_size,const char * cpu_type,qemu_irq * pic)27518e8ba48SPeter Maydell static void a9_daughterboard_init(VexpressMachineState *vms,
2764c3b29b8SPeter Maydell ram_addr_t ram_size,
277ba1ba5ccSIgor Mammedov const char *cpu_type,
278cdef10bbSPeter Maydell qemu_irq *pic)
2792055283bSPeter Maydell {
280cc7d44c2SLike Xu MachineState *machine = MACHINE(vms);
281e6d17b05SAvi Kivity MemoryRegion *sysmem = get_system_memory();
28249aff03eSPhilippe Mathieu-Daudé DeviceState *dev;
2832055283bSPeter Maydell
2842055283bSPeter Maydell if (ram_size > 0x40000000) {
2852055283bSPeter Maydell /* 1GB is the maximum the address space permits */
286c0dbca36SAlistair Francis error_report("vexpress-a9: cannot model more than 1GB RAM");
2872055283bSPeter Maydell exit(1);
2882055283bSPeter Maydell }
2892055283bSPeter Maydell
29013edcf59SPeter Maydell /*
29113edcf59SPeter Maydell * RAM is from 0x60000000 upwards. The bottom 64MB of the
2922055283bSPeter Maydell * address space should in theory be remappable to various
29313edcf59SPeter Maydell * things including ROM or RAM; we always map the flash there.
2942055283bSPeter Maydell */
29508b8ba04SIgor Mammedov memory_region_add_subregion(sysmem, 0x60000000, machine->ram);
2962055283bSPeter Maydell
2972055283bSPeter Maydell /* 0x1e000000 A9MPCore (SCU) private memory region */
298cc7d44c2SLike Xu init_cpus(machine, cpu_type, TYPE_A9MPCORE_PRIV, 0x1e000000, pic,
299cac0d808SPeter Maydell vms->secure, vms->virt);
3002055283bSPeter Maydell
3014c3b29b8SPeter Maydell /* Daughterboard peripherals : 0x10020000 .. 0x20000000 */
3024c3b29b8SPeter Maydell
3034c3b29b8SPeter Maydell /* 0x10020000 PL111 CLCD (daughterboard) */
30449aff03eSPhilippe Mathieu-Daudé dev = qdev_new("pl111");
305c2093660SPhilippe Mathieu-Daudé object_property_set_link(OBJECT(dev), "framebuffer-memory",
306c2093660SPhilippe Mathieu-Daudé OBJECT(sysmem), &error_fatal);
307c2093660SPhilippe Mathieu-Daudé sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
30849aff03eSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, 0x10020000);
30949aff03eSPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[44]);
3104c3b29b8SPeter Maydell
3114c3b29b8SPeter Maydell /* 0x10060000 AXI RAM */
3124c3b29b8SPeter Maydell /* 0x100e0000 PL341 Dynamic Memory Controller */
3134c3b29b8SPeter Maydell /* 0x100e1000 PL354 Static Memory Controller */
3144c3b29b8SPeter Maydell /* 0x100e2000 System Configuration Controller */
3154c3b29b8SPeter Maydell
3164c3b29b8SPeter Maydell sysbus_create_simple("sp804", 0x100e4000, pic[48]);
3174c3b29b8SPeter Maydell /* 0x100e5000 SP805 Watchdog module */
3184c3b29b8SPeter Maydell /* 0x100e6000 BP147 TrustZone Protection Controller */
3194c3b29b8SPeter Maydell /* 0x100e9000 PL301 'Fast' AXI matrix */
3204c3b29b8SPeter Maydell /* 0x100ea000 PL301 'Slow' AXI matrix */
3214c3b29b8SPeter Maydell /* 0x100ec000 TrustZone Address Space Controller */
3224c3b29b8SPeter Maydell /* 0x10200000 CoreSight debug APB */
3234c3b29b8SPeter Maydell /* 0x1e00a000 PL310 L2 Cache Controller */
3244c3b29b8SPeter Maydell sysbus_create_varargs("l2x0", 0x1e00a000, NULL);
3254c3b29b8SPeter Maydell }
3264c3b29b8SPeter Maydell
32731410948SPeter Maydell /* Voltage values for SYS_CFG_VOLT daughterboard registers;
32831410948SPeter Maydell * values are in microvolts.
32931410948SPeter Maydell */
33031410948SPeter Maydell static const uint32_t a9_voltages[] = {
33131410948SPeter Maydell 1000000, /* VD10 : 1.0V : SoC internal logic voltage */
33231410948SPeter Maydell 1000000, /* VD10_S2 : 1.0V : PL310, L2 cache, RAM, non-PL310 logic */
33331410948SPeter Maydell 1000000, /* VD10_S3 : 1.0V : Cortex-A9, cores, MPEs, SCU, PL310 logic */
33431410948SPeter Maydell 1800000, /* VCC1V8 : 1.8V : DDR2 SDRAM, test chip DDR2 I/O supply */
33531410948SPeter Maydell 900000, /* DDR2VTT : 0.9V : DDR2 SDRAM VTT termination voltage */
33631410948SPeter Maydell 3300000, /* VCC3V3 : 3.3V : local board supply for misc external logic */
33731410948SPeter Maydell };
33831410948SPeter Maydell
3399c7d4893SPeter Maydell /* Reset values for daughterboard oscillators (in Hz) */
3409c7d4893SPeter Maydell static const uint32_t a9_clocks[] = {
3419c7d4893SPeter Maydell 45000000, /* AMBA AXI ACLK: 45MHz */
3429c7d4893SPeter Maydell 23750000, /* daughterboard CLCD clock: 23.75MHz */
3439c7d4893SPeter Maydell 66670000, /* Test chip reference clock: 66.67MHz */
3449c7d4893SPeter Maydell };
3459c7d4893SPeter Maydell
346cef04a26SPeter Maydell static VEDBoardInfo a9_daughterboard = {
3474c3b29b8SPeter Maydell .motherboard_map = motherboard_legacy_map,
3484c3b29b8SPeter Maydell .loader_start = 0x60000000,
34996eacf64SPeter Maydell .gic_cpu_if_addr = 0x1e000100,
350cdef10bbSPeter Maydell .proc_id = 0x0c000191,
35131410948SPeter Maydell .num_voltage_sensors = ARRAY_SIZE(a9_voltages),
35231410948SPeter Maydell .voltages = a9_voltages,
3539c7d4893SPeter Maydell .num_clocks = ARRAY_SIZE(a9_clocks),
3549c7d4893SPeter Maydell .clocks = a9_clocks,
3554c3b29b8SPeter Maydell .init = a9_daughterboard_init,
3564c3b29b8SPeter Maydell };
3574c3b29b8SPeter Maydell
a15_daughterboard_init(VexpressMachineState * vms,ram_addr_t ram_size,const char * cpu_type,qemu_irq * pic)35818e8ba48SPeter Maydell static void a15_daughterboard_init(VexpressMachineState *vms,
359961f195eSPeter Maydell ram_addr_t ram_size,
360ba1ba5ccSIgor Mammedov const char *cpu_type,
361cdef10bbSPeter Maydell qemu_irq *pic)
362961f195eSPeter Maydell {
363cc7d44c2SLike Xu MachineState *machine = MACHINE(vms);
364961f195eSPeter Maydell MemoryRegion *sysmem = get_system_memory();
365961f195eSPeter Maydell
36625d71699SPeter Maydell {
36725d71699SPeter Maydell /* We have to use a separate 64 bit variable here to avoid the gcc
36825d71699SPeter Maydell * "comparison is always false due to limited range of data type"
36925d71699SPeter Maydell * warning if we are on a host where ram_addr_t is 32 bits.
37025d71699SPeter Maydell */
37125d71699SPeter Maydell uint64_t rsz = ram_size;
37225d71699SPeter Maydell if (rsz > (30ULL * 1024 * 1024 * 1024)) {
373c0dbca36SAlistair Francis error_report("vexpress-a15: cannot model more than 30GB RAM");
374961f195eSPeter Maydell exit(1);
375961f195eSPeter Maydell }
37625d71699SPeter Maydell }
377961f195eSPeter Maydell
378961f195eSPeter Maydell /* RAM is from 0x80000000 upwards; there is no low-memory alias for it. */
37908b8ba04SIgor Mammedov memory_region_add_subregion(sysmem, 0x80000000, machine->ram);
380961f195eSPeter Maydell
381961f195eSPeter Maydell /* 0x2c000000 A15MPCore private memory region (GIC) */
382cc7d44c2SLike Xu init_cpus(machine, cpu_type, TYPE_A15MPCORE_PRIV,
383cc7d44c2SLike Xu 0x2c000000, pic, vms->secure, vms->virt);
384961f195eSPeter Maydell
385961f195eSPeter Maydell /* A15 daughterboard peripherals: */
386961f195eSPeter Maydell
387961f195eSPeter Maydell /* 0x20000000: CoreSight interfaces: not modelled */
388961f195eSPeter Maydell /* 0x2a000000: PL301 AXI interconnect: not modelled */
389961f195eSPeter Maydell /* 0x2a420000: SCC: not modelled */
390961f195eSPeter Maydell /* 0x2a430000: system counter: not modelled */
391961f195eSPeter Maydell /* 0x2b000000: HDLCD controller: not modelled */
392961f195eSPeter Maydell /* 0x2b060000: SP805 watchdog: not modelled */
393961f195eSPeter Maydell /* 0x2b0a0000: PL341 dynamic memory controller: not modelled */
394961f195eSPeter Maydell /* 0x2e000000: system SRAM */
39518e8ba48SPeter Maydell memory_region_init_ram(&vms->a15sram, NULL, "vexpress.a15sram", 0x10000,
396f8ed85acSMarkus Armbruster &error_fatal);
39718e8ba48SPeter Maydell memory_region_add_subregion(sysmem, 0x2e000000, &vms->a15sram);
398961f195eSPeter Maydell
399961f195eSPeter Maydell /* 0x7ffb0000: DMA330 DMA controller: not modelled */
400961f195eSPeter Maydell /* 0x7ffd0000: PL354 static memory controller: not modelled */
401961f195eSPeter Maydell }
402961f195eSPeter Maydell
40331410948SPeter Maydell static const uint32_t a15_voltages[] = {
40431410948SPeter Maydell 900000, /* Vcore: 0.9V : CPU core voltage */
40531410948SPeter Maydell };
40631410948SPeter Maydell
4079c7d4893SPeter Maydell static const uint32_t a15_clocks[] = {
4089c7d4893SPeter Maydell 60000000, /* OSCCLK0: 60MHz : CPU_CLK reference */
4099c7d4893SPeter Maydell 0, /* OSCCLK1: reserved */
4109c7d4893SPeter Maydell 0, /* OSCCLK2: reserved */
4119c7d4893SPeter Maydell 0, /* OSCCLK3: reserved */
4129c7d4893SPeter Maydell 40000000, /* OSCCLK4: 40MHz : external AXI master clock */
4139c7d4893SPeter Maydell 23750000, /* OSCCLK5: 23.75MHz : HDLCD PLL reference */
4149c7d4893SPeter Maydell 50000000, /* OSCCLK6: 50MHz : static memory controller clock */
4159c7d4893SPeter Maydell 60000000, /* OSCCLK7: 60MHz : SYSCLK reference */
4169c7d4893SPeter Maydell 40000000, /* OSCCLK8: 40MHz : DDR2 PLL reference */
4179c7d4893SPeter Maydell };
4189c7d4893SPeter Maydell
419cef04a26SPeter Maydell static VEDBoardInfo a15_daughterboard = {
420961f195eSPeter Maydell .motherboard_map = motherboard_aseries_map,
421961f195eSPeter Maydell .loader_start = 0x80000000,
422961f195eSPeter Maydell .gic_cpu_if_addr = 0x2c002000,
423cdef10bbSPeter Maydell .proc_id = 0x14000237,
42431410948SPeter Maydell .num_voltage_sensors = ARRAY_SIZE(a15_voltages),
42531410948SPeter Maydell .voltages = a15_voltages,
4269c7d4893SPeter Maydell .num_clocks = ARRAY_SIZE(a15_clocks),
4279c7d4893SPeter Maydell .clocks = a15_clocks,
428961f195eSPeter Maydell .init = a15_daughterboard_init,
429961f195eSPeter Maydell };
430961f195eSPeter Maydell
add_virtio_mmio_node(void * fdt,uint32_t acells,uint32_t scells,hwaddr addr,hwaddr size,uint32_t intc,int irq)431c8a07b35SPeter Maydell static int add_virtio_mmio_node(void *fdt, uint32_t acells, uint32_t scells,
432c8a07b35SPeter Maydell hwaddr addr, hwaddr size, uint32_t intc,
433c8a07b35SPeter Maydell int irq)
434c8a07b35SPeter Maydell {
435c8a07b35SPeter Maydell /* Add a virtio_mmio node to the device tree blob:
436c8a07b35SPeter Maydell * virtio_mmio@ADDRESS {
437c8a07b35SPeter Maydell * compatible = "virtio,mmio";
438c8a07b35SPeter Maydell * reg = <ADDRESS, SIZE>;
439c8a07b35SPeter Maydell * interrupt-parent = <&intc>;
440c8a07b35SPeter Maydell * interrupts = <0, irq, 1>;
441c8a07b35SPeter Maydell * }
442c8a07b35SPeter Maydell * (Note that the format of the interrupts property is dependent on the
443c8a07b35SPeter Maydell * interrupt controller that interrupt-parent points to; these are for
444c8a07b35SPeter Maydell * the ARM GIC and indicate an SPI interrupt, rising-edge-triggered.)
445c8a07b35SPeter Maydell */
446c8a07b35SPeter Maydell int rc;
447c8a07b35SPeter Maydell char *nodename = g_strdup_printf("/virtio_mmio@%" PRIx64, addr);
448c8a07b35SPeter Maydell
4495a4348d1SPeter Crosthwaite rc = qemu_fdt_add_subnode(fdt, nodename);
4505a4348d1SPeter Crosthwaite rc |= qemu_fdt_setprop_string(fdt, nodename,
451c8a07b35SPeter Maydell "compatible", "virtio,mmio");
4525a4348d1SPeter Crosthwaite rc |= qemu_fdt_setprop_sized_cells(fdt, nodename, "reg",
453c8a07b35SPeter Maydell acells, addr, scells, size);
4545a4348d1SPeter Crosthwaite qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", intc);
4555a4348d1SPeter Crosthwaite qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 0, irq, 1);
456054bb7b2SAlexander Graf qemu_fdt_setprop(fdt, nodename, "dma-coherent", NULL, 0);
457c8a07b35SPeter Maydell g_free(nodename);
458c8a07b35SPeter Maydell if (rc) {
459c8a07b35SPeter Maydell return -1;
460c8a07b35SPeter Maydell }
461c8a07b35SPeter Maydell return 0;
462c8a07b35SPeter Maydell }
463c8a07b35SPeter Maydell
find_int_controller(void * fdt)464c8a07b35SPeter Maydell static uint32_t find_int_controller(void *fdt)
465c8a07b35SPeter Maydell {
466c8a07b35SPeter Maydell /* Find the FDT node corresponding to the interrupt controller
467c8a07b35SPeter Maydell * for virtio-mmio devices. We do this by scanning the fdt for
468c8a07b35SPeter Maydell * a node with the right compatibility, since we know there is
469c8a07b35SPeter Maydell * only one GIC on a vexpress board.
470c8a07b35SPeter Maydell * We return the phandle of the node, or 0 if none was found.
471c8a07b35SPeter Maydell */
472c8a07b35SPeter Maydell const char *compat = "arm,cortex-a9-gic";
473c8a07b35SPeter Maydell int offset;
474c8a07b35SPeter Maydell
475c8a07b35SPeter Maydell offset = fdt_node_offset_by_compatible(fdt, -1, compat);
476c8a07b35SPeter Maydell if (offset >= 0) {
477c8a07b35SPeter Maydell return fdt_get_phandle(fdt, offset);
478c8a07b35SPeter Maydell }
479c8a07b35SPeter Maydell return 0;
480c8a07b35SPeter Maydell }
481c8a07b35SPeter Maydell
vexpress_modify_dtb(const struct arm_boot_info * info,void * fdt)482c8a07b35SPeter Maydell static void vexpress_modify_dtb(const struct arm_boot_info *info, void *fdt)
483c8a07b35SPeter Maydell {
484c8a07b35SPeter Maydell uint32_t acells, scells, intc;
485c8a07b35SPeter Maydell const VEDBoardInfo *daughterboard = (const VEDBoardInfo *)info;
486c8a07b35SPeter Maydell
48758e71097SEric Auger acells = qemu_fdt_getprop_cell(fdt, "/", "#address-cells",
48858e71097SEric Auger NULL, &error_fatal);
48958e71097SEric Auger scells = qemu_fdt_getprop_cell(fdt, "/", "#size-cells",
49058e71097SEric Auger NULL, &error_fatal);
491c8a07b35SPeter Maydell intc = find_int_controller(fdt);
492c8a07b35SPeter Maydell if (!intc) {
493c8a07b35SPeter Maydell /* Not fatal, we just won't provide virtio. This will
494c8a07b35SPeter Maydell * happen with older device tree blobs.
495c8a07b35SPeter Maydell */
4968297be80SAlistair Francis warn_report("couldn't find interrupt controller in "
497b62e39b4SAlistair Francis "dtb; will not include virtio-mmio devices in the dtb");
498c8a07b35SPeter Maydell } else {
499c8a07b35SPeter Maydell int i;
500c8a07b35SPeter Maydell const hwaddr *map = daughterboard->motherboard_map;
501c8a07b35SPeter Maydell
502c8a07b35SPeter Maydell /* We iterate backwards here because adding nodes
503c8a07b35SPeter Maydell * to the dtb puts them in last-first.
504c8a07b35SPeter Maydell */
505c8a07b35SPeter Maydell for (i = NUM_VIRTIO_TRANSPORTS - 1; i >= 0; i--) {
506c8a07b35SPeter Maydell add_virtio_mmio_node(fdt, acells, scells,
507c8a07b35SPeter Maydell map[VE_VIRTIO] + 0x200 * i,
508c8a07b35SPeter Maydell 0x200, intc, 40 + i);
509c8a07b35SPeter Maydell }
510c8a07b35SPeter Maydell }
511c8a07b35SPeter Maydell }
512c8a07b35SPeter Maydell
513b8433303SRoy Franz
514b8433303SRoy Franz /* Open code a private version of pflash registration since we
515b8433303SRoy Franz * need to set non-default device width for VExpress platform.
516b8433303SRoy Franz */
ve_pflash_cfi01_register(hwaddr base,const char * name,DriveInfo * di)51716434065SMarkus Armbruster static PFlashCFI01 *ve_pflash_cfi01_register(hwaddr base, const char *name,
518b8433303SRoy Franz DriveInfo *di)
519b8433303SRoy Franz {
5203e80f690SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
521b8433303SRoy Franz
5229b3d111aSMarkus Armbruster if (di) {
523934df912SMarkus Armbruster qdev_prop_set_drive(dev, "drive", blk_by_legacy_dinfo(di));
524b8433303SRoy Franz }
525b8433303SRoy Franz
526b8433303SRoy Franz qdev_prop_set_uint32(dev, "num-blocks",
527b8433303SRoy Franz VEXPRESS_FLASH_SIZE / VEXPRESS_FLASH_SECT_SIZE);
528b8433303SRoy Franz qdev_prop_set_uint64(dev, "sector-length", VEXPRESS_FLASH_SECT_SIZE);
529b8433303SRoy Franz qdev_prop_set_uint8(dev, "width", 4);
530b8433303SRoy Franz qdev_prop_set_uint8(dev, "device-width", 2);
531e9809422SPaolo Bonzini qdev_prop_set_bit(dev, "big-endian", false);
5320163a2dcSRoy Franz qdev_prop_set_uint16(dev, "id0", 0x89);
5330163a2dcSRoy Franz qdev_prop_set_uint16(dev, "id1", 0x18);
534b8433303SRoy Franz qdev_prop_set_uint16(dev, "id2", 0x00);
5350163a2dcSRoy Franz qdev_prop_set_uint16(dev, "id3", 0x00);
536b8433303SRoy Franz qdev_prop_set_string(dev, "name", name);
5373c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
538b8433303SRoy Franz
539b8433303SRoy Franz sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
54081c7db72SMarkus Armbruster return PFLASH_CFI01(dev);
541b8433303SRoy Franz }
542b8433303SRoy Franz
vexpress_common_init(MachineState * machine)543af7c9f34SGreg Bellows static void vexpress_common_init(MachineState *machine)
5444c3b29b8SPeter Maydell {
545e364bab6SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(machine);
546af7c9f34SGreg Bellows VexpressMachineClass *vmc = VEXPRESS_MACHINE_GET_CLASS(machine);
547a8f15a27SDaniel P. Berrange VEDBoardInfo *daughterboard = vmc->daughterboard;
5484c3b29b8SPeter Maydell DeviceState *dev, *sysctl, *pl041;
549e2e5266cSPhilippe Mathieu-Daudé qemu_irq pic[GIC_EXT_IRQS];
5504c3b29b8SPeter Maydell uint32_t sys_id;
5513dc3e7ddSFrancesco Lavra DriveInfo *dinfo;
55216434065SMarkus Armbruster PFlashCFI01 *pflash0;
5530b724768SLinus Walleij I2CBus *i2c;
5544c3b29b8SPeter Maydell ram_addr_t vram_size, sram_size;
5554c3b29b8SPeter Maydell MemoryRegion *sysmem = get_system_memory();
556a8170e5eSAvi Kivity const hwaddr *map = daughterboard->motherboard_map;
55750ab8648SKevin Wolf QList *db_voltage, *db_clock;
55831410948SPeter Maydell int i;
5594c3b29b8SPeter Maydell
560ba1ba5ccSIgor Mammedov daughterboard->init(vms, machine->ram_size, machine->cpu_type, pic);
5614c3b29b8SPeter Maydell
56261e99241SGrant Likely /*
56361e99241SGrant Likely * If a bios file was provided, attempt to map it into memory
56461e99241SGrant Likely */
5650ad3b5d3SPaolo Bonzini if (machine->firmware) {
5666e05a12fSGonglei char *fn;
567db25a158SStefan Weil int image_size;
568476e75abSPeter Maydell
569476e75abSPeter Maydell if (drive_get(IF_PFLASH, 0, 0)) {
570476e75abSPeter Maydell error_report("The contents of the first flash device may be "
571476e75abSPeter Maydell "specified with -bios or with -drive if=pflash... "
572476e75abSPeter Maydell "but you cannot use both options at once");
573476e75abSPeter Maydell exit(1);
574476e75abSPeter Maydell }
5750ad3b5d3SPaolo Bonzini fn = qemu_find_file(QEMU_FILE_TYPE_BIOS, machine->firmware);
576db25a158SStefan Weil if (!fn) {
5770ad3b5d3SPaolo Bonzini error_report("Could not find ROM image '%s'", machine->firmware);
578db25a158SStefan Weil exit(1);
579db25a158SStefan Weil }
580db25a158SStefan Weil image_size = load_image_targphys(fn, map[VE_NORFLASH0],
581db25a158SStefan Weil VEXPRESS_FLASH_SIZE);
582db25a158SStefan Weil g_free(fn);
583db25a158SStefan Weil if (image_size < 0) {
5840ad3b5d3SPaolo Bonzini error_report("Could not load ROM image '%s'", machine->firmware);
58561e99241SGrant Likely exit(1);
58661e99241SGrant Likely }
58761e99241SGrant Likely }
58861e99241SGrant Likely
5892558e0a6SPeter Maydell /* Motherboard peripherals: the wiring is the same but the
5902558e0a6SPeter Maydell * addresses vary between the legacy and A-Series memory maps.
5912558e0a6SPeter Maydell */
5922558e0a6SPeter Maydell
5932055283bSPeter Maydell sys_id = 0x1190f500;
5942055283bSPeter Maydell
5953e80f690SMarkus Armbruster sysctl = qdev_new("realview_sysctl");
5962055283bSPeter Maydell qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
597cdef10bbSPeter Maydell qdev_prop_set_uint32(sysctl, "proc_id", daughterboard->proc_id);
59850ab8648SKevin Wolf
59950ab8648SKevin Wolf db_voltage = qlist_new();
60031410948SPeter Maydell for (i = 0; i < daughterboard->num_voltage_sensors; i++) {
60150ab8648SKevin Wolf qlist_append_int(db_voltage, daughterboard->voltages[i]);
60231410948SPeter Maydell }
60350ab8648SKevin Wolf qdev_prop_set_array(sysctl, "db-voltage", db_voltage);
60450ab8648SKevin Wolf
60550ab8648SKevin Wolf db_clock = qlist_new();
6069c7d4893SPeter Maydell for (i = 0; i < daughterboard->num_clocks; i++) {
60750ab8648SKevin Wolf qlist_append_int(db_clock, daughterboard->clocks[i]);
6089c7d4893SPeter Maydell }
60950ab8648SKevin Wolf qdev_prop_set_array(sysctl, "db-clock", db_clock);
61050ab8648SKevin Wolf
6113c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl), &error_fatal);
6121356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, map[VE_SYSREGS]);
6132055283bSPeter Maydell
6142558e0a6SPeter Maydell /* VE_SP810: not modelled */
6152558e0a6SPeter Maydell /* VE_SERIALPCI: not modelled */
6162558e0a6SPeter Maydell
6173e80f690SMarkus Armbruster pl041 = qdev_new("pl041");
61803a0e944SPeter Maydell qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
619b8ab0303SMartin Kletzander if (machine->audiodev) {
620b8ab0303SMartin Kletzander qdev_prop_set_string(pl041, "audiodev", machine->audiodev);
621b8ab0303SMartin Kletzander }
6223c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041), &error_fatal);
6231356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, map[VE_PL041]);
6241356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[11]);
6252055283bSPeter Maydell
6262558e0a6SPeter Maydell dev = sysbus_create_varargs("pl181", map[VE_MMCI], pic[9], pic[10], NULL);
6272055283bSPeter Maydell /* Wire up MMC card detect and read-only signals */
62826c5b0f4SPhilippe Mathieu-Daudé qdev_connect_gpio_out_named(dev, "card-read-only", 0,
6292055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT));
63026c5b0f4SPhilippe Mathieu-Daudé qdev_connect_gpio_out_named(dev, "card-inserted", 0,
6312055283bSPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN));
632d83c29e9SMarkus Armbruster dinfo = drive_get(IF_SD, 0, 0);
63326c607b8SPhilippe Mathieu-Daudé if (dinfo) {
63426c607b8SPhilippe Mathieu-Daudé DeviceState *card;
63526c607b8SPhilippe Mathieu-Daudé
63626c607b8SPhilippe Mathieu-Daudé card = qdev_new(TYPE_SD_CARD);
63726c607b8SPhilippe Mathieu-Daudé qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo),
63826c607b8SPhilippe Mathieu-Daudé &error_fatal);
63926c607b8SPhilippe Mathieu-Daudé qdev_realize_and_unref(card, qdev_get_child_bus(dev, "sd-bus"),
64026c607b8SPhilippe Mathieu-Daudé &error_fatal);
64126c607b8SPhilippe Mathieu-Daudé }
6422055283bSPeter Maydell
6432558e0a6SPeter Maydell sysbus_create_simple("pl050_keyboard", map[VE_KMI0], pic[12]);
6442558e0a6SPeter Maydell sysbus_create_simple("pl050_mouse", map[VE_KMI1], pic[13]);
6452055283bSPeter Maydell
6469bca0edbSPeter Maydell pl011_create(map[VE_UART0], pic[5], serial_hd(0));
6479bca0edbSPeter Maydell pl011_create(map[VE_UART1], pic[6], serial_hd(1));
6489bca0edbSPeter Maydell pl011_create(map[VE_UART2], pic[7], serial_hd(2));
6499bca0edbSPeter Maydell pl011_create(map[VE_UART3], pic[8], serial_hd(3));
6502055283bSPeter Maydell
6512558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER01], pic[2]);
6522558e0a6SPeter Maydell sysbus_create_simple("sp804", map[VE_TIMER23], pic[3]);
6532055283bSPeter Maydell
654550da1ccSPhilippe Mathieu-Daudé dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, map[VE_SERIALDVI], NULL);
6550b724768SLinus Walleij i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
6561373b15bSPhilippe Mathieu-Daudé i2c_slave_create_simple(i2c, "sii9022", 0x39);
6572055283bSPeter Maydell
6582558e0a6SPeter Maydell sysbus_create_simple("pl031", map[VE_RTC], pic[4]); /* RTC */
6592055283bSPeter Maydell
6602558e0a6SPeter Maydell /* VE_COMPACTFLASH: not modelled */
6612055283bSPeter Maydell
66249aff03eSPhilippe Mathieu-Daudé dev = qdev_new("pl111");
663c2093660SPhilippe Mathieu-Daudé object_property_set_link(OBJECT(dev), "framebuffer-memory",
664c2093660SPhilippe Mathieu-Daudé OBJECT(sysmem), &error_fatal);
66549aff03eSPhilippe Mathieu-Daudé sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
66649aff03eSPhilippe Mathieu-Daudé sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, map[VE_CLCD]);
66749aff03eSPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[14]);
6682055283bSPeter Maydell
669d83c29e9SMarkus Armbruster dinfo = drive_get(IF_PFLASH, 0, 0);
670b8433303SRoy Franz pflash0 = ve_pflash_cfi01_register(map[VE_NORFLASH0], "vexpress.flash0",
671b8433303SRoy Franz dinfo);
6723dc3e7ddSFrancesco Lavra
6738941d6ceSPeter Maydell if (map[VE_NORFLASHALIAS] != -1) {
6748941d6ceSPeter Maydell /* Map flash 0 as an alias into low memory */
67518e8ba48SPeter Maydell MemoryRegion *flash0mem;
6768941d6ceSPeter Maydell flash0mem = sysbus_mmio_get_region(SYS_BUS_DEVICE(pflash0), 0);
67718e8ba48SPeter Maydell memory_region_init_alias(&vms->flashalias, NULL, "vexpress.flashalias",
6788941d6ceSPeter Maydell flash0mem, 0, VEXPRESS_FLASH_SIZE);
67918e8ba48SPeter Maydell memory_region_add_subregion(sysmem, map[VE_NORFLASHALIAS], &vms->flashalias);
6808941d6ceSPeter Maydell }
6818941d6ceSPeter Maydell
682d83c29e9SMarkus Armbruster dinfo = drive_get(IF_PFLASH, 0, 1);
68365395b3cSPhilippe Mathieu-Daudé ve_pflash_cfi01_register(map[VE_NORFLASH1], "vexpress.flash1", dinfo);
6842558e0a6SPeter Maydell
6852055283bSPeter Maydell sram_size = 0x2000000;
68618e8ba48SPeter Maydell memory_region_init_ram(&vms->sram, NULL, "vexpress.sram", sram_size,
687f8ed85acSMarkus Armbruster &error_fatal);
68818e8ba48SPeter Maydell memory_region_add_subregion(sysmem, map[VE_SRAM], &vms->sram);
6892055283bSPeter Maydell
6902055283bSPeter Maydell vram_size = 0x800000;
69118e8ba48SPeter Maydell memory_region_init_ram(&vms->vram, NULL, "vexpress.vram", vram_size,
692f8ed85acSMarkus Armbruster &error_fatal);
69318e8ba48SPeter Maydell memory_region_add_subregion(sysmem, map[VE_VIDEORAM], &vms->vram);
6942055283bSPeter Maydell
6952055283bSPeter Maydell /* 0x4e000000 LAN9118 Ethernet */
696f138ed5eSDavid Woodhouse if (qemu_find_nic_info("lan9118", true, NULL)) {
697f138ed5eSDavid Woodhouse lan9118_init(map[VE_ETHERNET], pic[15]);
6982055283bSPeter Maydell }
6992055283bSPeter Maydell
7002558e0a6SPeter Maydell /* VE_USB: not modelled */
7012558e0a6SPeter Maydell
7022558e0a6SPeter Maydell /* VE_DAPROM: not modelled */
7032055283bSPeter Maydell
704c8a07b35SPeter Maydell /* Create mmio transports, so the user can create virtio backends
705c8a07b35SPeter Maydell * (which will be automatically plugged in to the transports). If
706c8a07b35SPeter Maydell * no backend is created the transport will just sit harmlessly idle.
707c8a07b35SPeter Maydell */
708c8a07b35SPeter Maydell for (i = 0; i < NUM_VIRTIO_TRANSPORTS; i++) {
709c8a07b35SPeter Maydell sysbus_create_simple("virtio-mmio", map[VE_VIRTIO] + 0x200 * i,
710c8a07b35SPeter Maydell pic[40 + i]);
711c8a07b35SPeter Maydell }
712c8a07b35SPeter Maydell
7133ef96221SMarcel Apfelbaum daughterboard->bootinfo.ram_size = machine->ram_size;
714cef04a26SPeter Maydell daughterboard->bootinfo.board_id = VEXPRESS_BOARD_ID;
715cef04a26SPeter Maydell daughterboard->bootinfo.loader_start = daughterboard->loader_start;
716cef04a26SPeter Maydell daughterboard->bootinfo.smp_loader_start = map[VE_SRAM];
717cef04a26SPeter Maydell daughterboard->bootinfo.smp_bootreg_addr = map[VE_SYSREGS] + 0x30;
718cef04a26SPeter Maydell daughterboard->bootinfo.gic_cpu_if_addr = daughterboard->gic_cpu_if_addr;
719c8a07b35SPeter Maydell daughterboard->bootinfo.modify_dtb = vexpress_modify_dtb;
7203921019aSPeter Maydell /* When booting Linux we should be in secure state if the CPU has one. */
7213921019aSPeter Maydell daughterboard->bootinfo.secure_boot = vms->secure;
7222744ece8STao Xu arm_load_kernel(ARM_CPU(first_cpu), machine, &daughterboard->bootinfo);
7232055283bSPeter Maydell }
7242055283bSPeter Maydell
vexpress_get_secure(Object * obj,Error ** errp)72549021924SGreg Bellows static bool vexpress_get_secure(Object *obj, Error **errp)
72649021924SGreg Bellows {
72749021924SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
72849021924SGreg Bellows
72949021924SGreg Bellows return vms->secure;
73049021924SGreg Bellows }
73149021924SGreg Bellows
vexpress_set_secure(Object * obj,bool value,Error ** errp)73249021924SGreg Bellows static void vexpress_set_secure(Object *obj, bool value, Error **errp)
73349021924SGreg Bellows {
73449021924SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
73549021924SGreg Bellows
73649021924SGreg Bellows vms->secure = value;
73749021924SGreg Bellows }
73849021924SGreg Bellows
vexpress_get_virt(Object * obj,Error ** errp)739cac0d808SPeter Maydell static bool vexpress_get_virt(Object *obj, Error **errp)
740cac0d808SPeter Maydell {
741cac0d808SPeter Maydell VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
742cac0d808SPeter Maydell
743cac0d808SPeter Maydell return vms->virt;
744cac0d808SPeter Maydell }
745cac0d808SPeter Maydell
vexpress_set_virt(Object * obj,bool value,Error ** errp)746cac0d808SPeter Maydell static void vexpress_set_virt(Object *obj, bool value, Error **errp)
747cac0d808SPeter Maydell {
748cac0d808SPeter Maydell VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
749cac0d808SPeter Maydell
750cac0d808SPeter Maydell vms->virt = value;
751cac0d808SPeter Maydell }
752cac0d808SPeter Maydell
vexpress_instance_init(Object * obj)75349021924SGreg Bellows static void vexpress_instance_init(Object *obj)
75449021924SGreg Bellows {
75549021924SGreg Bellows VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
75649021924SGreg Bellows
75749021924SGreg Bellows /* EL3 is enabled by default on vexpress */
75849021924SGreg Bellows vms->secure = true;
75949021924SGreg Bellows }
76049021924SGreg Bellows
vexpress_a15_instance_init(Object * obj)761cac0d808SPeter Maydell static void vexpress_a15_instance_init(Object *obj)
762cac0d808SPeter Maydell {
763cac0d808SPeter Maydell VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
764cac0d808SPeter Maydell
765cac0d808SPeter Maydell /*
766cac0d808SPeter Maydell * For the vexpress-a15, EL2 is by default enabled if EL3 is,
767cac0d808SPeter Maydell * but can also be specifically set to on or off.
768cac0d808SPeter Maydell */
769cac0d808SPeter Maydell vms->virt = true;
770cac0d808SPeter Maydell }
771cac0d808SPeter Maydell
vexpress_a9_instance_init(Object * obj)772cac0d808SPeter Maydell static void vexpress_a9_instance_init(Object *obj)
773cac0d808SPeter Maydell {
774cac0d808SPeter Maydell VexpressMachineState *vms = VEXPRESS_MACHINE(obj);
775cac0d808SPeter Maydell
776cac0d808SPeter Maydell /* The A9 doesn't have the virt extensions */
777cac0d808SPeter Maydell vms->virt = false;
778cac0d808SPeter Maydell }
779cac0d808SPeter Maydell
vexpress_class_init(ObjectClass * oc,const void * data)780*12d1a768SPhilippe Mathieu-Daudé static void vexpress_class_init(ObjectClass *oc, const void *data)
7817eb1dc7fSGreg Bellows {
7827eb1dc7fSGreg Bellows MachineClass *mc = MACHINE_CLASS(oc);
7837eb1dc7fSGreg Bellows
7847eb1dc7fSGreg Bellows mc->desc = "ARM Versatile Express";
785af7c9f34SGreg Bellows mc->init = vexpress_common_init;
7867eb1dc7fSGreg Bellows mc->max_cpus = 4;
7874672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true;
78808b8ba04SIgor Mammedov mc->default_ram_id = "vexpress.highmem";
7894433bb3dSEduardo Habkost
790b8ab0303SMartin Kletzander machine_add_audiodev_property(mc);
7914433bb3dSEduardo Habkost object_class_property_add_bool(oc, "secure", vexpress_get_secure,
7924433bb3dSEduardo Habkost vexpress_set_secure);
7934433bb3dSEduardo Habkost object_class_property_set_description(oc, "secure",
7944433bb3dSEduardo Habkost "Set on/off to enable/disable the ARM "
7954433bb3dSEduardo Habkost "Security Extensions (TrustZone)");
7967eb1dc7fSGreg Bellows }
7977eb1dc7fSGreg Bellows
vexpress_a9_class_init(ObjectClass * oc,const void * data)798*12d1a768SPhilippe Mathieu-Daudé static void vexpress_a9_class_init(ObjectClass *oc, const void *data)
7999ee00ba8SGreg Bellows {
800de71271aSPhilippe Mathieu-Daudé static const char * const valid_cpu_types[] = {
801de71271aSPhilippe Mathieu-Daudé ARM_CPU_TYPE_NAME("cortex-a9"),
802de71271aSPhilippe Mathieu-Daudé NULL
803de71271aSPhilippe Mathieu-Daudé };
8049ee00ba8SGreg Bellows MachineClass *mc = MACHINE_CLASS(oc);
8059ee00ba8SGreg Bellows VexpressMachineClass *vmc = VEXPRESS_MACHINE_CLASS(oc);
8069ee00ba8SGreg Bellows
8079ee00ba8SGreg Bellows mc->desc = "ARM Versatile Express for Cortex-A9";
808de71271aSPhilippe Mathieu-Daudé mc->valid_cpu_types = valid_cpu_types;
809cdc8d7caSPhilippe Mathieu-Daudé mc->auto_create_sdcard = true;
8109ee00ba8SGreg Bellows
811a8f15a27SDaniel P. Berrange vmc->daughterboard = &a9_daughterboard;
8129ee00ba8SGreg Bellows }
8139ee00ba8SGreg Bellows
vexpress_a15_class_init(ObjectClass * oc,const void * data)814*12d1a768SPhilippe Mathieu-Daudé static void vexpress_a15_class_init(ObjectClass *oc, const void *data)
8159ee00ba8SGreg Bellows {
816de71271aSPhilippe Mathieu-Daudé static const char * const valid_cpu_types[] = {
817de71271aSPhilippe Mathieu-Daudé ARM_CPU_TYPE_NAME("cortex-a15"),
818de71271aSPhilippe Mathieu-Daudé NULL
819de71271aSPhilippe Mathieu-Daudé };
8209ee00ba8SGreg Bellows MachineClass *mc = MACHINE_CLASS(oc);
8219ee00ba8SGreg Bellows VexpressMachineClass *vmc = VEXPRESS_MACHINE_CLASS(oc);
8229ee00ba8SGreg Bellows
8239ee00ba8SGreg Bellows mc->desc = "ARM Versatile Express for Cortex-A15";
824de71271aSPhilippe Mathieu-Daudé mc->valid_cpu_types = valid_cpu_types;
825cdc8d7caSPhilippe Mathieu-Daudé mc->auto_create_sdcard = true;
8269ee00ba8SGreg Bellows
8279ee00ba8SGreg Bellows vmc->daughterboard = &a15_daughterboard;
828fdfe5ba4SEduardo Habkost
829fdfe5ba4SEduardo Habkost object_class_property_add_bool(oc, "virtualization", vexpress_get_virt,
830fdfe5ba4SEduardo Habkost vexpress_set_virt);
831fdfe5ba4SEduardo Habkost object_class_property_set_description(oc, "virtualization",
832fdfe5ba4SEduardo Habkost "Set on/off to enable/disable the ARM "
833fdfe5ba4SEduardo Habkost "Virtualization Extensions "
834fdfe5ba4SEduardo Habkost "(defaults to same as 'secure')");
835fdfe5ba4SEduardo Habkost
8369ee00ba8SGreg Bellows }
8379ee00ba8SGreg Bellows
8387eb1dc7fSGreg Bellows static const TypeInfo vexpress_info = {
8397eb1dc7fSGreg Bellows .name = TYPE_VEXPRESS_MACHINE,
8407eb1dc7fSGreg Bellows .parent = TYPE_MACHINE,
8417eb1dc7fSGreg Bellows .abstract = true,
8427eb1dc7fSGreg Bellows .instance_size = sizeof(VexpressMachineState),
84349021924SGreg Bellows .instance_init = vexpress_instance_init,
8447eb1dc7fSGreg Bellows .class_size = sizeof(VexpressMachineClass),
8457eb1dc7fSGreg Bellows .class_init = vexpress_class_init,
8467eb1dc7fSGreg Bellows };
8477eb1dc7fSGreg Bellows
8489ee00ba8SGreg Bellows static const TypeInfo vexpress_a9_info = {
8499ee00ba8SGreg Bellows .name = TYPE_VEXPRESS_A9_MACHINE,
8509ee00ba8SGreg Bellows .parent = TYPE_VEXPRESS_MACHINE,
8519ee00ba8SGreg Bellows .class_init = vexpress_a9_class_init,
852cac0d808SPeter Maydell .instance_init = vexpress_a9_instance_init,
8532055283bSPeter Maydell };
8542055283bSPeter Maydell
8559ee00ba8SGreg Bellows static const TypeInfo vexpress_a15_info = {
8569ee00ba8SGreg Bellows .name = TYPE_VEXPRESS_A15_MACHINE,
8579ee00ba8SGreg Bellows .parent = TYPE_VEXPRESS_MACHINE,
8589ee00ba8SGreg Bellows .class_init = vexpress_a15_class_init,
859cac0d808SPeter Maydell .instance_init = vexpress_a15_instance_init,
860961f195eSPeter Maydell };
861961f195eSPeter Maydell
vexpress_machine_init(void)8622055283bSPeter Maydell static void vexpress_machine_init(void)
8632055283bSPeter Maydell {
8647eb1dc7fSGreg Bellows type_register_static(&vexpress_info);
8659ee00ba8SGreg Bellows type_register_static(&vexpress_a9_info);
8669ee00ba8SGreg Bellows type_register_static(&vexpress_a15_info);
8672055283bSPeter Maydell }
8682055283bSPeter Maydell
8690e6aac87SEduardo Habkost type_init(vexpress_machine_init);
870