xref: /qemu/hw/arm/strongarm.c (revision d780d056f8acdee73a1c34d95733851d58aecd60)
15bc95aa2SDmitry Eremin-Solenikov /*
25bc95aa2SDmitry Eremin-Solenikov  * StrongARM SA-1100/SA-1110 emulation
35bc95aa2SDmitry Eremin-Solenikov  *
45bc95aa2SDmitry Eremin-Solenikov  * Copyright (C) 2011 Dmitry Eremin-Solenikov
55bc95aa2SDmitry Eremin-Solenikov  *
65bc95aa2SDmitry Eremin-Solenikov  * Largely based on StrongARM emulation:
75bc95aa2SDmitry Eremin-Solenikov  * Copyright (c) 2006 Openedhand Ltd.
85bc95aa2SDmitry Eremin-Solenikov  * Written by Andrzej Zaborowski <balrog@zabor.org>
95bc95aa2SDmitry Eremin-Solenikov  *
105bc95aa2SDmitry Eremin-Solenikov  * UART code based on QEMU 16550A UART emulation
115bc95aa2SDmitry Eremin-Solenikov  * Copyright (c) 2003-2004 Fabrice Bellard
125bc95aa2SDmitry Eremin-Solenikov  * Copyright (c) 2008 Citrix Systems, Inc.
135bc95aa2SDmitry Eremin-Solenikov  *
145bc95aa2SDmitry Eremin-Solenikov  *  This program is free software; you can redistribute it and/or modify
155bc95aa2SDmitry Eremin-Solenikov  *  it under the terms of the GNU General Public License version 2 as
165bc95aa2SDmitry Eremin-Solenikov  *  published by the Free Software Foundation.
175bc95aa2SDmitry Eremin-Solenikov  *
185bc95aa2SDmitry Eremin-Solenikov  *  This program is distributed in the hope that it will be useful,
195bc95aa2SDmitry Eremin-Solenikov  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
205bc95aa2SDmitry Eremin-Solenikov  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
215bc95aa2SDmitry Eremin-Solenikov  *  GNU General Public License for more details.
225bc95aa2SDmitry Eremin-Solenikov  *
235bc95aa2SDmitry Eremin-Solenikov  *  You should have received a copy of the GNU General Public License along
245bc95aa2SDmitry Eremin-Solenikov  *  with this program; if not, see <http://www.gnu.org/licenses/>.
256b620ca3SPaolo Bonzini  *
266b620ca3SPaolo Bonzini  *  Contributions after 2012-01-13 are licensed under the terms of the
276b620ca3SPaolo Bonzini  *  GNU GPL, version 2 or (at your option) any later version.
285bc95aa2SDmitry Eremin-Solenikov  */
29c8623c02SDirk Müller 
3012b16722SPeter Maydell #include "qemu/osdep.h"
314771d756SPaolo Bonzini #include "cpu.h"
3264552b6bSMarkus Armbruster #include "hw/irq.h"
33a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
34ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h"
3583c9f4caSPaolo Bonzini #include "hw/sysbus.h"
36d6454270SMarkus Armbruster #include "migration/vmstate.h"
3747b43a1fSPaolo Bonzini #include "strongarm.h"
381de7afc9SPaolo Bonzini #include "qemu/error-report.h"
3912ec8bd5SPeter Maydell #include "hw/arm/boot.h"
404d43a603SMarc-André Lureau #include "chardev/char-fe.h"
417566c6efSMarc-André Lureau #include "chardev/char-serial.h"
429c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
432f93d8b0SPeter Maydell #include "sysemu/rtc.h"
448fd06719SAlistair Francis #include "hw/ssi/ssi.h"
453e80f690SMarkus Armbruster #include "qapi/error.h"
46f348b6d1SVeronia Bahaa #include "qemu/cutils.h"
4703dd024fSPaolo Bonzini #include "qemu/log.h"
48db1015e9SEduardo Habkost #include "qom/object.h"
49*d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h"
505bc95aa2SDmitry Eremin-Solenikov 
515bc95aa2SDmitry Eremin-Solenikov //#define DEBUG
525bc95aa2SDmitry Eremin-Solenikov 
535bc95aa2SDmitry Eremin-Solenikov /*
545bc95aa2SDmitry Eremin-Solenikov  TODO
555bc95aa2SDmitry Eremin-Solenikov  - Implement cp15, c14 ?
565bc95aa2SDmitry Eremin-Solenikov  - Implement cp15, c15 !!! (idle used in L)
575bc95aa2SDmitry Eremin-Solenikov  - Implement idle mode handling/DIM
585bc95aa2SDmitry Eremin-Solenikov  - Implement sleep mode/Wake sources
595bc95aa2SDmitry Eremin-Solenikov  - Implement reset control
605bc95aa2SDmitry Eremin-Solenikov  - Implement memory control regs
615bc95aa2SDmitry Eremin-Solenikov  - PCMCIA handling
625bc95aa2SDmitry Eremin-Solenikov  - Maybe support MBGNT/MBREQ
635bc95aa2SDmitry Eremin-Solenikov  - DMA channels
645bc95aa2SDmitry Eremin-Solenikov  - GPCLK
655bc95aa2SDmitry Eremin-Solenikov  - IrDA
665bc95aa2SDmitry Eremin-Solenikov  - MCP
675bc95aa2SDmitry Eremin-Solenikov  - Enhance UART with modem signals
685bc95aa2SDmitry Eremin-Solenikov  */
695bc95aa2SDmitry Eremin-Solenikov 
705bc95aa2SDmitry Eremin-Solenikov #ifdef DEBUG
715bc95aa2SDmitry Eremin-Solenikov # define DPRINTF(format, ...) printf(format , ## __VA_ARGS__)
725bc95aa2SDmitry Eremin-Solenikov #else
735bc95aa2SDmitry Eremin-Solenikov # define DPRINTF(format, ...) do { } while (0)
745bc95aa2SDmitry Eremin-Solenikov #endif
755bc95aa2SDmitry Eremin-Solenikov 
765bc95aa2SDmitry Eremin-Solenikov static struct {
77a8170e5eSAvi Kivity     hwaddr io_base;
785bc95aa2SDmitry Eremin-Solenikov     int irq;
795bc95aa2SDmitry Eremin-Solenikov } sa_serial[] = {
805bc95aa2SDmitry Eremin-Solenikov     { 0x80010000, SA_PIC_UART1 },
815bc95aa2SDmitry Eremin-Solenikov     { 0x80030000, SA_PIC_UART2 },
825bc95aa2SDmitry Eremin-Solenikov     { 0x80050000, SA_PIC_UART3 },
835bc95aa2SDmitry Eremin-Solenikov     { 0, 0 }
845bc95aa2SDmitry Eremin-Solenikov };
855bc95aa2SDmitry Eremin-Solenikov 
865bc95aa2SDmitry Eremin-Solenikov /* Interrupt Controller */
8774e075f6SAndreas Färber 
8874e075f6SAndreas Färber #define TYPE_STRONGARM_PIC "strongarm_pic"
898063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(StrongARMPICState, STRONGARM_PIC)
9074e075f6SAndreas Färber 
91db1015e9SEduardo Habkost struct StrongARMPICState {
9274e075f6SAndreas Färber     SysBusDevice parent_obj;
9374e075f6SAndreas Färber 
94eb2fefbcSAvi Kivity     MemoryRegion iomem;
955bc95aa2SDmitry Eremin-Solenikov     qemu_irq    irq;
965bc95aa2SDmitry Eremin-Solenikov     qemu_irq    fiq;
975bc95aa2SDmitry Eremin-Solenikov 
985bc95aa2SDmitry Eremin-Solenikov     uint32_t pending;
995bc95aa2SDmitry Eremin-Solenikov     uint32_t enabled;
1005bc95aa2SDmitry Eremin-Solenikov     uint32_t is_fiq;
1015bc95aa2SDmitry Eremin-Solenikov     uint32_t int_idle;
102db1015e9SEduardo Habkost };
1035bc95aa2SDmitry Eremin-Solenikov 
1045bc95aa2SDmitry Eremin-Solenikov #define ICIP    0x00
1055bc95aa2SDmitry Eremin-Solenikov #define ICMR    0x04
1065bc95aa2SDmitry Eremin-Solenikov #define ICLR    0x08
1075bc95aa2SDmitry Eremin-Solenikov #define ICFP    0x10
1085bc95aa2SDmitry Eremin-Solenikov #define ICPR    0x20
1095bc95aa2SDmitry Eremin-Solenikov #define ICCR    0x0c
1105bc95aa2SDmitry Eremin-Solenikov 
1115bc95aa2SDmitry Eremin-Solenikov #define SA_PIC_SRCS     32
1125bc95aa2SDmitry Eremin-Solenikov 
1135bc95aa2SDmitry Eremin-Solenikov 
1145bc95aa2SDmitry Eremin-Solenikov static void strongarm_pic_update(void *opaque)
1155bc95aa2SDmitry Eremin-Solenikov {
1165bc95aa2SDmitry Eremin-Solenikov     StrongARMPICState *s = opaque;
1175bc95aa2SDmitry Eremin-Solenikov 
1185bc95aa2SDmitry Eremin-Solenikov     /* FIXME: reflect DIM */
1195bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->fiq, s->pending & s->enabled &  s->is_fiq);
1205bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->irq, s->pending & s->enabled & ~s->is_fiq);
1215bc95aa2SDmitry Eremin-Solenikov }
1225bc95aa2SDmitry Eremin-Solenikov 
1235bc95aa2SDmitry Eremin-Solenikov static void strongarm_pic_set_irq(void *opaque, int irq, int level)
1245bc95aa2SDmitry Eremin-Solenikov {
1255bc95aa2SDmitry Eremin-Solenikov     StrongARMPICState *s = opaque;
1265bc95aa2SDmitry Eremin-Solenikov 
1275bc95aa2SDmitry Eremin-Solenikov     if (level) {
1285bc95aa2SDmitry Eremin-Solenikov         s->pending |= 1 << irq;
1295bc95aa2SDmitry Eremin-Solenikov     } else {
1305bc95aa2SDmitry Eremin-Solenikov         s->pending &= ~(1 << irq);
1315bc95aa2SDmitry Eremin-Solenikov     }
1325bc95aa2SDmitry Eremin-Solenikov 
1335bc95aa2SDmitry Eremin-Solenikov     strongarm_pic_update(s);
1345bc95aa2SDmitry Eremin-Solenikov }
1355bc95aa2SDmitry Eremin-Solenikov 
136a8170e5eSAvi Kivity static uint64_t strongarm_pic_mem_read(void *opaque, hwaddr offset,
137eb2fefbcSAvi Kivity                                        unsigned size)
1385bc95aa2SDmitry Eremin-Solenikov {
1395bc95aa2SDmitry Eremin-Solenikov     StrongARMPICState *s = opaque;
1405bc95aa2SDmitry Eremin-Solenikov 
1415bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
1425bc95aa2SDmitry Eremin-Solenikov     case ICIP:
1435bc95aa2SDmitry Eremin-Solenikov         return s->pending & ~s->is_fiq & s->enabled;
1445bc95aa2SDmitry Eremin-Solenikov     case ICMR:
1455bc95aa2SDmitry Eremin-Solenikov         return s->enabled;
1465bc95aa2SDmitry Eremin-Solenikov     case ICLR:
1475bc95aa2SDmitry Eremin-Solenikov         return s->is_fiq;
1485bc95aa2SDmitry Eremin-Solenikov     case ICCR:
1495bc95aa2SDmitry Eremin-Solenikov         return s->int_idle == 0;
1505bc95aa2SDmitry Eremin-Solenikov     case ICFP:
1515bc95aa2SDmitry Eremin-Solenikov         return s->pending & s->is_fiq & s->enabled;
1525bc95aa2SDmitry Eremin-Solenikov     case ICPR:
1535bc95aa2SDmitry Eremin-Solenikov         return s->pending;
1545bc95aa2SDmitry Eremin-Solenikov     default:
155883f2c59SPhilippe Mathieu-Daudé         printf("%s: Bad register offset 0x" HWADDR_FMT_plx "\n",
1565bc95aa2SDmitry Eremin-Solenikov                         __func__, offset);
1575bc95aa2SDmitry Eremin-Solenikov         return 0;
1585bc95aa2SDmitry Eremin-Solenikov     }
1595bc95aa2SDmitry Eremin-Solenikov }
1605bc95aa2SDmitry Eremin-Solenikov 
161a8170e5eSAvi Kivity static void strongarm_pic_mem_write(void *opaque, hwaddr offset,
162eb2fefbcSAvi Kivity                                     uint64_t value, unsigned size)
1635bc95aa2SDmitry Eremin-Solenikov {
1645bc95aa2SDmitry Eremin-Solenikov     StrongARMPICState *s = opaque;
1655bc95aa2SDmitry Eremin-Solenikov 
1665bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
1675bc95aa2SDmitry Eremin-Solenikov     case ICMR:
1685bc95aa2SDmitry Eremin-Solenikov         s->enabled = value;
1695bc95aa2SDmitry Eremin-Solenikov         break;
1705bc95aa2SDmitry Eremin-Solenikov     case ICLR:
1715bc95aa2SDmitry Eremin-Solenikov         s->is_fiq = value;
1725bc95aa2SDmitry Eremin-Solenikov         break;
1735bc95aa2SDmitry Eremin-Solenikov     case ICCR:
1745bc95aa2SDmitry Eremin-Solenikov         s->int_idle = (value & 1) ? 0 : ~0;
1755bc95aa2SDmitry Eremin-Solenikov         break;
1765bc95aa2SDmitry Eremin-Solenikov     default:
177883f2c59SPhilippe Mathieu-Daudé         printf("%s: Bad register offset 0x" HWADDR_FMT_plx "\n",
1785bc95aa2SDmitry Eremin-Solenikov                         __func__, offset);
1795bc95aa2SDmitry Eremin-Solenikov         break;
1805bc95aa2SDmitry Eremin-Solenikov     }
1815bc95aa2SDmitry Eremin-Solenikov     strongarm_pic_update(s);
1825bc95aa2SDmitry Eremin-Solenikov }
1835bc95aa2SDmitry Eremin-Solenikov 
184eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_pic_ops = {
185eb2fefbcSAvi Kivity     .read = strongarm_pic_mem_read,
186eb2fefbcSAvi Kivity     .write = strongarm_pic_mem_write,
187eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1885bc95aa2SDmitry Eremin-Solenikov };
1895bc95aa2SDmitry Eremin-Solenikov 
1905a67508cSxiaoqiang.zhao static void strongarm_pic_initfn(Object *obj)
1915bc95aa2SDmitry Eremin-Solenikov {
1925a67508cSxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
1935a67508cSxiaoqiang.zhao     StrongARMPICState *s = STRONGARM_PIC(obj);
1945a67508cSxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
1955bc95aa2SDmitry Eremin-Solenikov 
19674e075f6SAndreas Färber     qdev_init_gpio_in(dev, strongarm_pic_set_irq, SA_PIC_SRCS);
1975a67508cSxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &strongarm_pic_ops, s,
19864bde0f3SPaolo Bonzini                           "pic", 0x1000);
19974e075f6SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
20074e075f6SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
20174e075f6SAndreas Färber     sysbus_init_irq(sbd, &s->fiq);
2025bc95aa2SDmitry Eremin-Solenikov }
2035bc95aa2SDmitry Eremin-Solenikov 
2045bc95aa2SDmitry Eremin-Solenikov static int strongarm_pic_post_load(void *opaque, int version_id)
2055bc95aa2SDmitry Eremin-Solenikov {
2065bc95aa2SDmitry Eremin-Solenikov     strongarm_pic_update(opaque);
2075bc95aa2SDmitry Eremin-Solenikov     return 0;
2085bc95aa2SDmitry Eremin-Solenikov }
2095bc95aa2SDmitry Eremin-Solenikov 
210cfa52e09SPhilippe Mathieu-Daudé static const VMStateDescription vmstate_strongarm_pic_regs = {
2115bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm_pic",
2125bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
2135bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
2145bc95aa2SDmitry Eremin-Solenikov     .post_load = strongarm_pic_post_load,
215607ef570SRichard Henderson     .fields = (const VMStateField[]) {
2165bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(pending, StrongARMPICState),
2175bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(enabled, StrongARMPICState),
2185bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(is_fiq, StrongARMPICState),
2195bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(int_idle, StrongARMPICState),
2205bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
2215bc95aa2SDmitry Eremin-Solenikov     },
2225bc95aa2SDmitry Eremin-Solenikov };
2235bc95aa2SDmitry Eremin-Solenikov 
224999e12bbSAnthony Liguori static void strongarm_pic_class_init(ObjectClass *klass, void *data)
225999e12bbSAnthony Liguori {
22639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
227999e12bbSAnthony Liguori 
22839bffca2SAnthony Liguori     dc->desc = "StrongARM PIC";
22939bffca2SAnthony Liguori     dc->vmsd = &vmstate_strongarm_pic_regs;
230999e12bbSAnthony Liguori }
231999e12bbSAnthony Liguori 
2328c43a6f0SAndreas Färber static const TypeInfo strongarm_pic_info = {
23374e075f6SAndreas Färber     .name          = TYPE_STRONGARM_PIC,
23439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
23539bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMPICState),
2365a67508cSxiaoqiang.zhao     .instance_init = strongarm_pic_initfn,
237999e12bbSAnthony Liguori     .class_init    = strongarm_pic_class_init,
2385bc95aa2SDmitry Eremin-Solenikov };
2395bc95aa2SDmitry Eremin-Solenikov 
2405bc95aa2SDmitry Eremin-Solenikov /* Real-Time Clock */
2415bc95aa2SDmitry Eremin-Solenikov #define RTAR 0x00 /* RTC Alarm register */
2425bc95aa2SDmitry Eremin-Solenikov #define RCNR 0x04 /* RTC Counter register */
2435bc95aa2SDmitry Eremin-Solenikov #define RTTR 0x08 /* RTC Timer Trim register */
2445bc95aa2SDmitry Eremin-Solenikov #define RTSR 0x10 /* RTC Status register */
2455bc95aa2SDmitry Eremin-Solenikov 
2465bc95aa2SDmitry Eremin-Solenikov #define RTSR_AL (1 << 0) /* RTC Alarm detected */
2475bc95aa2SDmitry Eremin-Solenikov #define RTSR_HZ (1 << 1) /* RTC 1Hz detected */
2485bc95aa2SDmitry Eremin-Solenikov #define RTSR_ALE (1 << 2) /* RTC Alarm enable */
2495bc95aa2SDmitry Eremin-Solenikov #define RTSR_HZE (1 << 3) /* RTC 1Hz enable */
2505bc95aa2SDmitry Eremin-Solenikov 
2515bc95aa2SDmitry Eremin-Solenikov /* 16 LSB of RTTR are clockdiv for internal trim logic,
2525bc95aa2SDmitry Eremin-Solenikov  * trim delete isn't emulated, so
2535bc95aa2SDmitry Eremin-Solenikov  * f = 32 768 / (RTTR_trim + 1) */
2545bc95aa2SDmitry Eremin-Solenikov 
2554e002105SAndreas Färber #define TYPE_STRONGARM_RTC "strongarm-rtc"
2568063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(StrongARMRTCState, STRONGARM_RTC)
2574e002105SAndreas Färber 
258db1015e9SEduardo Habkost struct StrongARMRTCState {
2594e002105SAndreas Färber     SysBusDevice parent_obj;
2604e002105SAndreas Färber 
261eb2fefbcSAvi Kivity     MemoryRegion iomem;
2625bc95aa2SDmitry Eremin-Solenikov     uint32_t rttr;
2635bc95aa2SDmitry Eremin-Solenikov     uint32_t rtsr;
2645bc95aa2SDmitry Eremin-Solenikov     uint32_t rtar;
2655bc95aa2SDmitry Eremin-Solenikov     uint32_t last_rcnr;
2665bc95aa2SDmitry Eremin-Solenikov     int64_t last_hz;
2675bc95aa2SDmitry Eremin-Solenikov     QEMUTimer *rtc_alarm;
2685bc95aa2SDmitry Eremin-Solenikov     QEMUTimer *rtc_hz;
2695bc95aa2SDmitry Eremin-Solenikov     qemu_irq rtc_irq;
2705bc95aa2SDmitry Eremin-Solenikov     qemu_irq rtc_hz_irq;
271db1015e9SEduardo Habkost };
2725bc95aa2SDmitry Eremin-Solenikov 
2735bc95aa2SDmitry Eremin-Solenikov static inline void strongarm_rtc_int_update(StrongARMRTCState *s)
2745bc95aa2SDmitry Eremin-Solenikov {
2755bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->rtc_irq, s->rtsr & RTSR_AL);
2765bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->rtc_hz_irq, s->rtsr & RTSR_HZ);
2775bc95aa2SDmitry Eremin-Solenikov }
2785bc95aa2SDmitry Eremin-Solenikov 
2795bc95aa2SDmitry Eremin-Solenikov static void strongarm_rtc_hzupdate(StrongARMRTCState *s)
2805bc95aa2SDmitry Eremin-Solenikov {
281884f17c2SAlex Bligh     int64_t rt = qemu_clock_get_ms(rtc_clock);
2825bc95aa2SDmitry Eremin-Solenikov     s->last_rcnr += ((rt - s->last_hz) << 15) /
2835bc95aa2SDmitry Eremin-Solenikov             (1000 * ((s->rttr & 0xffff) + 1));
2845bc95aa2SDmitry Eremin-Solenikov     s->last_hz = rt;
2855bc95aa2SDmitry Eremin-Solenikov }
2865bc95aa2SDmitry Eremin-Solenikov 
2875bc95aa2SDmitry Eremin-Solenikov static inline void strongarm_rtc_timer_update(StrongARMRTCState *s)
2885bc95aa2SDmitry Eremin-Solenikov {
2895bc95aa2SDmitry Eremin-Solenikov     if ((s->rtsr & RTSR_HZE) && !(s->rtsr & RTSR_HZ)) {
290bc72ad67SAlex Bligh         timer_mod(s->rtc_hz, s->last_hz + 1000);
2915bc95aa2SDmitry Eremin-Solenikov     } else {
292bc72ad67SAlex Bligh         timer_del(s->rtc_hz);
2935bc95aa2SDmitry Eremin-Solenikov     }
2945bc95aa2SDmitry Eremin-Solenikov 
2955bc95aa2SDmitry Eremin-Solenikov     if ((s->rtsr & RTSR_ALE) && !(s->rtsr & RTSR_AL)) {
296bc72ad67SAlex Bligh         timer_mod(s->rtc_alarm, s->last_hz +
2975bc95aa2SDmitry Eremin-Solenikov                 (((s->rtar - s->last_rcnr) * 1000 *
2985bc95aa2SDmitry Eremin-Solenikov                   ((s->rttr & 0xffff) + 1)) >> 15));
2995bc95aa2SDmitry Eremin-Solenikov     } else {
300bc72ad67SAlex Bligh         timer_del(s->rtc_alarm);
3015bc95aa2SDmitry Eremin-Solenikov     }
3025bc95aa2SDmitry Eremin-Solenikov }
3035bc95aa2SDmitry Eremin-Solenikov 
3045bc95aa2SDmitry Eremin-Solenikov static inline void strongarm_rtc_alarm_tick(void *opaque)
3055bc95aa2SDmitry Eremin-Solenikov {
3065bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
3075bc95aa2SDmitry Eremin-Solenikov     s->rtsr |= RTSR_AL;
3085bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_timer_update(s);
3095bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_int_update(s);
3105bc95aa2SDmitry Eremin-Solenikov }
3115bc95aa2SDmitry Eremin-Solenikov 
3125bc95aa2SDmitry Eremin-Solenikov static inline void strongarm_rtc_hz_tick(void *opaque)
3135bc95aa2SDmitry Eremin-Solenikov {
3145bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
3155bc95aa2SDmitry Eremin-Solenikov     s->rtsr |= RTSR_HZ;
3165bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_timer_update(s);
3175bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_int_update(s);
3185bc95aa2SDmitry Eremin-Solenikov }
3195bc95aa2SDmitry Eremin-Solenikov 
320a8170e5eSAvi Kivity static uint64_t strongarm_rtc_read(void *opaque, hwaddr addr,
321eb2fefbcSAvi Kivity                                    unsigned size)
3225bc95aa2SDmitry Eremin-Solenikov {
3235bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
3245bc95aa2SDmitry Eremin-Solenikov 
3255bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
3265bc95aa2SDmitry Eremin-Solenikov     case RTTR:
3275bc95aa2SDmitry Eremin-Solenikov         return s->rttr;
3285bc95aa2SDmitry Eremin-Solenikov     case RTSR:
3295bc95aa2SDmitry Eremin-Solenikov         return s->rtsr;
3305bc95aa2SDmitry Eremin-Solenikov     case RTAR:
3315bc95aa2SDmitry Eremin-Solenikov         return s->rtar;
3325bc95aa2SDmitry Eremin-Solenikov     case RCNR:
3335bc95aa2SDmitry Eremin-Solenikov         return s->last_rcnr +
334884f17c2SAlex Bligh                 ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
3355bc95aa2SDmitry Eremin-Solenikov                 (1000 * ((s->rttr & 0xffff) + 1));
3365bc95aa2SDmitry Eremin-Solenikov     default:
337883f2c59SPhilippe Mathieu-Daudé         printf("%s: Bad register 0x" HWADDR_FMT_plx "\n", __func__, addr);
3385bc95aa2SDmitry Eremin-Solenikov         return 0;
3395bc95aa2SDmitry Eremin-Solenikov     }
3405bc95aa2SDmitry Eremin-Solenikov }
3415bc95aa2SDmitry Eremin-Solenikov 
342a8170e5eSAvi Kivity static void strongarm_rtc_write(void *opaque, hwaddr addr,
343eb2fefbcSAvi Kivity                                 uint64_t value, unsigned size)
3445bc95aa2SDmitry Eremin-Solenikov {
3455bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
3465bc95aa2SDmitry Eremin-Solenikov     uint32_t old_rtsr;
3475bc95aa2SDmitry Eremin-Solenikov 
3485bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
3495bc95aa2SDmitry Eremin-Solenikov     case RTTR:
3505bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_hzupdate(s);
3515bc95aa2SDmitry Eremin-Solenikov         s->rttr = value;
3525bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_timer_update(s);
3535bc95aa2SDmitry Eremin-Solenikov         break;
3545bc95aa2SDmitry Eremin-Solenikov 
3555bc95aa2SDmitry Eremin-Solenikov     case RTSR:
3565bc95aa2SDmitry Eremin-Solenikov         old_rtsr = s->rtsr;
3575bc95aa2SDmitry Eremin-Solenikov         s->rtsr = (value & (RTSR_ALE | RTSR_HZE)) |
3585bc95aa2SDmitry Eremin-Solenikov                   (s->rtsr & ~(value & (RTSR_AL | RTSR_HZ)));
3595bc95aa2SDmitry Eremin-Solenikov 
3605bc95aa2SDmitry Eremin-Solenikov         if (s->rtsr != old_rtsr) {
3615bc95aa2SDmitry Eremin-Solenikov             strongarm_rtc_timer_update(s);
3625bc95aa2SDmitry Eremin-Solenikov         }
3635bc95aa2SDmitry Eremin-Solenikov 
3645bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_int_update(s);
3655bc95aa2SDmitry Eremin-Solenikov         break;
3665bc95aa2SDmitry Eremin-Solenikov 
3675bc95aa2SDmitry Eremin-Solenikov     case RTAR:
3685bc95aa2SDmitry Eremin-Solenikov         s->rtar = value;
3695bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_timer_update(s);
3705bc95aa2SDmitry Eremin-Solenikov         break;
3715bc95aa2SDmitry Eremin-Solenikov 
3725bc95aa2SDmitry Eremin-Solenikov     case RCNR:
3735bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_hzupdate(s);
3745bc95aa2SDmitry Eremin-Solenikov         s->last_rcnr = value;
3755bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_timer_update(s);
3765bc95aa2SDmitry Eremin-Solenikov         break;
3775bc95aa2SDmitry Eremin-Solenikov 
3785bc95aa2SDmitry Eremin-Solenikov     default:
379883f2c59SPhilippe Mathieu-Daudé         printf("%s: Bad register 0x" HWADDR_FMT_plx "\n", __func__, addr);
3805bc95aa2SDmitry Eremin-Solenikov     }
3815bc95aa2SDmitry Eremin-Solenikov }
3825bc95aa2SDmitry Eremin-Solenikov 
383eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_rtc_ops = {
384eb2fefbcSAvi Kivity     .read = strongarm_rtc_read,
385eb2fefbcSAvi Kivity     .write = strongarm_rtc_write,
386eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
3875bc95aa2SDmitry Eremin-Solenikov };
3885bc95aa2SDmitry Eremin-Solenikov 
3895a67508cSxiaoqiang.zhao static void strongarm_rtc_init(Object *obj)
3905bc95aa2SDmitry Eremin-Solenikov {
3915a67508cSxiaoqiang.zhao     StrongARMRTCState *s = STRONGARM_RTC(obj);
3925a67508cSxiaoqiang.zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
3935bc95aa2SDmitry Eremin-Solenikov     struct tm tm;
3945bc95aa2SDmitry Eremin-Solenikov 
3955bc95aa2SDmitry Eremin-Solenikov     s->rttr = 0x0;
3965bc95aa2SDmitry Eremin-Solenikov     s->rtsr = 0;
3975bc95aa2SDmitry Eremin-Solenikov 
3985bc95aa2SDmitry Eremin-Solenikov     qemu_get_timedate(&tm, 0);
3995bc95aa2SDmitry Eremin-Solenikov 
4005bc95aa2SDmitry Eremin-Solenikov     s->last_rcnr = (uint32_t) mktimegm(&tm);
401884f17c2SAlex Bligh     s->last_hz = qemu_clock_get_ms(rtc_clock);
4025bc95aa2SDmitry Eremin-Solenikov 
4035bc95aa2SDmitry Eremin-Solenikov     sysbus_init_irq(dev, &s->rtc_irq);
4045bc95aa2SDmitry Eremin-Solenikov     sysbus_init_irq(dev, &s->rtc_hz_irq);
4055bc95aa2SDmitry Eremin-Solenikov 
4065a67508cSxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &strongarm_rtc_ops, s,
40764bde0f3SPaolo Bonzini                           "rtc", 0x10000);
408750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
4095bc95aa2SDmitry Eremin-Solenikov }
4105bc95aa2SDmitry Eremin-Solenikov 
411efb27a49SPan Nengyuan static void strongarm_rtc_realize(DeviceState *dev, Error **errp)
412efb27a49SPan Nengyuan {
413efb27a49SPan Nengyuan     StrongARMRTCState *s = STRONGARM_RTC(dev);
414efb27a49SPan Nengyuan     s->rtc_alarm = timer_new_ms(rtc_clock, strongarm_rtc_alarm_tick, s);
415efb27a49SPan Nengyuan     s->rtc_hz = timer_new_ms(rtc_clock, strongarm_rtc_hz_tick, s);
416efb27a49SPan Nengyuan }
417efb27a49SPan Nengyuan 
41844b1ff31SDr. David Alan Gilbert static int strongarm_rtc_pre_save(void *opaque)
4195bc95aa2SDmitry Eremin-Solenikov {
4205bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
4215bc95aa2SDmitry Eremin-Solenikov 
4225bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_hzupdate(s);
42344b1ff31SDr. David Alan Gilbert 
42444b1ff31SDr. David Alan Gilbert     return 0;
4255bc95aa2SDmitry Eremin-Solenikov }
4265bc95aa2SDmitry Eremin-Solenikov 
4275bc95aa2SDmitry Eremin-Solenikov static int strongarm_rtc_post_load(void *opaque, int version_id)
4285bc95aa2SDmitry Eremin-Solenikov {
4295bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
4305bc95aa2SDmitry Eremin-Solenikov 
4315bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_timer_update(s);
4325bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_int_update(s);
4335bc95aa2SDmitry Eremin-Solenikov 
4345bc95aa2SDmitry Eremin-Solenikov     return 0;
4355bc95aa2SDmitry Eremin-Solenikov }
4365bc95aa2SDmitry Eremin-Solenikov 
4375bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_rtc_regs = {
4385bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-rtc",
4395bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
4405bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
4415bc95aa2SDmitry Eremin-Solenikov     .pre_save = strongarm_rtc_pre_save,
4425bc95aa2SDmitry Eremin-Solenikov     .post_load = strongarm_rtc_post_load,
443607ef570SRichard Henderson     .fields = (const VMStateField[]) {
4445bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(rttr, StrongARMRTCState),
4455bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(rtsr, StrongARMRTCState),
4465bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(rtar, StrongARMRTCState),
4475bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(last_rcnr, StrongARMRTCState),
4485bc95aa2SDmitry Eremin-Solenikov         VMSTATE_INT64(last_hz, StrongARMRTCState),
4495bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
4505bc95aa2SDmitry Eremin-Solenikov     },
4515bc95aa2SDmitry Eremin-Solenikov };
4525bc95aa2SDmitry Eremin-Solenikov 
453999e12bbSAnthony Liguori static void strongarm_rtc_sysbus_class_init(ObjectClass *klass, void *data)
454999e12bbSAnthony Liguori {
45539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
456999e12bbSAnthony Liguori 
45739bffca2SAnthony Liguori     dc->desc = "StrongARM RTC Controller";
45839bffca2SAnthony Liguori     dc->vmsd = &vmstate_strongarm_rtc_regs;
459efb27a49SPan Nengyuan     dc->realize = strongarm_rtc_realize;
460999e12bbSAnthony Liguori }
461999e12bbSAnthony Liguori 
4628c43a6f0SAndreas Färber static const TypeInfo strongarm_rtc_sysbus_info = {
4634e002105SAndreas Färber     .name          = TYPE_STRONGARM_RTC,
46439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
46539bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMRTCState),
4665a67508cSxiaoqiang.zhao     .instance_init = strongarm_rtc_init,
467999e12bbSAnthony Liguori     .class_init    = strongarm_rtc_sysbus_class_init,
4685bc95aa2SDmitry Eremin-Solenikov };
4695bc95aa2SDmitry Eremin-Solenikov 
4705bc95aa2SDmitry Eremin-Solenikov /* GPIO */
4715bc95aa2SDmitry Eremin-Solenikov #define GPLR 0x00
4725bc95aa2SDmitry Eremin-Solenikov #define GPDR 0x04
4735bc95aa2SDmitry Eremin-Solenikov #define GPSR 0x08
4745bc95aa2SDmitry Eremin-Solenikov #define GPCR 0x0c
4755bc95aa2SDmitry Eremin-Solenikov #define GRER 0x10
4765bc95aa2SDmitry Eremin-Solenikov #define GFER 0x14
4775bc95aa2SDmitry Eremin-Solenikov #define GEDR 0x18
4785bc95aa2SDmitry Eremin-Solenikov #define GAFR 0x1c
4795bc95aa2SDmitry Eremin-Solenikov 
480f55beb84SAndreas Färber #define TYPE_STRONGARM_GPIO "strongarm-gpio"
4818063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(StrongARMGPIOInfo, STRONGARM_GPIO)
482f55beb84SAndreas Färber 
4835bc95aa2SDmitry Eremin-Solenikov struct StrongARMGPIOInfo {
4845bc95aa2SDmitry Eremin-Solenikov     SysBusDevice busdev;
485eb2fefbcSAvi Kivity     MemoryRegion iomem;
4865bc95aa2SDmitry Eremin-Solenikov     qemu_irq handler[28];
4875bc95aa2SDmitry Eremin-Solenikov     qemu_irq irqs[11];
4885bc95aa2SDmitry Eremin-Solenikov     qemu_irq irqX;
4895bc95aa2SDmitry Eremin-Solenikov 
4905bc95aa2SDmitry Eremin-Solenikov     uint32_t ilevel;
4915bc95aa2SDmitry Eremin-Solenikov     uint32_t olevel;
4925bc95aa2SDmitry Eremin-Solenikov     uint32_t dir;
4935bc95aa2SDmitry Eremin-Solenikov     uint32_t rising;
4945bc95aa2SDmitry Eremin-Solenikov     uint32_t falling;
4955bc95aa2SDmitry Eremin-Solenikov     uint32_t status;
4965bc95aa2SDmitry Eremin-Solenikov     uint32_t gafr;
4975bc95aa2SDmitry Eremin-Solenikov 
4985bc95aa2SDmitry Eremin-Solenikov     uint32_t prev_level;
4995bc95aa2SDmitry Eremin-Solenikov };
5005bc95aa2SDmitry Eremin-Solenikov 
5015bc95aa2SDmitry Eremin-Solenikov 
5025bc95aa2SDmitry Eremin-Solenikov static void strongarm_gpio_irq_update(StrongARMGPIOInfo *s)
5035bc95aa2SDmitry Eremin-Solenikov {
5045bc95aa2SDmitry Eremin-Solenikov     int i;
5055bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < 11; i++) {
5065bc95aa2SDmitry Eremin-Solenikov         qemu_set_irq(s->irqs[i], s->status & (1 << i));
5075bc95aa2SDmitry Eremin-Solenikov     }
5085bc95aa2SDmitry Eremin-Solenikov 
5095bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->irqX, (s->status & ~0x7ff));
5105bc95aa2SDmitry Eremin-Solenikov }
5115bc95aa2SDmitry Eremin-Solenikov 
5125bc95aa2SDmitry Eremin-Solenikov static void strongarm_gpio_set(void *opaque, int line, int level)
5135bc95aa2SDmitry Eremin-Solenikov {
5145bc95aa2SDmitry Eremin-Solenikov     StrongARMGPIOInfo *s = opaque;
5155bc95aa2SDmitry Eremin-Solenikov     uint32_t mask;
5165bc95aa2SDmitry Eremin-Solenikov 
5175bc95aa2SDmitry Eremin-Solenikov     mask = 1 << line;
5185bc95aa2SDmitry Eremin-Solenikov 
5195bc95aa2SDmitry Eremin-Solenikov     if (level) {
5205bc95aa2SDmitry Eremin-Solenikov         s->status |= s->rising & mask &
5215bc95aa2SDmitry Eremin-Solenikov                 ~s->ilevel & ~s->dir;
5225bc95aa2SDmitry Eremin-Solenikov         s->ilevel |= mask;
5235bc95aa2SDmitry Eremin-Solenikov     } else {
5245bc95aa2SDmitry Eremin-Solenikov         s->status |= s->falling & mask &
5255bc95aa2SDmitry Eremin-Solenikov                 s->ilevel & ~s->dir;
5265bc95aa2SDmitry Eremin-Solenikov         s->ilevel &= ~mask;
5275bc95aa2SDmitry Eremin-Solenikov     }
5285bc95aa2SDmitry Eremin-Solenikov 
5295bc95aa2SDmitry Eremin-Solenikov     if (s->status & mask) {
5305bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_irq_update(s);
5315bc95aa2SDmitry Eremin-Solenikov     }
5325bc95aa2SDmitry Eremin-Solenikov }
5335bc95aa2SDmitry Eremin-Solenikov 
5345bc95aa2SDmitry Eremin-Solenikov static void strongarm_gpio_handler_update(StrongARMGPIOInfo *s)
5355bc95aa2SDmitry Eremin-Solenikov {
5365bc95aa2SDmitry Eremin-Solenikov     uint32_t level, diff;
5375bc95aa2SDmitry Eremin-Solenikov     int bit;
5385bc95aa2SDmitry Eremin-Solenikov 
5395bc95aa2SDmitry Eremin-Solenikov     level = s->olevel & s->dir;
5405bc95aa2SDmitry Eremin-Solenikov 
5415bc95aa2SDmitry Eremin-Solenikov     for (diff = s->prev_level ^ level; diff; diff ^= 1 << bit) {
542786a4ea8SStefan Hajnoczi         bit = ctz32(diff);
5435bc95aa2SDmitry Eremin-Solenikov         qemu_set_irq(s->handler[bit], (level >> bit) & 1);
5445bc95aa2SDmitry Eremin-Solenikov     }
5455bc95aa2SDmitry Eremin-Solenikov 
5465bc95aa2SDmitry Eremin-Solenikov     s->prev_level = level;
5475bc95aa2SDmitry Eremin-Solenikov }
5485bc95aa2SDmitry Eremin-Solenikov 
549a8170e5eSAvi Kivity static uint64_t strongarm_gpio_read(void *opaque, hwaddr offset,
550eb2fefbcSAvi Kivity                                     unsigned size)
5515bc95aa2SDmitry Eremin-Solenikov {
5525bc95aa2SDmitry Eremin-Solenikov     StrongARMGPIOInfo *s = opaque;
5535bc95aa2SDmitry Eremin-Solenikov 
5545bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
5555bc95aa2SDmitry Eremin-Solenikov     case GPDR:        /* GPIO Pin-Direction registers */
5565bc95aa2SDmitry Eremin-Solenikov         return s->dir;
5575bc95aa2SDmitry Eremin-Solenikov 
5585bc95aa2SDmitry Eremin-Solenikov     case GPSR:        /* GPIO Pin-Output Set registers */
55992335a0dSPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
56092335a0dSPeter Maydell                       "strongarm GPIO: read from write only register GPSR\n");
56192335a0dSPeter Maydell         return 0;
5625bc95aa2SDmitry Eremin-Solenikov 
5635bc95aa2SDmitry Eremin-Solenikov     case GPCR:        /* GPIO Pin-Output Clear registers */
56492335a0dSPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
56592335a0dSPeter Maydell                       "strongarm GPIO: read from write only register GPCR\n");
56692335a0dSPeter Maydell         return 0;
5675bc95aa2SDmitry Eremin-Solenikov 
5685bc95aa2SDmitry Eremin-Solenikov     case GRER:        /* GPIO Rising-Edge Detect Enable registers */
5695bc95aa2SDmitry Eremin-Solenikov         return s->rising;
5705bc95aa2SDmitry Eremin-Solenikov 
5715bc95aa2SDmitry Eremin-Solenikov     case GFER:        /* GPIO Falling-Edge Detect Enable registers */
5725bc95aa2SDmitry Eremin-Solenikov         return s->falling;
5735bc95aa2SDmitry Eremin-Solenikov 
5745bc95aa2SDmitry Eremin-Solenikov     case GAFR:        /* GPIO Alternate Function registers */
5755bc95aa2SDmitry Eremin-Solenikov         return s->gafr;
5765bc95aa2SDmitry Eremin-Solenikov 
5775bc95aa2SDmitry Eremin-Solenikov     case GPLR:        /* GPIO Pin-Level registers */
5785bc95aa2SDmitry Eremin-Solenikov         return (s->olevel & s->dir) |
5795bc95aa2SDmitry Eremin-Solenikov                (s->ilevel & ~s->dir);
5805bc95aa2SDmitry Eremin-Solenikov 
5815bc95aa2SDmitry Eremin-Solenikov     case GEDR:        /* GPIO Edge Detect Status registers */
5825bc95aa2SDmitry Eremin-Solenikov         return s->status;
5835bc95aa2SDmitry Eremin-Solenikov 
5845bc95aa2SDmitry Eremin-Solenikov     default:
585883f2c59SPhilippe Mathieu-Daudé         printf("%s: Bad offset 0x" HWADDR_FMT_plx "\n", __func__, offset);
5865bc95aa2SDmitry Eremin-Solenikov     }
5875bc95aa2SDmitry Eremin-Solenikov 
5885bc95aa2SDmitry Eremin-Solenikov     return 0;
5895bc95aa2SDmitry Eremin-Solenikov }
5905bc95aa2SDmitry Eremin-Solenikov 
591a8170e5eSAvi Kivity static void strongarm_gpio_write(void *opaque, hwaddr offset,
592eb2fefbcSAvi Kivity                                  uint64_t value, unsigned size)
5935bc95aa2SDmitry Eremin-Solenikov {
5945bc95aa2SDmitry Eremin-Solenikov     StrongARMGPIOInfo *s = opaque;
5955bc95aa2SDmitry Eremin-Solenikov 
5965bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
5975bc95aa2SDmitry Eremin-Solenikov     case GPDR:        /* GPIO Pin-Direction registers */
5989a93b2faSPrasad J Pandit         s->dir = value & 0x0fffffff;
5995bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_handler_update(s);
6005bc95aa2SDmitry Eremin-Solenikov         break;
6015bc95aa2SDmitry Eremin-Solenikov 
6025bc95aa2SDmitry Eremin-Solenikov     case GPSR:        /* GPIO Pin-Output Set registers */
6039a93b2faSPrasad J Pandit         s->olevel |= value & 0x0fffffff;
6045bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_handler_update(s);
6055bc95aa2SDmitry Eremin-Solenikov         break;
6065bc95aa2SDmitry Eremin-Solenikov 
6075bc95aa2SDmitry Eremin-Solenikov     case GPCR:        /* GPIO Pin-Output Clear registers */
6085bc95aa2SDmitry Eremin-Solenikov         s->olevel &= ~value;
6095bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_handler_update(s);
6105bc95aa2SDmitry Eremin-Solenikov         break;
6115bc95aa2SDmitry Eremin-Solenikov 
6125bc95aa2SDmitry Eremin-Solenikov     case GRER:        /* GPIO Rising-Edge Detect Enable registers */
6135bc95aa2SDmitry Eremin-Solenikov         s->rising = value;
6145bc95aa2SDmitry Eremin-Solenikov         break;
6155bc95aa2SDmitry Eremin-Solenikov 
6165bc95aa2SDmitry Eremin-Solenikov     case GFER:        /* GPIO Falling-Edge Detect Enable registers */
6175bc95aa2SDmitry Eremin-Solenikov         s->falling = value;
6185bc95aa2SDmitry Eremin-Solenikov         break;
6195bc95aa2SDmitry Eremin-Solenikov 
6205bc95aa2SDmitry Eremin-Solenikov     case GAFR:        /* GPIO Alternate Function registers */
6215bc95aa2SDmitry Eremin-Solenikov         s->gafr = value;
6225bc95aa2SDmitry Eremin-Solenikov         break;
6235bc95aa2SDmitry Eremin-Solenikov 
6245bc95aa2SDmitry Eremin-Solenikov     case GEDR:        /* GPIO Edge Detect Status registers */
6255bc95aa2SDmitry Eremin-Solenikov         s->status &= ~value;
6265bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_irq_update(s);
6275bc95aa2SDmitry Eremin-Solenikov         break;
6285bc95aa2SDmitry Eremin-Solenikov 
6295bc95aa2SDmitry Eremin-Solenikov     default:
630883f2c59SPhilippe Mathieu-Daudé         printf("%s: Bad offset 0x" HWADDR_FMT_plx "\n", __func__, offset);
6315bc95aa2SDmitry Eremin-Solenikov     }
6325bc95aa2SDmitry Eremin-Solenikov }
6335bc95aa2SDmitry Eremin-Solenikov 
634eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_gpio_ops = {
635eb2fefbcSAvi Kivity     .read = strongarm_gpio_read,
636eb2fefbcSAvi Kivity     .write = strongarm_gpio_write,
637eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
6385bc95aa2SDmitry Eremin-Solenikov };
6395bc95aa2SDmitry Eremin-Solenikov 
640a8170e5eSAvi Kivity static DeviceState *strongarm_gpio_init(hwaddr base,
6415bc95aa2SDmitry Eremin-Solenikov                 DeviceState *pic)
6425bc95aa2SDmitry Eremin-Solenikov {
6435bc95aa2SDmitry Eremin-Solenikov     DeviceState *dev;
6445bc95aa2SDmitry Eremin-Solenikov     int i;
6455bc95aa2SDmitry Eremin-Solenikov 
6463e80f690SMarkus Armbruster     dev = qdev_new(TYPE_STRONGARM_GPIO);
6473c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
6485bc95aa2SDmitry Eremin-Solenikov 
6491356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
6505bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < 12; i++)
6511356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i,
6525bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(pic, SA_PIC_GPIO0_EDGE + i));
6535bc95aa2SDmitry Eremin-Solenikov 
6545bc95aa2SDmitry Eremin-Solenikov     return dev;
6555bc95aa2SDmitry Eremin-Solenikov }
6565bc95aa2SDmitry Eremin-Solenikov 
6575a67508cSxiaoqiang.zhao static void strongarm_gpio_initfn(Object *obj)
6585bc95aa2SDmitry Eremin-Solenikov {
6595a67508cSxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
6605a67508cSxiaoqiang.zhao     StrongARMGPIOInfo *s = STRONGARM_GPIO(obj);
6615a67508cSxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
6625bc95aa2SDmitry Eremin-Solenikov     int i;
6635bc95aa2SDmitry Eremin-Solenikov 
664f55beb84SAndreas Färber     qdev_init_gpio_in(dev, strongarm_gpio_set, 28);
665f55beb84SAndreas Färber     qdev_init_gpio_out(dev, s->handler, 28);
6665bc95aa2SDmitry Eremin-Solenikov 
6675a67508cSxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &strongarm_gpio_ops, s,
66864bde0f3SPaolo Bonzini                           "gpio", 0x1000);
6695bc95aa2SDmitry Eremin-Solenikov 
670f55beb84SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
6715bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < 11; i++) {
672f55beb84SAndreas Färber         sysbus_init_irq(sbd, &s->irqs[i]);
6735bc95aa2SDmitry Eremin-Solenikov     }
674f55beb84SAndreas Färber     sysbus_init_irq(sbd, &s->irqX);
6755bc95aa2SDmitry Eremin-Solenikov }
6765bc95aa2SDmitry Eremin-Solenikov 
6775bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_gpio_regs = {
6785bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-gpio",
6795bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
6805bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
681607ef570SRichard Henderson     .fields = (const VMStateField[]) {
6825bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(ilevel, StrongARMGPIOInfo),
6835bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(olevel, StrongARMGPIOInfo),
6845bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(dir, StrongARMGPIOInfo),
6855bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(rising, StrongARMGPIOInfo),
6865bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(falling, StrongARMGPIOInfo),
6875bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(status, StrongARMGPIOInfo),
6885bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(gafr, StrongARMGPIOInfo),
689ed657d71SPeter Maydell         VMSTATE_UINT32(prev_level, StrongARMGPIOInfo),
6905bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
6915bc95aa2SDmitry Eremin-Solenikov     },
6925bc95aa2SDmitry Eremin-Solenikov };
6935bc95aa2SDmitry Eremin-Solenikov 
694999e12bbSAnthony Liguori static void strongarm_gpio_class_init(ObjectClass *klass, void *data)
695999e12bbSAnthony Liguori {
69639bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
697999e12bbSAnthony Liguori 
69839bffca2SAnthony Liguori     dc->desc = "StrongARM GPIO controller";
699ed657d71SPeter Maydell     dc->vmsd = &vmstate_strongarm_gpio_regs;
700999e12bbSAnthony Liguori }
701999e12bbSAnthony Liguori 
7028c43a6f0SAndreas Färber static const TypeInfo strongarm_gpio_info = {
703f55beb84SAndreas Färber     .name          = TYPE_STRONGARM_GPIO,
70439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
70539bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMGPIOInfo),
7065a67508cSxiaoqiang.zhao     .instance_init = strongarm_gpio_initfn,
707999e12bbSAnthony Liguori     .class_init    = strongarm_gpio_class_init,
7085bc95aa2SDmitry Eremin-Solenikov };
7095bc95aa2SDmitry Eremin-Solenikov 
7105bc95aa2SDmitry Eremin-Solenikov /* Peripheral Pin Controller */
7115bc95aa2SDmitry Eremin-Solenikov #define PPDR 0x00
7125bc95aa2SDmitry Eremin-Solenikov #define PPSR 0x04
7135bc95aa2SDmitry Eremin-Solenikov #define PPAR 0x08
7145bc95aa2SDmitry Eremin-Solenikov #define PSDR 0x0c
7155bc95aa2SDmitry Eremin-Solenikov #define PPFR 0x10
7165bc95aa2SDmitry Eremin-Solenikov 
717c71e6732SAndreas Färber #define TYPE_STRONGARM_PPC "strongarm-ppc"
7188063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(StrongARMPPCInfo, STRONGARM_PPC)
719c71e6732SAndreas Färber 
7205bc95aa2SDmitry Eremin-Solenikov struct StrongARMPPCInfo {
721c71e6732SAndreas Färber     SysBusDevice parent_obj;
722c71e6732SAndreas Färber 
723eb2fefbcSAvi Kivity     MemoryRegion iomem;
7245bc95aa2SDmitry Eremin-Solenikov     qemu_irq handler[28];
7255bc95aa2SDmitry Eremin-Solenikov 
7265bc95aa2SDmitry Eremin-Solenikov     uint32_t ilevel;
7275bc95aa2SDmitry Eremin-Solenikov     uint32_t olevel;
7285bc95aa2SDmitry Eremin-Solenikov     uint32_t dir;
7295bc95aa2SDmitry Eremin-Solenikov     uint32_t ppar;
7305bc95aa2SDmitry Eremin-Solenikov     uint32_t psdr;
7315bc95aa2SDmitry Eremin-Solenikov     uint32_t ppfr;
7325bc95aa2SDmitry Eremin-Solenikov 
7335bc95aa2SDmitry Eremin-Solenikov     uint32_t prev_level;
7345bc95aa2SDmitry Eremin-Solenikov };
7355bc95aa2SDmitry Eremin-Solenikov 
7365bc95aa2SDmitry Eremin-Solenikov static void strongarm_ppc_set(void *opaque, int line, int level)
7375bc95aa2SDmitry Eremin-Solenikov {
7385bc95aa2SDmitry Eremin-Solenikov     StrongARMPPCInfo *s = opaque;
7395bc95aa2SDmitry Eremin-Solenikov 
7405bc95aa2SDmitry Eremin-Solenikov     if (level) {
7415bc95aa2SDmitry Eremin-Solenikov         s->ilevel |= 1 << line;
7425bc95aa2SDmitry Eremin-Solenikov     } else {
7435bc95aa2SDmitry Eremin-Solenikov         s->ilevel &= ~(1 << line);
7445bc95aa2SDmitry Eremin-Solenikov     }
7455bc95aa2SDmitry Eremin-Solenikov }
7465bc95aa2SDmitry Eremin-Solenikov 
7475bc95aa2SDmitry Eremin-Solenikov static void strongarm_ppc_handler_update(StrongARMPPCInfo *s)
7485bc95aa2SDmitry Eremin-Solenikov {
7495bc95aa2SDmitry Eremin-Solenikov     uint32_t level, diff;
7505bc95aa2SDmitry Eremin-Solenikov     int bit;
7515bc95aa2SDmitry Eremin-Solenikov 
7525bc95aa2SDmitry Eremin-Solenikov     level = s->olevel & s->dir;
7535bc95aa2SDmitry Eremin-Solenikov 
7545bc95aa2SDmitry Eremin-Solenikov     for (diff = s->prev_level ^ level; diff; diff ^= 1 << bit) {
755786a4ea8SStefan Hajnoczi         bit = ctz32(diff);
7565bc95aa2SDmitry Eremin-Solenikov         qemu_set_irq(s->handler[bit], (level >> bit) & 1);
7575bc95aa2SDmitry Eremin-Solenikov     }
7585bc95aa2SDmitry Eremin-Solenikov 
7595bc95aa2SDmitry Eremin-Solenikov     s->prev_level = level;
7605bc95aa2SDmitry Eremin-Solenikov }
7615bc95aa2SDmitry Eremin-Solenikov 
762a8170e5eSAvi Kivity static uint64_t strongarm_ppc_read(void *opaque, hwaddr offset,
763eb2fefbcSAvi Kivity                                    unsigned size)
7645bc95aa2SDmitry Eremin-Solenikov {
7655bc95aa2SDmitry Eremin-Solenikov     StrongARMPPCInfo *s = opaque;
7665bc95aa2SDmitry Eremin-Solenikov 
7675bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
7685bc95aa2SDmitry Eremin-Solenikov     case PPDR:        /* PPC Pin Direction registers */
7695bc95aa2SDmitry Eremin-Solenikov         return s->dir | ~0x3fffff;
7705bc95aa2SDmitry Eremin-Solenikov 
7715bc95aa2SDmitry Eremin-Solenikov     case PPSR:        /* PPC Pin State registers */
7725bc95aa2SDmitry Eremin-Solenikov         return (s->olevel & s->dir) |
7735bc95aa2SDmitry Eremin-Solenikov                (s->ilevel & ~s->dir) |
7745bc95aa2SDmitry Eremin-Solenikov                ~0x3fffff;
7755bc95aa2SDmitry Eremin-Solenikov 
7765bc95aa2SDmitry Eremin-Solenikov     case PPAR:
7775bc95aa2SDmitry Eremin-Solenikov         return s->ppar | ~0x41000;
7785bc95aa2SDmitry Eremin-Solenikov 
7795bc95aa2SDmitry Eremin-Solenikov     case PSDR:
7805bc95aa2SDmitry Eremin-Solenikov         return s->psdr;
7815bc95aa2SDmitry Eremin-Solenikov 
7825bc95aa2SDmitry Eremin-Solenikov     case PPFR:
7835bc95aa2SDmitry Eremin-Solenikov         return s->ppfr | ~0x7f001;
7845bc95aa2SDmitry Eremin-Solenikov 
7855bc95aa2SDmitry Eremin-Solenikov     default:
786883f2c59SPhilippe Mathieu-Daudé         printf("%s: Bad offset 0x" HWADDR_FMT_plx "\n", __func__, offset);
7875bc95aa2SDmitry Eremin-Solenikov     }
7885bc95aa2SDmitry Eremin-Solenikov 
7895bc95aa2SDmitry Eremin-Solenikov     return 0;
7905bc95aa2SDmitry Eremin-Solenikov }
7915bc95aa2SDmitry Eremin-Solenikov 
792a8170e5eSAvi Kivity static void strongarm_ppc_write(void *opaque, hwaddr offset,
793eb2fefbcSAvi Kivity                                 uint64_t value, unsigned size)
7945bc95aa2SDmitry Eremin-Solenikov {
7955bc95aa2SDmitry Eremin-Solenikov     StrongARMPPCInfo *s = opaque;
7965bc95aa2SDmitry Eremin-Solenikov 
7975bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
7985bc95aa2SDmitry Eremin-Solenikov     case PPDR:        /* PPC Pin Direction registers */
7995bc95aa2SDmitry Eremin-Solenikov         s->dir = value & 0x3fffff;
8005bc95aa2SDmitry Eremin-Solenikov         strongarm_ppc_handler_update(s);
8015bc95aa2SDmitry Eremin-Solenikov         break;
8025bc95aa2SDmitry Eremin-Solenikov 
8035bc95aa2SDmitry Eremin-Solenikov     case PPSR:        /* PPC Pin State registers */
8045bc95aa2SDmitry Eremin-Solenikov         s->olevel = value & s->dir & 0x3fffff;
8055bc95aa2SDmitry Eremin-Solenikov         strongarm_ppc_handler_update(s);
8065bc95aa2SDmitry Eremin-Solenikov         break;
8075bc95aa2SDmitry Eremin-Solenikov 
8085bc95aa2SDmitry Eremin-Solenikov     case PPAR:
8095bc95aa2SDmitry Eremin-Solenikov         s->ppar = value & 0x41000;
8105bc95aa2SDmitry Eremin-Solenikov         break;
8115bc95aa2SDmitry Eremin-Solenikov 
8125bc95aa2SDmitry Eremin-Solenikov     case PSDR:
8135bc95aa2SDmitry Eremin-Solenikov         s->psdr = value & 0x3fffff;
8145bc95aa2SDmitry Eremin-Solenikov         break;
8155bc95aa2SDmitry Eremin-Solenikov 
8165bc95aa2SDmitry Eremin-Solenikov     case PPFR:
8175bc95aa2SDmitry Eremin-Solenikov         s->ppfr = value & 0x7f001;
8185bc95aa2SDmitry Eremin-Solenikov         break;
8195bc95aa2SDmitry Eremin-Solenikov 
8205bc95aa2SDmitry Eremin-Solenikov     default:
821883f2c59SPhilippe Mathieu-Daudé         printf("%s: Bad offset 0x" HWADDR_FMT_plx "\n", __func__, offset);
8225bc95aa2SDmitry Eremin-Solenikov     }
8235bc95aa2SDmitry Eremin-Solenikov }
8245bc95aa2SDmitry Eremin-Solenikov 
825eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_ppc_ops = {
826eb2fefbcSAvi Kivity     .read = strongarm_ppc_read,
827eb2fefbcSAvi Kivity     .write = strongarm_ppc_write,
828eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
8295bc95aa2SDmitry Eremin-Solenikov };
8305bc95aa2SDmitry Eremin-Solenikov 
8315a67508cSxiaoqiang.zhao static void strongarm_ppc_init(Object *obj)
8325bc95aa2SDmitry Eremin-Solenikov {
8335a67508cSxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
8345a67508cSxiaoqiang.zhao     StrongARMPPCInfo *s = STRONGARM_PPC(obj);
8355a67508cSxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
8365bc95aa2SDmitry Eremin-Solenikov 
837c71e6732SAndreas Färber     qdev_init_gpio_in(dev, strongarm_ppc_set, 22);
838c71e6732SAndreas Färber     qdev_init_gpio_out(dev, s->handler, 22);
8395bc95aa2SDmitry Eremin-Solenikov 
8405a67508cSxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &strongarm_ppc_ops, s,
84164bde0f3SPaolo Bonzini                           "ppc", 0x1000);
8425bc95aa2SDmitry Eremin-Solenikov 
843c71e6732SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
8445bc95aa2SDmitry Eremin-Solenikov }
8455bc95aa2SDmitry Eremin-Solenikov 
8465bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_ppc_regs = {
8475bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-ppc",
8485bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
8495bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
850607ef570SRichard Henderson     .fields = (const VMStateField[]) {
8515bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(ilevel, StrongARMPPCInfo),
8525bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(olevel, StrongARMPPCInfo),
8535bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(dir, StrongARMPPCInfo),
8545bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(ppar, StrongARMPPCInfo),
8555bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(psdr, StrongARMPPCInfo),
8565bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(ppfr, StrongARMPPCInfo),
857ed657d71SPeter Maydell         VMSTATE_UINT32(prev_level, StrongARMPPCInfo),
8585bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
8595bc95aa2SDmitry Eremin-Solenikov     },
8605bc95aa2SDmitry Eremin-Solenikov };
8615bc95aa2SDmitry Eremin-Solenikov 
862999e12bbSAnthony Liguori static void strongarm_ppc_class_init(ObjectClass *klass, void *data)
863999e12bbSAnthony Liguori {
86439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
865999e12bbSAnthony Liguori 
86639bffca2SAnthony Liguori     dc->desc = "StrongARM PPC controller";
867ed657d71SPeter Maydell     dc->vmsd = &vmstate_strongarm_ppc_regs;
868999e12bbSAnthony Liguori }
869999e12bbSAnthony Liguori 
8708c43a6f0SAndreas Färber static const TypeInfo strongarm_ppc_info = {
871c71e6732SAndreas Färber     .name          = TYPE_STRONGARM_PPC,
87239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
87339bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMPPCInfo),
8745a67508cSxiaoqiang.zhao     .instance_init = strongarm_ppc_init,
875999e12bbSAnthony Liguori     .class_init    = strongarm_ppc_class_init,
8765bc95aa2SDmitry Eremin-Solenikov };
8775bc95aa2SDmitry Eremin-Solenikov 
8785bc95aa2SDmitry Eremin-Solenikov /* UART Ports */
8795bc95aa2SDmitry Eremin-Solenikov #define UTCR0 0x00
8805bc95aa2SDmitry Eremin-Solenikov #define UTCR1 0x04
8815bc95aa2SDmitry Eremin-Solenikov #define UTCR2 0x08
8825bc95aa2SDmitry Eremin-Solenikov #define UTCR3 0x0c
8835bc95aa2SDmitry Eremin-Solenikov #define UTDR  0x14
8845bc95aa2SDmitry Eremin-Solenikov #define UTSR0 0x1c
8855bc95aa2SDmitry Eremin-Solenikov #define UTSR1 0x20
8865bc95aa2SDmitry Eremin-Solenikov 
8875bc95aa2SDmitry Eremin-Solenikov #define UTCR0_PE  (1 << 0) /* Parity enable */
8885bc95aa2SDmitry Eremin-Solenikov #define UTCR0_OES (1 << 1) /* Even parity */
8895bc95aa2SDmitry Eremin-Solenikov #define UTCR0_SBS (1 << 2) /* 2 stop bits */
8905bc95aa2SDmitry Eremin-Solenikov #define UTCR0_DSS (1 << 3) /* 8-bit data */
8915bc95aa2SDmitry Eremin-Solenikov 
8925bc95aa2SDmitry Eremin-Solenikov #define UTCR3_RXE (1 << 0) /* Rx enable */
8935bc95aa2SDmitry Eremin-Solenikov #define UTCR3_TXE (1 << 1) /* Tx enable */
8945bc95aa2SDmitry Eremin-Solenikov #define UTCR3_BRK (1 << 2) /* Force Break */
8955bc95aa2SDmitry Eremin-Solenikov #define UTCR3_RIE (1 << 3) /* Rx int enable */
8965bc95aa2SDmitry Eremin-Solenikov #define UTCR3_TIE (1 << 4) /* Tx int enable */
8975bc95aa2SDmitry Eremin-Solenikov #define UTCR3_LBM (1 << 5) /* Loopback */
8985bc95aa2SDmitry Eremin-Solenikov 
8995bc95aa2SDmitry Eremin-Solenikov #define UTSR0_TFS (1 << 0) /* Tx FIFO nearly empty */
9005bc95aa2SDmitry Eremin-Solenikov #define UTSR0_RFS (1 << 1) /* Rx FIFO nearly full */
9015bc95aa2SDmitry Eremin-Solenikov #define UTSR0_RID (1 << 2) /* Receiver Idle */
9025bc95aa2SDmitry Eremin-Solenikov #define UTSR0_RBB (1 << 3) /* Receiver begin break */
9035bc95aa2SDmitry Eremin-Solenikov #define UTSR0_REB (1 << 4) /* Receiver end break */
9045bc95aa2SDmitry Eremin-Solenikov #define UTSR0_EIF (1 << 5) /* Error in FIFO */
9055bc95aa2SDmitry Eremin-Solenikov 
9065bc95aa2SDmitry Eremin-Solenikov #define UTSR1_RNE (1 << 1) /* Receive FIFO not empty */
9075bc95aa2SDmitry Eremin-Solenikov #define UTSR1_TNF (1 << 2) /* Transmit FIFO not full */
9085bc95aa2SDmitry Eremin-Solenikov #define UTSR1_PRE (1 << 3) /* Parity error */
9095bc95aa2SDmitry Eremin-Solenikov #define UTSR1_FRE (1 << 4) /* Frame error */
9105bc95aa2SDmitry Eremin-Solenikov #define UTSR1_ROR (1 << 5) /* Receive Over Run */
9115bc95aa2SDmitry Eremin-Solenikov 
9125bc95aa2SDmitry Eremin-Solenikov #define RX_FIFO_PRE (1 << 8)
9135bc95aa2SDmitry Eremin-Solenikov #define RX_FIFO_FRE (1 << 9)
9145bc95aa2SDmitry Eremin-Solenikov #define RX_FIFO_ROR (1 << 10)
9155bc95aa2SDmitry Eremin-Solenikov 
916fff3af97SAndreas Färber #define TYPE_STRONGARM_UART "strongarm-uart"
9178063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(StrongARMUARTState, STRONGARM_UART)
918fff3af97SAndreas Färber 
919db1015e9SEduardo Habkost struct StrongARMUARTState {
920fff3af97SAndreas Färber     SysBusDevice parent_obj;
921fff3af97SAndreas Färber 
922eb2fefbcSAvi Kivity     MemoryRegion iomem;
923becdfa00SMarc-André Lureau     CharBackend chr;
9245bc95aa2SDmitry Eremin-Solenikov     qemu_irq irq;
9255bc95aa2SDmitry Eremin-Solenikov 
9265bc95aa2SDmitry Eremin-Solenikov     uint8_t utcr0;
9275bc95aa2SDmitry Eremin-Solenikov     uint16_t brd;
9285bc95aa2SDmitry Eremin-Solenikov     uint8_t utcr3;
9295bc95aa2SDmitry Eremin-Solenikov     uint8_t utsr0;
9305bc95aa2SDmitry Eremin-Solenikov     uint8_t utsr1;
9315bc95aa2SDmitry Eremin-Solenikov 
9325bc95aa2SDmitry Eremin-Solenikov     uint8_t tx_fifo[8];
9335bc95aa2SDmitry Eremin-Solenikov     uint8_t tx_start;
9345bc95aa2SDmitry Eremin-Solenikov     uint8_t tx_len;
9355bc95aa2SDmitry Eremin-Solenikov     uint16_t rx_fifo[12]; /* value + error flags in high bits */
9365bc95aa2SDmitry Eremin-Solenikov     uint8_t rx_start;
9375bc95aa2SDmitry Eremin-Solenikov     uint8_t rx_len;
9385bc95aa2SDmitry Eremin-Solenikov 
9398ddd611aSPhilippe Mathieu-Daudé     uint64_t char_transmit_time; /* time to transmit a char in nanoseconds */
9405bc95aa2SDmitry Eremin-Solenikov     bool wait_break_end;
9415bc95aa2SDmitry Eremin-Solenikov     QEMUTimer *rx_timeout_timer;
9425bc95aa2SDmitry Eremin-Solenikov     QEMUTimer *tx_timer;
943db1015e9SEduardo Habkost };
9445bc95aa2SDmitry Eremin-Solenikov 
9455bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_update_status(StrongARMUARTState *s)
9465bc95aa2SDmitry Eremin-Solenikov {
9475bc95aa2SDmitry Eremin-Solenikov     uint16_t utsr1 = 0;
9485bc95aa2SDmitry Eremin-Solenikov 
9495bc95aa2SDmitry Eremin-Solenikov     if (s->tx_len != 8) {
9505bc95aa2SDmitry Eremin-Solenikov         utsr1 |= UTSR1_TNF;
9515bc95aa2SDmitry Eremin-Solenikov     }
9525bc95aa2SDmitry Eremin-Solenikov 
9535bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len != 0) {
9545bc95aa2SDmitry Eremin-Solenikov         uint16_t ent = s->rx_fifo[s->rx_start];
9555bc95aa2SDmitry Eremin-Solenikov 
9565bc95aa2SDmitry Eremin-Solenikov         utsr1 |= UTSR1_RNE;
9575bc95aa2SDmitry Eremin-Solenikov         if (ent & RX_FIFO_PRE) {
9585bc95aa2SDmitry Eremin-Solenikov             s->utsr1 |= UTSR1_PRE;
9595bc95aa2SDmitry Eremin-Solenikov         }
9605bc95aa2SDmitry Eremin-Solenikov         if (ent & RX_FIFO_FRE) {
9615bc95aa2SDmitry Eremin-Solenikov             s->utsr1 |= UTSR1_FRE;
9625bc95aa2SDmitry Eremin-Solenikov         }
9635bc95aa2SDmitry Eremin-Solenikov         if (ent & RX_FIFO_ROR) {
9645bc95aa2SDmitry Eremin-Solenikov             s->utsr1 |= UTSR1_ROR;
9655bc95aa2SDmitry Eremin-Solenikov         }
9665bc95aa2SDmitry Eremin-Solenikov     }
9675bc95aa2SDmitry Eremin-Solenikov 
9685bc95aa2SDmitry Eremin-Solenikov     s->utsr1 = utsr1;
9695bc95aa2SDmitry Eremin-Solenikov }
9705bc95aa2SDmitry Eremin-Solenikov 
9715bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_update_int_status(StrongARMUARTState *s)
9725bc95aa2SDmitry Eremin-Solenikov {
9735bc95aa2SDmitry Eremin-Solenikov     uint16_t utsr0 = s->utsr0 &
9745bc95aa2SDmitry Eremin-Solenikov             (UTSR0_REB | UTSR0_RBB | UTSR0_RID);
9755bc95aa2SDmitry Eremin-Solenikov     int i;
9765bc95aa2SDmitry Eremin-Solenikov 
9775bc95aa2SDmitry Eremin-Solenikov     if ((s->utcr3 & UTCR3_TXE) &&
9785bc95aa2SDmitry Eremin-Solenikov                 (s->utcr3 & UTCR3_TIE) &&
9795bc95aa2SDmitry Eremin-Solenikov                 s->tx_len <= 4) {
9805bc95aa2SDmitry Eremin-Solenikov         utsr0 |= UTSR0_TFS;
9815bc95aa2SDmitry Eremin-Solenikov     }
9825bc95aa2SDmitry Eremin-Solenikov 
9835bc95aa2SDmitry Eremin-Solenikov     if ((s->utcr3 & UTCR3_RXE) &&
9845bc95aa2SDmitry Eremin-Solenikov                 (s->utcr3 & UTCR3_RIE) &&
9855bc95aa2SDmitry Eremin-Solenikov                 s->rx_len > 4) {
9865bc95aa2SDmitry Eremin-Solenikov         utsr0 |= UTSR0_RFS;
9875bc95aa2SDmitry Eremin-Solenikov     }
9885bc95aa2SDmitry Eremin-Solenikov 
9895bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < s->rx_len && i < 4; i++)
9905bc95aa2SDmitry Eremin-Solenikov         if (s->rx_fifo[(s->rx_start + i) % 12] & ~0xff) {
9915bc95aa2SDmitry Eremin-Solenikov             utsr0 |= UTSR0_EIF;
9925bc95aa2SDmitry Eremin-Solenikov             break;
9935bc95aa2SDmitry Eremin-Solenikov         }
9945bc95aa2SDmitry Eremin-Solenikov 
9955bc95aa2SDmitry Eremin-Solenikov     s->utsr0 = utsr0;
9965bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->irq, utsr0);
9975bc95aa2SDmitry Eremin-Solenikov }
9985bc95aa2SDmitry Eremin-Solenikov 
9995bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_update_parameters(StrongARMUARTState *s)
10005bc95aa2SDmitry Eremin-Solenikov {
10015bc95aa2SDmitry Eremin-Solenikov     int speed, parity, data_bits, stop_bits, frame_size;
10025bc95aa2SDmitry Eremin-Solenikov     QEMUSerialSetParams ssp;
10035bc95aa2SDmitry Eremin-Solenikov 
10045bc95aa2SDmitry Eremin-Solenikov     /* Start bit. */
10055bc95aa2SDmitry Eremin-Solenikov     frame_size = 1;
10065bc95aa2SDmitry Eremin-Solenikov     if (s->utcr0 & UTCR0_PE) {
10075bc95aa2SDmitry Eremin-Solenikov         /* Parity bit. */
10085bc95aa2SDmitry Eremin-Solenikov         frame_size++;
10095bc95aa2SDmitry Eremin-Solenikov         if (s->utcr0 & UTCR0_OES) {
10105bc95aa2SDmitry Eremin-Solenikov             parity = 'E';
10115bc95aa2SDmitry Eremin-Solenikov         } else {
10125bc95aa2SDmitry Eremin-Solenikov             parity = 'O';
10135bc95aa2SDmitry Eremin-Solenikov         }
10145bc95aa2SDmitry Eremin-Solenikov     } else {
10155bc95aa2SDmitry Eremin-Solenikov             parity = 'N';
10165bc95aa2SDmitry Eremin-Solenikov     }
10175bc95aa2SDmitry Eremin-Solenikov     if (s->utcr0 & UTCR0_SBS) {
10185bc95aa2SDmitry Eremin-Solenikov         stop_bits = 2;
10195bc95aa2SDmitry Eremin-Solenikov     } else {
10205bc95aa2SDmitry Eremin-Solenikov         stop_bits = 1;
10215bc95aa2SDmitry Eremin-Solenikov     }
10225bc95aa2SDmitry Eremin-Solenikov 
10235bc95aa2SDmitry Eremin-Solenikov     data_bits = (s->utcr0 & UTCR0_DSS) ? 8 : 7;
10245bc95aa2SDmitry Eremin-Solenikov     frame_size += data_bits + stop_bits;
10255bc95aa2SDmitry Eremin-Solenikov     speed = 3686400 / 16 / (s->brd + 1);
10265bc95aa2SDmitry Eremin-Solenikov     ssp.speed = speed;
10275bc95aa2SDmitry Eremin-Solenikov     ssp.parity = parity;
10285bc95aa2SDmitry Eremin-Solenikov     ssp.data_bits = data_bits;
10295bc95aa2SDmitry Eremin-Solenikov     ssp.stop_bits = stop_bits;
103073bcb24dSRutuja Shah     s->char_transmit_time =  (NANOSECONDS_PER_SECOND / speed) * frame_size;
10315345fdb4SMarc-André Lureau     qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
10325bc95aa2SDmitry Eremin-Solenikov 
10335bc95aa2SDmitry Eremin-Solenikov     DPRINTF(stderr, "%s speed=%d parity=%c data=%d stop=%d\n", s->chr->label,
10345bc95aa2SDmitry Eremin-Solenikov             speed, parity, data_bits, stop_bits);
10355bc95aa2SDmitry Eremin-Solenikov }
10365bc95aa2SDmitry Eremin-Solenikov 
10375bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_rx_to(void *opaque)
10385bc95aa2SDmitry Eremin-Solenikov {
10395bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
10405bc95aa2SDmitry Eremin-Solenikov 
10415bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len) {
10425bc95aa2SDmitry Eremin-Solenikov         s->utsr0 |= UTSR0_RID;
10435bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_int_status(s);
10445bc95aa2SDmitry Eremin-Solenikov     }
10455bc95aa2SDmitry Eremin-Solenikov }
10465bc95aa2SDmitry Eremin-Solenikov 
10475bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_rx_push(StrongARMUARTState *s, uint16_t c)
10485bc95aa2SDmitry Eremin-Solenikov {
10495bc95aa2SDmitry Eremin-Solenikov     if ((s->utcr3 & UTCR3_RXE) == 0) {
10505bc95aa2SDmitry Eremin-Solenikov         /* rx disabled */
10515bc95aa2SDmitry Eremin-Solenikov         return;
10525bc95aa2SDmitry Eremin-Solenikov     }
10535bc95aa2SDmitry Eremin-Solenikov 
10545bc95aa2SDmitry Eremin-Solenikov     if (s->wait_break_end) {
10555bc95aa2SDmitry Eremin-Solenikov         s->utsr0 |= UTSR0_REB;
10565bc95aa2SDmitry Eremin-Solenikov         s->wait_break_end = false;
10575bc95aa2SDmitry Eremin-Solenikov     }
10585bc95aa2SDmitry Eremin-Solenikov 
10595bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len < 12) {
10605bc95aa2SDmitry Eremin-Solenikov         s->rx_fifo[(s->rx_start + s->rx_len) % 12] = c;
10615bc95aa2SDmitry Eremin-Solenikov         s->rx_len++;
10625bc95aa2SDmitry Eremin-Solenikov     } else
10635bc95aa2SDmitry Eremin-Solenikov         s->rx_fifo[(s->rx_start + 11) % 12] |= RX_FIFO_ROR;
10645bc95aa2SDmitry Eremin-Solenikov }
10655bc95aa2SDmitry Eremin-Solenikov 
10665bc95aa2SDmitry Eremin-Solenikov static int strongarm_uart_can_receive(void *opaque)
10675bc95aa2SDmitry Eremin-Solenikov {
10685bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
10695bc95aa2SDmitry Eremin-Solenikov 
10705bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len == 12) {
10715bc95aa2SDmitry Eremin-Solenikov         return 0;
10725bc95aa2SDmitry Eremin-Solenikov     }
10735bc95aa2SDmitry Eremin-Solenikov     /* It's best not to get more than 2/3 of RX FIFO, so advertise that much */
10745bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len < 8) {
10755bc95aa2SDmitry Eremin-Solenikov         return 8 - s->rx_len;
10765bc95aa2SDmitry Eremin-Solenikov     }
10775bc95aa2SDmitry Eremin-Solenikov     return 1;
10785bc95aa2SDmitry Eremin-Solenikov }
10795bc95aa2SDmitry Eremin-Solenikov 
10805bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_receive(void *opaque, const uint8_t *buf, int size)
10815bc95aa2SDmitry Eremin-Solenikov {
10825bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
10835bc95aa2SDmitry Eremin-Solenikov     int i;
10845bc95aa2SDmitry Eremin-Solenikov 
10855bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < size; i++) {
10865bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_rx_push(s, buf[i]);
10875bc95aa2SDmitry Eremin-Solenikov     }
10885bc95aa2SDmitry Eremin-Solenikov 
10895bc95aa2SDmitry Eremin-Solenikov     /* call the timeout receive callback in 3 char transmit time */
1090bc72ad67SAlex Bligh     timer_mod(s->rx_timeout_timer,
1091bc72ad67SAlex Bligh                     qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 3);
10925bc95aa2SDmitry Eremin-Solenikov 
10935bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_status(s);
10945bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_int_status(s);
10955bc95aa2SDmitry Eremin-Solenikov }
10965bc95aa2SDmitry Eremin-Solenikov 
1097083b266fSPhilippe Mathieu-Daudé static void strongarm_uart_event(void *opaque, QEMUChrEvent event)
10985bc95aa2SDmitry Eremin-Solenikov {
10995bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
11005bc95aa2SDmitry Eremin-Solenikov     if (event == CHR_EVENT_BREAK) {
11015bc95aa2SDmitry Eremin-Solenikov         s->utsr0 |= UTSR0_RBB;
11025bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_rx_push(s, RX_FIFO_FRE);
11035bc95aa2SDmitry Eremin-Solenikov         s->wait_break_end = true;
11045bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_status(s);
11055bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_int_status(s);
11065bc95aa2SDmitry Eremin-Solenikov     }
11075bc95aa2SDmitry Eremin-Solenikov }
11085bc95aa2SDmitry Eremin-Solenikov 
11095bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_tx(void *opaque)
11105bc95aa2SDmitry Eremin-Solenikov {
11115bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
1112bc72ad67SAlex Bligh     uint64_t new_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
11135bc95aa2SDmitry Eremin-Solenikov 
11145bc95aa2SDmitry Eremin-Solenikov     if (s->utcr3 & UTCR3_LBM) /* loopback */ {
11155bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_receive(s, &s->tx_fifo[s->tx_start], 1);
111630650701SAnton Nefedov     } else if (qemu_chr_fe_backend_connected(&s->chr)) {
11176ab3fc32SDaniel P. Berrange         /* XXX this blocks entire thread. Rewrite to use
11186ab3fc32SDaniel P. Berrange          * qemu_chr_fe_write and background I/O callbacks */
11195345fdb4SMarc-André Lureau         qemu_chr_fe_write_all(&s->chr, &s->tx_fifo[s->tx_start], 1);
11205bc95aa2SDmitry Eremin-Solenikov     }
11215bc95aa2SDmitry Eremin-Solenikov 
11225bc95aa2SDmitry Eremin-Solenikov     s->tx_start = (s->tx_start + 1) % 8;
11235bc95aa2SDmitry Eremin-Solenikov     s->tx_len--;
11245bc95aa2SDmitry Eremin-Solenikov     if (s->tx_len) {
1125bc72ad67SAlex Bligh         timer_mod(s->tx_timer, new_xmit_ts + s->char_transmit_time);
11265bc95aa2SDmitry Eremin-Solenikov     }
11275bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_status(s);
11285bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_int_status(s);
11295bc95aa2SDmitry Eremin-Solenikov }
11305bc95aa2SDmitry Eremin-Solenikov 
1131a8170e5eSAvi Kivity static uint64_t strongarm_uart_read(void *opaque, hwaddr addr,
1132eb2fefbcSAvi Kivity                                     unsigned size)
11335bc95aa2SDmitry Eremin-Solenikov {
11345bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
11355bc95aa2SDmitry Eremin-Solenikov     uint16_t ret;
11365bc95aa2SDmitry Eremin-Solenikov 
11375bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
11385bc95aa2SDmitry Eremin-Solenikov     case UTCR0:
11395bc95aa2SDmitry Eremin-Solenikov         return s->utcr0;
11405bc95aa2SDmitry Eremin-Solenikov 
11415bc95aa2SDmitry Eremin-Solenikov     case UTCR1:
11425bc95aa2SDmitry Eremin-Solenikov         return s->brd >> 8;
11435bc95aa2SDmitry Eremin-Solenikov 
11445bc95aa2SDmitry Eremin-Solenikov     case UTCR2:
11455bc95aa2SDmitry Eremin-Solenikov         return s->brd & 0xff;
11465bc95aa2SDmitry Eremin-Solenikov 
11475bc95aa2SDmitry Eremin-Solenikov     case UTCR3:
11485bc95aa2SDmitry Eremin-Solenikov         return s->utcr3;
11495bc95aa2SDmitry Eremin-Solenikov 
11505bc95aa2SDmitry Eremin-Solenikov     case UTDR:
11515bc95aa2SDmitry Eremin-Solenikov         if (s->rx_len != 0) {
11525bc95aa2SDmitry Eremin-Solenikov             ret = s->rx_fifo[s->rx_start];
11535bc95aa2SDmitry Eremin-Solenikov             s->rx_start = (s->rx_start + 1) % 12;
11545bc95aa2SDmitry Eremin-Solenikov             s->rx_len--;
11555bc95aa2SDmitry Eremin-Solenikov             strongarm_uart_update_status(s);
11565bc95aa2SDmitry Eremin-Solenikov             strongarm_uart_update_int_status(s);
11575bc95aa2SDmitry Eremin-Solenikov             return ret;
11585bc95aa2SDmitry Eremin-Solenikov         }
11595bc95aa2SDmitry Eremin-Solenikov         return 0;
11605bc95aa2SDmitry Eremin-Solenikov 
11615bc95aa2SDmitry Eremin-Solenikov     case UTSR0:
11625bc95aa2SDmitry Eremin-Solenikov         return s->utsr0;
11635bc95aa2SDmitry Eremin-Solenikov 
11645bc95aa2SDmitry Eremin-Solenikov     case UTSR1:
11655bc95aa2SDmitry Eremin-Solenikov         return s->utsr1;
11665bc95aa2SDmitry Eremin-Solenikov 
11675bc95aa2SDmitry Eremin-Solenikov     default:
1168883f2c59SPhilippe Mathieu-Daudé         printf("%s: Bad register 0x" HWADDR_FMT_plx "\n", __func__, addr);
11695bc95aa2SDmitry Eremin-Solenikov         return 0;
11705bc95aa2SDmitry Eremin-Solenikov     }
11715bc95aa2SDmitry Eremin-Solenikov }
11725bc95aa2SDmitry Eremin-Solenikov 
1173a8170e5eSAvi Kivity static void strongarm_uart_write(void *opaque, hwaddr addr,
1174eb2fefbcSAvi Kivity                                  uint64_t value, unsigned size)
11755bc95aa2SDmitry Eremin-Solenikov {
11765bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
11775bc95aa2SDmitry Eremin-Solenikov 
11785bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
11795bc95aa2SDmitry Eremin-Solenikov     case UTCR0:
11805bc95aa2SDmitry Eremin-Solenikov         s->utcr0 = value & 0x7f;
11815bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_parameters(s);
11825bc95aa2SDmitry Eremin-Solenikov         break;
11835bc95aa2SDmitry Eremin-Solenikov 
11845bc95aa2SDmitry Eremin-Solenikov     case UTCR1:
11855bc95aa2SDmitry Eremin-Solenikov         s->brd = (s->brd & 0xff) | ((value & 0xf) << 8);
11865bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_parameters(s);
11875bc95aa2SDmitry Eremin-Solenikov         break;
11885bc95aa2SDmitry Eremin-Solenikov 
11895bc95aa2SDmitry Eremin-Solenikov     case UTCR2:
11905bc95aa2SDmitry Eremin-Solenikov         s->brd = (s->brd & 0xf00) | (value & 0xff);
11915bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_parameters(s);
11925bc95aa2SDmitry Eremin-Solenikov         break;
11935bc95aa2SDmitry Eremin-Solenikov 
11945bc95aa2SDmitry Eremin-Solenikov     case UTCR3:
11955bc95aa2SDmitry Eremin-Solenikov         s->utcr3 = value & 0x3f;
11965bc95aa2SDmitry Eremin-Solenikov         if ((s->utcr3 & UTCR3_RXE) == 0) {
11975bc95aa2SDmitry Eremin-Solenikov             s->rx_len = 0;
11985bc95aa2SDmitry Eremin-Solenikov         }
11995bc95aa2SDmitry Eremin-Solenikov         if ((s->utcr3 & UTCR3_TXE) == 0) {
12005bc95aa2SDmitry Eremin-Solenikov             s->tx_len = 0;
12015bc95aa2SDmitry Eremin-Solenikov         }
12025bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_status(s);
12035bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_int_status(s);
12045bc95aa2SDmitry Eremin-Solenikov         break;
12055bc95aa2SDmitry Eremin-Solenikov 
12065bc95aa2SDmitry Eremin-Solenikov     case UTDR:
12075bc95aa2SDmitry Eremin-Solenikov         if ((s->utcr3 & UTCR3_TXE) && s->tx_len != 8) {
12085bc95aa2SDmitry Eremin-Solenikov             s->tx_fifo[(s->tx_start + s->tx_len) % 8] = value;
12095bc95aa2SDmitry Eremin-Solenikov             s->tx_len++;
12105bc95aa2SDmitry Eremin-Solenikov             strongarm_uart_update_status(s);
12115bc95aa2SDmitry Eremin-Solenikov             strongarm_uart_update_int_status(s);
12125bc95aa2SDmitry Eremin-Solenikov             if (s->tx_len == 1) {
12135bc95aa2SDmitry Eremin-Solenikov                 strongarm_uart_tx(s);
12145bc95aa2SDmitry Eremin-Solenikov             }
12155bc95aa2SDmitry Eremin-Solenikov         }
12165bc95aa2SDmitry Eremin-Solenikov         break;
12175bc95aa2SDmitry Eremin-Solenikov 
12185bc95aa2SDmitry Eremin-Solenikov     case UTSR0:
12195bc95aa2SDmitry Eremin-Solenikov         s->utsr0 = s->utsr0 & ~(value &
12205bc95aa2SDmitry Eremin-Solenikov                 (UTSR0_REB | UTSR0_RBB | UTSR0_RID));
12215bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_int_status(s);
12225bc95aa2SDmitry Eremin-Solenikov         break;
12235bc95aa2SDmitry Eremin-Solenikov 
12245bc95aa2SDmitry Eremin-Solenikov     default:
1225883f2c59SPhilippe Mathieu-Daudé         printf("%s: Bad register 0x" HWADDR_FMT_plx "\n", __func__, addr);
12265bc95aa2SDmitry Eremin-Solenikov     }
12275bc95aa2SDmitry Eremin-Solenikov }
12285bc95aa2SDmitry Eremin-Solenikov 
1229eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_uart_ops = {
1230eb2fefbcSAvi Kivity     .read = strongarm_uart_read,
1231eb2fefbcSAvi Kivity     .write = strongarm_uart_write,
1232eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
12335bc95aa2SDmitry Eremin-Solenikov };
12345bc95aa2SDmitry Eremin-Solenikov 
12355a67508cSxiaoqiang.zhao static void strongarm_uart_init(Object *obj)
12365bc95aa2SDmitry Eremin-Solenikov {
12375a67508cSxiaoqiang.zhao     StrongARMUARTState *s = STRONGARM_UART(obj);
12385a67508cSxiaoqiang.zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
12395bc95aa2SDmitry Eremin-Solenikov 
12405a67508cSxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &strongarm_uart_ops, s,
124164bde0f3SPaolo Bonzini                           "uart", 0x10000);
1242750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
12435bc95aa2SDmitry Eremin-Solenikov     sysbus_init_irq(dev, &s->irq);
12448934515aSxiaoqiang zhao }
12458934515aSxiaoqiang zhao 
12468934515aSxiaoqiang zhao static void strongarm_uart_realize(DeviceState *dev, Error **errp)
12478934515aSxiaoqiang zhao {
12488934515aSxiaoqiang zhao     StrongARMUARTState *s = STRONGARM_UART(dev);
12495bc95aa2SDmitry Eremin-Solenikov 
1250efb27a49SPan Nengyuan     s->rx_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
1251efb27a49SPan Nengyuan                                        strongarm_uart_rx_to,
1252efb27a49SPan Nengyuan                                        s);
1253efb27a49SPan Nengyuan     s->tx_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, strongarm_uart_tx, s);
12545345fdb4SMarc-André Lureau     qemu_chr_fe_set_handlers(&s->chr,
12555bc95aa2SDmitry Eremin-Solenikov                              strongarm_uart_can_receive,
12565bc95aa2SDmitry Eremin-Solenikov                              strongarm_uart_receive,
12575bc95aa2SDmitry Eremin-Solenikov                              strongarm_uart_event,
125881517ba3SAnton Nefedov                              NULL, s, NULL, true);
12595bc95aa2SDmitry Eremin-Solenikov }
12605bc95aa2SDmitry Eremin-Solenikov 
12615bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_reset(DeviceState *dev)
12625bc95aa2SDmitry Eremin-Solenikov {
1263fff3af97SAndreas Färber     StrongARMUARTState *s = STRONGARM_UART(dev);
12645bc95aa2SDmitry Eremin-Solenikov 
12655bc95aa2SDmitry Eremin-Solenikov     s->utcr0 = UTCR0_DSS; /* 8 data, no parity */
12665bc95aa2SDmitry Eremin-Solenikov     s->brd = 23;    /* 9600 */
12675bc95aa2SDmitry Eremin-Solenikov     /* enable send & recv - this actually violates spec */
12685bc95aa2SDmitry Eremin-Solenikov     s->utcr3 = UTCR3_TXE | UTCR3_RXE;
12695bc95aa2SDmitry Eremin-Solenikov 
12705bc95aa2SDmitry Eremin-Solenikov     s->rx_len = s->tx_len = 0;
12715bc95aa2SDmitry Eremin-Solenikov 
12725bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_parameters(s);
12735bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_status(s);
12745bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_int_status(s);
12755bc95aa2SDmitry Eremin-Solenikov }
12765bc95aa2SDmitry Eremin-Solenikov 
12775bc95aa2SDmitry Eremin-Solenikov static int strongarm_uart_post_load(void *opaque, int version_id)
12785bc95aa2SDmitry Eremin-Solenikov {
12795bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
12805bc95aa2SDmitry Eremin-Solenikov 
12815bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_parameters(s);
12825bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_status(s);
12835bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_int_status(s);
12845bc95aa2SDmitry Eremin-Solenikov 
12855bc95aa2SDmitry Eremin-Solenikov     /* tx and restart timer */
12865bc95aa2SDmitry Eremin-Solenikov     if (s->tx_len) {
12875bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_tx(s);
12885bc95aa2SDmitry Eremin-Solenikov     }
12895bc95aa2SDmitry Eremin-Solenikov 
12905bc95aa2SDmitry Eremin-Solenikov     /* restart rx timeout timer */
12915bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len) {
1292bc72ad67SAlex Bligh         timer_mod(s->rx_timeout_timer,
1293bc72ad67SAlex Bligh                 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 3);
12945bc95aa2SDmitry Eremin-Solenikov     }
12955bc95aa2SDmitry Eremin-Solenikov 
12965bc95aa2SDmitry Eremin-Solenikov     return 0;
12975bc95aa2SDmitry Eremin-Solenikov }
12985bc95aa2SDmitry Eremin-Solenikov 
12995bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_uart_regs = {
13005bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-uart",
13015bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
13025bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
13035bc95aa2SDmitry Eremin-Solenikov     .post_load = strongarm_uart_post_load,
1304607ef570SRichard Henderson     .fields = (const VMStateField[]) {
13055bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(utcr0, StrongARMUARTState),
13065bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16(brd, StrongARMUARTState),
13075bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(utcr3, StrongARMUARTState),
13085bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(utsr0, StrongARMUARTState),
13095bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8_ARRAY(tx_fifo, StrongARMUARTState, 8),
13105bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(tx_start, StrongARMUARTState),
13115bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(tx_len, StrongARMUARTState),
13125bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16_ARRAY(rx_fifo, StrongARMUARTState, 12),
13135bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(rx_start, StrongARMUARTState),
13145bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(rx_len, StrongARMUARTState),
13155bc95aa2SDmitry Eremin-Solenikov         VMSTATE_BOOL(wait_break_end, StrongARMUARTState),
13165bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
13175bc95aa2SDmitry Eremin-Solenikov     },
13185bc95aa2SDmitry Eremin-Solenikov };
13195bc95aa2SDmitry Eremin-Solenikov 
1320999e12bbSAnthony Liguori static Property strongarm_uart_properties[] = {
13215bc95aa2SDmitry Eremin-Solenikov     DEFINE_PROP_CHR("chardev", StrongARMUARTState, chr),
13225bc95aa2SDmitry Eremin-Solenikov     DEFINE_PROP_END_OF_LIST(),
1323999e12bbSAnthony Liguori };
1324999e12bbSAnthony Liguori 
1325999e12bbSAnthony Liguori static void strongarm_uart_class_init(ObjectClass *klass, void *data)
1326999e12bbSAnthony Liguori {
132739bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1328999e12bbSAnthony Liguori 
132939bffca2SAnthony Liguori     dc->desc = "StrongARM UART controller";
133039bffca2SAnthony Liguori     dc->reset = strongarm_uart_reset;
133139bffca2SAnthony Liguori     dc->vmsd = &vmstate_strongarm_uart_regs;
13324f67d30bSMarc-André Lureau     device_class_set_props(dc, strongarm_uart_properties);
13338934515aSxiaoqiang zhao     dc->realize = strongarm_uart_realize;
13345bc95aa2SDmitry Eremin-Solenikov }
1335999e12bbSAnthony Liguori 
13368c43a6f0SAndreas Färber static const TypeInfo strongarm_uart_info = {
1337fff3af97SAndreas Färber     .name          = TYPE_STRONGARM_UART,
133839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
133939bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMUARTState),
13405a67508cSxiaoqiang.zhao     .instance_init = strongarm_uart_init,
1341999e12bbSAnthony Liguori     .class_init    = strongarm_uart_class_init,
13425bc95aa2SDmitry Eremin-Solenikov };
13435bc95aa2SDmitry Eremin-Solenikov 
13445bc95aa2SDmitry Eremin-Solenikov /* Synchronous Serial Ports */
13450ca81872SAndreas Färber 
13460ca81872SAndreas Färber #define TYPE_STRONGARM_SSP "strongarm-ssp"
13478063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(StrongARMSSPState, STRONGARM_SSP)
13480ca81872SAndreas Färber 
1349db1015e9SEduardo Habkost struct StrongARMSSPState {
13500ca81872SAndreas Färber     SysBusDevice parent_obj;
13510ca81872SAndreas Färber 
1352eb2fefbcSAvi Kivity     MemoryRegion iomem;
13535bc95aa2SDmitry Eremin-Solenikov     qemu_irq irq;
13545bc95aa2SDmitry Eremin-Solenikov     SSIBus *bus;
13555bc95aa2SDmitry Eremin-Solenikov 
13565bc95aa2SDmitry Eremin-Solenikov     uint16_t sscr[2];
13575bc95aa2SDmitry Eremin-Solenikov     uint16_t sssr;
13585bc95aa2SDmitry Eremin-Solenikov 
13595bc95aa2SDmitry Eremin-Solenikov     uint16_t rx_fifo[8];
13605bc95aa2SDmitry Eremin-Solenikov     uint8_t rx_level;
13615bc95aa2SDmitry Eremin-Solenikov     uint8_t rx_start;
1362db1015e9SEduardo Habkost };
13635bc95aa2SDmitry Eremin-Solenikov 
13645bc95aa2SDmitry Eremin-Solenikov #define SSCR0 0x60 /* SSP Control register 0 */
13655bc95aa2SDmitry Eremin-Solenikov #define SSCR1 0x64 /* SSP Control register 1 */
13665bc95aa2SDmitry Eremin-Solenikov #define SSDR  0x6c /* SSP Data register */
13675bc95aa2SDmitry Eremin-Solenikov #define SSSR  0x74 /* SSP Status register */
13685bc95aa2SDmitry Eremin-Solenikov 
13695bc95aa2SDmitry Eremin-Solenikov /* Bitfields for above registers */
13705bc95aa2SDmitry Eremin-Solenikov #define SSCR0_SPI(x)    (((x) & 0x30) == 0x00)
13715bc95aa2SDmitry Eremin-Solenikov #define SSCR0_SSP(x)    (((x) & 0x30) == 0x10)
13725bc95aa2SDmitry Eremin-Solenikov #define SSCR0_UWIRE(x)  (((x) & 0x30) == 0x20)
13735bc95aa2SDmitry Eremin-Solenikov #define SSCR0_PSP(x)    (((x) & 0x30) == 0x30)
13745bc95aa2SDmitry Eremin-Solenikov #define SSCR0_SSE       (1 << 7)
13755bc95aa2SDmitry Eremin-Solenikov #define SSCR0_DSS(x)    (((x) & 0xf) + 1)
13765bc95aa2SDmitry Eremin-Solenikov #define SSCR1_RIE       (1 << 0)
13775bc95aa2SDmitry Eremin-Solenikov #define SSCR1_TIE       (1 << 1)
13785bc95aa2SDmitry Eremin-Solenikov #define SSCR1_LBM       (1 << 2)
13795bc95aa2SDmitry Eremin-Solenikov #define SSSR_TNF        (1 << 2)
13805bc95aa2SDmitry Eremin-Solenikov #define SSSR_RNE        (1 << 3)
13815bc95aa2SDmitry Eremin-Solenikov #define SSSR_TFS        (1 << 5)
13825bc95aa2SDmitry Eremin-Solenikov #define SSSR_RFS        (1 << 6)
13835bc95aa2SDmitry Eremin-Solenikov #define SSSR_ROR        (1 << 7)
13845bc95aa2SDmitry Eremin-Solenikov #define SSSR_RW         0x0080
13855bc95aa2SDmitry Eremin-Solenikov 
13865bc95aa2SDmitry Eremin-Solenikov static void strongarm_ssp_int_update(StrongARMSSPState *s)
13875bc95aa2SDmitry Eremin-Solenikov {
13885bc95aa2SDmitry Eremin-Solenikov     int level = 0;
13895bc95aa2SDmitry Eremin-Solenikov 
13905bc95aa2SDmitry Eremin-Solenikov     level |= (s->sssr & SSSR_ROR);
13915bc95aa2SDmitry Eremin-Solenikov     level |= (s->sssr & SSSR_RFS)  &&  (s->sscr[1] & SSCR1_RIE);
13925bc95aa2SDmitry Eremin-Solenikov     level |= (s->sssr & SSSR_TFS)  &&  (s->sscr[1] & SSCR1_TIE);
13935bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->irq, level);
13945bc95aa2SDmitry Eremin-Solenikov }
13955bc95aa2SDmitry Eremin-Solenikov 
13965bc95aa2SDmitry Eremin-Solenikov static void strongarm_ssp_fifo_update(StrongARMSSPState *s)
13975bc95aa2SDmitry Eremin-Solenikov {
13985bc95aa2SDmitry Eremin-Solenikov     s->sssr &= ~SSSR_TFS;
13995bc95aa2SDmitry Eremin-Solenikov     s->sssr &= ~SSSR_TNF;
14005bc95aa2SDmitry Eremin-Solenikov     if (s->sscr[0] & SSCR0_SSE) {
14015bc95aa2SDmitry Eremin-Solenikov         if (s->rx_level >= 4) {
14025bc95aa2SDmitry Eremin-Solenikov             s->sssr |= SSSR_RFS;
14035bc95aa2SDmitry Eremin-Solenikov         } else {
14045bc95aa2SDmitry Eremin-Solenikov             s->sssr &= ~SSSR_RFS;
14055bc95aa2SDmitry Eremin-Solenikov         }
14065bc95aa2SDmitry Eremin-Solenikov         if (s->rx_level) {
14075bc95aa2SDmitry Eremin-Solenikov             s->sssr |= SSSR_RNE;
14085bc95aa2SDmitry Eremin-Solenikov         } else {
14095bc95aa2SDmitry Eremin-Solenikov             s->sssr &= ~SSSR_RNE;
14105bc95aa2SDmitry Eremin-Solenikov         }
14115bc95aa2SDmitry Eremin-Solenikov         /* TX FIFO is never filled, so it is always in underrun
14125bc95aa2SDmitry Eremin-Solenikov            condition if SSP is enabled */
14135bc95aa2SDmitry Eremin-Solenikov         s->sssr |= SSSR_TFS;
14145bc95aa2SDmitry Eremin-Solenikov         s->sssr |= SSSR_TNF;
14155bc95aa2SDmitry Eremin-Solenikov     }
14165bc95aa2SDmitry Eremin-Solenikov 
14175bc95aa2SDmitry Eremin-Solenikov     strongarm_ssp_int_update(s);
14185bc95aa2SDmitry Eremin-Solenikov }
14195bc95aa2SDmitry Eremin-Solenikov 
1420a8170e5eSAvi Kivity static uint64_t strongarm_ssp_read(void *opaque, hwaddr addr,
1421eb2fefbcSAvi Kivity                                    unsigned size)
14225bc95aa2SDmitry Eremin-Solenikov {
14235bc95aa2SDmitry Eremin-Solenikov     StrongARMSSPState *s = opaque;
14245bc95aa2SDmitry Eremin-Solenikov     uint32_t retval;
14255bc95aa2SDmitry Eremin-Solenikov 
14265bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
14275bc95aa2SDmitry Eremin-Solenikov     case SSCR0:
14285bc95aa2SDmitry Eremin-Solenikov         return s->sscr[0];
14295bc95aa2SDmitry Eremin-Solenikov     case SSCR1:
14305bc95aa2SDmitry Eremin-Solenikov         return s->sscr[1];
14315bc95aa2SDmitry Eremin-Solenikov     case SSSR:
14325bc95aa2SDmitry Eremin-Solenikov         return s->sssr;
14335bc95aa2SDmitry Eremin-Solenikov     case SSDR:
14345bc95aa2SDmitry Eremin-Solenikov         if (~s->sscr[0] & SSCR0_SSE) {
14355bc95aa2SDmitry Eremin-Solenikov             return 0xffffffff;
14365bc95aa2SDmitry Eremin-Solenikov         }
14375bc95aa2SDmitry Eremin-Solenikov         if (s->rx_level < 1) {
14385bc95aa2SDmitry Eremin-Solenikov             printf("%s: SSP Rx Underrun\n", __func__);
14395bc95aa2SDmitry Eremin-Solenikov             return 0xffffffff;
14405bc95aa2SDmitry Eremin-Solenikov         }
14415bc95aa2SDmitry Eremin-Solenikov         s->rx_level--;
14425bc95aa2SDmitry Eremin-Solenikov         retval = s->rx_fifo[s->rx_start++];
14435bc95aa2SDmitry Eremin-Solenikov         s->rx_start &= 0x7;
14445bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_fifo_update(s);
14455bc95aa2SDmitry Eremin-Solenikov         return retval;
14465bc95aa2SDmitry Eremin-Solenikov     default:
1447883f2c59SPhilippe Mathieu-Daudé         printf("%s: Bad register 0x" HWADDR_FMT_plx "\n", __func__, addr);
14485bc95aa2SDmitry Eremin-Solenikov         break;
14495bc95aa2SDmitry Eremin-Solenikov     }
14505bc95aa2SDmitry Eremin-Solenikov     return 0;
14515bc95aa2SDmitry Eremin-Solenikov }
14525bc95aa2SDmitry Eremin-Solenikov 
1453a8170e5eSAvi Kivity static void strongarm_ssp_write(void *opaque, hwaddr addr,
1454eb2fefbcSAvi Kivity                                 uint64_t value, unsigned size)
14555bc95aa2SDmitry Eremin-Solenikov {
14565bc95aa2SDmitry Eremin-Solenikov     StrongARMSSPState *s = opaque;
14575bc95aa2SDmitry Eremin-Solenikov 
14585bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
14595bc95aa2SDmitry Eremin-Solenikov     case SSCR0:
14605bc95aa2SDmitry Eremin-Solenikov         s->sscr[0] = value & 0xffbf;
14615bc95aa2SDmitry Eremin-Solenikov         if ((s->sscr[0] & SSCR0_SSE) && SSCR0_DSS(value) < 4) {
14625bc95aa2SDmitry Eremin-Solenikov             printf("%s: Wrong data size: %i bits\n", __func__,
1463eb2fefbcSAvi Kivity                    (int)SSCR0_DSS(value));
14645bc95aa2SDmitry Eremin-Solenikov         }
14655bc95aa2SDmitry Eremin-Solenikov         if (!(value & SSCR0_SSE)) {
14665bc95aa2SDmitry Eremin-Solenikov             s->sssr = 0;
14675bc95aa2SDmitry Eremin-Solenikov             s->rx_level = 0;
14685bc95aa2SDmitry Eremin-Solenikov         }
14695bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_fifo_update(s);
14705bc95aa2SDmitry Eremin-Solenikov         break;
14715bc95aa2SDmitry Eremin-Solenikov 
14725bc95aa2SDmitry Eremin-Solenikov     case SSCR1:
14735bc95aa2SDmitry Eremin-Solenikov         s->sscr[1] = value & 0x2f;
14745bc95aa2SDmitry Eremin-Solenikov         if (value & SSCR1_LBM) {
14755bc95aa2SDmitry Eremin-Solenikov             printf("%s: Attempt to use SSP LBM mode\n", __func__);
14765bc95aa2SDmitry Eremin-Solenikov         }
14775bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_fifo_update(s);
14785bc95aa2SDmitry Eremin-Solenikov         break;
14795bc95aa2SDmitry Eremin-Solenikov 
14805bc95aa2SDmitry Eremin-Solenikov     case SSSR:
14815bc95aa2SDmitry Eremin-Solenikov         s->sssr &= ~(value & SSSR_RW);
14825bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_int_update(s);
14835bc95aa2SDmitry Eremin-Solenikov         break;
14845bc95aa2SDmitry Eremin-Solenikov 
14855bc95aa2SDmitry Eremin-Solenikov     case SSDR:
14865bc95aa2SDmitry Eremin-Solenikov         if (SSCR0_UWIRE(s->sscr[0])) {
14875bc95aa2SDmitry Eremin-Solenikov             value &= 0xff;
14885bc95aa2SDmitry Eremin-Solenikov         } else
14895bc95aa2SDmitry Eremin-Solenikov             /* Note how 32bits overflow does no harm here */
14905bc95aa2SDmitry Eremin-Solenikov             value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
14915bc95aa2SDmitry Eremin-Solenikov 
14925bc95aa2SDmitry Eremin-Solenikov         /* Data goes from here to the Tx FIFO and is shifted out from
14935bc95aa2SDmitry Eremin-Solenikov          * there directly to the slave, no need to buffer it.
14945bc95aa2SDmitry Eremin-Solenikov          */
14955bc95aa2SDmitry Eremin-Solenikov         if (s->sscr[0] & SSCR0_SSE) {
14965bc95aa2SDmitry Eremin-Solenikov             uint32_t readval;
14975bc95aa2SDmitry Eremin-Solenikov             if (s->sscr[1] & SSCR1_LBM) {
14985bc95aa2SDmitry Eremin-Solenikov                 readval = value;
14995bc95aa2SDmitry Eremin-Solenikov             } else {
15005bc95aa2SDmitry Eremin-Solenikov                 readval = ssi_transfer(s->bus, value);
15015bc95aa2SDmitry Eremin-Solenikov             }
15025bc95aa2SDmitry Eremin-Solenikov 
15035bc95aa2SDmitry Eremin-Solenikov             if (s->rx_level < 0x08) {
15045bc95aa2SDmitry Eremin-Solenikov                 s->rx_fifo[(s->rx_start + s->rx_level++) & 0x7] = readval;
15055bc95aa2SDmitry Eremin-Solenikov             } else {
15065bc95aa2SDmitry Eremin-Solenikov                 s->sssr |= SSSR_ROR;
15075bc95aa2SDmitry Eremin-Solenikov             }
15085bc95aa2SDmitry Eremin-Solenikov         }
15095bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_fifo_update(s);
15105bc95aa2SDmitry Eremin-Solenikov         break;
15115bc95aa2SDmitry Eremin-Solenikov 
15125bc95aa2SDmitry Eremin-Solenikov     default:
1513883f2c59SPhilippe Mathieu-Daudé         printf("%s: Bad register 0x" HWADDR_FMT_plx "\n", __func__, addr);
15145bc95aa2SDmitry Eremin-Solenikov         break;
15155bc95aa2SDmitry Eremin-Solenikov     }
15165bc95aa2SDmitry Eremin-Solenikov }
15175bc95aa2SDmitry Eremin-Solenikov 
1518eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_ssp_ops = {
1519eb2fefbcSAvi Kivity     .read = strongarm_ssp_read,
1520eb2fefbcSAvi Kivity     .write = strongarm_ssp_write,
1521eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
15225bc95aa2SDmitry Eremin-Solenikov };
15235bc95aa2SDmitry Eremin-Solenikov 
15245bc95aa2SDmitry Eremin-Solenikov static int strongarm_ssp_post_load(void *opaque, int version_id)
15255bc95aa2SDmitry Eremin-Solenikov {
15265bc95aa2SDmitry Eremin-Solenikov     StrongARMSSPState *s = opaque;
15275bc95aa2SDmitry Eremin-Solenikov 
15285bc95aa2SDmitry Eremin-Solenikov     strongarm_ssp_fifo_update(s);
15295bc95aa2SDmitry Eremin-Solenikov 
15305bc95aa2SDmitry Eremin-Solenikov     return 0;
15315bc95aa2SDmitry Eremin-Solenikov }
15325bc95aa2SDmitry Eremin-Solenikov 
15338934515aSxiaoqiang zhao static void strongarm_ssp_init(Object *obj)
15345bc95aa2SDmitry Eremin-Solenikov {
15358934515aSxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
15360ca81872SAndreas Färber     DeviceState *dev = DEVICE(sbd);
15370ca81872SAndreas Färber     StrongARMSSPState *s = STRONGARM_SSP(dev);
15385bc95aa2SDmitry Eremin-Solenikov 
15390ca81872SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
15405bc95aa2SDmitry Eremin-Solenikov 
15418934515aSxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &strongarm_ssp_ops, s,
154264bde0f3SPaolo Bonzini                           "ssp", 0x1000);
15430ca81872SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
15445bc95aa2SDmitry Eremin-Solenikov 
15450ca81872SAndreas Färber     s->bus = ssi_create_bus(dev, "ssi");
15465bc95aa2SDmitry Eremin-Solenikov }
15475bc95aa2SDmitry Eremin-Solenikov 
15485bc95aa2SDmitry Eremin-Solenikov static void strongarm_ssp_reset(DeviceState *dev)
15495bc95aa2SDmitry Eremin-Solenikov {
15500ca81872SAndreas Färber     StrongARMSSPState *s = STRONGARM_SSP(dev);
15510ca81872SAndreas Färber 
15525bc95aa2SDmitry Eremin-Solenikov     s->sssr = 0x03; /* 3 bit data, SPI, disabled */
15535bc95aa2SDmitry Eremin-Solenikov     s->rx_start = 0;
15545bc95aa2SDmitry Eremin-Solenikov     s->rx_level = 0;
15555bc95aa2SDmitry Eremin-Solenikov }
15565bc95aa2SDmitry Eremin-Solenikov 
15575bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_ssp_regs = {
15585bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-ssp",
15595bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
15605bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
15615bc95aa2SDmitry Eremin-Solenikov     .post_load = strongarm_ssp_post_load,
1562607ef570SRichard Henderson     .fields = (const VMStateField[]) {
15635bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16_ARRAY(sscr, StrongARMSSPState, 2),
15645bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16(sssr, StrongARMSSPState),
15655bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16_ARRAY(rx_fifo, StrongARMSSPState, 8),
15665bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(rx_start, StrongARMSSPState),
15675bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(rx_level, StrongARMSSPState),
15685bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
15695bc95aa2SDmitry Eremin-Solenikov     },
15705bc95aa2SDmitry Eremin-Solenikov };
15715bc95aa2SDmitry Eremin-Solenikov 
1572999e12bbSAnthony Liguori static void strongarm_ssp_class_init(ObjectClass *klass, void *data)
1573999e12bbSAnthony Liguori {
157439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1575999e12bbSAnthony Liguori 
157639bffca2SAnthony Liguori     dc->desc = "StrongARM SSP controller";
157739bffca2SAnthony Liguori     dc->reset = strongarm_ssp_reset;
157839bffca2SAnthony Liguori     dc->vmsd = &vmstate_strongarm_ssp_regs;
1579999e12bbSAnthony Liguori }
1580999e12bbSAnthony Liguori 
15818c43a6f0SAndreas Färber static const TypeInfo strongarm_ssp_info = {
15820ca81872SAndreas Färber     .name          = TYPE_STRONGARM_SSP,
158339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
158439bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMSSPState),
15858934515aSxiaoqiang zhao     .instance_init = strongarm_ssp_init,
1586999e12bbSAnthony Liguori     .class_init    = strongarm_ssp_class_init,
15875bc95aa2SDmitry Eremin-Solenikov };
15885bc95aa2SDmitry Eremin-Solenikov 
15895bc95aa2SDmitry Eremin-Solenikov /* Main CPU functions */
15903cd892daSPhilippe Mathieu-Daudé StrongARMState *sa1110_init(const char *cpu_type)
15915bc95aa2SDmitry Eremin-Solenikov {
15925bc95aa2SDmitry Eremin-Solenikov     StrongARMState *s;
15935bc95aa2SDmitry Eremin-Solenikov     int i;
15945bc95aa2SDmitry Eremin-Solenikov 
1595b45c03f5SMarkus Armbruster     s = g_new0(StrongARMState, 1);
15965bc95aa2SDmitry Eremin-Solenikov 
1597ba1ba5ccSIgor Mammedov     if (strncmp(cpu_type, "sa1110", 6)) {
15986daf194dSMarkus Armbruster         error_report("Machine requires a SA1110 processor.");
15995bc95aa2SDmitry Eremin-Solenikov         exit(1);
16005bc95aa2SDmitry Eremin-Solenikov     }
16015bc95aa2SDmitry Eremin-Solenikov 
1602ba1ba5ccSIgor Mammedov     s->cpu = ARM_CPU(cpu_create(cpu_type));
16035bc95aa2SDmitry Eremin-Solenikov 
16045bc95aa2SDmitry Eremin-Solenikov     s->pic = sysbus_create_varargs("strongarm_pic", 0x90050000,
16054f071cf9SPeter Maydell                     qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ),
16064f071cf9SPeter Maydell                     qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ),
16074f071cf9SPeter Maydell                     NULL);
16085bc95aa2SDmitry Eremin-Solenikov 
16095bc95aa2SDmitry Eremin-Solenikov     sysbus_create_varargs("pxa25x-timer", 0x90000000,
16105bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_OSTC0),
16115bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_OSTC1),
16125bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_OSTC2),
16135bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_OSTC3),
16145bc95aa2SDmitry Eremin-Solenikov                     NULL);
16155bc95aa2SDmitry Eremin-Solenikov 
16164e002105SAndreas Färber     sysbus_create_simple(TYPE_STRONGARM_RTC, 0x90010000,
16175bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_RTC_ALARM));
16185bc95aa2SDmitry Eremin-Solenikov 
16195bc95aa2SDmitry Eremin-Solenikov     s->gpio = strongarm_gpio_init(0x90040000, s->pic);
16205bc95aa2SDmitry Eremin-Solenikov 
1621c71e6732SAndreas Färber     s->ppc = sysbus_create_varargs(TYPE_STRONGARM_PPC, 0x90060000, NULL);
16225bc95aa2SDmitry Eremin-Solenikov 
16235bc95aa2SDmitry Eremin-Solenikov     for (i = 0; sa_serial[i].io_base; i++) {
16243e80f690SMarkus Armbruster         DeviceState *dev = qdev_new(TYPE_STRONGARM_UART);
16259bca0edbSPeter Maydell         qdev_prop_set_chr(dev, "chardev", serial_hd(i));
16263c6ef471SMarkus Armbruster         sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
16271356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0,
16285bc95aa2SDmitry Eremin-Solenikov                 sa_serial[i].io_base);
16291356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
16305bc95aa2SDmitry Eremin-Solenikov                 qdev_get_gpio_in(s->pic, sa_serial[i].irq));
16315bc95aa2SDmitry Eremin-Solenikov     }
16325bc95aa2SDmitry Eremin-Solenikov 
16330ca81872SAndreas Färber     s->ssp = sysbus_create_varargs(TYPE_STRONGARM_SSP, 0x80070000,
16345bc95aa2SDmitry Eremin-Solenikov                 qdev_get_gpio_in(s->pic, SA_PIC_SSP), NULL);
16355bc95aa2SDmitry Eremin-Solenikov     s->ssp_bus = (SSIBus *)qdev_get_child_bus(s->ssp, "ssi");
16365bc95aa2SDmitry Eremin-Solenikov 
16375bc95aa2SDmitry Eremin-Solenikov     return s;
16385bc95aa2SDmitry Eremin-Solenikov }
16395bc95aa2SDmitry Eremin-Solenikov 
164083f7d43aSAndreas Färber static void strongarm_register_types(void)
16415bc95aa2SDmitry Eremin-Solenikov {
164239bffca2SAnthony Liguori     type_register_static(&strongarm_pic_info);
164339bffca2SAnthony Liguori     type_register_static(&strongarm_rtc_sysbus_info);
164439bffca2SAnthony Liguori     type_register_static(&strongarm_gpio_info);
164539bffca2SAnthony Liguori     type_register_static(&strongarm_ppc_info);
164639bffca2SAnthony Liguori     type_register_static(&strongarm_uart_info);
164739bffca2SAnthony Liguori     type_register_static(&strongarm_ssp_info);
16485bc95aa2SDmitry Eremin-Solenikov }
164983f7d43aSAndreas Färber 
165083f7d43aSAndreas Färber type_init(strongarm_register_types)
1651