xref: /qemu/hw/arm/strongarm.c (revision 92335a0d4021a3b44ccc88c9fc6c0fd2113f1882)
15bc95aa2SDmitry Eremin-Solenikov /*
25bc95aa2SDmitry Eremin-Solenikov  * StrongARM SA-1100/SA-1110 emulation
35bc95aa2SDmitry Eremin-Solenikov  *
45bc95aa2SDmitry Eremin-Solenikov  * Copyright (C) 2011 Dmitry Eremin-Solenikov
55bc95aa2SDmitry Eremin-Solenikov  *
65bc95aa2SDmitry Eremin-Solenikov  * Largely based on StrongARM emulation:
75bc95aa2SDmitry Eremin-Solenikov  * Copyright (c) 2006 Openedhand Ltd.
85bc95aa2SDmitry Eremin-Solenikov  * Written by Andrzej Zaborowski <balrog@zabor.org>
95bc95aa2SDmitry Eremin-Solenikov  *
105bc95aa2SDmitry Eremin-Solenikov  * UART code based on QEMU 16550A UART emulation
115bc95aa2SDmitry Eremin-Solenikov  * Copyright (c) 2003-2004 Fabrice Bellard
125bc95aa2SDmitry Eremin-Solenikov  * Copyright (c) 2008 Citrix Systems, Inc.
135bc95aa2SDmitry Eremin-Solenikov  *
145bc95aa2SDmitry Eremin-Solenikov  *  This program is free software; you can redistribute it and/or modify
155bc95aa2SDmitry Eremin-Solenikov  *  it under the terms of the GNU General Public License version 2 as
165bc95aa2SDmitry Eremin-Solenikov  *  published by the Free Software Foundation.
175bc95aa2SDmitry Eremin-Solenikov  *
185bc95aa2SDmitry Eremin-Solenikov  *  This program is distributed in the hope that it will be useful,
195bc95aa2SDmitry Eremin-Solenikov  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
205bc95aa2SDmitry Eremin-Solenikov  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
215bc95aa2SDmitry Eremin-Solenikov  *  GNU General Public License for more details.
225bc95aa2SDmitry Eremin-Solenikov  *
235bc95aa2SDmitry Eremin-Solenikov  *  You should have received a copy of the GNU General Public License along
245bc95aa2SDmitry Eremin-Solenikov  *  with this program; if not, see <http://www.gnu.org/licenses/>.
256b620ca3SPaolo Bonzini  *
266b620ca3SPaolo Bonzini  *  Contributions after 2012-01-13 are licensed under the terms of the
276b620ca3SPaolo Bonzini  *  GNU GPL, version 2 or (at your option) any later version.
285bc95aa2SDmitry Eremin-Solenikov  */
2983c9f4caSPaolo Bonzini #include "hw/sysbus.h"
3047b43a1fSPaolo Bonzini #include "strongarm.h"
311de7afc9SPaolo Bonzini #include "qemu/error-report.h"
32bd2be150SPeter Maydell #include "hw/arm/arm.h"
33dccfcd0eSPaolo Bonzini #include "sysemu/char.h"
349c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3583c9f4caSPaolo Bonzini #include "hw/ssi.h"
365bc95aa2SDmitry Eremin-Solenikov 
375bc95aa2SDmitry Eremin-Solenikov //#define DEBUG
385bc95aa2SDmitry Eremin-Solenikov 
395bc95aa2SDmitry Eremin-Solenikov /*
405bc95aa2SDmitry Eremin-Solenikov  TODO
415bc95aa2SDmitry Eremin-Solenikov  - Implement cp15, c14 ?
425bc95aa2SDmitry Eremin-Solenikov  - Implement cp15, c15 !!! (idle used in L)
435bc95aa2SDmitry Eremin-Solenikov  - Implement idle mode handling/DIM
445bc95aa2SDmitry Eremin-Solenikov  - Implement sleep mode/Wake sources
455bc95aa2SDmitry Eremin-Solenikov  - Implement reset control
465bc95aa2SDmitry Eremin-Solenikov  - Implement memory control regs
475bc95aa2SDmitry Eremin-Solenikov  - PCMCIA handling
485bc95aa2SDmitry Eremin-Solenikov  - Maybe support MBGNT/MBREQ
495bc95aa2SDmitry Eremin-Solenikov  - DMA channels
505bc95aa2SDmitry Eremin-Solenikov  - GPCLK
515bc95aa2SDmitry Eremin-Solenikov  - IrDA
525bc95aa2SDmitry Eremin-Solenikov  - MCP
535bc95aa2SDmitry Eremin-Solenikov  - Enhance UART with modem signals
545bc95aa2SDmitry Eremin-Solenikov  */
555bc95aa2SDmitry Eremin-Solenikov 
565bc95aa2SDmitry Eremin-Solenikov #ifdef DEBUG
575bc95aa2SDmitry Eremin-Solenikov # define DPRINTF(format, ...) printf(format , ## __VA_ARGS__)
585bc95aa2SDmitry Eremin-Solenikov #else
595bc95aa2SDmitry Eremin-Solenikov # define DPRINTF(format, ...) do { } while (0)
605bc95aa2SDmitry Eremin-Solenikov #endif
615bc95aa2SDmitry Eremin-Solenikov 
625bc95aa2SDmitry Eremin-Solenikov static struct {
63a8170e5eSAvi Kivity     hwaddr io_base;
645bc95aa2SDmitry Eremin-Solenikov     int irq;
655bc95aa2SDmitry Eremin-Solenikov } sa_serial[] = {
665bc95aa2SDmitry Eremin-Solenikov     { 0x80010000, SA_PIC_UART1 },
675bc95aa2SDmitry Eremin-Solenikov     { 0x80030000, SA_PIC_UART2 },
685bc95aa2SDmitry Eremin-Solenikov     { 0x80050000, SA_PIC_UART3 },
695bc95aa2SDmitry Eremin-Solenikov     { 0, 0 }
705bc95aa2SDmitry Eremin-Solenikov };
715bc95aa2SDmitry Eremin-Solenikov 
725bc95aa2SDmitry Eremin-Solenikov /* Interrupt Controller */
7374e075f6SAndreas Färber 
7474e075f6SAndreas Färber #define TYPE_STRONGARM_PIC "strongarm_pic"
7574e075f6SAndreas Färber #define STRONGARM_PIC(obj) \
7674e075f6SAndreas Färber     OBJECT_CHECK(StrongARMPICState, (obj), TYPE_STRONGARM_PIC)
7774e075f6SAndreas Färber 
7874e075f6SAndreas Färber typedef struct StrongARMPICState {
7974e075f6SAndreas Färber     SysBusDevice parent_obj;
8074e075f6SAndreas Färber 
81eb2fefbcSAvi Kivity     MemoryRegion iomem;
825bc95aa2SDmitry Eremin-Solenikov     qemu_irq    irq;
835bc95aa2SDmitry Eremin-Solenikov     qemu_irq    fiq;
845bc95aa2SDmitry Eremin-Solenikov 
855bc95aa2SDmitry Eremin-Solenikov     uint32_t pending;
865bc95aa2SDmitry Eremin-Solenikov     uint32_t enabled;
875bc95aa2SDmitry Eremin-Solenikov     uint32_t is_fiq;
885bc95aa2SDmitry Eremin-Solenikov     uint32_t int_idle;
895bc95aa2SDmitry Eremin-Solenikov } StrongARMPICState;
905bc95aa2SDmitry Eremin-Solenikov 
915bc95aa2SDmitry Eremin-Solenikov #define ICIP    0x00
925bc95aa2SDmitry Eremin-Solenikov #define ICMR    0x04
935bc95aa2SDmitry Eremin-Solenikov #define ICLR    0x08
945bc95aa2SDmitry Eremin-Solenikov #define ICFP    0x10
955bc95aa2SDmitry Eremin-Solenikov #define ICPR    0x20
965bc95aa2SDmitry Eremin-Solenikov #define ICCR    0x0c
975bc95aa2SDmitry Eremin-Solenikov 
985bc95aa2SDmitry Eremin-Solenikov #define SA_PIC_SRCS     32
995bc95aa2SDmitry Eremin-Solenikov 
1005bc95aa2SDmitry Eremin-Solenikov 
1015bc95aa2SDmitry Eremin-Solenikov static void strongarm_pic_update(void *opaque)
1025bc95aa2SDmitry Eremin-Solenikov {
1035bc95aa2SDmitry Eremin-Solenikov     StrongARMPICState *s = opaque;
1045bc95aa2SDmitry Eremin-Solenikov 
1055bc95aa2SDmitry Eremin-Solenikov     /* FIXME: reflect DIM */
1065bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->fiq, s->pending & s->enabled &  s->is_fiq);
1075bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->irq, s->pending & s->enabled & ~s->is_fiq);
1085bc95aa2SDmitry Eremin-Solenikov }
1095bc95aa2SDmitry Eremin-Solenikov 
1105bc95aa2SDmitry Eremin-Solenikov static void strongarm_pic_set_irq(void *opaque, int irq, int level)
1115bc95aa2SDmitry Eremin-Solenikov {
1125bc95aa2SDmitry Eremin-Solenikov     StrongARMPICState *s = opaque;
1135bc95aa2SDmitry Eremin-Solenikov 
1145bc95aa2SDmitry Eremin-Solenikov     if (level) {
1155bc95aa2SDmitry Eremin-Solenikov         s->pending |= 1 << irq;
1165bc95aa2SDmitry Eremin-Solenikov     } else {
1175bc95aa2SDmitry Eremin-Solenikov         s->pending &= ~(1 << irq);
1185bc95aa2SDmitry Eremin-Solenikov     }
1195bc95aa2SDmitry Eremin-Solenikov 
1205bc95aa2SDmitry Eremin-Solenikov     strongarm_pic_update(s);
1215bc95aa2SDmitry Eremin-Solenikov }
1225bc95aa2SDmitry Eremin-Solenikov 
123a8170e5eSAvi Kivity static uint64_t strongarm_pic_mem_read(void *opaque, hwaddr offset,
124eb2fefbcSAvi Kivity                                        unsigned size)
1255bc95aa2SDmitry Eremin-Solenikov {
1265bc95aa2SDmitry Eremin-Solenikov     StrongARMPICState *s = opaque;
1275bc95aa2SDmitry Eremin-Solenikov 
1285bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
1295bc95aa2SDmitry Eremin-Solenikov     case ICIP:
1305bc95aa2SDmitry Eremin-Solenikov         return s->pending & ~s->is_fiq & s->enabled;
1315bc95aa2SDmitry Eremin-Solenikov     case ICMR:
1325bc95aa2SDmitry Eremin-Solenikov         return s->enabled;
1335bc95aa2SDmitry Eremin-Solenikov     case ICLR:
1345bc95aa2SDmitry Eremin-Solenikov         return s->is_fiq;
1355bc95aa2SDmitry Eremin-Solenikov     case ICCR:
1365bc95aa2SDmitry Eremin-Solenikov         return s->int_idle == 0;
1375bc95aa2SDmitry Eremin-Solenikov     case ICFP:
1385bc95aa2SDmitry Eremin-Solenikov         return s->pending & s->is_fiq & s->enabled;
1395bc95aa2SDmitry Eremin-Solenikov     case ICPR:
1405bc95aa2SDmitry Eremin-Solenikov         return s->pending;
1415bc95aa2SDmitry Eremin-Solenikov     default:
1425bc95aa2SDmitry Eremin-Solenikov         printf("%s: Bad register offset 0x" TARGET_FMT_plx "\n",
1435bc95aa2SDmitry Eremin-Solenikov                         __func__, offset);
1445bc95aa2SDmitry Eremin-Solenikov         return 0;
1455bc95aa2SDmitry Eremin-Solenikov     }
1465bc95aa2SDmitry Eremin-Solenikov }
1475bc95aa2SDmitry Eremin-Solenikov 
148a8170e5eSAvi Kivity static void strongarm_pic_mem_write(void *opaque, hwaddr offset,
149eb2fefbcSAvi Kivity                                     uint64_t value, unsigned size)
1505bc95aa2SDmitry Eremin-Solenikov {
1515bc95aa2SDmitry Eremin-Solenikov     StrongARMPICState *s = opaque;
1525bc95aa2SDmitry Eremin-Solenikov 
1535bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
1545bc95aa2SDmitry Eremin-Solenikov     case ICMR:
1555bc95aa2SDmitry Eremin-Solenikov         s->enabled = value;
1565bc95aa2SDmitry Eremin-Solenikov         break;
1575bc95aa2SDmitry Eremin-Solenikov     case ICLR:
1585bc95aa2SDmitry Eremin-Solenikov         s->is_fiq = value;
1595bc95aa2SDmitry Eremin-Solenikov         break;
1605bc95aa2SDmitry Eremin-Solenikov     case ICCR:
1615bc95aa2SDmitry Eremin-Solenikov         s->int_idle = (value & 1) ? 0 : ~0;
1625bc95aa2SDmitry Eremin-Solenikov         break;
1635bc95aa2SDmitry Eremin-Solenikov     default:
1645bc95aa2SDmitry Eremin-Solenikov         printf("%s: Bad register offset 0x" TARGET_FMT_plx "\n",
1655bc95aa2SDmitry Eremin-Solenikov                         __func__, offset);
1665bc95aa2SDmitry Eremin-Solenikov         break;
1675bc95aa2SDmitry Eremin-Solenikov     }
1685bc95aa2SDmitry Eremin-Solenikov     strongarm_pic_update(s);
1695bc95aa2SDmitry Eremin-Solenikov }
1705bc95aa2SDmitry Eremin-Solenikov 
171eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_pic_ops = {
172eb2fefbcSAvi Kivity     .read = strongarm_pic_mem_read,
173eb2fefbcSAvi Kivity     .write = strongarm_pic_mem_write,
174eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1755bc95aa2SDmitry Eremin-Solenikov };
1765bc95aa2SDmitry Eremin-Solenikov 
17774e075f6SAndreas Färber static int strongarm_pic_initfn(SysBusDevice *sbd)
1785bc95aa2SDmitry Eremin-Solenikov {
17974e075f6SAndreas Färber     DeviceState *dev = DEVICE(sbd);
18074e075f6SAndreas Färber     StrongARMPICState *s = STRONGARM_PIC(dev);
1815bc95aa2SDmitry Eremin-Solenikov 
18274e075f6SAndreas Färber     qdev_init_gpio_in(dev, strongarm_pic_set_irq, SA_PIC_SRCS);
18364bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &strongarm_pic_ops, s,
18464bde0f3SPaolo Bonzini                           "pic", 0x1000);
18574e075f6SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
18674e075f6SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
18774e075f6SAndreas Färber     sysbus_init_irq(sbd, &s->fiq);
1885bc95aa2SDmitry Eremin-Solenikov 
1895bc95aa2SDmitry Eremin-Solenikov     return 0;
1905bc95aa2SDmitry Eremin-Solenikov }
1915bc95aa2SDmitry Eremin-Solenikov 
1925bc95aa2SDmitry Eremin-Solenikov static int strongarm_pic_post_load(void *opaque, int version_id)
1935bc95aa2SDmitry Eremin-Solenikov {
1945bc95aa2SDmitry Eremin-Solenikov     strongarm_pic_update(opaque);
1955bc95aa2SDmitry Eremin-Solenikov     return 0;
1965bc95aa2SDmitry Eremin-Solenikov }
1975bc95aa2SDmitry Eremin-Solenikov 
1985bc95aa2SDmitry Eremin-Solenikov static VMStateDescription vmstate_strongarm_pic_regs = {
1995bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm_pic",
2005bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
2015bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
2025bc95aa2SDmitry Eremin-Solenikov     .post_load = strongarm_pic_post_load,
2035bc95aa2SDmitry Eremin-Solenikov     .fields = (VMStateField[]) {
2045bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(pending, StrongARMPICState),
2055bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(enabled, StrongARMPICState),
2065bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(is_fiq, StrongARMPICState),
2075bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(int_idle, StrongARMPICState),
2085bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
2095bc95aa2SDmitry Eremin-Solenikov     },
2105bc95aa2SDmitry Eremin-Solenikov };
2115bc95aa2SDmitry Eremin-Solenikov 
212999e12bbSAnthony Liguori static void strongarm_pic_class_init(ObjectClass *klass, void *data)
213999e12bbSAnthony Liguori {
21439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
215999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
216999e12bbSAnthony Liguori 
217999e12bbSAnthony Liguori     k->init = strongarm_pic_initfn;
21839bffca2SAnthony Liguori     dc->desc = "StrongARM PIC";
21939bffca2SAnthony Liguori     dc->vmsd = &vmstate_strongarm_pic_regs;
220999e12bbSAnthony Liguori }
221999e12bbSAnthony Liguori 
2228c43a6f0SAndreas Färber static const TypeInfo strongarm_pic_info = {
22374e075f6SAndreas Färber     .name          = TYPE_STRONGARM_PIC,
22439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
22539bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMPICState),
226999e12bbSAnthony Liguori     .class_init    = strongarm_pic_class_init,
2275bc95aa2SDmitry Eremin-Solenikov };
2285bc95aa2SDmitry Eremin-Solenikov 
2295bc95aa2SDmitry Eremin-Solenikov /* Real-Time Clock */
2305bc95aa2SDmitry Eremin-Solenikov #define RTAR 0x00 /* RTC Alarm register */
2315bc95aa2SDmitry Eremin-Solenikov #define RCNR 0x04 /* RTC Counter register */
2325bc95aa2SDmitry Eremin-Solenikov #define RTTR 0x08 /* RTC Timer Trim register */
2335bc95aa2SDmitry Eremin-Solenikov #define RTSR 0x10 /* RTC Status register */
2345bc95aa2SDmitry Eremin-Solenikov 
2355bc95aa2SDmitry Eremin-Solenikov #define RTSR_AL (1 << 0) /* RTC Alarm detected */
2365bc95aa2SDmitry Eremin-Solenikov #define RTSR_HZ (1 << 1) /* RTC 1Hz detected */
2375bc95aa2SDmitry Eremin-Solenikov #define RTSR_ALE (1 << 2) /* RTC Alarm enable */
2385bc95aa2SDmitry Eremin-Solenikov #define RTSR_HZE (1 << 3) /* RTC 1Hz enable */
2395bc95aa2SDmitry Eremin-Solenikov 
2405bc95aa2SDmitry Eremin-Solenikov /* 16 LSB of RTTR are clockdiv for internal trim logic,
2415bc95aa2SDmitry Eremin-Solenikov  * trim delete isn't emulated, so
2425bc95aa2SDmitry Eremin-Solenikov  * f = 32 768 / (RTTR_trim + 1) */
2435bc95aa2SDmitry Eremin-Solenikov 
2444e002105SAndreas Färber #define TYPE_STRONGARM_RTC "strongarm-rtc"
2454e002105SAndreas Färber #define STRONGARM_RTC(obj) \
2464e002105SAndreas Färber     OBJECT_CHECK(StrongARMRTCState, (obj), TYPE_STRONGARM_RTC)
2474e002105SAndreas Färber 
2484e002105SAndreas Färber typedef struct StrongARMRTCState {
2494e002105SAndreas Färber     SysBusDevice parent_obj;
2504e002105SAndreas Färber 
251eb2fefbcSAvi Kivity     MemoryRegion iomem;
2525bc95aa2SDmitry Eremin-Solenikov     uint32_t rttr;
2535bc95aa2SDmitry Eremin-Solenikov     uint32_t rtsr;
2545bc95aa2SDmitry Eremin-Solenikov     uint32_t rtar;
2555bc95aa2SDmitry Eremin-Solenikov     uint32_t last_rcnr;
2565bc95aa2SDmitry Eremin-Solenikov     int64_t last_hz;
2575bc95aa2SDmitry Eremin-Solenikov     QEMUTimer *rtc_alarm;
2585bc95aa2SDmitry Eremin-Solenikov     QEMUTimer *rtc_hz;
2595bc95aa2SDmitry Eremin-Solenikov     qemu_irq rtc_irq;
2605bc95aa2SDmitry Eremin-Solenikov     qemu_irq rtc_hz_irq;
2615bc95aa2SDmitry Eremin-Solenikov } StrongARMRTCState;
2625bc95aa2SDmitry Eremin-Solenikov 
2635bc95aa2SDmitry Eremin-Solenikov static inline void strongarm_rtc_int_update(StrongARMRTCState *s)
2645bc95aa2SDmitry Eremin-Solenikov {
2655bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->rtc_irq, s->rtsr & RTSR_AL);
2665bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->rtc_hz_irq, s->rtsr & RTSR_HZ);
2675bc95aa2SDmitry Eremin-Solenikov }
2685bc95aa2SDmitry Eremin-Solenikov 
2695bc95aa2SDmitry Eremin-Solenikov static void strongarm_rtc_hzupdate(StrongARMRTCState *s)
2705bc95aa2SDmitry Eremin-Solenikov {
271884f17c2SAlex Bligh     int64_t rt = qemu_clock_get_ms(rtc_clock);
2725bc95aa2SDmitry Eremin-Solenikov     s->last_rcnr += ((rt - s->last_hz) << 15) /
2735bc95aa2SDmitry Eremin-Solenikov             (1000 * ((s->rttr & 0xffff) + 1));
2745bc95aa2SDmitry Eremin-Solenikov     s->last_hz = rt;
2755bc95aa2SDmitry Eremin-Solenikov }
2765bc95aa2SDmitry Eremin-Solenikov 
2775bc95aa2SDmitry Eremin-Solenikov static inline void strongarm_rtc_timer_update(StrongARMRTCState *s)
2785bc95aa2SDmitry Eremin-Solenikov {
2795bc95aa2SDmitry Eremin-Solenikov     if ((s->rtsr & RTSR_HZE) && !(s->rtsr & RTSR_HZ)) {
280bc72ad67SAlex Bligh         timer_mod(s->rtc_hz, s->last_hz + 1000);
2815bc95aa2SDmitry Eremin-Solenikov     } else {
282bc72ad67SAlex Bligh         timer_del(s->rtc_hz);
2835bc95aa2SDmitry Eremin-Solenikov     }
2845bc95aa2SDmitry Eremin-Solenikov 
2855bc95aa2SDmitry Eremin-Solenikov     if ((s->rtsr & RTSR_ALE) && !(s->rtsr & RTSR_AL)) {
286bc72ad67SAlex Bligh         timer_mod(s->rtc_alarm, s->last_hz +
2875bc95aa2SDmitry Eremin-Solenikov                 (((s->rtar - s->last_rcnr) * 1000 *
2885bc95aa2SDmitry Eremin-Solenikov                   ((s->rttr & 0xffff) + 1)) >> 15));
2895bc95aa2SDmitry Eremin-Solenikov     } else {
290bc72ad67SAlex Bligh         timer_del(s->rtc_alarm);
2915bc95aa2SDmitry Eremin-Solenikov     }
2925bc95aa2SDmitry Eremin-Solenikov }
2935bc95aa2SDmitry Eremin-Solenikov 
2945bc95aa2SDmitry Eremin-Solenikov static inline void strongarm_rtc_alarm_tick(void *opaque)
2955bc95aa2SDmitry Eremin-Solenikov {
2965bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
2975bc95aa2SDmitry Eremin-Solenikov     s->rtsr |= RTSR_AL;
2985bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_timer_update(s);
2995bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_int_update(s);
3005bc95aa2SDmitry Eremin-Solenikov }
3015bc95aa2SDmitry Eremin-Solenikov 
3025bc95aa2SDmitry Eremin-Solenikov static inline void strongarm_rtc_hz_tick(void *opaque)
3035bc95aa2SDmitry Eremin-Solenikov {
3045bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
3055bc95aa2SDmitry Eremin-Solenikov     s->rtsr |= RTSR_HZ;
3065bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_timer_update(s);
3075bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_int_update(s);
3085bc95aa2SDmitry Eremin-Solenikov }
3095bc95aa2SDmitry Eremin-Solenikov 
310a8170e5eSAvi Kivity static uint64_t strongarm_rtc_read(void *opaque, hwaddr addr,
311eb2fefbcSAvi Kivity                                    unsigned size)
3125bc95aa2SDmitry Eremin-Solenikov {
3135bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
3145bc95aa2SDmitry Eremin-Solenikov 
3155bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
3165bc95aa2SDmitry Eremin-Solenikov     case RTTR:
3175bc95aa2SDmitry Eremin-Solenikov         return s->rttr;
3185bc95aa2SDmitry Eremin-Solenikov     case RTSR:
3195bc95aa2SDmitry Eremin-Solenikov         return s->rtsr;
3205bc95aa2SDmitry Eremin-Solenikov     case RTAR:
3215bc95aa2SDmitry Eremin-Solenikov         return s->rtar;
3225bc95aa2SDmitry Eremin-Solenikov     case RCNR:
3235bc95aa2SDmitry Eremin-Solenikov         return s->last_rcnr +
324884f17c2SAlex Bligh                 ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
3255bc95aa2SDmitry Eremin-Solenikov                 (1000 * ((s->rttr & 0xffff) + 1));
3265bc95aa2SDmitry Eremin-Solenikov     default:
3275bc95aa2SDmitry Eremin-Solenikov         printf("%s: Bad register 0x" TARGET_FMT_plx "\n", __func__, addr);
3285bc95aa2SDmitry Eremin-Solenikov         return 0;
3295bc95aa2SDmitry Eremin-Solenikov     }
3305bc95aa2SDmitry Eremin-Solenikov }
3315bc95aa2SDmitry Eremin-Solenikov 
332a8170e5eSAvi Kivity static void strongarm_rtc_write(void *opaque, hwaddr addr,
333eb2fefbcSAvi Kivity                                 uint64_t value, unsigned size)
3345bc95aa2SDmitry Eremin-Solenikov {
3355bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
3365bc95aa2SDmitry Eremin-Solenikov     uint32_t old_rtsr;
3375bc95aa2SDmitry Eremin-Solenikov 
3385bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
3395bc95aa2SDmitry Eremin-Solenikov     case RTTR:
3405bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_hzupdate(s);
3415bc95aa2SDmitry Eremin-Solenikov         s->rttr = value;
3425bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_timer_update(s);
3435bc95aa2SDmitry Eremin-Solenikov         break;
3445bc95aa2SDmitry Eremin-Solenikov 
3455bc95aa2SDmitry Eremin-Solenikov     case RTSR:
3465bc95aa2SDmitry Eremin-Solenikov         old_rtsr = s->rtsr;
3475bc95aa2SDmitry Eremin-Solenikov         s->rtsr = (value & (RTSR_ALE | RTSR_HZE)) |
3485bc95aa2SDmitry Eremin-Solenikov                   (s->rtsr & ~(value & (RTSR_AL | RTSR_HZ)));
3495bc95aa2SDmitry Eremin-Solenikov 
3505bc95aa2SDmitry Eremin-Solenikov         if (s->rtsr != old_rtsr) {
3515bc95aa2SDmitry Eremin-Solenikov             strongarm_rtc_timer_update(s);
3525bc95aa2SDmitry Eremin-Solenikov         }
3535bc95aa2SDmitry Eremin-Solenikov 
3545bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_int_update(s);
3555bc95aa2SDmitry Eremin-Solenikov         break;
3565bc95aa2SDmitry Eremin-Solenikov 
3575bc95aa2SDmitry Eremin-Solenikov     case RTAR:
3585bc95aa2SDmitry Eremin-Solenikov         s->rtar = value;
3595bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_timer_update(s);
3605bc95aa2SDmitry Eremin-Solenikov         break;
3615bc95aa2SDmitry Eremin-Solenikov 
3625bc95aa2SDmitry Eremin-Solenikov     case RCNR:
3635bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_hzupdate(s);
3645bc95aa2SDmitry Eremin-Solenikov         s->last_rcnr = value;
3655bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_timer_update(s);
3665bc95aa2SDmitry Eremin-Solenikov         break;
3675bc95aa2SDmitry Eremin-Solenikov 
3685bc95aa2SDmitry Eremin-Solenikov     default:
3695bc95aa2SDmitry Eremin-Solenikov         printf("%s: Bad register 0x" TARGET_FMT_plx "\n", __func__, addr);
3705bc95aa2SDmitry Eremin-Solenikov     }
3715bc95aa2SDmitry Eremin-Solenikov }
3725bc95aa2SDmitry Eremin-Solenikov 
373eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_rtc_ops = {
374eb2fefbcSAvi Kivity     .read = strongarm_rtc_read,
375eb2fefbcSAvi Kivity     .write = strongarm_rtc_write,
376eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
3775bc95aa2SDmitry Eremin-Solenikov };
3785bc95aa2SDmitry Eremin-Solenikov 
3795bc95aa2SDmitry Eremin-Solenikov static int strongarm_rtc_init(SysBusDevice *dev)
3805bc95aa2SDmitry Eremin-Solenikov {
3814e002105SAndreas Färber     StrongARMRTCState *s = STRONGARM_RTC(dev);
3825bc95aa2SDmitry Eremin-Solenikov     struct tm tm;
3835bc95aa2SDmitry Eremin-Solenikov 
3845bc95aa2SDmitry Eremin-Solenikov     s->rttr = 0x0;
3855bc95aa2SDmitry Eremin-Solenikov     s->rtsr = 0;
3865bc95aa2SDmitry Eremin-Solenikov 
3875bc95aa2SDmitry Eremin-Solenikov     qemu_get_timedate(&tm, 0);
3885bc95aa2SDmitry Eremin-Solenikov 
3895bc95aa2SDmitry Eremin-Solenikov     s->last_rcnr = (uint32_t) mktimegm(&tm);
390884f17c2SAlex Bligh     s->last_hz = qemu_clock_get_ms(rtc_clock);
3915bc95aa2SDmitry Eremin-Solenikov 
392884f17c2SAlex Bligh     s->rtc_alarm = timer_new_ms(rtc_clock, strongarm_rtc_alarm_tick, s);
393884f17c2SAlex Bligh     s->rtc_hz = timer_new_ms(rtc_clock, strongarm_rtc_hz_tick, s);
3945bc95aa2SDmitry Eremin-Solenikov 
3955bc95aa2SDmitry Eremin-Solenikov     sysbus_init_irq(dev, &s->rtc_irq);
3965bc95aa2SDmitry Eremin-Solenikov     sysbus_init_irq(dev, &s->rtc_hz_irq);
3975bc95aa2SDmitry Eremin-Solenikov 
39864bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &strongarm_rtc_ops, s,
39964bde0f3SPaolo Bonzini                           "rtc", 0x10000);
400750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
4015bc95aa2SDmitry Eremin-Solenikov 
4025bc95aa2SDmitry Eremin-Solenikov     return 0;
4035bc95aa2SDmitry Eremin-Solenikov }
4045bc95aa2SDmitry Eremin-Solenikov 
4055bc95aa2SDmitry Eremin-Solenikov static void strongarm_rtc_pre_save(void *opaque)
4065bc95aa2SDmitry Eremin-Solenikov {
4075bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
4085bc95aa2SDmitry Eremin-Solenikov 
4095bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_hzupdate(s);
4105bc95aa2SDmitry Eremin-Solenikov }
4115bc95aa2SDmitry Eremin-Solenikov 
4125bc95aa2SDmitry Eremin-Solenikov static int strongarm_rtc_post_load(void *opaque, int version_id)
4135bc95aa2SDmitry Eremin-Solenikov {
4145bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
4155bc95aa2SDmitry Eremin-Solenikov 
4165bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_timer_update(s);
4175bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_int_update(s);
4185bc95aa2SDmitry Eremin-Solenikov 
4195bc95aa2SDmitry Eremin-Solenikov     return 0;
4205bc95aa2SDmitry Eremin-Solenikov }
4215bc95aa2SDmitry Eremin-Solenikov 
4225bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_rtc_regs = {
4235bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-rtc",
4245bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
4255bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
4265bc95aa2SDmitry Eremin-Solenikov     .pre_save = strongarm_rtc_pre_save,
4275bc95aa2SDmitry Eremin-Solenikov     .post_load = strongarm_rtc_post_load,
4285bc95aa2SDmitry Eremin-Solenikov     .fields = (VMStateField[]) {
4295bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(rttr, StrongARMRTCState),
4305bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(rtsr, StrongARMRTCState),
4315bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(rtar, StrongARMRTCState),
4325bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(last_rcnr, StrongARMRTCState),
4335bc95aa2SDmitry Eremin-Solenikov         VMSTATE_INT64(last_hz, StrongARMRTCState),
4345bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
4355bc95aa2SDmitry Eremin-Solenikov     },
4365bc95aa2SDmitry Eremin-Solenikov };
4375bc95aa2SDmitry Eremin-Solenikov 
438999e12bbSAnthony Liguori static void strongarm_rtc_sysbus_class_init(ObjectClass *klass, void *data)
439999e12bbSAnthony Liguori {
44039bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
441999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
442999e12bbSAnthony Liguori 
443999e12bbSAnthony Liguori     k->init = strongarm_rtc_init;
44439bffca2SAnthony Liguori     dc->desc = "StrongARM RTC Controller";
44539bffca2SAnthony Liguori     dc->vmsd = &vmstate_strongarm_rtc_regs;
446999e12bbSAnthony Liguori }
447999e12bbSAnthony Liguori 
4488c43a6f0SAndreas Färber static const TypeInfo strongarm_rtc_sysbus_info = {
4494e002105SAndreas Färber     .name          = TYPE_STRONGARM_RTC,
45039bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
45139bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMRTCState),
452999e12bbSAnthony Liguori     .class_init    = strongarm_rtc_sysbus_class_init,
4535bc95aa2SDmitry Eremin-Solenikov };
4545bc95aa2SDmitry Eremin-Solenikov 
4555bc95aa2SDmitry Eremin-Solenikov /* GPIO */
4565bc95aa2SDmitry Eremin-Solenikov #define GPLR 0x00
4575bc95aa2SDmitry Eremin-Solenikov #define GPDR 0x04
4585bc95aa2SDmitry Eremin-Solenikov #define GPSR 0x08
4595bc95aa2SDmitry Eremin-Solenikov #define GPCR 0x0c
4605bc95aa2SDmitry Eremin-Solenikov #define GRER 0x10
4615bc95aa2SDmitry Eremin-Solenikov #define GFER 0x14
4625bc95aa2SDmitry Eremin-Solenikov #define GEDR 0x18
4635bc95aa2SDmitry Eremin-Solenikov #define GAFR 0x1c
4645bc95aa2SDmitry Eremin-Solenikov 
465f55beb84SAndreas Färber #define TYPE_STRONGARM_GPIO "strongarm-gpio"
466f55beb84SAndreas Färber #define STRONGARM_GPIO(obj) \
467f55beb84SAndreas Färber     OBJECT_CHECK(StrongARMGPIOInfo, (obj), TYPE_STRONGARM_GPIO)
468f55beb84SAndreas Färber 
4695bc95aa2SDmitry Eremin-Solenikov typedef struct StrongARMGPIOInfo StrongARMGPIOInfo;
4705bc95aa2SDmitry Eremin-Solenikov struct StrongARMGPIOInfo {
4715bc95aa2SDmitry Eremin-Solenikov     SysBusDevice busdev;
472eb2fefbcSAvi Kivity     MemoryRegion iomem;
4735bc95aa2SDmitry Eremin-Solenikov     qemu_irq handler[28];
4745bc95aa2SDmitry Eremin-Solenikov     qemu_irq irqs[11];
4755bc95aa2SDmitry Eremin-Solenikov     qemu_irq irqX;
4765bc95aa2SDmitry Eremin-Solenikov 
4775bc95aa2SDmitry Eremin-Solenikov     uint32_t ilevel;
4785bc95aa2SDmitry Eremin-Solenikov     uint32_t olevel;
4795bc95aa2SDmitry Eremin-Solenikov     uint32_t dir;
4805bc95aa2SDmitry Eremin-Solenikov     uint32_t rising;
4815bc95aa2SDmitry Eremin-Solenikov     uint32_t falling;
4825bc95aa2SDmitry Eremin-Solenikov     uint32_t status;
4835bc95aa2SDmitry Eremin-Solenikov     uint32_t gafr;
4845bc95aa2SDmitry Eremin-Solenikov 
4855bc95aa2SDmitry Eremin-Solenikov     uint32_t prev_level;
4865bc95aa2SDmitry Eremin-Solenikov };
4875bc95aa2SDmitry Eremin-Solenikov 
4885bc95aa2SDmitry Eremin-Solenikov 
4895bc95aa2SDmitry Eremin-Solenikov static void strongarm_gpio_irq_update(StrongARMGPIOInfo *s)
4905bc95aa2SDmitry Eremin-Solenikov {
4915bc95aa2SDmitry Eremin-Solenikov     int i;
4925bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < 11; i++) {
4935bc95aa2SDmitry Eremin-Solenikov         qemu_set_irq(s->irqs[i], s->status & (1 << i));
4945bc95aa2SDmitry Eremin-Solenikov     }
4955bc95aa2SDmitry Eremin-Solenikov 
4965bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->irqX, (s->status & ~0x7ff));
4975bc95aa2SDmitry Eremin-Solenikov }
4985bc95aa2SDmitry Eremin-Solenikov 
4995bc95aa2SDmitry Eremin-Solenikov static void strongarm_gpio_set(void *opaque, int line, int level)
5005bc95aa2SDmitry Eremin-Solenikov {
5015bc95aa2SDmitry Eremin-Solenikov     StrongARMGPIOInfo *s = opaque;
5025bc95aa2SDmitry Eremin-Solenikov     uint32_t mask;
5035bc95aa2SDmitry Eremin-Solenikov 
5045bc95aa2SDmitry Eremin-Solenikov     mask = 1 << line;
5055bc95aa2SDmitry Eremin-Solenikov 
5065bc95aa2SDmitry Eremin-Solenikov     if (level) {
5075bc95aa2SDmitry Eremin-Solenikov         s->status |= s->rising & mask &
5085bc95aa2SDmitry Eremin-Solenikov                 ~s->ilevel & ~s->dir;
5095bc95aa2SDmitry Eremin-Solenikov         s->ilevel |= mask;
5105bc95aa2SDmitry Eremin-Solenikov     } else {
5115bc95aa2SDmitry Eremin-Solenikov         s->status |= s->falling & mask &
5125bc95aa2SDmitry Eremin-Solenikov                 s->ilevel & ~s->dir;
5135bc95aa2SDmitry Eremin-Solenikov         s->ilevel &= ~mask;
5145bc95aa2SDmitry Eremin-Solenikov     }
5155bc95aa2SDmitry Eremin-Solenikov 
5165bc95aa2SDmitry Eremin-Solenikov     if (s->status & mask) {
5175bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_irq_update(s);
5185bc95aa2SDmitry Eremin-Solenikov     }
5195bc95aa2SDmitry Eremin-Solenikov }
5205bc95aa2SDmitry Eremin-Solenikov 
5215bc95aa2SDmitry Eremin-Solenikov static void strongarm_gpio_handler_update(StrongARMGPIOInfo *s)
5225bc95aa2SDmitry Eremin-Solenikov {
5235bc95aa2SDmitry Eremin-Solenikov     uint32_t level, diff;
5245bc95aa2SDmitry Eremin-Solenikov     int bit;
5255bc95aa2SDmitry Eremin-Solenikov 
5265bc95aa2SDmitry Eremin-Solenikov     level = s->olevel & s->dir;
5275bc95aa2SDmitry Eremin-Solenikov 
5285bc95aa2SDmitry Eremin-Solenikov     for (diff = s->prev_level ^ level; diff; diff ^= 1 << bit) {
5295bc95aa2SDmitry Eremin-Solenikov         bit = ffs(diff) - 1;
5305bc95aa2SDmitry Eremin-Solenikov         qemu_set_irq(s->handler[bit], (level >> bit) & 1);
5315bc95aa2SDmitry Eremin-Solenikov     }
5325bc95aa2SDmitry Eremin-Solenikov 
5335bc95aa2SDmitry Eremin-Solenikov     s->prev_level = level;
5345bc95aa2SDmitry Eremin-Solenikov }
5355bc95aa2SDmitry Eremin-Solenikov 
536a8170e5eSAvi Kivity static uint64_t strongarm_gpio_read(void *opaque, hwaddr offset,
537eb2fefbcSAvi Kivity                                     unsigned size)
5385bc95aa2SDmitry Eremin-Solenikov {
5395bc95aa2SDmitry Eremin-Solenikov     StrongARMGPIOInfo *s = opaque;
5405bc95aa2SDmitry Eremin-Solenikov 
5415bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
5425bc95aa2SDmitry Eremin-Solenikov     case GPDR:        /* GPIO Pin-Direction registers */
5435bc95aa2SDmitry Eremin-Solenikov         return s->dir;
5445bc95aa2SDmitry Eremin-Solenikov 
5455bc95aa2SDmitry Eremin-Solenikov     case GPSR:        /* GPIO Pin-Output Set registers */
546*92335a0dSPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
547*92335a0dSPeter Maydell                       "strongarm GPIO: read from write only register GPSR\n");
548*92335a0dSPeter Maydell         return 0;
5495bc95aa2SDmitry Eremin-Solenikov 
5505bc95aa2SDmitry Eremin-Solenikov     case GPCR:        /* GPIO Pin-Output Clear registers */
551*92335a0dSPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
552*92335a0dSPeter Maydell                       "strongarm GPIO: read from write only register GPCR\n");
553*92335a0dSPeter Maydell         return 0;
5545bc95aa2SDmitry Eremin-Solenikov 
5555bc95aa2SDmitry Eremin-Solenikov     case GRER:        /* GPIO Rising-Edge Detect Enable registers */
5565bc95aa2SDmitry Eremin-Solenikov         return s->rising;
5575bc95aa2SDmitry Eremin-Solenikov 
5585bc95aa2SDmitry Eremin-Solenikov     case GFER:        /* GPIO Falling-Edge Detect Enable registers */
5595bc95aa2SDmitry Eremin-Solenikov         return s->falling;
5605bc95aa2SDmitry Eremin-Solenikov 
5615bc95aa2SDmitry Eremin-Solenikov     case GAFR:        /* GPIO Alternate Function registers */
5625bc95aa2SDmitry Eremin-Solenikov         return s->gafr;
5635bc95aa2SDmitry Eremin-Solenikov 
5645bc95aa2SDmitry Eremin-Solenikov     case GPLR:        /* GPIO Pin-Level registers */
5655bc95aa2SDmitry Eremin-Solenikov         return (s->olevel & s->dir) |
5665bc95aa2SDmitry Eremin-Solenikov                (s->ilevel & ~s->dir);
5675bc95aa2SDmitry Eremin-Solenikov 
5685bc95aa2SDmitry Eremin-Solenikov     case GEDR:        /* GPIO Edge Detect Status registers */
5695bc95aa2SDmitry Eremin-Solenikov         return s->status;
5705bc95aa2SDmitry Eremin-Solenikov 
5715bc95aa2SDmitry Eremin-Solenikov     default:
5725bc95aa2SDmitry Eremin-Solenikov         printf("%s: Bad offset 0x" TARGET_FMT_plx "\n", __func__, offset);
5735bc95aa2SDmitry Eremin-Solenikov     }
5745bc95aa2SDmitry Eremin-Solenikov 
5755bc95aa2SDmitry Eremin-Solenikov     return 0;
5765bc95aa2SDmitry Eremin-Solenikov }
5775bc95aa2SDmitry Eremin-Solenikov 
578a8170e5eSAvi Kivity static void strongarm_gpio_write(void *opaque, hwaddr offset,
579eb2fefbcSAvi Kivity                                  uint64_t value, unsigned size)
5805bc95aa2SDmitry Eremin-Solenikov {
5815bc95aa2SDmitry Eremin-Solenikov     StrongARMGPIOInfo *s = opaque;
5825bc95aa2SDmitry Eremin-Solenikov 
5835bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
5845bc95aa2SDmitry Eremin-Solenikov     case GPDR:        /* GPIO Pin-Direction registers */
5855bc95aa2SDmitry Eremin-Solenikov         s->dir = value;
5865bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_handler_update(s);
5875bc95aa2SDmitry Eremin-Solenikov         break;
5885bc95aa2SDmitry Eremin-Solenikov 
5895bc95aa2SDmitry Eremin-Solenikov     case GPSR:        /* GPIO Pin-Output Set registers */
5905bc95aa2SDmitry Eremin-Solenikov         s->olevel |= value;
5915bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_handler_update(s);
5925bc95aa2SDmitry Eremin-Solenikov         break;
5935bc95aa2SDmitry Eremin-Solenikov 
5945bc95aa2SDmitry Eremin-Solenikov     case GPCR:        /* GPIO Pin-Output Clear registers */
5955bc95aa2SDmitry Eremin-Solenikov         s->olevel &= ~value;
5965bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_handler_update(s);
5975bc95aa2SDmitry Eremin-Solenikov         break;
5985bc95aa2SDmitry Eremin-Solenikov 
5995bc95aa2SDmitry Eremin-Solenikov     case GRER:        /* GPIO Rising-Edge Detect Enable registers */
6005bc95aa2SDmitry Eremin-Solenikov         s->rising = value;
6015bc95aa2SDmitry Eremin-Solenikov         break;
6025bc95aa2SDmitry Eremin-Solenikov 
6035bc95aa2SDmitry Eremin-Solenikov     case GFER:        /* GPIO Falling-Edge Detect Enable registers */
6045bc95aa2SDmitry Eremin-Solenikov         s->falling = value;
6055bc95aa2SDmitry Eremin-Solenikov         break;
6065bc95aa2SDmitry Eremin-Solenikov 
6075bc95aa2SDmitry Eremin-Solenikov     case GAFR:        /* GPIO Alternate Function registers */
6085bc95aa2SDmitry Eremin-Solenikov         s->gafr = value;
6095bc95aa2SDmitry Eremin-Solenikov         break;
6105bc95aa2SDmitry Eremin-Solenikov 
6115bc95aa2SDmitry Eremin-Solenikov     case GEDR:        /* GPIO Edge Detect Status registers */
6125bc95aa2SDmitry Eremin-Solenikov         s->status &= ~value;
6135bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_irq_update(s);
6145bc95aa2SDmitry Eremin-Solenikov         break;
6155bc95aa2SDmitry Eremin-Solenikov 
6165bc95aa2SDmitry Eremin-Solenikov     default:
6175bc95aa2SDmitry Eremin-Solenikov         printf("%s: Bad offset 0x" TARGET_FMT_plx "\n", __func__, offset);
6185bc95aa2SDmitry Eremin-Solenikov     }
6195bc95aa2SDmitry Eremin-Solenikov }
6205bc95aa2SDmitry Eremin-Solenikov 
621eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_gpio_ops = {
622eb2fefbcSAvi Kivity     .read = strongarm_gpio_read,
623eb2fefbcSAvi Kivity     .write = strongarm_gpio_write,
624eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
6255bc95aa2SDmitry Eremin-Solenikov };
6265bc95aa2SDmitry Eremin-Solenikov 
627a8170e5eSAvi Kivity static DeviceState *strongarm_gpio_init(hwaddr base,
6285bc95aa2SDmitry Eremin-Solenikov                 DeviceState *pic)
6295bc95aa2SDmitry Eremin-Solenikov {
6305bc95aa2SDmitry Eremin-Solenikov     DeviceState *dev;
6315bc95aa2SDmitry Eremin-Solenikov     int i;
6325bc95aa2SDmitry Eremin-Solenikov 
633f55beb84SAndreas Färber     dev = qdev_create(NULL, TYPE_STRONGARM_GPIO);
6345bc95aa2SDmitry Eremin-Solenikov     qdev_init_nofail(dev);
6355bc95aa2SDmitry Eremin-Solenikov 
6361356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
6375bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < 12; i++)
6381356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i,
6395bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(pic, SA_PIC_GPIO0_EDGE + i));
6405bc95aa2SDmitry Eremin-Solenikov 
6415bc95aa2SDmitry Eremin-Solenikov     return dev;
6425bc95aa2SDmitry Eremin-Solenikov }
6435bc95aa2SDmitry Eremin-Solenikov 
644f55beb84SAndreas Färber static int strongarm_gpio_initfn(SysBusDevice *sbd)
6455bc95aa2SDmitry Eremin-Solenikov {
646f55beb84SAndreas Färber     DeviceState *dev = DEVICE(sbd);
647f55beb84SAndreas Färber     StrongARMGPIOInfo *s = STRONGARM_GPIO(dev);
6485bc95aa2SDmitry Eremin-Solenikov     int i;
6495bc95aa2SDmitry Eremin-Solenikov 
650f55beb84SAndreas Färber     qdev_init_gpio_in(dev, strongarm_gpio_set, 28);
651f55beb84SAndreas Färber     qdev_init_gpio_out(dev, s->handler, 28);
6525bc95aa2SDmitry Eremin-Solenikov 
65364bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &strongarm_gpio_ops, s,
65464bde0f3SPaolo Bonzini                           "gpio", 0x1000);
6555bc95aa2SDmitry Eremin-Solenikov 
656f55beb84SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
6575bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < 11; i++) {
658f55beb84SAndreas Färber         sysbus_init_irq(sbd, &s->irqs[i]);
6595bc95aa2SDmitry Eremin-Solenikov     }
660f55beb84SAndreas Färber     sysbus_init_irq(sbd, &s->irqX);
6615bc95aa2SDmitry Eremin-Solenikov 
6625bc95aa2SDmitry Eremin-Solenikov     return 0;
6635bc95aa2SDmitry Eremin-Solenikov }
6645bc95aa2SDmitry Eremin-Solenikov 
6655bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_gpio_regs = {
6665bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-gpio",
6675bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
6685bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
6695bc95aa2SDmitry Eremin-Solenikov     .fields = (VMStateField[]) {
6705bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(ilevel, StrongARMGPIOInfo),
6715bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(olevel, StrongARMGPIOInfo),
6725bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(dir, StrongARMGPIOInfo),
6735bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(rising, StrongARMGPIOInfo),
6745bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(falling, StrongARMGPIOInfo),
6755bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(status, StrongARMGPIOInfo),
6765bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(gafr, StrongARMGPIOInfo),
6775bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
6785bc95aa2SDmitry Eremin-Solenikov     },
6795bc95aa2SDmitry Eremin-Solenikov };
6805bc95aa2SDmitry Eremin-Solenikov 
681999e12bbSAnthony Liguori static void strongarm_gpio_class_init(ObjectClass *klass, void *data)
682999e12bbSAnthony Liguori {
68339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
684999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
685999e12bbSAnthony Liguori 
686999e12bbSAnthony Liguori     k->init = strongarm_gpio_initfn;
68739bffca2SAnthony Liguori     dc->desc = "StrongARM GPIO controller";
688999e12bbSAnthony Liguori }
689999e12bbSAnthony Liguori 
6908c43a6f0SAndreas Färber static const TypeInfo strongarm_gpio_info = {
691f55beb84SAndreas Färber     .name          = TYPE_STRONGARM_GPIO,
69239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
69339bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMGPIOInfo),
694999e12bbSAnthony Liguori     .class_init    = strongarm_gpio_class_init,
6955bc95aa2SDmitry Eremin-Solenikov };
6965bc95aa2SDmitry Eremin-Solenikov 
6975bc95aa2SDmitry Eremin-Solenikov /* Peripheral Pin Controller */
6985bc95aa2SDmitry Eremin-Solenikov #define PPDR 0x00
6995bc95aa2SDmitry Eremin-Solenikov #define PPSR 0x04
7005bc95aa2SDmitry Eremin-Solenikov #define PPAR 0x08
7015bc95aa2SDmitry Eremin-Solenikov #define PSDR 0x0c
7025bc95aa2SDmitry Eremin-Solenikov #define PPFR 0x10
7035bc95aa2SDmitry Eremin-Solenikov 
704c71e6732SAndreas Färber #define TYPE_STRONGARM_PPC "strongarm-ppc"
705c71e6732SAndreas Färber #define STRONGARM_PPC(obj) \
706c71e6732SAndreas Färber     OBJECT_CHECK(StrongARMPPCInfo, (obj), TYPE_STRONGARM_PPC)
707c71e6732SAndreas Färber 
7085bc95aa2SDmitry Eremin-Solenikov typedef struct StrongARMPPCInfo StrongARMPPCInfo;
7095bc95aa2SDmitry Eremin-Solenikov struct StrongARMPPCInfo {
710c71e6732SAndreas Färber     SysBusDevice parent_obj;
711c71e6732SAndreas Färber 
712eb2fefbcSAvi Kivity     MemoryRegion iomem;
7135bc95aa2SDmitry Eremin-Solenikov     qemu_irq handler[28];
7145bc95aa2SDmitry Eremin-Solenikov 
7155bc95aa2SDmitry Eremin-Solenikov     uint32_t ilevel;
7165bc95aa2SDmitry Eremin-Solenikov     uint32_t olevel;
7175bc95aa2SDmitry Eremin-Solenikov     uint32_t dir;
7185bc95aa2SDmitry Eremin-Solenikov     uint32_t ppar;
7195bc95aa2SDmitry Eremin-Solenikov     uint32_t psdr;
7205bc95aa2SDmitry Eremin-Solenikov     uint32_t ppfr;
7215bc95aa2SDmitry Eremin-Solenikov 
7225bc95aa2SDmitry Eremin-Solenikov     uint32_t prev_level;
7235bc95aa2SDmitry Eremin-Solenikov };
7245bc95aa2SDmitry Eremin-Solenikov 
7255bc95aa2SDmitry Eremin-Solenikov static void strongarm_ppc_set(void *opaque, int line, int level)
7265bc95aa2SDmitry Eremin-Solenikov {
7275bc95aa2SDmitry Eremin-Solenikov     StrongARMPPCInfo *s = opaque;
7285bc95aa2SDmitry Eremin-Solenikov 
7295bc95aa2SDmitry Eremin-Solenikov     if (level) {
7305bc95aa2SDmitry Eremin-Solenikov         s->ilevel |= 1 << line;
7315bc95aa2SDmitry Eremin-Solenikov     } else {
7325bc95aa2SDmitry Eremin-Solenikov         s->ilevel &= ~(1 << line);
7335bc95aa2SDmitry Eremin-Solenikov     }
7345bc95aa2SDmitry Eremin-Solenikov }
7355bc95aa2SDmitry Eremin-Solenikov 
7365bc95aa2SDmitry Eremin-Solenikov static void strongarm_ppc_handler_update(StrongARMPPCInfo *s)
7375bc95aa2SDmitry Eremin-Solenikov {
7385bc95aa2SDmitry Eremin-Solenikov     uint32_t level, diff;
7395bc95aa2SDmitry Eremin-Solenikov     int bit;
7405bc95aa2SDmitry Eremin-Solenikov 
7415bc95aa2SDmitry Eremin-Solenikov     level = s->olevel & s->dir;
7425bc95aa2SDmitry Eremin-Solenikov 
7435bc95aa2SDmitry Eremin-Solenikov     for (diff = s->prev_level ^ level; diff; diff ^= 1 << bit) {
7445bc95aa2SDmitry Eremin-Solenikov         bit = ffs(diff) - 1;
7455bc95aa2SDmitry Eremin-Solenikov         qemu_set_irq(s->handler[bit], (level >> bit) & 1);
7465bc95aa2SDmitry Eremin-Solenikov     }
7475bc95aa2SDmitry Eremin-Solenikov 
7485bc95aa2SDmitry Eremin-Solenikov     s->prev_level = level;
7495bc95aa2SDmitry Eremin-Solenikov }
7505bc95aa2SDmitry Eremin-Solenikov 
751a8170e5eSAvi Kivity static uint64_t strongarm_ppc_read(void *opaque, hwaddr offset,
752eb2fefbcSAvi Kivity                                    unsigned size)
7535bc95aa2SDmitry Eremin-Solenikov {
7545bc95aa2SDmitry Eremin-Solenikov     StrongARMPPCInfo *s = opaque;
7555bc95aa2SDmitry Eremin-Solenikov 
7565bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
7575bc95aa2SDmitry Eremin-Solenikov     case PPDR:        /* PPC Pin Direction registers */
7585bc95aa2SDmitry Eremin-Solenikov         return s->dir | ~0x3fffff;
7595bc95aa2SDmitry Eremin-Solenikov 
7605bc95aa2SDmitry Eremin-Solenikov     case PPSR:        /* PPC Pin State registers */
7615bc95aa2SDmitry Eremin-Solenikov         return (s->olevel & s->dir) |
7625bc95aa2SDmitry Eremin-Solenikov                (s->ilevel & ~s->dir) |
7635bc95aa2SDmitry Eremin-Solenikov                ~0x3fffff;
7645bc95aa2SDmitry Eremin-Solenikov 
7655bc95aa2SDmitry Eremin-Solenikov     case PPAR:
7665bc95aa2SDmitry Eremin-Solenikov         return s->ppar | ~0x41000;
7675bc95aa2SDmitry Eremin-Solenikov 
7685bc95aa2SDmitry Eremin-Solenikov     case PSDR:
7695bc95aa2SDmitry Eremin-Solenikov         return s->psdr;
7705bc95aa2SDmitry Eremin-Solenikov 
7715bc95aa2SDmitry Eremin-Solenikov     case PPFR:
7725bc95aa2SDmitry Eremin-Solenikov         return s->ppfr | ~0x7f001;
7735bc95aa2SDmitry Eremin-Solenikov 
7745bc95aa2SDmitry Eremin-Solenikov     default:
7755bc95aa2SDmitry Eremin-Solenikov         printf("%s: Bad offset 0x" TARGET_FMT_plx "\n", __func__, offset);
7765bc95aa2SDmitry Eremin-Solenikov     }
7775bc95aa2SDmitry Eremin-Solenikov 
7785bc95aa2SDmitry Eremin-Solenikov     return 0;
7795bc95aa2SDmitry Eremin-Solenikov }
7805bc95aa2SDmitry Eremin-Solenikov 
781a8170e5eSAvi Kivity static void strongarm_ppc_write(void *opaque, hwaddr offset,
782eb2fefbcSAvi Kivity                                 uint64_t value, unsigned size)
7835bc95aa2SDmitry Eremin-Solenikov {
7845bc95aa2SDmitry Eremin-Solenikov     StrongARMPPCInfo *s = opaque;
7855bc95aa2SDmitry Eremin-Solenikov 
7865bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
7875bc95aa2SDmitry Eremin-Solenikov     case PPDR:        /* PPC Pin Direction registers */
7885bc95aa2SDmitry Eremin-Solenikov         s->dir = value & 0x3fffff;
7895bc95aa2SDmitry Eremin-Solenikov         strongarm_ppc_handler_update(s);
7905bc95aa2SDmitry Eremin-Solenikov         break;
7915bc95aa2SDmitry Eremin-Solenikov 
7925bc95aa2SDmitry Eremin-Solenikov     case PPSR:        /* PPC Pin State registers */
7935bc95aa2SDmitry Eremin-Solenikov         s->olevel = value & s->dir & 0x3fffff;
7945bc95aa2SDmitry Eremin-Solenikov         strongarm_ppc_handler_update(s);
7955bc95aa2SDmitry Eremin-Solenikov         break;
7965bc95aa2SDmitry Eremin-Solenikov 
7975bc95aa2SDmitry Eremin-Solenikov     case PPAR:
7985bc95aa2SDmitry Eremin-Solenikov         s->ppar = value & 0x41000;
7995bc95aa2SDmitry Eremin-Solenikov         break;
8005bc95aa2SDmitry Eremin-Solenikov 
8015bc95aa2SDmitry Eremin-Solenikov     case PSDR:
8025bc95aa2SDmitry Eremin-Solenikov         s->psdr = value & 0x3fffff;
8035bc95aa2SDmitry Eremin-Solenikov         break;
8045bc95aa2SDmitry Eremin-Solenikov 
8055bc95aa2SDmitry Eremin-Solenikov     case PPFR:
8065bc95aa2SDmitry Eremin-Solenikov         s->ppfr = value & 0x7f001;
8075bc95aa2SDmitry Eremin-Solenikov         break;
8085bc95aa2SDmitry Eremin-Solenikov 
8095bc95aa2SDmitry Eremin-Solenikov     default:
8105bc95aa2SDmitry Eremin-Solenikov         printf("%s: Bad offset 0x" TARGET_FMT_plx "\n", __func__, offset);
8115bc95aa2SDmitry Eremin-Solenikov     }
8125bc95aa2SDmitry Eremin-Solenikov }
8135bc95aa2SDmitry Eremin-Solenikov 
814eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_ppc_ops = {
815eb2fefbcSAvi Kivity     .read = strongarm_ppc_read,
816eb2fefbcSAvi Kivity     .write = strongarm_ppc_write,
817eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
8185bc95aa2SDmitry Eremin-Solenikov };
8195bc95aa2SDmitry Eremin-Solenikov 
820c71e6732SAndreas Färber static int strongarm_ppc_init(SysBusDevice *sbd)
8215bc95aa2SDmitry Eremin-Solenikov {
822c71e6732SAndreas Färber     DeviceState *dev = DEVICE(sbd);
823c71e6732SAndreas Färber     StrongARMPPCInfo *s = STRONGARM_PPC(dev);
8245bc95aa2SDmitry Eremin-Solenikov 
825c71e6732SAndreas Färber     qdev_init_gpio_in(dev, strongarm_ppc_set, 22);
826c71e6732SAndreas Färber     qdev_init_gpio_out(dev, s->handler, 22);
8275bc95aa2SDmitry Eremin-Solenikov 
82864bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &strongarm_ppc_ops, s,
82964bde0f3SPaolo Bonzini                           "ppc", 0x1000);
8305bc95aa2SDmitry Eremin-Solenikov 
831c71e6732SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
8325bc95aa2SDmitry Eremin-Solenikov 
8335bc95aa2SDmitry Eremin-Solenikov     return 0;
8345bc95aa2SDmitry Eremin-Solenikov }
8355bc95aa2SDmitry Eremin-Solenikov 
8365bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_ppc_regs = {
8375bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-ppc",
8385bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
8395bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
8405bc95aa2SDmitry Eremin-Solenikov     .fields = (VMStateField[]) {
8415bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(ilevel, StrongARMPPCInfo),
8425bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(olevel, StrongARMPPCInfo),
8435bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(dir, StrongARMPPCInfo),
8445bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(ppar, StrongARMPPCInfo),
8455bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(psdr, StrongARMPPCInfo),
8465bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(ppfr, StrongARMPPCInfo),
8475bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
8485bc95aa2SDmitry Eremin-Solenikov     },
8495bc95aa2SDmitry Eremin-Solenikov };
8505bc95aa2SDmitry Eremin-Solenikov 
851999e12bbSAnthony Liguori static void strongarm_ppc_class_init(ObjectClass *klass, void *data)
852999e12bbSAnthony Liguori {
85339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
854999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
855999e12bbSAnthony Liguori 
856999e12bbSAnthony Liguori     k->init = strongarm_ppc_init;
85739bffca2SAnthony Liguori     dc->desc = "StrongARM PPC controller";
858999e12bbSAnthony Liguori }
859999e12bbSAnthony Liguori 
8608c43a6f0SAndreas Färber static const TypeInfo strongarm_ppc_info = {
861c71e6732SAndreas Färber     .name          = TYPE_STRONGARM_PPC,
86239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
86339bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMPPCInfo),
864999e12bbSAnthony Liguori     .class_init    = strongarm_ppc_class_init,
8655bc95aa2SDmitry Eremin-Solenikov };
8665bc95aa2SDmitry Eremin-Solenikov 
8675bc95aa2SDmitry Eremin-Solenikov /* UART Ports */
8685bc95aa2SDmitry Eremin-Solenikov #define UTCR0 0x00
8695bc95aa2SDmitry Eremin-Solenikov #define UTCR1 0x04
8705bc95aa2SDmitry Eremin-Solenikov #define UTCR2 0x08
8715bc95aa2SDmitry Eremin-Solenikov #define UTCR3 0x0c
8725bc95aa2SDmitry Eremin-Solenikov #define UTDR  0x14
8735bc95aa2SDmitry Eremin-Solenikov #define UTSR0 0x1c
8745bc95aa2SDmitry Eremin-Solenikov #define UTSR1 0x20
8755bc95aa2SDmitry Eremin-Solenikov 
8765bc95aa2SDmitry Eremin-Solenikov #define UTCR0_PE  (1 << 0) /* Parity enable */
8775bc95aa2SDmitry Eremin-Solenikov #define UTCR0_OES (1 << 1) /* Even parity */
8785bc95aa2SDmitry Eremin-Solenikov #define UTCR0_SBS (1 << 2) /* 2 stop bits */
8795bc95aa2SDmitry Eremin-Solenikov #define UTCR0_DSS (1 << 3) /* 8-bit data */
8805bc95aa2SDmitry Eremin-Solenikov 
8815bc95aa2SDmitry Eremin-Solenikov #define UTCR3_RXE (1 << 0) /* Rx enable */
8825bc95aa2SDmitry Eremin-Solenikov #define UTCR3_TXE (1 << 1) /* Tx enable */
8835bc95aa2SDmitry Eremin-Solenikov #define UTCR3_BRK (1 << 2) /* Force Break */
8845bc95aa2SDmitry Eremin-Solenikov #define UTCR3_RIE (1 << 3) /* Rx int enable */
8855bc95aa2SDmitry Eremin-Solenikov #define UTCR3_TIE (1 << 4) /* Tx int enable */
8865bc95aa2SDmitry Eremin-Solenikov #define UTCR3_LBM (1 << 5) /* Loopback */
8875bc95aa2SDmitry Eremin-Solenikov 
8885bc95aa2SDmitry Eremin-Solenikov #define UTSR0_TFS (1 << 0) /* Tx FIFO nearly empty */
8895bc95aa2SDmitry Eremin-Solenikov #define UTSR0_RFS (1 << 1) /* Rx FIFO nearly full */
8905bc95aa2SDmitry Eremin-Solenikov #define UTSR0_RID (1 << 2) /* Receiver Idle */
8915bc95aa2SDmitry Eremin-Solenikov #define UTSR0_RBB (1 << 3) /* Receiver begin break */
8925bc95aa2SDmitry Eremin-Solenikov #define UTSR0_REB (1 << 4) /* Receiver end break */
8935bc95aa2SDmitry Eremin-Solenikov #define UTSR0_EIF (1 << 5) /* Error in FIFO */
8945bc95aa2SDmitry Eremin-Solenikov 
8955bc95aa2SDmitry Eremin-Solenikov #define UTSR1_RNE (1 << 1) /* Receive FIFO not empty */
8965bc95aa2SDmitry Eremin-Solenikov #define UTSR1_TNF (1 << 2) /* Transmit FIFO not full */
8975bc95aa2SDmitry Eremin-Solenikov #define UTSR1_PRE (1 << 3) /* Parity error */
8985bc95aa2SDmitry Eremin-Solenikov #define UTSR1_FRE (1 << 4) /* Frame error */
8995bc95aa2SDmitry Eremin-Solenikov #define UTSR1_ROR (1 << 5) /* Receive Over Run */
9005bc95aa2SDmitry Eremin-Solenikov 
9015bc95aa2SDmitry Eremin-Solenikov #define RX_FIFO_PRE (1 << 8)
9025bc95aa2SDmitry Eremin-Solenikov #define RX_FIFO_FRE (1 << 9)
9035bc95aa2SDmitry Eremin-Solenikov #define RX_FIFO_ROR (1 << 10)
9045bc95aa2SDmitry Eremin-Solenikov 
905fff3af97SAndreas Färber #define TYPE_STRONGARM_UART "strongarm-uart"
906fff3af97SAndreas Färber #define STRONGARM_UART(obj) \
907fff3af97SAndreas Färber     OBJECT_CHECK(StrongARMUARTState, (obj), TYPE_STRONGARM_UART)
908fff3af97SAndreas Färber 
909fff3af97SAndreas Färber typedef struct StrongARMUARTState {
910fff3af97SAndreas Färber     SysBusDevice parent_obj;
911fff3af97SAndreas Färber 
912eb2fefbcSAvi Kivity     MemoryRegion iomem;
9135bc95aa2SDmitry Eremin-Solenikov     CharDriverState *chr;
9145bc95aa2SDmitry Eremin-Solenikov     qemu_irq irq;
9155bc95aa2SDmitry Eremin-Solenikov 
9165bc95aa2SDmitry Eremin-Solenikov     uint8_t utcr0;
9175bc95aa2SDmitry Eremin-Solenikov     uint16_t brd;
9185bc95aa2SDmitry Eremin-Solenikov     uint8_t utcr3;
9195bc95aa2SDmitry Eremin-Solenikov     uint8_t utsr0;
9205bc95aa2SDmitry Eremin-Solenikov     uint8_t utsr1;
9215bc95aa2SDmitry Eremin-Solenikov 
9225bc95aa2SDmitry Eremin-Solenikov     uint8_t tx_fifo[8];
9235bc95aa2SDmitry Eremin-Solenikov     uint8_t tx_start;
9245bc95aa2SDmitry Eremin-Solenikov     uint8_t tx_len;
9255bc95aa2SDmitry Eremin-Solenikov     uint16_t rx_fifo[12]; /* value + error flags in high bits */
9265bc95aa2SDmitry Eremin-Solenikov     uint8_t rx_start;
9275bc95aa2SDmitry Eremin-Solenikov     uint8_t rx_len;
9285bc95aa2SDmitry Eremin-Solenikov 
9295bc95aa2SDmitry Eremin-Solenikov     uint64_t char_transmit_time; /* time to transmit a char in ticks*/
9305bc95aa2SDmitry Eremin-Solenikov     bool wait_break_end;
9315bc95aa2SDmitry Eremin-Solenikov     QEMUTimer *rx_timeout_timer;
9325bc95aa2SDmitry Eremin-Solenikov     QEMUTimer *tx_timer;
9335bc95aa2SDmitry Eremin-Solenikov } StrongARMUARTState;
9345bc95aa2SDmitry Eremin-Solenikov 
9355bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_update_status(StrongARMUARTState *s)
9365bc95aa2SDmitry Eremin-Solenikov {
9375bc95aa2SDmitry Eremin-Solenikov     uint16_t utsr1 = 0;
9385bc95aa2SDmitry Eremin-Solenikov 
9395bc95aa2SDmitry Eremin-Solenikov     if (s->tx_len != 8) {
9405bc95aa2SDmitry Eremin-Solenikov         utsr1 |= UTSR1_TNF;
9415bc95aa2SDmitry Eremin-Solenikov     }
9425bc95aa2SDmitry Eremin-Solenikov 
9435bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len != 0) {
9445bc95aa2SDmitry Eremin-Solenikov         uint16_t ent = s->rx_fifo[s->rx_start];
9455bc95aa2SDmitry Eremin-Solenikov 
9465bc95aa2SDmitry Eremin-Solenikov         utsr1 |= UTSR1_RNE;
9475bc95aa2SDmitry Eremin-Solenikov         if (ent & RX_FIFO_PRE) {
9485bc95aa2SDmitry Eremin-Solenikov             s->utsr1 |= UTSR1_PRE;
9495bc95aa2SDmitry Eremin-Solenikov         }
9505bc95aa2SDmitry Eremin-Solenikov         if (ent & RX_FIFO_FRE) {
9515bc95aa2SDmitry Eremin-Solenikov             s->utsr1 |= UTSR1_FRE;
9525bc95aa2SDmitry Eremin-Solenikov         }
9535bc95aa2SDmitry Eremin-Solenikov         if (ent & RX_FIFO_ROR) {
9545bc95aa2SDmitry Eremin-Solenikov             s->utsr1 |= UTSR1_ROR;
9555bc95aa2SDmitry Eremin-Solenikov         }
9565bc95aa2SDmitry Eremin-Solenikov     }
9575bc95aa2SDmitry Eremin-Solenikov 
9585bc95aa2SDmitry Eremin-Solenikov     s->utsr1 = utsr1;
9595bc95aa2SDmitry Eremin-Solenikov }
9605bc95aa2SDmitry Eremin-Solenikov 
9615bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_update_int_status(StrongARMUARTState *s)
9625bc95aa2SDmitry Eremin-Solenikov {
9635bc95aa2SDmitry Eremin-Solenikov     uint16_t utsr0 = s->utsr0 &
9645bc95aa2SDmitry Eremin-Solenikov             (UTSR0_REB | UTSR0_RBB | UTSR0_RID);
9655bc95aa2SDmitry Eremin-Solenikov     int i;
9665bc95aa2SDmitry Eremin-Solenikov 
9675bc95aa2SDmitry Eremin-Solenikov     if ((s->utcr3 & UTCR3_TXE) &&
9685bc95aa2SDmitry Eremin-Solenikov                 (s->utcr3 & UTCR3_TIE) &&
9695bc95aa2SDmitry Eremin-Solenikov                 s->tx_len <= 4) {
9705bc95aa2SDmitry Eremin-Solenikov         utsr0 |= UTSR0_TFS;
9715bc95aa2SDmitry Eremin-Solenikov     }
9725bc95aa2SDmitry Eremin-Solenikov 
9735bc95aa2SDmitry Eremin-Solenikov     if ((s->utcr3 & UTCR3_RXE) &&
9745bc95aa2SDmitry Eremin-Solenikov                 (s->utcr3 & UTCR3_RIE) &&
9755bc95aa2SDmitry Eremin-Solenikov                 s->rx_len > 4) {
9765bc95aa2SDmitry Eremin-Solenikov         utsr0 |= UTSR0_RFS;
9775bc95aa2SDmitry Eremin-Solenikov     }
9785bc95aa2SDmitry Eremin-Solenikov 
9795bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < s->rx_len && i < 4; i++)
9805bc95aa2SDmitry Eremin-Solenikov         if (s->rx_fifo[(s->rx_start + i) % 12] & ~0xff) {
9815bc95aa2SDmitry Eremin-Solenikov             utsr0 |= UTSR0_EIF;
9825bc95aa2SDmitry Eremin-Solenikov             break;
9835bc95aa2SDmitry Eremin-Solenikov         }
9845bc95aa2SDmitry Eremin-Solenikov 
9855bc95aa2SDmitry Eremin-Solenikov     s->utsr0 = utsr0;
9865bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->irq, utsr0);
9875bc95aa2SDmitry Eremin-Solenikov }
9885bc95aa2SDmitry Eremin-Solenikov 
9895bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_update_parameters(StrongARMUARTState *s)
9905bc95aa2SDmitry Eremin-Solenikov {
9915bc95aa2SDmitry Eremin-Solenikov     int speed, parity, data_bits, stop_bits, frame_size;
9925bc95aa2SDmitry Eremin-Solenikov     QEMUSerialSetParams ssp;
9935bc95aa2SDmitry Eremin-Solenikov 
9945bc95aa2SDmitry Eremin-Solenikov     /* Start bit. */
9955bc95aa2SDmitry Eremin-Solenikov     frame_size = 1;
9965bc95aa2SDmitry Eremin-Solenikov     if (s->utcr0 & UTCR0_PE) {
9975bc95aa2SDmitry Eremin-Solenikov         /* Parity bit. */
9985bc95aa2SDmitry Eremin-Solenikov         frame_size++;
9995bc95aa2SDmitry Eremin-Solenikov         if (s->utcr0 & UTCR0_OES) {
10005bc95aa2SDmitry Eremin-Solenikov             parity = 'E';
10015bc95aa2SDmitry Eremin-Solenikov         } else {
10025bc95aa2SDmitry Eremin-Solenikov             parity = 'O';
10035bc95aa2SDmitry Eremin-Solenikov         }
10045bc95aa2SDmitry Eremin-Solenikov     } else {
10055bc95aa2SDmitry Eremin-Solenikov             parity = 'N';
10065bc95aa2SDmitry Eremin-Solenikov     }
10075bc95aa2SDmitry Eremin-Solenikov     if (s->utcr0 & UTCR0_SBS) {
10085bc95aa2SDmitry Eremin-Solenikov         stop_bits = 2;
10095bc95aa2SDmitry Eremin-Solenikov     } else {
10105bc95aa2SDmitry Eremin-Solenikov         stop_bits = 1;
10115bc95aa2SDmitry Eremin-Solenikov     }
10125bc95aa2SDmitry Eremin-Solenikov 
10135bc95aa2SDmitry Eremin-Solenikov     data_bits = (s->utcr0 & UTCR0_DSS) ? 8 : 7;
10145bc95aa2SDmitry Eremin-Solenikov     frame_size += data_bits + stop_bits;
10155bc95aa2SDmitry Eremin-Solenikov     speed = 3686400 / 16 / (s->brd + 1);
10165bc95aa2SDmitry Eremin-Solenikov     ssp.speed = speed;
10175bc95aa2SDmitry Eremin-Solenikov     ssp.parity = parity;
10185bc95aa2SDmitry Eremin-Solenikov     ssp.data_bits = data_bits;
10195bc95aa2SDmitry Eremin-Solenikov     ssp.stop_bits = stop_bits;
10205bc95aa2SDmitry Eremin-Solenikov     s->char_transmit_time =  (get_ticks_per_sec() / speed) * frame_size;
10215bc95aa2SDmitry Eremin-Solenikov     if (s->chr) {
102241084f1bSAnthony Liguori         qemu_chr_fe_ioctl(s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
10235bc95aa2SDmitry Eremin-Solenikov     }
10245bc95aa2SDmitry Eremin-Solenikov 
10255bc95aa2SDmitry Eremin-Solenikov     DPRINTF(stderr, "%s speed=%d parity=%c data=%d stop=%d\n", s->chr->label,
10265bc95aa2SDmitry Eremin-Solenikov             speed, parity, data_bits, stop_bits);
10275bc95aa2SDmitry Eremin-Solenikov }
10285bc95aa2SDmitry Eremin-Solenikov 
10295bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_rx_to(void *opaque)
10305bc95aa2SDmitry Eremin-Solenikov {
10315bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
10325bc95aa2SDmitry Eremin-Solenikov 
10335bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len) {
10345bc95aa2SDmitry Eremin-Solenikov         s->utsr0 |= UTSR0_RID;
10355bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_int_status(s);
10365bc95aa2SDmitry Eremin-Solenikov     }
10375bc95aa2SDmitry Eremin-Solenikov }
10385bc95aa2SDmitry Eremin-Solenikov 
10395bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_rx_push(StrongARMUARTState *s, uint16_t c)
10405bc95aa2SDmitry Eremin-Solenikov {
10415bc95aa2SDmitry Eremin-Solenikov     if ((s->utcr3 & UTCR3_RXE) == 0) {
10425bc95aa2SDmitry Eremin-Solenikov         /* rx disabled */
10435bc95aa2SDmitry Eremin-Solenikov         return;
10445bc95aa2SDmitry Eremin-Solenikov     }
10455bc95aa2SDmitry Eremin-Solenikov 
10465bc95aa2SDmitry Eremin-Solenikov     if (s->wait_break_end) {
10475bc95aa2SDmitry Eremin-Solenikov         s->utsr0 |= UTSR0_REB;
10485bc95aa2SDmitry Eremin-Solenikov         s->wait_break_end = false;
10495bc95aa2SDmitry Eremin-Solenikov     }
10505bc95aa2SDmitry Eremin-Solenikov 
10515bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len < 12) {
10525bc95aa2SDmitry Eremin-Solenikov         s->rx_fifo[(s->rx_start + s->rx_len) % 12] = c;
10535bc95aa2SDmitry Eremin-Solenikov         s->rx_len++;
10545bc95aa2SDmitry Eremin-Solenikov     } else
10555bc95aa2SDmitry Eremin-Solenikov         s->rx_fifo[(s->rx_start + 11) % 12] |= RX_FIFO_ROR;
10565bc95aa2SDmitry Eremin-Solenikov }
10575bc95aa2SDmitry Eremin-Solenikov 
10585bc95aa2SDmitry Eremin-Solenikov static int strongarm_uart_can_receive(void *opaque)
10595bc95aa2SDmitry Eremin-Solenikov {
10605bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
10615bc95aa2SDmitry Eremin-Solenikov 
10625bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len == 12) {
10635bc95aa2SDmitry Eremin-Solenikov         return 0;
10645bc95aa2SDmitry Eremin-Solenikov     }
10655bc95aa2SDmitry Eremin-Solenikov     /* It's best not to get more than 2/3 of RX FIFO, so advertise that much */
10665bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len < 8) {
10675bc95aa2SDmitry Eremin-Solenikov         return 8 - s->rx_len;
10685bc95aa2SDmitry Eremin-Solenikov     }
10695bc95aa2SDmitry Eremin-Solenikov     return 1;
10705bc95aa2SDmitry Eremin-Solenikov }
10715bc95aa2SDmitry Eremin-Solenikov 
10725bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_receive(void *opaque, const uint8_t *buf, int size)
10735bc95aa2SDmitry Eremin-Solenikov {
10745bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
10755bc95aa2SDmitry Eremin-Solenikov     int i;
10765bc95aa2SDmitry Eremin-Solenikov 
10775bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < size; i++) {
10785bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_rx_push(s, buf[i]);
10795bc95aa2SDmitry Eremin-Solenikov     }
10805bc95aa2SDmitry Eremin-Solenikov 
10815bc95aa2SDmitry Eremin-Solenikov     /* call the timeout receive callback in 3 char transmit time */
1082bc72ad67SAlex Bligh     timer_mod(s->rx_timeout_timer,
1083bc72ad67SAlex Bligh                     qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 3);
10845bc95aa2SDmitry Eremin-Solenikov 
10855bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_status(s);
10865bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_int_status(s);
10875bc95aa2SDmitry Eremin-Solenikov }
10885bc95aa2SDmitry Eremin-Solenikov 
10895bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_event(void *opaque, int event)
10905bc95aa2SDmitry Eremin-Solenikov {
10915bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
10925bc95aa2SDmitry Eremin-Solenikov     if (event == CHR_EVENT_BREAK) {
10935bc95aa2SDmitry Eremin-Solenikov         s->utsr0 |= UTSR0_RBB;
10945bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_rx_push(s, RX_FIFO_FRE);
10955bc95aa2SDmitry Eremin-Solenikov         s->wait_break_end = true;
10965bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_status(s);
10975bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_int_status(s);
10985bc95aa2SDmitry Eremin-Solenikov     }
10995bc95aa2SDmitry Eremin-Solenikov }
11005bc95aa2SDmitry Eremin-Solenikov 
11015bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_tx(void *opaque)
11025bc95aa2SDmitry Eremin-Solenikov {
11035bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
1104bc72ad67SAlex Bligh     uint64_t new_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
11055bc95aa2SDmitry Eremin-Solenikov 
11065bc95aa2SDmitry Eremin-Solenikov     if (s->utcr3 & UTCR3_LBM) /* loopback */ {
11075bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_receive(s, &s->tx_fifo[s->tx_start], 1);
11085bc95aa2SDmitry Eremin-Solenikov     } else if (s->chr) {
11092cc6e0a1SAnthony Liguori         qemu_chr_fe_write(s->chr, &s->tx_fifo[s->tx_start], 1);
11105bc95aa2SDmitry Eremin-Solenikov     }
11115bc95aa2SDmitry Eremin-Solenikov 
11125bc95aa2SDmitry Eremin-Solenikov     s->tx_start = (s->tx_start + 1) % 8;
11135bc95aa2SDmitry Eremin-Solenikov     s->tx_len--;
11145bc95aa2SDmitry Eremin-Solenikov     if (s->tx_len) {
1115bc72ad67SAlex Bligh         timer_mod(s->tx_timer, new_xmit_ts + s->char_transmit_time);
11165bc95aa2SDmitry Eremin-Solenikov     }
11175bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_status(s);
11185bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_int_status(s);
11195bc95aa2SDmitry Eremin-Solenikov }
11205bc95aa2SDmitry Eremin-Solenikov 
1121a8170e5eSAvi Kivity static uint64_t strongarm_uart_read(void *opaque, hwaddr addr,
1122eb2fefbcSAvi Kivity                                     unsigned size)
11235bc95aa2SDmitry Eremin-Solenikov {
11245bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
11255bc95aa2SDmitry Eremin-Solenikov     uint16_t ret;
11265bc95aa2SDmitry Eremin-Solenikov 
11275bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
11285bc95aa2SDmitry Eremin-Solenikov     case UTCR0:
11295bc95aa2SDmitry Eremin-Solenikov         return s->utcr0;
11305bc95aa2SDmitry Eremin-Solenikov 
11315bc95aa2SDmitry Eremin-Solenikov     case UTCR1:
11325bc95aa2SDmitry Eremin-Solenikov         return s->brd >> 8;
11335bc95aa2SDmitry Eremin-Solenikov 
11345bc95aa2SDmitry Eremin-Solenikov     case UTCR2:
11355bc95aa2SDmitry Eremin-Solenikov         return s->brd & 0xff;
11365bc95aa2SDmitry Eremin-Solenikov 
11375bc95aa2SDmitry Eremin-Solenikov     case UTCR3:
11385bc95aa2SDmitry Eremin-Solenikov         return s->utcr3;
11395bc95aa2SDmitry Eremin-Solenikov 
11405bc95aa2SDmitry Eremin-Solenikov     case UTDR:
11415bc95aa2SDmitry Eremin-Solenikov         if (s->rx_len != 0) {
11425bc95aa2SDmitry Eremin-Solenikov             ret = s->rx_fifo[s->rx_start];
11435bc95aa2SDmitry Eremin-Solenikov             s->rx_start = (s->rx_start + 1) % 12;
11445bc95aa2SDmitry Eremin-Solenikov             s->rx_len--;
11455bc95aa2SDmitry Eremin-Solenikov             strongarm_uart_update_status(s);
11465bc95aa2SDmitry Eremin-Solenikov             strongarm_uart_update_int_status(s);
11475bc95aa2SDmitry Eremin-Solenikov             return ret;
11485bc95aa2SDmitry Eremin-Solenikov         }
11495bc95aa2SDmitry Eremin-Solenikov         return 0;
11505bc95aa2SDmitry Eremin-Solenikov 
11515bc95aa2SDmitry Eremin-Solenikov     case UTSR0:
11525bc95aa2SDmitry Eremin-Solenikov         return s->utsr0;
11535bc95aa2SDmitry Eremin-Solenikov 
11545bc95aa2SDmitry Eremin-Solenikov     case UTSR1:
11555bc95aa2SDmitry Eremin-Solenikov         return s->utsr1;
11565bc95aa2SDmitry Eremin-Solenikov 
11575bc95aa2SDmitry Eremin-Solenikov     default:
11585bc95aa2SDmitry Eremin-Solenikov         printf("%s: Bad register 0x" TARGET_FMT_plx "\n", __func__, addr);
11595bc95aa2SDmitry Eremin-Solenikov         return 0;
11605bc95aa2SDmitry Eremin-Solenikov     }
11615bc95aa2SDmitry Eremin-Solenikov }
11625bc95aa2SDmitry Eremin-Solenikov 
1163a8170e5eSAvi Kivity static void strongarm_uart_write(void *opaque, hwaddr addr,
1164eb2fefbcSAvi Kivity                                  uint64_t value, unsigned size)
11655bc95aa2SDmitry Eremin-Solenikov {
11665bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
11675bc95aa2SDmitry Eremin-Solenikov 
11685bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
11695bc95aa2SDmitry Eremin-Solenikov     case UTCR0:
11705bc95aa2SDmitry Eremin-Solenikov         s->utcr0 = value & 0x7f;
11715bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_parameters(s);
11725bc95aa2SDmitry Eremin-Solenikov         break;
11735bc95aa2SDmitry Eremin-Solenikov 
11745bc95aa2SDmitry Eremin-Solenikov     case UTCR1:
11755bc95aa2SDmitry Eremin-Solenikov         s->brd = (s->brd & 0xff) | ((value & 0xf) << 8);
11765bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_parameters(s);
11775bc95aa2SDmitry Eremin-Solenikov         break;
11785bc95aa2SDmitry Eremin-Solenikov 
11795bc95aa2SDmitry Eremin-Solenikov     case UTCR2:
11805bc95aa2SDmitry Eremin-Solenikov         s->brd = (s->brd & 0xf00) | (value & 0xff);
11815bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_parameters(s);
11825bc95aa2SDmitry Eremin-Solenikov         break;
11835bc95aa2SDmitry Eremin-Solenikov 
11845bc95aa2SDmitry Eremin-Solenikov     case UTCR3:
11855bc95aa2SDmitry Eremin-Solenikov         s->utcr3 = value & 0x3f;
11865bc95aa2SDmitry Eremin-Solenikov         if ((s->utcr3 & UTCR3_RXE) == 0) {
11875bc95aa2SDmitry Eremin-Solenikov             s->rx_len = 0;
11885bc95aa2SDmitry Eremin-Solenikov         }
11895bc95aa2SDmitry Eremin-Solenikov         if ((s->utcr3 & UTCR3_TXE) == 0) {
11905bc95aa2SDmitry Eremin-Solenikov             s->tx_len = 0;
11915bc95aa2SDmitry Eremin-Solenikov         }
11925bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_status(s);
11935bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_int_status(s);
11945bc95aa2SDmitry Eremin-Solenikov         break;
11955bc95aa2SDmitry Eremin-Solenikov 
11965bc95aa2SDmitry Eremin-Solenikov     case UTDR:
11975bc95aa2SDmitry Eremin-Solenikov         if ((s->utcr3 & UTCR3_TXE) && s->tx_len != 8) {
11985bc95aa2SDmitry Eremin-Solenikov             s->tx_fifo[(s->tx_start + s->tx_len) % 8] = value;
11995bc95aa2SDmitry Eremin-Solenikov             s->tx_len++;
12005bc95aa2SDmitry Eremin-Solenikov             strongarm_uart_update_status(s);
12015bc95aa2SDmitry Eremin-Solenikov             strongarm_uart_update_int_status(s);
12025bc95aa2SDmitry Eremin-Solenikov             if (s->tx_len == 1) {
12035bc95aa2SDmitry Eremin-Solenikov                 strongarm_uart_tx(s);
12045bc95aa2SDmitry Eremin-Solenikov             }
12055bc95aa2SDmitry Eremin-Solenikov         }
12065bc95aa2SDmitry Eremin-Solenikov         break;
12075bc95aa2SDmitry Eremin-Solenikov 
12085bc95aa2SDmitry Eremin-Solenikov     case UTSR0:
12095bc95aa2SDmitry Eremin-Solenikov         s->utsr0 = s->utsr0 & ~(value &
12105bc95aa2SDmitry Eremin-Solenikov                 (UTSR0_REB | UTSR0_RBB | UTSR0_RID));
12115bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_int_status(s);
12125bc95aa2SDmitry Eremin-Solenikov         break;
12135bc95aa2SDmitry Eremin-Solenikov 
12145bc95aa2SDmitry Eremin-Solenikov     default:
12155bc95aa2SDmitry Eremin-Solenikov         printf("%s: Bad register 0x" TARGET_FMT_plx "\n", __func__, addr);
12165bc95aa2SDmitry Eremin-Solenikov     }
12175bc95aa2SDmitry Eremin-Solenikov }
12185bc95aa2SDmitry Eremin-Solenikov 
1219eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_uart_ops = {
1220eb2fefbcSAvi Kivity     .read = strongarm_uart_read,
1221eb2fefbcSAvi Kivity     .write = strongarm_uart_write,
1222eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
12235bc95aa2SDmitry Eremin-Solenikov };
12245bc95aa2SDmitry Eremin-Solenikov 
12255bc95aa2SDmitry Eremin-Solenikov static int strongarm_uart_init(SysBusDevice *dev)
12265bc95aa2SDmitry Eremin-Solenikov {
1227fff3af97SAndreas Färber     StrongARMUARTState *s = STRONGARM_UART(dev);
12285bc95aa2SDmitry Eremin-Solenikov 
122964bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &strongarm_uart_ops, s,
123064bde0f3SPaolo Bonzini                           "uart", 0x10000);
1231750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
12325bc95aa2SDmitry Eremin-Solenikov     sysbus_init_irq(dev, &s->irq);
12335bc95aa2SDmitry Eremin-Solenikov 
1234bc72ad67SAlex Bligh     s->rx_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, strongarm_uart_rx_to, s);
1235bc72ad67SAlex Bligh     s->tx_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, strongarm_uart_tx, s);
12365bc95aa2SDmitry Eremin-Solenikov 
12375bc95aa2SDmitry Eremin-Solenikov     if (s->chr) {
12385bc95aa2SDmitry Eremin-Solenikov         qemu_chr_add_handlers(s->chr,
12395bc95aa2SDmitry Eremin-Solenikov                         strongarm_uart_can_receive,
12405bc95aa2SDmitry Eremin-Solenikov                         strongarm_uart_receive,
12415bc95aa2SDmitry Eremin-Solenikov                         strongarm_uart_event,
12425bc95aa2SDmitry Eremin-Solenikov                         s);
12435bc95aa2SDmitry Eremin-Solenikov     }
12445bc95aa2SDmitry Eremin-Solenikov 
12455bc95aa2SDmitry Eremin-Solenikov     return 0;
12465bc95aa2SDmitry Eremin-Solenikov }
12475bc95aa2SDmitry Eremin-Solenikov 
12485bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_reset(DeviceState *dev)
12495bc95aa2SDmitry Eremin-Solenikov {
1250fff3af97SAndreas Färber     StrongARMUARTState *s = STRONGARM_UART(dev);
12515bc95aa2SDmitry Eremin-Solenikov 
12525bc95aa2SDmitry Eremin-Solenikov     s->utcr0 = UTCR0_DSS; /* 8 data, no parity */
12535bc95aa2SDmitry Eremin-Solenikov     s->brd = 23;    /* 9600 */
12545bc95aa2SDmitry Eremin-Solenikov     /* enable send & recv - this actually violates spec */
12555bc95aa2SDmitry Eremin-Solenikov     s->utcr3 = UTCR3_TXE | UTCR3_RXE;
12565bc95aa2SDmitry Eremin-Solenikov 
12575bc95aa2SDmitry Eremin-Solenikov     s->rx_len = s->tx_len = 0;
12585bc95aa2SDmitry Eremin-Solenikov 
12595bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_parameters(s);
12605bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_status(s);
12615bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_int_status(s);
12625bc95aa2SDmitry Eremin-Solenikov }
12635bc95aa2SDmitry Eremin-Solenikov 
12645bc95aa2SDmitry Eremin-Solenikov static int strongarm_uart_post_load(void *opaque, int version_id)
12655bc95aa2SDmitry Eremin-Solenikov {
12665bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
12675bc95aa2SDmitry Eremin-Solenikov 
12685bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_parameters(s);
12695bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_status(s);
12705bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_int_status(s);
12715bc95aa2SDmitry Eremin-Solenikov 
12725bc95aa2SDmitry Eremin-Solenikov     /* tx and restart timer */
12735bc95aa2SDmitry Eremin-Solenikov     if (s->tx_len) {
12745bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_tx(s);
12755bc95aa2SDmitry Eremin-Solenikov     }
12765bc95aa2SDmitry Eremin-Solenikov 
12775bc95aa2SDmitry Eremin-Solenikov     /* restart rx timeout timer */
12785bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len) {
1279bc72ad67SAlex Bligh         timer_mod(s->rx_timeout_timer,
1280bc72ad67SAlex Bligh                 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 3);
12815bc95aa2SDmitry Eremin-Solenikov     }
12825bc95aa2SDmitry Eremin-Solenikov 
12835bc95aa2SDmitry Eremin-Solenikov     return 0;
12845bc95aa2SDmitry Eremin-Solenikov }
12855bc95aa2SDmitry Eremin-Solenikov 
12865bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_uart_regs = {
12875bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-uart",
12885bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
12895bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
12905bc95aa2SDmitry Eremin-Solenikov     .post_load = strongarm_uart_post_load,
12915bc95aa2SDmitry Eremin-Solenikov     .fields = (VMStateField[]) {
12925bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(utcr0, StrongARMUARTState),
12935bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16(brd, StrongARMUARTState),
12945bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(utcr3, StrongARMUARTState),
12955bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(utsr0, StrongARMUARTState),
12965bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8_ARRAY(tx_fifo, StrongARMUARTState, 8),
12975bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(tx_start, StrongARMUARTState),
12985bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(tx_len, StrongARMUARTState),
12995bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16_ARRAY(rx_fifo, StrongARMUARTState, 12),
13005bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(rx_start, StrongARMUARTState),
13015bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(rx_len, StrongARMUARTState),
13025bc95aa2SDmitry Eremin-Solenikov         VMSTATE_BOOL(wait_break_end, StrongARMUARTState),
13035bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
13045bc95aa2SDmitry Eremin-Solenikov     },
13055bc95aa2SDmitry Eremin-Solenikov };
13065bc95aa2SDmitry Eremin-Solenikov 
1307999e12bbSAnthony Liguori static Property strongarm_uart_properties[] = {
13085bc95aa2SDmitry Eremin-Solenikov     DEFINE_PROP_CHR("chardev", StrongARMUARTState, chr),
13095bc95aa2SDmitry Eremin-Solenikov     DEFINE_PROP_END_OF_LIST(),
1310999e12bbSAnthony Liguori };
1311999e12bbSAnthony Liguori 
1312999e12bbSAnthony Liguori static void strongarm_uart_class_init(ObjectClass *klass, void *data)
1313999e12bbSAnthony Liguori {
131439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1315999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1316999e12bbSAnthony Liguori 
1317999e12bbSAnthony Liguori     k->init = strongarm_uart_init;
131839bffca2SAnthony Liguori     dc->desc = "StrongARM UART controller";
131939bffca2SAnthony Liguori     dc->reset = strongarm_uart_reset;
132039bffca2SAnthony Liguori     dc->vmsd = &vmstate_strongarm_uart_regs;
132139bffca2SAnthony Liguori     dc->props = strongarm_uart_properties;
13225bc95aa2SDmitry Eremin-Solenikov }
1323999e12bbSAnthony Liguori 
13248c43a6f0SAndreas Färber static const TypeInfo strongarm_uart_info = {
1325fff3af97SAndreas Färber     .name          = TYPE_STRONGARM_UART,
132639bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
132739bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMUARTState),
1328999e12bbSAnthony Liguori     .class_init    = strongarm_uart_class_init,
13295bc95aa2SDmitry Eremin-Solenikov };
13305bc95aa2SDmitry Eremin-Solenikov 
13315bc95aa2SDmitry Eremin-Solenikov /* Synchronous Serial Ports */
13320ca81872SAndreas Färber 
13330ca81872SAndreas Färber #define TYPE_STRONGARM_SSP "strongarm-ssp"
13340ca81872SAndreas Färber #define STRONGARM_SSP(obj) \
13350ca81872SAndreas Färber     OBJECT_CHECK(StrongARMSSPState, (obj), TYPE_STRONGARM_SSP)
13360ca81872SAndreas Färber 
13370ca81872SAndreas Färber typedef struct StrongARMSSPState {
13380ca81872SAndreas Färber     SysBusDevice parent_obj;
13390ca81872SAndreas Färber 
1340eb2fefbcSAvi Kivity     MemoryRegion iomem;
13415bc95aa2SDmitry Eremin-Solenikov     qemu_irq irq;
13425bc95aa2SDmitry Eremin-Solenikov     SSIBus *bus;
13435bc95aa2SDmitry Eremin-Solenikov 
13445bc95aa2SDmitry Eremin-Solenikov     uint16_t sscr[2];
13455bc95aa2SDmitry Eremin-Solenikov     uint16_t sssr;
13465bc95aa2SDmitry Eremin-Solenikov 
13475bc95aa2SDmitry Eremin-Solenikov     uint16_t rx_fifo[8];
13485bc95aa2SDmitry Eremin-Solenikov     uint8_t rx_level;
13495bc95aa2SDmitry Eremin-Solenikov     uint8_t rx_start;
13505bc95aa2SDmitry Eremin-Solenikov } StrongARMSSPState;
13515bc95aa2SDmitry Eremin-Solenikov 
13525bc95aa2SDmitry Eremin-Solenikov #define SSCR0 0x60 /* SSP Control register 0 */
13535bc95aa2SDmitry Eremin-Solenikov #define SSCR1 0x64 /* SSP Control register 1 */
13545bc95aa2SDmitry Eremin-Solenikov #define SSDR  0x6c /* SSP Data register */
13555bc95aa2SDmitry Eremin-Solenikov #define SSSR  0x74 /* SSP Status register */
13565bc95aa2SDmitry Eremin-Solenikov 
13575bc95aa2SDmitry Eremin-Solenikov /* Bitfields for above registers */
13585bc95aa2SDmitry Eremin-Solenikov #define SSCR0_SPI(x)    (((x) & 0x30) == 0x00)
13595bc95aa2SDmitry Eremin-Solenikov #define SSCR0_SSP(x)    (((x) & 0x30) == 0x10)
13605bc95aa2SDmitry Eremin-Solenikov #define SSCR0_UWIRE(x)  (((x) & 0x30) == 0x20)
13615bc95aa2SDmitry Eremin-Solenikov #define SSCR0_PSP(x)    (((x) & 0x30) == 0x30)
13625bc95aa2SDmitry Eremin-Solenikov #define SSCR0_SSE       (1 << 7)
13635bc95aa2SDmitry Eremin-Solenikov #define SSCR0_DSS(x)    (((x) & 0xf) + 1)
13645bc95aa2SDmitry Eremin-Solenikov #define SSCR1_RIE       (1 << 0)
13655bc95aa2SDmitry Eremin-Solenikov #define SSCR1_TIE       (1 << 1)
13665bc95aa2SDmitry Eremin-Solenikov #define SSCR1_LBM       (1 << 2)
13675bc95aa2SDmitry Eremin-Solenikov #define SSSR_TNF        (1 << 2)
13685bc95aa2SDmitry Eremin-Solenikov #define SSSR_RNE        (1 << 3)
13695bc95aa2SDmitry Eremin-Solenikov #define SSSR_TFS        (1 << 5)
13705bc95aa2SDmitry Eremin-Solenikov #define SSSR_RFS        (1 << 6)
13715bc95aa2SDmitry Eremin-Solenikov #define SSSR_ROR        (1 << 7)
13725bc95aa2SDmitry Eremin-Solenikov #define SSSR_RW         0x0080
13735bc95aa2SDmitry Eremin-Solenikov 
13745bc95aa2SDmitry Eremin-Solenikov static void strongarm_ssp_int_update(StrongARMSSPState *s)
13755bc95aa2SDmitry Eremin-Solenikov {
13765bc95aa2SDmitry Eremin-Solenikov     int level = 0;
13775bc95aa2SDmitry Eremin-Solenikov 
13785bc95aa2SDmitry Eremin-Solenikov     level |= (s->sssr & SSSR_ROR);
13795bc95aa2SDmitry Eremin-Solenikov     level |= (s->sssr & SSSR_RFS)  &&  (s->sscr[1] & SSCR1_RIE);
13805bc95aa2SDmitry Eremin-Solenikov     level |= (s->sssr & SSSR_TFS)  &&  (s->sscr[1] & SSCR1_TIE);
13815bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->irq, level);
13825bc95aa2SDmitry Eremin-Solenikov }
13835bc95aa2SDmitry Eremin-Solenikov 
13845bc95aa2SDmitry Eremin-Solenikov static void strongarm_ssp_fifo_update(StrongARMSSPState *s)
13855bc95aa2SDmitry Eremin-Solenikov {
13865bc95aa2SDmitry Eremin-Solenikov     s->sssr &= ~SSSR_TFS;
13875bc95aa2SDmitry Eremin-Solenikov     s->sssr &= ~SSSR_TNF;
13885bc95aa2SDmitry Eremin-Solenikov     if (s->sscr[0] & SSCR0_SSE) {
13895bc95aa2SDmitry Eremin-Solenikov         if (s->rx_level >= 4) {
13905bc95aa2SDmitry Eremin-Solenikov             s->sssr |= SSSR_RFS;
13915bc95aa2SDmitry Eremin-Solenikov         } else {
13925bc95aa2SDmitry Eremin-Solenikov             s->sssr &= ~SSSR_RFS;
13935bc95aa2SDmitry Eremin-Solenikov         }
13945bc95aa2SDmitry Eremin-Solenikov         if (s->rx_level) {
13955bc95aa2SDmitry Eremin-Solenikov             s->sssr |= SSSR_RNE;
13965bc95aa2SDmitry Eremin-Solenikov         } else {
13975bc95aa2SDmitry Eremin-Solenikov             s->sssr &= ~SSSR_RNE;
13985bc95aa2SDmitry Eremin-Solenikov         }
13995bc95aa2SDmitry Eremin-Solenikov         /* TX FIFO is never filled, so it is always in underrun
14005bc95aa2SDmitry Eremin-Solenikov            condition if SSP is enabled */
14015bc95aa2SDmitry Eremin-Solenikov         s->sssr |= SSSR_TFS;
14025bc95aa2SDmitry Eremin-Solenikov         s->sssr |= SSSR_TNF;
14035bc95aa2SDmitry Eremin-Solenikov     }
14045bc95aa2SDmitry Eremin-Solenikov 
14055bc95aa2SDmitry Eremin-Solenikov     strongarm_ssp_int_update(s);
14065bc95aa2SDmitry Eremin-Solenikov }
14075bc95aa2SDmitry Eremin-Solenikov 
1408a8170e5eSAvi Kivity static uint64_t strongarm_ssp_read(void *opaque, hwaddr addr,
1409eb2fefbcSAvi Kivity                                    unsigned size)
14105bc95aa2SDmitry Eremin-Solenikov {
14115bc95aa2SDmitry Eremin-Solenikov     StrongARMSSPState *s = opaque;
14125bc95aa2SDmitry Eremin-Solenikov     uint32_t retval;
14135bc95aa2SDmitry Eremin-Solenikov 
14145bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
14155bc95aa2SDmitry Eremin-Solenikov     case SSCR0:
14165bc95aa2SDmitry Eremin-Solenikov         return s->sscr[0];
14175bc95aa2SDmitry Eremin-Solenikov     case SSCR1:
14185bc95aa2SDmitry Eremin-Solenikov         return s->sscr[1];
14195bc95aa2SDmitry Eremin-Solenikov     case SSSR:
14205bc95aa2SDmitry Eremin-Solenikov         return s->sssr;
14215bc95aa2SDmitry Eremin-Solenikov     case SSDR:
14225bc95aa2SDmitry Eremin-Solenikov         if (~s->sscr[0] & SSCR0_SSE) {
14235bc95aa2SDmitry Eremin-Solenikov             return 0xffffffff;
14245bc95aa2SDmitry Eremin-Solenikov         }
14255bc95aa2SDmitry Eremin-Solenikov         if (s->rx_level < 1) {
14265bc95aa2SDmitry Eremin-Solenikov             printf("%s: SSP Rx Underrun\n", __func__);
14275bc95aa2SDmitry Eremin-Solenikov             return 0xffffffff;
14285bc95aa2SDmitry Eremin-Solenikov         }
14295bc95aa2SDmitry Eremin-Solenikov         s->rx_level--;
14305bc95aa2SDmitry Eremin-Solenikov         retval = s->rx_fifo[s->rx_start++];
14315bc95aa2SDmitry Eremin-Solenikov         s->rx_start &= 0x7;
14325bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_fifo_update(s);
14335bc95aa2SDmitry Eremin-Solenikov         return retval;
14345bc95aa2SDmitry Eremin-Solenikov     default:
14355bc95aa2SDmitry Eremin-Solenikov         printf("%s: Bad register 0x" TARGET_FMT_plx "\n", __func__, addr);
14365bc95aa2SDmitry Eremin-Solenikov         break;
14375bc95aa2SDmitry Eremin-Solenikov     }
14385bc95aa2SDmitry Eremin-Solenikov     return 0;
14395bc95aa2SDmitry Eremin-Solenikov }
14405bc95aa2SDmitry Eremin-Solenikov 
1441a8170e5eSAvi Kivity static void strongarm_ssp_write(void *opaque, hwaddr addr,
1442eb2fefbcSAvi Kivity                                 uint64_t value, unsigned size)
14435bc95aa2SDmitry Eremin-Solenikov {
14445bc95aa2SDmitry Eremin-Solenikov     StrongARMSSPState *s = opaque;
14455bc95aa2SDmitry Eremin-Solenikov 
14465bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
14475bc95aa2SDmitry Eremin-Solenikov     case SSCR0:
14485bc95aa2SDmitry Eremin-Solenikov         s->sscr[0] = value & 0xffbf;
14495bc95aa2SDmitry Eremin-Solenikov         if ((s->sscr[0] & SSCR0_SSE) && SSCR0_DSS(value) < 4) {
14505bc95aa2SDmitry Eremin-Solenikov             printf("%s: Wrong data size: %i bits\n", __func__,
1451eb2fefbcSAvi Kivity                    (int)SSCR0_DSS(value));
14525bc95aa2SDmitry Eremin-Solenikov         }
14535bc95aa2SDmitry Eremin-Solenikov         if (!(value & SSCR0_SSE)) {
14545bc95aa2SDmitry Eremin-Solenikov             s->sssr = 0;
14555bc95aa2SDmitry Eremin-Solenikov             s->rx_level = 0;
14565bc95aa2SDmitry Eremin-Solenikov         }
14575bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_fifo_update(s);
14585bc95aa2SDmitry Eremin-Solenikov         break;
14595bc95aa2SDmitry Eremin-Solenikov 
14605bc95aa2SDmitry Eremin-Solenikov     case SSCR1:
14615bc95aa2SDmitry Eremin-Solenikov         s->sscr[1] = value & 0x2f;
14625bc95aa2SDmitry Eremin-Solenikov         if (value & SSCR1_LBM) {
14635bc95aa2SDmitry Eremin-Solenikov             printf("%s: Attempt to use SSP LBM mode\n", __func__);
14645bc95aa2SDmitry Eremin-Solenikov         }
14655bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_fifo_update(s);
14665bc95aa2SDmitry Eremin-Solenikov         break;
14675bc95aa2SDmitry Eremin-Solenikov 
14685bc95aa2SDmitry Eremin-Solenikov     case SSSR:
14695bc95aa2SDmitry Eremin-Solenikov         s->sssr &= ~(value & SSSR_RW);
14705bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_int_update(s);
14715bc95aa2SDmitry Eremin-Solenikov         break;
14725bc95aa2SDmitry Eremin-Solenikov 
14735bc95aa2SDmitry Eremin-Solenikov     case SSDR:
14745bc95aa2SDmitry Eremin-Solenikov         if (SSCR0_UWIRE(s->sscr[0])) {
14755bc95aa2SDmitry Eremin-Solenikov             value &= 0xff;
14765bc95aa2SDmitry Eremin-Solenikov         } else
14775bc95aa2SDmitry Eremin-Solenikov             /* Note how 32bits overflow does no harm here */
14785bc95aa2SDmitry Eremin-Solenikov             value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
14795bc95aa2SDmitry Eremin-Solenikov 
14805bc95aa2SDmitry Eremin-Solenikov         /* Data goes from here to the Tx FIFO and is shifted out from
14815bc95aa2SDmitry Eremin-Solenikov          * there directly to the slave, no need to buffer it.
14825bc95aa2SDmitry Eremin-Solenikov          */
14835bc95aa2SDmitry Eremin-Solenikov         if (s->sscr[0] & SSCR0_SSE) {
14845bc95aa2SDmitry Eremin-Solenikov             uint32_t readval;
14855bc95aa2SDmitry Eremin-Solenikov             if (s->sscr[1] & SSCR1_LBM) {
14865bc95aa2SDmitry Eremin-Solenikov                 readval = value;
14875bc95aa2SDmitry Eremin-Solenikov             } else {
14885bc95aa2SDmitry Eremin-Solenikov                 readval = ssi_transfer(s->bus, value);
14895bc95aa2SDmitry Eremin-Solenikov             }
14905bc95aa2SDmitry Eremin-Solenikov 
14915bc95aa2SDmitry Eremin-Solenikov             if (s->rx_level < 0x08) {
14925bc95aa2SDmitry Eremin-Solenikov                 s->rx_fifo[(s->rx_start + s->rx_level++) & 0x7] = readval;
14935bc95aa2SDmitry Eremin-Solenikov             } else {
14945bc95aa2SDmitry Eremin-Solenikov                 s->sssr |= SSSR_ROR;
14955bc95aa2SDmitry Eremin-Solenikov             }
14965bc95aa2SDmitry Eremin-Solenikov         }
14975bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_fifo_update(s);
14985bc95aa2SDmitry Eremin-Solenikov         break;
14995bc95aa2SDmitry Eremin-Solenikov 
15005bc95aa2SDmitry Eremin-Solenikov     default:
15015bc95aa2SDmitry Eremin-Solenikov         printf("%s: Bad register 0x" TARGET_FMT_plx "\n", __func__, addr);
15025bc95aa2SDmitry Eremin-Solenikov         break;
15035bc95aa2SDmitry Eremin-Solenikov     }
15045bc95aa2SDmitry Eremin-Solenikov }
15055bc95aa2SDmitry Eremin-Solenikov 
1506eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_ssp_ops = {
1507eb2fefbcSAvi Kivity     .read = strongarm_ssp_read,
1508eb2fefbcSAvi Kivity     .write = strongarm_ssp_write,
1509eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
15105bc95aa2SDmitry Eremin-Solenikov };
15115bc95aa2SDmitry Eremin-Solenikov 
15125bc95aa2SDmitry Eremin-Solenikov static int strongarm_ssp_post_load(void *opaque, int version_id)
15135bc95aa2SDmitry Eremin-Solenikov {
15145bc95aa2SDmitry Eremin-Solenikov     StrongARMSSPState *s = opaque;
15155bc95aa2SDmitry Eremin-Solenikov 
15165bc95aa2SDmitry Eremin-Solenikov     strongarm_ssp_fifo_update(s);
15175bc95aa2SDmitry Eremin-Solenikov 
15185bc95aa2SDmitry Eremin-Solenikov     return 0;
15195bc95aa2SDmitry Eremin-Solenikov }
15205bc95aa2SDmitry Eremin-Solenikov 
15210ca81872SAndreas Färber static int strongarm_ssp_init(SysBusDevice *sbd)
15225bc95aa2SDmitry Eremin-Solenikov {
15230ca81872SAndreas Färber     DeviceState *dev = DEVICE(sbd);
15240ca81872SAndreas Färber     StrongARMSSPState *s = STRONGARM_SSP(dev);
15255bc95aa2SDmitry Eremin-Solenikov 
15260ca81872SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
15275bc95aa2SDmitry Eremin-Solenikov 
152864bde0f3SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &strongarm_ssp_ops, s,
152964bde0f3SPaolo Bonzini                           "ssp", 0x1000);
15300ca81872SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
15315bc95aa2SDmitry Eremin-Solenikov 
15320ca81872SAndreas Färber     s->bus = ssi_create_bus(dev, "ssi");
15335bc95aa2SDmitry Eremin-Solenikov     return 0;
15345bc95aa2SDmitry Eremin-Solenikov }
15355bc95aa2SDmitry Eremin-Solenikov 
15365bc95aa2SDmitry Eremin-Solenikov static void strongarm_ssp_reset(DeviceState *dev)
15375bc95aa2SDmitry Eremin-Solenikov {
15380ca81872SAndreas Färber     StrongARMSSPState *s = STRONGARM_SSP(dev);
15390ca81872SAndreas Färber 
15405bc95aa2SDmitry Eremin-Solenikov     s->sssr = 0x03; /* 3 bit data, SPI, disabled */
15415bc95aa2SDmitry Eremin-Solenikov     s->rx_start = 0;
15425bc95aa2SDmitry Eremin-Solenikov     s->rx_level = 0;
15435bc95aa2SDmitry Eremin-Solenikov }
15445bc95aa2SDmitry Eremin-Solenikov 
15455bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_ssp_regs = {
15465bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-ssp",
15475bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
15485bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
15495bc95aa2SDmitry Eremin-Solenikov     .post_load = strongarm_ssp_post_load,
15505bc95aa2SDmitry Eremin-Solenikov     .fields = (VMStateField[]) {
15515bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16_ARRAY(sscr, StrongARMSSPState, 2),
15525bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16(sssr, StrongARMSSPState),
15535bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16_ARRAY(rx_fifo, StrongARMSSPState, 8),
15545bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(rx_start, StrongARMSSPState),
15555bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(rx_level, StrongARMSSPState),
15565bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
15575bc95aa2SDmitry Eremin-Solenikov     },
15585bc95aa2SDmitry Eremin-Solenikov };
15595bc95aa2SDmitry Eremin-Solenikov 
1560999e12bbSAnthony Liguori static void strongarm_ssp_class_init(ObjectClass *klass, void *data)
1561999e12bbSAnthony Liguori {
156239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1563999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
1564999e12bbSAnthony Liguori 
1565999e12bbSAnthony Liguori     k->init = strongarm_ssp_init;
156639bffca2SAnthony Liguori     dc->desc = "StrongARM SSP controller";
156739bffca2SAnthony Liguori     dc->reset = strongarm_ssp_reset;
156839bffca2SAnthony Liguori     dc->vmsd = &vmstate_strongarm_ssp_regs;
1569999e12bbSAnthony Liguori }
1570999e12bbSAnthony Liguori 
15718c43a6f0SAndreas Färber static const TypeInfo strongarm_ssp_info = {
15720ca81872SAndreas Färber     .name          = TYPE_STRONGARM_SSP,
157339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
157439bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMSSPState),
1575999e12bbSAnthony Liguori     .class_init    = strongarm_ssp_class_init,
15765bc95aa2SDmitry Eremin-Solenikov };
15775bc95aa2SDmitry Eremin-Solenikov 
15785bc95aa2SDmitry Eremin-Solenikov /* Main CPU functions */
1579eb2fefbcSAvi Kivity StrongARMState *sa1110_init(MemoryRegion *sysmem,
1580eb2fefbcSAvi Kivity                             unsigned int sdram_size, const char *rev)
15815bc95aa2SDmitry Eremin-Solenikov {
15825bc95aa2SDmitry Eremin-Solenikov     StrongARMState *s;
15835bc95aa2SDmitry Eremin-Solenikov     int i;
15845bc95aa2SDmitry Eremin-Solenikov 
15857267c094SAnthony Liguori     s = g_malloc0(sizeof(StrongARMState));
15865bc95aa2SDmitry Eremin-Solenikov 
15875bc95aa2SDmitry Eremin-Solenikov     if (!rev) {
15885bc95aa2SDmitry Eremin-Solenikov         rev = "sa1110-b5";
15895bc95aa2SDmitry Eremin-Solenikov     }
15905bc95aa2SDmitry Eremin-Solenikov 
15915bc95aa2SDmitry Eremin-Solenikov     if (strncmp(rev, "sa1110", 6)) {
15926daf194dSMarkus Armbruster         error_report("Machine requires a SA1110 processor.");
15935bc95aa2SDmitry Eremin-Solenikov         exit(1);
15945bc95aa2SDmitry Eremin-Solenikov     }
15955bc95aa2SDmitry Eremin-Solenikov 
15968bf502e2SAndreas Färber     s->cpu = cpu_arm_init(rev);
15975bc95aa2SDmitry Eremin-Solenikov 
15988bf502e2SAndreas Färber     if (!s->cpu) {
15996daf194dSMarkus Armbruster         error_report("Unable to find CPU definition");
16005bc95aa2SDmitry Eremin-Solenikov         exit(1);
16015bc95aa2SDmitry Eremin-Solenikov     }
16025bc95aa2SDmitry Eremin-Solenikov 
16032c9b15caSPaolo Bonzini     memory_region_init_ram(&s->sdram, NULL, "strongarm.sdram", sdram_size);
1604c5705a77SAvi Kivity     vmstate_register_ram_global(&s->sdram);
1605eb2fefbcSAvi Kivity     memory_region_add_subregion(sysmem, SA_SDCS0, &s->sdram);
16065bc95aa2SDmitry Eremin-Solenikov 
16075bc95aa2SDmitry Eremin-Solenikov     s->pic = sysbus_create_varargs("strongarm_pic", 0x90050000,
16084f071cf9SPeter Maydell                     qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ),
16094f071cf9SPeter Maydell                     qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ),
16104f071cf9SPeter Maydell                     NULL);
16115bc95aa2SDmitry Eremin-Solenikov 
16125bc95aa2SDmitry Eremin-Solenikov     sysbus_create_varargs("pxa25x-timer", 0x90000000,
16135bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_OSTC0),
16145bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_OSTC1),
16155bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_OSTC2),
16165bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_OSTC3),
16175bc95aa2SDmitry Eremin-Solenikov                     NULL);
16185bc95aa2SDmitry Eremin-Solenikov 
16194e002105SAndreas Färber     sysbus_create_simple(TYPE_STRONGARM_RTC, 0x90010000,
16205bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_RTC_ALARM));
16215bc95aa2SDmitry Eremin-Solenikov 
16225bc95aa2SDmitry Eremin-Solenikov     s->gpio = strongarm_gpio_init(0x90040000, s->pic);
16235bc95aa2SDmitry Eremin-Solenikov 
1624c71e6732SAndreas Färber     s->ppc = sysbus_create_varargs(TYPE_STRONGARM_PPC, 0x90060000, NULL);
16255bc95aa2SDmitry Eremin-Solenikov 
16265bc95aa2SDmitry Eremin-Solenikov     for (i = 0; sa_serial[i].io_base; i++) {
1627fff3af97SAndreas Färber         DeviceState *dev = qdev_create(NULL, TYPE_STRONGARM_UART);
16285bc95aa2SDmitry Eremin-Solenikov         qdev_prop_set_chr(dev, "chardev", serial_hds[i]);
16295bc95aa2SDmitry Eremin-Solenikov         qdev_init_nofail(dev);
16301356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0,
16315bc95aa2SDmitry Eremin-Solenikov                 sa_serial[i].io_base);
16321356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
16335bc95aa2SDmitry Eremin-Solenikov                 qdev_get_gpio_in(s->pic, sa_serial[i].irq));
16345bc95aa2SDmitry Eremin-Solenikov     }
16355bc95aa2SDmitry Eremin-Solenikov 
16360ca81872SAndreas Färber     s->ssp = sysbus_create_varargs(TYPE_STRONGARM_SSP, 0x80070000,
16375bc95aa2SDmitry Eremin-Solenikov                 qdev_get_gpio_in(s->pic, SA_PIC_SSP), NULL);
16385bc95aa2SDmitry Eremin-Solenikov     s->ssp_bus = (SSIBus *)qdev_get_child_bus(s->ssp, "ssi");
16395bc95aa2SDmitry Eremin-Solenikov 
16405bc95aa2SDmitry Eremin-Solenikov     return s;
16415bc95aa2SDmitry Eremin-Solenikov }
16425bc95aa2SDmitry Eremin-Solenikov 
164383f7d43aSAndreas Färber static void strongarm_register_types(void)
16445bc95aa2SDmitry Eremin-Solenikov {
164539bffca2SAnthony Liguori     type_register_static(&strongarm_pic_info);
164639bffca2SAnthony Liguori     type_register_static(&strongarm_rtc_sysbus_info);
164739bffca2SAnthony Liguori     type_register_static(&strongarm_gpio_info);
164839bffca2SAnthony Liguori     type_register_static(&strongarm_ppc_info);
164939bffca2SAnthony Liguori     type_register_static(&strongarm_uart_info);
165039bffca2SAnthony Liguori     type_register_static(&strongarm_ssp_info);
16515bc95aa2SDmitry Eremin-Solenikov }
165283f7d43aSAndreas Färber 
165383f7d43aSAndreas Färber type_init(strongarm_register_types)
1654