xref: /qemu/hw/arm/strongarm.c (revision 06b40d250ecfa1633209c2e431a7a38acfd03a98)
15bc95aa2SDmitry Eremin-Solenikov /*
25bc95aa2SDmitry Eremin-Solenikov  * StrongARM SA-1100/SA-1110 emulation
35bc95aa2SDmitry Eremin-Solenikov  *
45bc95aa2SDmitry Eremin-Solenikov  * Copyright (C) 2011 Dmitry Eremin-Solenikov
55bc95aa2SDmitry Eremin-Solenikov  *
65bc95aa2SDmitry Eremin-Solenikov  * Largely based on StrongARM emulation:
75bc95aa2SDmitry Eremin-Solenikov  * Copyright (c) 2006 Openedhand Ltd.
85bc95aa2SDmitry Eremin-Solenikov  * Written by Andrzej Zaborowski <balrog@zabor.org>
95bc95aa2SDmitry Eremin-Solenikov  *
105bc95aa2SDmitry Eremin-Solenikov  * UART code based on QEMU 16550A UART emulation
115bc95aa2SDmitry Eremin-Solenikov  * Copyright (c) 2003-2004 Fabrice Bellard
125bc95aa2SDmitry Eremin-Solenikov  * Copyright (c) 2008 Citrix Systems, Inc.
135bc95aa2SDmitry Eremin-Solenikov  *
145bc95aa2SDmitry Eremin-Solenikov  *  This program is free software; you can redistribute it and/or modify
155bc95aa2SDmitry Eremin-Solenikov  *  it under the terms of the GNU General Public License version 2 as
165bc95aa2SDmitry Eremin-Solenikov  *  published by the Free Software Foundation.
175bc95aa2SDmitry Eremin-Solenikov  *
185bc95aa2SDmitry Eremin-Solenikov  *  This program is distributed in the hope that it will be useful,
195bc95aa2SDmitry Eremin-Solenikov  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
205bc95aa2SDmitry Eremin-Solenikov  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
215bc95aa2SDmitry Eremin-Solenikov  *  GNU General Public License for more details.
225bc95aa2SDmitry Eremin-Solenikov  *
235bc95aa2SDmitry Eremin-Solenikov  *  You should have received a copy of the GNU General Public License along
245bc95aa2SDmitry Eremin-Solenikov  *  with this program; if not, see <http://www.gnu.org/licenses/>.
256b620ca3SPaolo Bonzini  *
266b620ca3SPaolo Bonzini  *  Contributions after 2012-01-13 are licensed under the terms of the
276b620ca3SPaolo Bonzini  *  GNU GPL, version 2 or (at your option) any later version.
285bc95aa2SDmitry Eremin-Solenikov  */
29c8623c02SDirk Müller 
3012b16722SPeter Maydell #include "qemu/osdep.h"
3164552b6bSMarkus Armbruster #include "hw/irq.h"
32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
33ce35e229SEduardo Habkost #include "hw/qdev-properties-system.h"
3483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
35d6454270SMarkus Armbruster #include "migration/vmstate.h"
3647b43a1fSPaolo Bonzini #include "strongarm.h"
371de7afc9SPaolo Bonzini #include "qemu/error-report.h"
3812ec8bd5SPeter Maydell #include "hw/arm/boot.h"
394d43a603SMarc-André Lureau #include "chardev/char-fe.h"
407566c6efSMarc-André Lureau #include "chardev/char-serial.h"
4132cad1ffSPhilippe Mathieu-Daudé #include "system/system.h"
4232cad1ffSPhilippe Mathieu-Daudé #include "system/rtc.h"
438fd06719SAlistair Francis #include "hw/ssi/ssi.h"
443e80f690SMarkus Armbruster #include "qapi/error.h"
45f348b6d1SVeronia Bahaa #include "qemu/cutils.h"
4603dd024fSPaolo Bonzini #include "qemu/log.h"
47db1015e9SEduardo Habkost #include "qom/object.h"
48d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h"
495e5deca1SManos Pitsidianakis #include "trace.h"
505bc95aa2SDmitry Eremin-Solenikov 
515bc95aa2SDmitry Eremin-Solenikov /*
525bc95aa2SDmitry Eremin-Solenikov  TODO
535bc95aa2SDmitry Eremin-Solenikov  - Implement cp15, c14 ?
545bc95aa2SDmitry Eremin-Solenikov  - Implement cp15, c15 !!! (idle used in L)
555bc95aa2SDmitry Eremin-Solenikov  - Implement idle mode handling/DIM
565bc95aa2SDmitry Eremin-Solenikov  - Implement sleep mode/Wake sources
575bc95aa2SDmitry Eremin-Solenikov  - Implement reset control
585bc95aa2SDmitry Eremin-Solenikov  - Implement memory control regs
595bc95aa2SDmitry Eremin-Solenikov  - PCMCIA handling
605bc95aa2SDmitry Eremin-Solenikov  - Maybe support MBGNT/MBREQ
615bc95aa2SDmitry Eremin-Solenikov  - DMA channels
625bc95aa2SDmitry Eremin-Solenikov  - GPCLK
635bc95aa2SDmitry Eremin-Solenikov  - IrDA
645bc95aa2SDmitry Eremin-Solenikov  - MCP
655bc95aa2SDmitry Eremin-Solenikov  - Enhance UART with modem signals
665bc95aa2SDmitry Eremin-Solenikov  */
675bc95aa2SDmitry Eremin-Solenikov 
685bc95aa2SDmitry Eremin-Solenikov static struct {
69a8170e5eSAvi Kivity     hwaddr io_base;
705bc95aa2SDmitry Eremin-Solenikov     int irq;
715bc95aa2SDmitry Eremin-Solenikov } sa_serial[] = {
725bc95aa2SDmitry Eremin-Solenikov     { 0x80010000, SA_PIC_UART1 },
735bc95aa2SDmitry Eremin-Solenikov     { 0x80030000, SA_PIC_UART2 },
745bc95aa2SDmitry Eremin-Solenikov     { 0x80050000, SA_PIC_UART3 },
755bc95aa2SDmitry Eremin-Solenikov     { 0, 0 }
765bc95aa2SDmitry Eremin-Solenikov };
775bc95aa2SDmitry Eremin-Solenikov 
785bc95aa2SDmitry Eremin-Solenikov /* Interrupt Controller */
7974e075f6SAndreas Färber 
8074e075f6SAndreas Färber #define TYPE_STRONGARM_PIC "strongarm_pic"
818063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(StrongARMPICState, STRONGARM_PIC)
8274e075f6SAndreas Färber 
83db1015e9SEduardo Habkost struct StrongARMPICState {
8474e075f6SAndreas Färber     SysBusDevice parent_obj;
8574e075f6SAndreas Färber 
86eb2fefbcSAvi Kivity     MemoryRegion iomem;
875bc95aa2SDmitry Eremin-Solenikov     qemu_irq    irq;
885bc95aa2SDmitry Eremin-Solenikov     qemu_irq    fiq;
895bc95aa2SDmitry Eremin-Solenikov 
905bc95aa2SDmitry Eremin-Solenikov     uint32_t pending;
915bc95aa2SDmitry Eremin-Solenikov     uint32_t enabled;
925bc95aa2SDmitry Eremin-Solenikov     uint32_t is_fiq;
935bc95aa2SDmitry Eremin-Solenikov     uint32_t int_idle;
94db1015e9SEduardo Habkost };
955bc95aa2SDmitry Eremin-Solenikov 
965bc95aa2SDmitry Eremin-Solenikov #define ICIP    0x00
975bc95aa2SDmitry Eremin-Solenikov #define ICMR    0x04
985bc95aa2SDmitry Eremin-Solenikov #define ICLR    0x08
995bc95aa2SDmitry Eremin-Solenikov #define ICFP    0x10
1005bc95aa2SDmitry Eremin-Solenikov #define ICPR    0x20
1015bc95aa2SDmitry Eremin-Solenikov #define ICCR    0x0c
1025bc95aa2SDmitry Eremin-Solenikov 
1035bc95aa2SDmitry Eremin-Solenikov #define SA_PIC_SRCS     32
1045bc95aa2SDmitry Eremin-Solenikov 
1055bc95aa2SDmitry Eremin-Solenikov 
strongarm_pic_update(void * opaque)1065bc95aa2SDmitry Eremin-Solenikov static void strongarm_pic_update(void *opaque)
1075bc95aa2SDmitry Eremin-Solenikov {
1085bc95aa2SDmitry Eremin-Solenikov     StrongARMPICState *s = opaque;
1095bc95aa2SDmitry Eremin-Solenikov 
1105bc95aa2SDmitry Eremin-Solenikov     /* FIXME: reflect DIM */
1115bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->fiq, s->pending & s->enabled &  s->is_fiq);
1125bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->irq, s->pending & s->enabled & ~s->is_fiq);
1135bc95aa2SDmitry Eremin-Solenikov }
1145bc95aa2SDmitry Eremin-Solenikov 
strongarm_pic_set_irq(void * opaque,int irq,int level)1155bc95aa2SDmitry Eremin-Solenikov static void strongarm_pic_set_irq(void *opaque, int irq, int level)
1165bc95aa2SDmitry Eremin-Solenikov {
1175bc95aa2SDmitry Eremin-Solenikov     StrongARMPICState *s = opaque;
1185bc95aa2SDmitry Eremin-Solenikov 
1195bc95aa2SDmitry Eremin-Solenikov     if (level) {
1205bc95aa2SDmitry Eremin-Solenikov         s->pending |= 1 << irq;
1215bc95aa2SDmitry Eremin-Solenikov     } else {
1225bc95aa2SDmitry Eremin-Solenikov         s->pending &= ~(1 << irq);
1235bc95aa2SDmitry Eremin-Solenikov     }
1245bc95aa2SDmitry Eremin-Solenikov 
1255bc95aa2SDmitry Eremin-Solenikov     strongarm_pic_update(s);
1265bc95aa2SDmitry Eremin-Solenikov }
1275bc95aa2SDmitry Eremin-Solenikov 
strongarm_pic_mem_read(void * opaque,hwaddr offset,unsigned size)128a8170e5eSAvi Kivity static uint64_t strongarm_pic_mem_read(void *opaque, hwaddr offset,
129eb2fefbcSAvi Kivity                                        unsigned size)
1305bc95aa2SDmitry Eremin-Solenikov {
1315bc95aa2SDmitry Eremin-Solenikov     StrongARMPICState *s = opaque;
1325bc95aa2SDmitry Eremin-Solenikov 
1335bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
1345bc95aa2SDmitry Eremin-Solenikov     case ICIP:
1355bc95aa2SDmitry Eremin-Solenikov         return s->pending & ~s->is_fiq & s->enabled;
1365bc95aa2SDmitry Eremin-Solenikov     case ICMR:
1375bc95aa2SDmitry Eremin-Solenikov         return s->enabled;
1385bc95aa2SDmitry Eremin-Solenikov     case ICLR:
1395bc95aa2SDmitry Eremin-Solenikov         return s->is_fiq;
1405bc95aa2SDmitry Eremin-Solenikov     case ICCR:
1415bc95aa2SDmitry Eremin-Solenikov         return s->int_idle == 0;
1425bc95aa2SDmitry Eremin-Solenikov     case ICFP:
1435bc95aa2SDmitry Eremin-Solenikov         return s->pending & s->is_fiq & s->enabled;
1445bc95aa2SDmitry Eremin-Solenikov     case ICPR:
1455bc95aa2SDmitry Eremin-Solenikov         return s->pending;
1465bc95aa2SDmitry Eremin-Solenikov     default:
1475e5deca1SManos Pitsidianakis         qemu_log_mask(LOG_GUEST_ERROR,
1485e5deca1SManos Pitsidianakis                       "%s: Bad register offset 0x"HWADDR_FMT_plx"\n",
1495bc95aa2SDmitry Eremin-Solenikov                       __func__, offset);
1505bc95aa2SDmitry Eremin-Solenikov         return 0;
1515bc95aa2SDmitry Eremin-Solenikov     }
1525bc95aa2SDmitry Eremin-Solenikov }
1535bc95aa2SDmitry Eremin-Solenikov 
strongarm_pic_mem_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)154a8170e5eSAvi Kivity static void strongarm_pic_mem_write(void *opaque, hwaddr offset,
155eb2fefbcSAvi Kivity                                     uint64_t value, unsigned size)
1565bc95aa2SDmitry Eremin-Solenikov {
1575bc95aa2SDmitry Eremin-Solenikov     StrongARMPICState *s = opaque;
1585bc95aa2SDmitry Eremin-Solenikov 
1595bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
1605bc95aa2SDmitry Eremin-Solenikov     case ICMR:
1615bc95aa2SDmitry Eremin-Solenikov         s->enabled = value;
1625bc95aa2SDmitry Eremin-Solenikov         break;
1635bc95aa2SDmitry Eremin-Solenikov     case ICLR:
1645bc95aa2SDmitry Eremin-Solenikov         s->is_fiq = value;
1655bc95aa2SDmitry Eremin-Solenikov         break;
1665bc95aa2SDmitry Eremin-Solenikov     case ICCR:
1675bc95aa2SDmitry Eremin-Solenikov         s->int_idle = (value & 1) ? 0 : ~0;
1685bc95aa2SDmitry Eremin-Solenikov         break;
1695bc95aa2SDmitry Eremin-Solenikov     default:
1705e5deca1SManos Pitsidianakis         qemu_log_mask(LOG_GUEST_ERROR,
1715e5deca1SManos Pitsidianakis                      "%s: Bad register offset 0x"HWADDR_FMT_plx"\n",
1725bc95aa2SDmitry Eremin-Solenikov                      __func__, offset);
1735bc95aa2SDmitry Eremin-Solenikov         break;
1745bc95aa2SDmitry Eremin-Solenikov     }
1755bc95aa2SDmitry Eremin-Solenikov     strongarm_pic_update(s);
1765bc95aa2SDmitry Eremin-Solenikov }
1775bc95aa2SDmitry Eremin-Solenikov 
178eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_pic_ops = {
179eb2fefbcSAvi Kivity     .read = strongarm_pic_mem_read,
180eb2fefbcSAvi Kivity     .write = strongarm_pic_mem_write,
181eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
1825bc95aa2SDmitry Eremin-Solenikov };
1835bc95aa2SDmitry Eremin-Solenikov 
strongarm_pic_initfn(Object * obj)1845a67508cSxiaoqiang.zhao static void strongarm_pic_initfn(Object *obj)
1855bc95aa2SDmitry Eremin-Solenikov {
1865a67508cSxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
1875a67508cSxiaoqiang.zhao     StrongARMPICState *s = STRONGARM_PIC(obj);
1885a67508cSxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
1895bc95aa2SDmitry Eremin-Solenikov 
19074e075f6SAndreas Färber     qdev_init_gpio_in(dev, strongarm_pic_set_irq, SA_PIC_SRCS);
1915a67508cSxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &strongarm_pic_ops, s,
19264bde0f3SPaolo Bonzini                           "pic", 0x1000);
19374e075f6SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
19474e075f6SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
19574e075f6SAndreas Färber     sysbus_init_irq(sbd, &s->fiq);
1965bc95aa2SDmitry Eremin-Solenikov }
1975bc95aa2SDmitry Eremin-Solenikov 
strongarm_pic_post_load(void * opaque,int version_id)1985bc95aa2SDmitry Eremin-Solenikov static int strongarm_pic_post_load(void *opaque, int version_id)
1995bc95aa2SDmitry Eremin-Solenikov {
2005bc95aa2SDmitry Eremin-Solenikov     strongarm_pic_update(opaque);
2015bc95aa2SDmitry Eremin-Solenikov     return 0;
2025bc95aa2SDmitry Eremin-Solenikov }
2035bc95aa2SDmitry Eremin-Solenikov 
204cfa52e09SPhilippe Mathieu-Daudé static const VMStateDescription vmstate_strongarm_pic_regs = {
2055bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm_pic",
2065bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
2075bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
2085bc95aa2SDmitry Eremin-Solenikov     .post_load = strongarm_pic_post_load,
209607ef570SRichard Henderson     .fields = (const VMStateField[]) {
2105bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(pending, StrongARMPICState),
2115bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(enabled, StrongARMPICState),
2125bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(is_fiq, StrongARMPICState),
2135bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(int_idle, StrongARMPICState),
2145bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
2155bc95aa2SDmitry Eremin-Solenikov     },
2165bc95aa2SDmitry Eremin-Solenikov };
2175bc95aa2SDmitry Eremin-Solenikov 
strongarm_pic_class_init(ObjectClass * klass,const void * data)218*12d1a768SPhilippe Mathieu-Daudé static void strongarm_pic_class_init(ObjectClass *klass, const void *data)
219999e12bbSAnthony Liguori {
22039bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
221999e12bbSAnthony Liguori 
22239bffca2SAnthony Liguori     dc->desc = "StrongARM PIC";
22339bffca2SAnthony Liguori     dc->vmsd = &vmstate_strongarm_pic_regs;
224999e12bbSAnthony Liguori }
225999e12bbSAnthony Liguori 
2268c43a6f0SAndreas Färber static const TypeInfo strongarm_pic_info = {
22774e075f6SAndreas Färber     .name          = TYPE_STRONGARM_PIC,
22839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
22939bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMPICState),
2305a67508cSxiaoqiang.zhao     .instance_init = strongarm_pic_initfn,
231999e12bbSAnthony Liguori     .class_init    = strongarm_pic_class_init,
2325bc95aa2SDmitry Eremin-Solenikov };
2335bc95aa2SDmitry Eremin-Solenikov 
2345bc95aa2SDmitry Eremin-Solenikov /* Real-Time Clock */
2355bc95aa2SDmitry Eremin-Solenikov #define RTAR 0x00 /* RTC Alarm register */
2365bc95aa2SDmitry Eremin-Solenikov #define RCNR 0x04 /* RTC Counter register */
2375bc95aa2SDmitry Eremin-Solenikov #define RTTR 0x08 /* RTC Timer Trim register */
2385bc95aa2SDmitry Eremin-Solenikov #define RTSR 0x10 /* RTC Status register */
2395bc95aa2SDmitry Eremin-Solenikov 
2405bc95aa2SDmitry Eremin-Solenikov #define RTSR_AL (1 << 0) /* RTC Alarm detected */
2415bc95aa2SDmitry Eremin-Solenikov #define RTSR_HZ (1 << 1) /* RTC 1Hz detected */
2425bc95aa2SDmitry Eremin-Solenikov #define RTSR_ALE (1 << 2) /* RTC Alarm enable */
2435bc95aa2SDmitry Eremin-Solenikov #define RTSR_HZE (1 << 3) /* RTC 1Hz enable */
2445bc95aa2SDmitry Eremin-Solenikov 
2455bc95aa2SDmitry Eremin-Solenikov /* 16 LSB of RTTR are clockdiv for internal trim logic,
2465bc95aa2SDmitry Eremin-Solenikov  * trim delete isn't emulated, so
2475bc95aa2SDmitry Eremin-Solenikov  * f = 32 768 / (RTTR_trim + 1) */
2485bc95aa2SDmitry Eremin-Solenikov 
2494e002105SAndreas Färber #define TYPE_STRONGARM_RTC "strongarm-rtc"
2508063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(StrongARMRTCState, STRONGARM_RTC)
2514e002105SAndreas Färber 
252db1015e9SEduardo Habkost struct StrongARMRTCState {
2534e002105SAndreas Färber     SysBusDevice parent_obj;
2544e002105SAndreas Färber 
255eb2fefbcSAvi Kivity     MemoryRegion iomem;
2565bc95aa2SDmitry Eremin-Solenikov     uint32_t rttr;
2575bc95aa2SDmitry Eremin-Solenikov     uint32_t rtsr;
2585bc95aa2SDmitry Eremin-Solenikov     uint32_t rtar;
2595bc95aa2SDmitry Eremin-Solenikov     uint32_t last_rcnr;
2605bc95aa2SDmitry Eremin-Solenikov     int64_t last_hz;
2615bc95aa2SDmitry Eremin-Solenikov     QEMUTimer *rtc_alarm;
2625bc95aa2SDmitry Eremin-Solenikov     QEMUTimer *rtc_hz;
2635bc95aa2SDmitry Eremin-Solenikov     qemu_irq rtc_irq;
2645bc95aa2SDmitry Eremin-Solenikov     qemu_irq rtc_hz_irq;
265db1015e9SEduardo Habkost };
2665bc95aa2SDmitry Eremin-Solenikov 
strongarm_rtc_int_update(StrongARMRTCState * s)2675bc95aa2SDmitry Eremin-Solenikov static inline void strongarm_rtc_int_update(StrongARMRTCState *s)
2685bc95aa2SDmitry Eremin-Solenikov {
2695bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->rtc_irq, s->rtsr & RTSR_AL);
2705bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->rtc_hz_irq, s->rtsr & RTSR_HZ);
2715bc95aa2SDmitry Eremin-Solenikov }
2725bc95aa2SDmitry Eremin-Solenikov 
strongarm_rtc_hzupdate(StrongARMRTCState * s)2735bc95aa2SDmitry Eremin-Solenikov static void strongarm_rtc_hzupdate(StrongARMRTCState *s)
2745bc95aa2SDmitry Eremin-Solenikov {
275884f17c2SAlex Bligh     int64_t rt = qemu_clock_get_ms(rtc_clock);
2765bc95aa2SDmitry Eremin-Solenikov     s->last_rcnr += ((rt - s->last_hz) << 15) /
2775bc95aa2SDmitry Eremin-Solenikov             (1000 * ((s->rttr & 0xffff) + 1));
2785bc95aa2SDmitry Eremin-Solenikov     s->last_hz = rt;
2795bc95aa2SDmitry Eremin-Solenikov }
2805bc95aa2SDmitry Eremin-Solenikov 
strongarm_rtc_timer_update(StrongARMRTCState * s)2815bc95aa2SDmitry Eremin-Solenikov static inline void strongarm_rtc_timer_update(StrongARMRTCState *s)
2825bc95aa2SDmitry Eremin-Solenikov {
2835bc95aa2SDmitry Eremin-Solenikov     if ((s->rtsr & RTSR_HZE) && !(s->rtsr & RTSR_HZ)) {
284bc72ad67SAlex Bligh         timer_mod(s->rtc_hz, s->last_hz + 1000);
2855bc95aa2SDmitry Eremin-Solenikov     } else {
286bc72ad67SAlex Bligh         timer_del(s->rtc_hz);
2875bc95aa2SDmitry Eremin-Solenikov     }
2885bc95aa2SDmitry Eremin-Solenikov 
2895bc95aa2SDmitry Eremin-Solenikov     if ((s->rtsr & RTSR_ALE) && !(s->rtsr & RTSR_AL)) {
290bc72ad67SAlex Bligh         timer_mod(s->rtc_alarm, s->last_hz +
2915bc95aa2SDmitry Eremin-Solenikov                 (((s->rtar - s->last_rcnr) * 1000 *
2925bc95aa2SDmitry Eremin-Solenikov                   ((s->rttr & 0xffff) + 1)) >> 15));
2935bc95aa2SDmitry Eremin-Solenikov     } else {
294bc72ad67SAlex Bligh         timer_del(s->rtc_alarm);
2955bc95aa2SDmitry Eremin-Solenikov     }
2965bc95aa2SDmitry Eremin-Solenikov }
2975bc95aa2SDmitry Eremin-Solenikov 
strongarm_rtc_alarm_tick(void * opaque)2985bc95aa2SDmitry Eremin-Solenikov static inline void strongarm_rtc_alarm_tick(void *opaque)
2995bc95aa2SDmitry Eremin-Solenikov {
3005bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
3015bc95aa2SDmitry Eremin-Solenikov     s->rtsr |= RTSR_AL;
3025bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_timer_update(s);
3035bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_int_update(s);
3045bc95aa2SDmitry Eremin-Solenikov }
3055bc95aa2SDmitry Eremin-Solenikov 
strongarm_rtc_hz_tick(void * opaque)3065bc95aa2SDmitry Eremin-Solenikov static inline void strongarm_rtc_hz_tick(void *opaque)
3075bc95aa2SDmitry Eremin-Solenikov {
3085bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
3095bc95aa2SDmitry Eremin-Solenikov     s->rtsr |= RTSR_HZ;
3105bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_timer_update(s);
3115bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_int_update(s);
3125bc95aa2SDmitry Eremin-Solenikov }
3135bc95aa2SDmitry Eremin-Solenikov 
strongarm_rtc_read(void * opaque,hwaddr addr,unsigned size)314a8170e5eSAvi Kivity static uint64_t strongarm_rtc_read(void *opaque, hwaddr addr,
315eb2fefbcSAvi Kivity                                    unsigned size)
3165bc95aa2SDmitry Eremin-Solenikov {
3175bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
3185bc95aa2SDmitry Eremin-Solenikov 
3195bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
3205bc95aa2SDmitry Eremin-Solenikov     case RTTR:
3215bc95aa2SDmitry Eremin-Solenikov         return s->rttr;
3225bc95aa2SDmitry Eremin-Solenikov     case RTSR:
3235bc95aa2SDmitry Eremin-Solenikov         return s->rtsr;
3245bc95aa2SDmitry Eremin-Solenikov     case RTAR:
3255bc95aa2SDmitry Eremin-Solenikov         return s->rtar;
3265bc95aa2SDmitry Eremin-Solenikov     case RCNR:
3275bc95aa2SDmitry Eremin-Solenikov         return s->last_rcnr +
328884f17c2SAlex Bligh                 ((qemu_clock_get_ms(rtc_clock) - s->last_hz) << 15) /
3295bc95aa2SDmitry Eremin-Solenikov                 (1000 * ((s->rttr & 0xffff) + 1));
3305bc95aa2SDmitry Eremin-Solenikov     default:
3315e5deca1SManos Pitsidianakis         qemu_log_mask(LOG_GUEST_ERROR,
3325e5deca1SManos Pitsidianakis                       "%s: Bad rtc register read 0x"HWADDR_FMT_plx"\n",
3335e5deca1SManos Pitsidianakis                       __func__, addr);
3345bc95aa2SDmitry Eremin-Solenikov         return 0;
3355bc95aa2SDmitry Eremin-Solenikov     }
3365bc95aa2SDmitry Eremin-Solenikov }
3375bc95aa2SDmitry Eremin-Solenikov 
strongarm_rtc_write(void * opaque,hwaddr addr,uint64_t value,unsigned size)338a8170e5eSAvi Kivity static void strongarm_rtc_write(void *opaque, hwaddr addr,
339eb2fefbcSAvi Kivity                                 uint64_t value, unsigned size)
3405bc95aa2SDmitry Eremin-Solenikov {
3415bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
3425bc95aa2SDmitry Eremin-Solenikov     uint32_t old_rtsr;
3435bc95aa2SDmitry Eremin-Solenikov 
3445bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
3455bc95aa2SDmitry Eremin-Solenikov     case RTTR:
3465bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_hzupdate(s);
3475bc95aa2SDmitry Eremin-Solenikov         s->rttr = value;
3485bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_timer_update(s);
3495bc95aa2SDmitry Eremin-Solenikov         break;
3505bc95aa2SDmitry Eremin-Solenikov 
3515bc95aa2SDmitry Eremin-Solenikov     case RTSR:
3525bc95aa2SDmitry Eremin-Solenikov         old_rtsr = s->rtsr;
3535bc95aa2SDmitry Eremin-Solenikov         s->rtsr = (value & (RTSR_ALE | RTSR_HZE)) |
3545bc95aa2SDmitry Eremin-Solenikov                   (s->rtsr & ~(value & (RTSR_AL | RTSR_HZ)));
3555bc95aa2SDmitry Eremin-Solenikov 
3565bc95aa2SDmitry Eremin-Solenikov         if (s->rtsr != old_rtsr) {
3575bc95aa2SDmitry Eremin-Solenikov             strongarm_rtc_timer_update(s);
3585bc95aa2SDmitry Eremin-Solenikov         }
3595bc95aa2SDmitry Eremin-Solenikov 
3605bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_int_update(s);
3615bc95aa2SDmitry Eremin-Solenikov         break;
3625bc95aa2SDmitry Eremin-Solenikov 
3635bc95aa2SDmitry Eremin-Solenikov     case RTAR:
3645bc95aa2SDmitry Eremin-Solenikov         s->rtar = value;
3655bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_timer_update(s);
3665bc95aa2SDmitry Eremin-Solenikov         break;
3675bc95aa2SDmitry Eremin-Solenikov 
3685bc95aa2SDmitry Eremin-Solenikov     case RCNR:
3695bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_hzupdate(s);
3705bc95aa2SDmitry Eremin-Solenikov         s->last_rcnr = value;
3715bc95aa2SDmitry Eremin-Solenikov         strongarm_rtc_timer_update(s);
3725bc95aa2SDmitry Eremin-Solenikov         break;
3735bc95aa2SDmitry Eremin-Solenikov 
3745bc95aa2SDmitry Eremin-Solenikov     default:
3755e5deca1SManos Pitsidianakis         qemu_log_mask(LOG_GUEST_ERROR,
3765e5deca1SManos Pitsidianakis                       "%s: Bad rtc register write 0x"HWADDR_FMT_plx"\n",
3775e5deca1SManos Pitsidianakis                       __func__, addr);
3785bc95aa2SDmitry Eremin-Solenikov     }
3795bc95aa2SDmitry Eremin-Solenikov }
3805bc95aa2SDmitry Eremin-Solenikov 
381eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_rtc_ops = {
382eb2fefbcSAvi Kivity     .read = strongarm_rtc_read,
383eb2fefbcSAvi Kivity     .write = strongarm_rtc_write,
384eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
3855bc95aa2SDmitry Eremin-Solenikov };
3865bc95aa2SDmitry Eremin-Solenikov 
strongarm_rtc_init(Object * obj)3875a67508cSxiaoqiang.zhao static void strongarm_rtc_init(Object *obj)
3885bc95aa2SDmitry Eremin-Solenikov {
3895a67508cSxiaoqiang.zhao     StrongARMRTCState *s = STRONGARM_RTC(obj);
3905a67508cSxiaoqiang.zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
3915bc95aa2SDmitry Eremin-Solenikov     struct tm tm;
3925bc95aa2SDmitry Eremin-Solenikov 
3935bc95aa2SDmitry Eremin-Solenikov     s->rttr = 0x0;
3945bc95aa2SDmitry Eremin-Solenikov     s->rtsr = 0;
3955bc95aa2SDmitry Eremin-Solenikov 
3965bc95aa2SDmitry Eremin-Solenikov     qemu_get_timedate(&tm, 0);
3975bc95aa2SDmitry Eremin-Solenikov 
3985bc95aa2SDmitry Eremin-Solenikov     s->last_rcnr = (uint32_t) mktimegm(&tm);
399884f17c2SAlex Bligh     s->last_hz = qemu_clock_get_ms(rtc_clock);
4005bc95aa2SDmitry Eremin-Solenikov 
4015bc95aa2SDmitry Eremin-Solenikov     sysbus_init_irq(dev, &s->rtc_irq);
4025bc95aa2SDmitry Eremin-Solenikov     sysbus_init_irq(dev, &s->rtc_hz_irq);
4035bc95aa2SDmitry Eremin-Solenikov 
4045a67508cSxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &strongarm_rtc_ops, s,
40564bde0f3SPaolo Bonzini                           "rtc", 0x10000);
406750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
4075bc95aa2SDmitry Eremin-Solenikov }
4085bc95aa2SDmitry Eremin-Solenikov 
strongarm_rtc_realize(DeviceState * dev,Error ** errp)409efb27a49SPan Nengyuan static void strongarm_rtc_realize(DeviceState *dev, Error **errp)
410efb27a49SPan Nengyuan {
411efb27a49SPan Nengyuan     StrongARMRTCState *s = STRONGARM_RTC(dev);
412efb27a49SPan Nengyuan     s->rtc_alarm = timer_new_ms(rtc_clock, strongarm_rtc_alarm_tick, s);
413efb27a49SPan Nengyuan     s->rtc_hz = timer_new_ms(rtc_clock, strongarm_rtc_hz_tick, s);
414efb27a49SPan Nengyuan }
415efb27a49SPan Nengyuan 
strongarm_rtc_pre_save(void * opaque)41644b1ff31SDr. David Alan Gilbert static int strongarm_rtc_pre_save(void *opaque)
4175bc95aa2SDmitry Eremin-Solenikov {
4185bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
4195bc95aa2SDmitry Eremin-Solenikov 
4205bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_hzupdate(s);
42144b1ff31SDr. David Alan Gilbert 
42244b1ff31SDr. David Alan Gilbert     return 0;
4235bc95aa2SDmitry Eremin-Solenikov }
4245bc95aa2SDmitry Eremin-Solenikov 
strongarm_rtc_post_load(void * opaque,int version_id)4255bc95aa2SDmitry Eremin-Solenikov static int strongarm_rtc_post_load(void *opaque, int version_id)
4265bc95aa2SDmitry Eremin-Solenikov {
4275bc95aa2SDmitry Eremin-Solenikov     StrongARMRTCState *s = opaque;
4285bc95aa2SDmitry Eremin-Solenikov 
4295bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_timer_update(s);
4305bc95aa2SDmitry Eremin-Solenikov     strongarm_rtc_int_update(s);
4315bc95aa2SDmitry Eremin-Solenikov 
4325bc95aa2SDmitry Eremin-Solenikov     return 0;
4335bc95aa2SDmitry Eremin-Solenikov }
4345bc95aa2SDmitry Eremin-Solenikov 
4355bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_rtc_regs = {
4365bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-rtc",
4375bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
4385bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
4395bc95aa2SDmitry Eremin-Solenikov     .pre_save = strongarm_rtc_pre_save,
4405bc95aa2SDmitry Eremin-Solenikov     .post_load = strongarm_rtc_post_load,
441607ef570SRichard Henderson     .fields = (const VMStateField[]) {
4425bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(rttr, StrongARMRTCState),
4435bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(rtsr, StrongARMRTCState),
4445bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(rtar, StrongARMRTCState),
4455bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(last_rcnr, StrongARMRTCState),
4465bc95aa2SDmitry Eremin-Solenikov         VMSTATE_INT64(last_hz, StrongARMRTCState),
4475bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
4485bc95aa2SDmitry Eremin-Solenikov     },
4495bc95aa2SDmitry Eremin-Solenikov };
4505bc95aa2SDmitry Eremin-Solenikov 
strongarm_rtc_sysbus_class_init(ObjectClass * klass,const void * data)451*12d1a768SPhilippe Mathieu-Daudé static void strongarm_rtc_sysbus_class_init(ObjectClass *klass,
452*12d1a768SPhilippe Mathieu-Daudé                                             const void *data)
453999e12bbSAnthony Liguori {
45439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
455999e12bbSAnthony Liguori 
45639bffca2SAnthony Liguori     dc->desc = "StrongARM RTC Controller";
45739bffca2SAnthony Liguori     dc->vmsd = &vmstate_strongarm_rtc_regs;
458efb27a49SPan Nengyuan     dc->realize = strongarm_rtc_realize;
459999e12bbSAnthony Liguori }
460999e12bbSAnthony Liguori 
4618c43a6f0SAndreas Färber static const TypeInfo strongarm_rtc_sysbus_info = {
4624e002105SAndreas Färber     .name          = TYPE_STRONGARM_RTC,
46339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
46439bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMRTCState),
4655a67508cSxiaoqiang.zhao     .instance_init = strongarm_rtc_init,
466999e12bbSAnthony Liguori     .class_init    = strongarm_rtc_sysbus_class_init,
4675bc95aa2SDmitry Eremin-Solenikov };
4685bc95aa2SDmitry Eremin-Solenikov 
4695bc95aa2SDmitry Eremin-Solenikov /* GPIO */
4705bc95aa2SDmitry Eremin-Solenikov #define GPLR 0x00
4715bc95aa2SDmitry Eremin-Solenikov #define GPDR 0x04
4725bc95aa2SDmitry Eremin-Solenikov #define GPSR 0x08
4735bc95aa2SDmitry Eremin-Solenikov #define GPCR 0x0c
4745bc95aa2SDmitry Eremin-Solenikov #define GRER 0x10
4755bc95aa2SDmitry Eremin-Solenikov #define GFER 0x14
4765bc95aa2SDmitry Eremin-Solenikov #define GEDR 0x18
4775bc95aa2SDmitry Eremin-Solenikov #define GAFR 0x1c
4785bc95aa2SDmitry Eremin-Solenikov 
479f55beb84SAndreas Färber #define TYPE_STRONGARM_GPIO "strongarm-gpio"
4808063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(StrongARMGPIOInfo, STRONGARM_GPIO)
481f55beb84SAndreas Färber 
4825bc95aa2SDmitry Eremin-Solenikov struct StrongARMGPIOInfo {
4835bc95aa2SDmitry Eremin-Solenikov     SysBusDevice busdev;
484eb2fefbcSAvi Kivity     MemoryRegion iomem;
4855bc95aa2SDmitry Eremin-Solenikov     qemu_irq handler[28];
4865bc95aa2SDmitry Eremin-Solenikov     qemu_irq irqs[11];
4875bc95aa2SDmitry Eremin-Solenikov     qemu_irq irqX;
4885bc95aa2SDmitry Eremin-Solenikov 
4895bc95aa2SDmitry Eremin-Solenikov     uint32_t ilevel;
4905bc95aa2SDmitry Eremin-Solenikov     uint32_t olevel;
4915bc95aa2SDmitry Eremin-Solenikov     uint32_t dir;
4925bc95aa2SDmitry Eremin-Solenikov     uint32_t rising;
4935bc95aa2SDmitry Eremin-Solenikov     uint32_t falling;
4945bc95aa2SDmitry Eremin-Solenikov     uint32_t status;
4955bc95aa2SDmitry Eremin-Solenikov     uint32_t gafr;
4965bc95aa2SDmitry Eremin-Solenikov 
4975bc95aa2SDmitry Eremin-Solenikov     uint32_t prev_level;
4985bc95aa2SDmitry Eremin-Solenikov };
4995bc95aa2SDmitry Eremin-Solenikov 
5005bc95aa2SDmitry Eremin-Solenikov 
strongarm_gpio_irq_update(StrongARMGPIOInfo * s)5015bc95aa2SDmitry Eremin-Solenikov static void strongarm_gpio_irq_update(StrongARMGPIOInfo *s)
5025bc95aa2SDmitry Eremin-Solenikov {
5035bc95aa2SDmitry Eremin-Solenikov     int i;
5045bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < 11; i++) {
5055bc95aa2SDmitry Eremin-Solenikov         qemu_set_irq(s->irqs[i], s->status & (1 << i));
5065bc95aa2SDmitry Eremin-Solenikov     }
5075bc95aa2SDmitry Eremin-Solenikov 
5085bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->irqX, (s->status & ~0x7ff));
5095bc95aa2SDmitry Eremin-Solenikov }
5105bc95aa2SDmitry Eremin-Solenikov 
strongarm_gpio_set(void * opaque,int line,int level)5115bc95aa2SDmitry Eremin-Solenikov static void strongarm_gpio_set(void *opaque, int line, int level)
5125bc95aa2SDmitry Eremin-Solenikov {
5135bc95aa2SDmitry Eremin-Solenikov     StrongARMGPIOInfo *s = opaque;
5145bc95aa2SDmitry Eremin-Solenikov     uint32_t mask;
5155bc95aa2SDmitry Eremin-Solenikov 
5165bc95aa2SDmitry Eremin-Solenikov     mask = 1 << line;
5175bc95aa2SDmitry Eremin-Solenikov 
5185bc95aa2SDmitry Eremin-Solenikov     if (level) {
5195bc95aa2SDmitry Eremin-Solenikov         s->status |= s->rising & mask &
5205bc95aa2SDmitry Eremin-Solenikov                 ~s->ilevel & ~s->dir;
5215bc95aa2SDmitry Eremin-Solenikov         s->ilevel |= mask;
5225bc95aa2SDmitry Eremin-Solenikov     } else {
5235bc95aa2SDmitry Eremin-Solenikov         s->status |= s->falling & mask &
5245bc95aa2SDmitry Eremin-Solenikov                 s->ilevel & ~s->dir;
5255bc95aa2SDmitry Eremin-Solenikov         s->ilevel &= ~mask;
5265bc95aa2SDmitry Eremin-Solenikov     }
5275bc95aa2SDmitry Eremin-Solenikov 
5285bc95aa2SDmitry Eremin-Solenikov     if (s->status & mask) {
5295bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_irq_update(s);
5305bc95aa2SDmitry Eremin-Solenikov     }
5315bc95aa2SDmitry Eremin-Solenikov }
5325bc95aa2SDmitry Eremin-Solenikov 
strongarm_gpio_handler_update(StrongARMGPIOInfo * s)5335bc95aa2SDmitry Eremin-Solenikov static void strongarm_gpio_handler_update(StrongARMGPIOInfo *s)
5345bc95aa2SDmitry Eremin-Solenikov {
5355bc95aa2SDmitry Eremin-Solenikov     uint32_t level, diff;
5365bc95aa2SDmitry Eremin-Solenikov     int bit;
5375bc95aa2SDmitry Eremin-Solenikov 
5385bc95aa2SDmitry Eremin-Solenikov     level = s->olevel & s->dir;
5395bc95aa2SDmitry Eremin-Solenikov 
5405bc95aa2SDmitry Eremin-Solenikov     for (diff = s->prev_level ^ level; diff; diff ^= 1 << bit) {
541786a4ea8SStefan Hajnoczi         bit = ctz32(diff);
5425bc95aa2SDmitry Eremin-Solenikov         qemu_set_irq(s->handler[bit], (level >> bit) & 1);
5435bc95aa2SDmitry Eremin-Solenikov     }
5445bc95aa2SDmitry Eremin-Solenikov 
5455bc95aa2SDmitry Eremin-Solenikov     s->prev_level = level;
5465bc95aa2SDmitry Eremin-Solenikov }
5475bc95aa2SDmitry Eremin-Solenikov 
strongarm_gpio_read(void * opaque,hwaddr offset,unsigned size)548a8170e5eSAvi Kivity static uint64_t strongarm_gpio_read(void *opaque, hwaddr offset,
549eb2fefbcSAvi Kivity                                     unsigned size)
5505bc95aa2SDmitry Eremin-Solenikov {
5515bc95aa2SDmitry Eremin-Solenikov     StrongARMGPIOInfo *s = opaque;
5525bc95aa2SDmitry Eremin-Solenikov 
5535bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
5545bc95aa2SDmitry Eremin-Solenikov     case GPDR:        /* GPIO Pin-Direction registers */
5555bc95aa2SDmitry Eremin-Solenikov         return s->dir;
5565bc95aa2SDmitry Eremin-Solenikov 
5575bc95aa2SDmitry Eremin-Solenikov     case GPSR:        /* GPIO Pin-Output Set registers */
55892335a0dSPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
5595e5deca1SManos Pitsidianakis                       "%s: read from write only register GPSR\n", __func__);
56092335a0dSPeter Maydell         return 0;
5615bc95aa2SDmitry Eremin-Solenikov 
5625bc95aa2SDmitry Eremin-Solenikov     case GPCR:        /* GPIO Pin-Output Clear registers */
56392335a0dSPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
5645e5deca1SManos Pitsidianakis                       "%s: read from write only register GPCR\n", __func__);
56592335a0dSPeter Maydell         return 0;
5665bc95aa2SDmitry Eremin-Solenikov 
5675bc95aa2SDmitry Eremin-Solenikov     case GRER:        /* GPIO Rising-Edge Detect Enable registers */
5685bc95aa2SDmitry Eremin-Solenikov         return s->rising;
5695bc95aa2SDmitry Eremin-Solenikov 
5705bc95aa2SDmitry Eremin-Solenikov     case GFER:        /* GPIO Falling-Edge Detect Enable registers */
5715bc95aa2SDmitry Eremin-Solenikov         return s->falling;
5725bc95aa2SDmitry Eremin-Solenikov 
5735bc95aa2SDmitry Eremin-Solenikov     case GAFR:        /* GPIO Alternate Function registers */
5745bc95aa2SDmitry Eremin-Solenikov         return s->gafr;
5755bc95aa2SDmitry Eremin-Solenikov 
5765bc95aa2SDmitry Eremin-Solenikov     case GPLR:        /* GPIO Pin-Level registers */
5775bc95aa2SDmitry Eremin-Solenikov         return (s->olevel & s->dir) |
5785bc95aa2SDmitry Eremin-Solenikov                (s->ilevel & ~s->dir);
5795bc95aa2SDmitry Eremin-Solenikov 
5805bc95aa2SDmitry Eremin-Solenikov     case GEDR:        /* GPIO Edge Detect Status registers */
5815bc95aa2SDmitry Eremin-Solenikov         return s->status;
5825bc95aa2SDmitry Eremin-Solenikov 
5835bc95aa2SDmitry Eremin-Solenikov     default:
5845e5deca1SManos Pitsidianakis         qemu_log_mask(LOG_GUEST_ERROR,
5855e5deca1SManos Pitsidianakis                       "%s: Bad gpio read offset 0x"HWADDR_FMT_plx"\n",
5865e5deca1SManos Pitsidianakis                       __func__, offset);
5875bc95aa2SDmitry Eremin-Solenikov     }
5885bc95aa2SDmitry Eremin-Solenikov 
5895bc95aa2SDmitry Eremin-Solenikov     return 0;
5905bc95aa2SDmitry Eremin-Solenikov }
5915bc95aa2SDmitry Eremin-Solenikov 
strongarm_gpio_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)592a8170e5eSAvi Kivity static void strongarm_gpio_write(void *opaque, hwaddr offset,
593eb2fefbcSAvi Kivity                                  uint64_t value, unsigned size)
5945bc95aa2SDmitry Eremin-Solenikov {
5955bc95aa2SDmitry Eremin-Solenikov     StrongARMGPIOInfo *s = opaque;
5965bc95aa2SDmitry Eremin-Solenikov 
5975bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
5985bc95aa2SDmitry Eremin-Solenikov     case GPDR:        /* GPIO Pin-Direction registers */
5999a93b2faSPrasad J Pandit         s->dir = value & 0x0fffffff;
6005bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_handler_update(s);
6015bc95aa2SDmitry Eremin-Solenikov         break;
6025bc95aa2SDmitry Eremin-Solenikov 
6035bc95aa2SDmitry Eremin-Solenikov     case GPSR:        /* GPIO Pin-Output Set registers */
6049a93b2faSPrasad J Pandit         s->olevel |= value & 0x0fffffff;
6055bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_handler_update(s);
6065bc95aa2SDmitry Eremin-Solenikov         break;
6075bc95aa2SDmitry Eremin-Solenikov 
6085bc95aa2SDmitry Eremin-Solenikov     case GPCR:        /* GPIO Pin-Output Clear registers */
6095bc95aa2SDmitry Eremin-Solenikov         s->olevel &= ~value;
6105bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_handler_update(s);
6115bc95aa2SDmitry Eremin-Solenikov         break;
6125bc95aa2SDmitry Eremin-Solenikov 
6135bc95aa2SDmitry Eremin-Solenikov     case GRER:        /* GPIO Rising-Edge Detect Enable registers */
6145bc95aa2SDmitry Eremin-Solenikov         s->rising = value;
6155bc95aa2SDmitry Eremin-Solenikov         break;
6165bc95aa2SDmitry Eremin-Solenikov 
6175bc95aa2SDmitry Eremin-Solenikov     case GFER:        /* GPIO Falling-Edge Detect Enable registers */
6185bc95aa2SDmitry Eremin-Solenikov         s->falling = value;
6195bc95aa2SDmitry Eremin-Solenikov         break;
6205bc95aa2SDmitry Eremin-Solenikov 
6215bc95aa2SDmitry Eremin-Solenikov     case GAFR:        /* GPIO Alternate Function registers */
6225bc95aa2SDmitry Eremin-Solenikov         s->gafr = value;
6235bc95aa2SDmitry Eremin-Solenikov         break;
6245bc95aa2SDmitry Eremin-Solenikov 
6255bc95aa2SDmitry Eremin-Solenikov     case GEDR:        /* GPIO Edge Detect Status registers */
6265bc95aa2SDmitry Eremin-Solenikov         s->status &= ~value;
6275bc95aa2SDmitry Eremin-Solenikov         strongarm_gpio_irq_update(s);
6285bc95aa2SDmitry Eremin-Solenikov         break;
6295bc95aa2SDmitry Eremin-Solenikov 
6305bc95aa2SDmitry Eremin-Solenikov     default:
6315e5deca1SManos Pitsidianakis         qemu_log_mask(LOG_GUEST_ERROR,
6325e5deca1SManos Pitsidianakis                       "%s: Bad write offset 0x"HWADDR_FMT_plx"\n",
6335e5deca1SManos Pitsidianakis                       __func__, offset);
6345bc95aa2SDmitry Eremin-Solenikov     }
6355bc95aa2SDmitry Eremin-Solenikov }
6365bc95aa2SDmitry Eremin-Solenikov 
637eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_gpio_ops = {
638eb2fefbcSAvi Kivity     .read = strongarm_gpio_read,
639eb2fefbcSAvi Kivity     .write = strongarm_gpio_write,
640eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
6415bc95aa2SDmitry Eremin-Solenikov };
6425bc95aa2SDmitry Eremin-Solenikov 
strongarm_gpio_init(hwaddr base,DeviceState * pic)643a8170e5eSAvi Kivity static DeviceState *strongarm_gpio_init(hwaddr base,
6445bc95aa2SDmitry Eremin-Solenikov                 DeviceState *pic)
6455bc95aa2SDmitry Eremin-Solenikov {
6465bc95aa2SDmitry Eremin-Solenikov     DeviceState *dev;
6475bc95aa2SDmitry Eremin-Solenikov     int i;
6485bc95aa2SDmitry Eremin-Solenikov 
6493e80f690SMarkus Armbruster     dev = qdev_new(TYPE_STRONGARM_GPIO);
6503c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
6515bc95aa2SDmitry Eremin-Solenikov 
6521356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
6535bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < 12; i++)
6541356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i,
6555bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(pic, SA_PIC_GPIO0_EDGE + i));
6565bc95aa2SDmitry Eremin-Solenikov 
6575bc95aa2SDmitry Eremin-Solenikov     return dev;
6585bc95aa2SDmitry Eremin-Solenikov }
6595bc95aa2SDmitry Eremin-Solenikov 
strongarm_gpio_initfn(Object * obj)6605a67508cSxiaoqiang.zhao static void strongarm_gpio_initfn(Object *obj)
6615bc95aa2SDmitry Eremin-Solenikov {
6625a67508cSxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
6635a67508cSxiaoqiang.zhao     StrongARMGPIOInfo *s = STRONGARM_GPIO(obj);
6645a67508cSxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
6655bc95aa2SDmitry Eremin-Solenikov     int i;
6665bc95aa2SDmitry Eremin-Solenikov 
667f55beb84SAndreas Färber     qdev_init_gpio_in(dev, strongarm_gpio_set, 28);
668f55beb84SAndreas Färber     qdev_init_gpio_out(dev, s->handler, 28);
6695bc95aa2SDmitry Eremin-Solenikov 
6705a67508cSxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &strongarm_gpio_ops, s,
67164bde0f3SPaolo Bonzini                           "gpio", 0x1000);
6725bc95aa2SDmitry Eremin-Solenikov 
673f55beb84SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
6745bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < 11; i++) {
675f55beb84SAndreas Färber         sysbus_init_irq(sbd, &s->irqs[i]);
6765bc95aa2SDmitry Eremin-Solenikov     }
677f55beb84SAndreas Färber     sysbus_init_irq(sbd, &s->irqX);
6785bc95aa2SDmitry Eremin-Solenikov }
6795bc95aa2SDmitry Eremin-Solenikov 
6805bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_gpio_regs = {
6815bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-gpio",
6825bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
6835bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
684607ef570SRichard Henderson     .fields = (const VMStateField[]) {
6855bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(ilevel, StrongARMGPIOInfo),
6865bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(olevel, StrongARMGPIOInfo),
6875bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(dir, StrongARMGPIOInfo),
6885bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(rising, StrongARMGPIOInfo),
6895bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(falling, StrongARMGPIOInfo),
6905bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(status, StrongARMGPIOInfo),
6915bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(gafr, StrongARMGPIOInfo),
692ed657d71SPeter Maydell         VMSTATE_UINT32(prev_level, StrongARMGPIOInfo),
6935bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
6945bc95aa2SDmitry Eremin-Solenikov     },
6955bc95aa2SDmitry Eremin-Solenikov };
6965bc95aa2SDmitry Eremin-Solenikov 
strongarm_gpio_class_init(ObjectClass * klass,const void * data)697*12d1a768SPhilippe Mathieu-Daudé static void strongarm_gpio_class_init(ObjectClass *klass, const void *data)
698999e12bbSAnthony Liguori {
69939bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
700999e12bbSAnthony Liguori 
70139bffca2SAnthony Liguori     dc->desc = "StrongARM GPIO controller";
702ed657d71SPeter Maydell     dc->vmsd = &vmstate_strongarm_gpio_regs;
703999e12bbSAnthony Liguori }
704999e12bbSAnthony Liguori 
7058c43a6f0SAndreas Färber static const TypeInfo strongarm_gpio_info = {
706f55beb84SAndreas Färber     .name          = TYPE_STRONGARM_GPIO,
70739bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
70839bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMGPIOInfo),
7095a67508cSxiaoqiang.zhao     .instance_init = strongarm_gpio_initfn,
710999e12bbSAnthony Liguori     .class_init    = strongarm_gpio_class_init,
7115bc95aa2SDmitry Eremin-Solenikov };
7125bc95aa2SDmitry Eremin-Solenikov 
7135bc95aa2SDmitry Eremin-Solenikov /* Peripheral Pin Controller */
7145bc95aa2SDmitry Eremin-Solenikov #define PPDR 0x00
7155bc95aa2SDmitry Eremin-Solenikov #define PPSR 0x04
7165bc95aa2SDmitry Eremin-Solenikov #define PPAR 0x08
7175bc95aa2SDmitry Eremin-Solenikov #define PSDR 0x0c
7185bc95aa2SDmitry Eremin-Solenikov #define PPFR 0x10
7195bc95aa2SDmitry Eremin-Solenikov 
720c71e6732SAndreas Färber #define TYPE_STRONGARM_PPC "strongarm-ppc"
7218063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(StrongARMPPCInfo, STRONGARM_PPC)
722c71e6732SAndreas Färber 
7235bc95aa2SDmitry Eremin-Solenikov struct StrongARMPPCInfo {
724c71e6732SAndreas Färber     SysBusDevice parent_obj;
725c71e6732SAndreas Färber 
726eb2fefbcSAvi Kivity     MemoryRegion iomem;
7275bc95aa2SDmitry Eremin-Solenikov     qemu_irq handler[28];
7285bc95aa2SDmitry Eremin-Solenikov 
7295bc95aa2SDmitry Eremin-Solenikov     uint32_t ilevel;
7305bc95aa2SDmitry Eremin-Solenikov     uint32_t olevel;
7315bc95aa2SDmitry Eremin-Solenikov     uint32_t dir;
7325bc95aa2SDmitry Eremin-Solenikov     uint32_t ppar;
7335bc95aa2SDmitry Eremin-Solenikov     uint32_t psdr;
7345bc95aa2SDmitry Eremin-Solenikov     uint32_t ppfr;
7355bc95aa2SDmitry Eremin-Solenikov 
7365bc95aa2SDmitry Eremin-Solenikov     uint32_t prev_level;
7375bc95aa2SDmitry Eremin-Solenikov };
7385bc95aa2SDmitry Eremin-Solenikov 
strongarm_ppc_set(void * opaque,int line,int level)7395bc95aa2SDmitry Eremin-Solenikov static void strongarm_ppc_set(void *opaque, int line, int level)
7405bc95aa2SDmitry Eremin-Solenikov {
7415bc95aa2SDmitry Eremin-Solenikov     StrongARMPPCInfo *s = opaque;
7425bc95aa2SDmitry Eremin-Solenikov 
7435bc95aa2SDmitry Eremin-Solenikov     if (level) {
7445bc95aa2SDmitry Eremin-Solenikov         s->ilevel |= 1 << line;
7455bc95aa2SDmitry Eremin-Solenikov     } else {
7465bc95aa2SDmitry Eremin-Solenikov         s->ilevel &= ~(1 << line);
7475bc95aa2SDmitry Eremin-Solenikov     }
7485bc95aa2SDmitry Eremin-Solenikov }
7495bc95aa2SDmitry Eremin-Solenikov 
strongarm_ppc_handler_update(StrongARMPPCInfo * s)7505bc95aa2SDmitry Eremin-Solenikov static void strongarm_ppc_handler_update(StrongARMPPCInfo *s)
7515bc95aa2SDmitry Eremin-Solenikov {
7525bc95aa2SDmitry Eremin-Solenikov     uint32_t level, diff;
7535bc95aa2SDmitry Eremin-Solenikov     int bit;
7545bc95aa2SDmitry Eremin-Solenikov 
7555bc95aa2SDmitry Eremin-Solenikov     level = s->olevel & s->dir;
7565bc95aa2SDmitry Eremin-Solenikov 
7575bc95aa2SDmitry Eremin-Solenikov     for (diff = s->prev_level ^ level; diff; diff ^= 1 << bit) {
758786a4ea8SStefan Hajnoczi         bit = ctz32(diff);
7595bc95aa2SDmitry Eremin-Solenikov         qemu_set_irq(s->handler[bit], (level >> bit) & 1);
7605bc95aa2SDmitry Eremin-Solenikov     }
7615bc95aa2SDmitry Eremin-Solenikov 
7625bc95aa2SDmitry Eremin-Solenikov     s->prev_level = level;
7635bc95aa2SDmitry Eremin-Solenikov }
7645bc95aa2SDmitry Eremin-Solenikov 
strongarm_ppc_read(void * opaque,hwaddr offset,unsigned size)765a8170e5eSAvi Kivity static uint64_t strongarm_ppc_read(void *opaque, hwaddr offset,
766eb2fefbcSAvi Kivity                                    unsigned size)
7675bc95aa2SDmitry Eremin-Solenikov {
7685bc95aa2SDmitry Eremin-Solenikov     StrongARMPPCInfo *s = opaque;
7695bc95aa2SDmitry Eremin-Solenikov 
7705bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
7715bc95aa2SDmitry Eremin-Solenikov     case PPDR:        /* PPC Pin Direction registers */
7725bc95aa2SDmitry Eremin-Solenikov         return s->dir | ~0x3fffff;
7735bc95aa2SDmitry Eremin-Solenikov 
7745bc95aa2SDmitry Eremin-Solenikov     case PPSR:        /* PPC Pin State registers */
7755bc95aa2SDmitry Eremin-Solenikov         return (s->olevel & s->dir) |
7765bc95aa2SDmitry Eremin-Solenikov                (s->ilevel & ~s->dir) |
7775bc95aa2SDmitry Eremin-Solenikov                ~0x3fffff;
7785bc95aa2SDmitry Eremin-Solenikov 
7795bc95aa2SDmitry Eremin-Solenikov     case PPAR:
7805bc95aa2SDmitry Eremin-Solenikov         return s->ppar | ~0x41000;
7815bc95aa2SDmitry Eremin-Solenikov 
7825bc95aa2SDmitry Eremin-Solenikov     case PSDR:
7835bc95aa2SDmitry Eremin-Solenikov         return s->psdr;
7845bc95aa2SDmitry Eremin-Solenikov 
7855bc95aa2SDmitry Eremin-Solenikov     case PPFR:
7865bc95aa2SDmitry Eremin-Solenikov         return s->ppfr | ~0x7f001;
7875bc95aa2SDmitry Eremin-Solenikov 
7885bc95aa2SDmitry Eremin-Solenikov     default:
7895e5deca1SManos Pitsidianakis         qemu_log_mask(LOG_GUEST_ERROR,
7905e5deca1SManos Pitsidianakis                       "%s: Bad ppc read offset 0x"HWADDR_FMT_plx "\n",
7915e5deca1SManos Pitsidianakis                       __func__, offset);
7925bc95aa2SDmitry Eremin-Solenikov     }
7935bc95aa2SDmitry Eremin-Solenikov 
7945bc95aa2SDmitry Eremin-Solenikov     return 0;
7955bc95aa2SDmitry Eremin-Solenikov }
7965bc95aa2SDmitry Eremin-Solenikov 
strongarm_ppc_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)797a8170e5eSAvi Kivity static void strongarm_ppc_write(void *opaque, hwaddr offset,
798eb2fefbcSAvi Kivity                                 uint64_t value, unsigned size)
7995bc95aa2SDmitry Eremin-Solenikov {
8005bc95aa2SDmitry Eremin-Solenikov     StrongARMPPCInfo *s = opaque;
8015bc95aa2SDmitry Eremin-Solenikov 
8025bc95aa2SDmitry Eremin-Solenikov     switch (offset) {
8035bc95aa2SDmitry Eremin-Solenikov     case PPDR:        /* PPC Pin Direction registers */
8045bc95aa2SDmitry Eremin-Solenikov         s->dir = value & 0x3fffff;
8055bc95aa2SDmitry Eremin-Solenikov         strongarm_ppc_handler_update(s);
8065bc95aa2SDmitry Eremin-Solenikov         break;
8075bc95aa2SDmitry Eremin-Solenikov 
8085bc95aa2SDmitry Eremin-Solenikov     case PPSR:        /* PPC Pin State registers */
8095bc95aa2SDmitry Eremin-Solenikov         s->olevel = value & s->dir & 0x3fffff;
8105bc95aa2SDmitry Eremin-Solenikov         strongarm_ppc_handler_update(s);
8115bc95aa2SDmitry Eremin-Solenikov         break;
8125bc95aa2SDmitry Eremin-Solenikov 
8135bc95aa2SDmitry Eremin-Solenikov     case PPAR:
8145bc95aa2SDmitry Eremin-Solenikov         s->ppar = value & 0x41000;
8155bc95aa2SDmitry Eremin-Solenikov         break;
8165bc95aa2SDmitry Eremin-Solenikov 
8175bc95aa2SDmitry Eremin-Solenikov     case PSDR:
8185bc95aa2SDmitry Eremin-Solenikov         s->psdr = value & 0x3fffff;
8195bc95aa2SDmitry Eremin-Solenikov         break;
8205bc95aa2SDmitry Eremin-Solenikov 
8215bc95aa2SDmitry Eremin-Solenikov     case PPFR:
8225bc95aa2SDmitry Eremin-Solenikov         s->ppfr = value & 0x7f001;
8235bc95aa2SDmitry Eremin-Solenikov         break;
8245bc95aa2SDmitry Eremin-Solenikov 
8255bc95aa2SDmitry Eremin-Solenikov     default:
8265e5deca1SManos Pitsidianakis         qemu_log_mask(LOG_GUEST_ERROR,
8275e5deca1SManos Pitsidianakis                       "%s: Bad ppc write offset 0x"HWADDR_FMT_plx"\n",
8285e5deca1SManos Pitsidianakis                       __func__, offset);
8295bc95aa2SDmitry Eremin-Solenikov     }
8305bc95aa2SDmitry Eremin-Solenikov }
8315bc95aa2SDmitry Eremin-Solenikov 
832eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_ppc_ops = {
833eb2fefbcSAvi Kivity     .read = strongarm_ppc_read,
834eb2fefbcSAvi Kivity     .write = strongarm_ppc_write,
835eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
8365bc95aa2SDmitry Eremin-Solenikov };
8375bc95aa2SDmitry Eremin-Solenikov 
strongarm_ppc_init(Object * obj)8385a67508cSxiaoqiang.zhao static void strongarm_ppc_init(Object *obj)
8395bc95aa2SDmitry Eremin-Solenikov {
8405a67508cSxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
8415a67508cSxiaoqiang.zhao     StrongARMPPCInfo *s = STRONGARM_PPC(obj);
8425a67508cSxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
8435bc95aa2SDmitry Eremin-Solenikov 
844c71e6732SAndreas Färber     qdev_init_gpio_in(dev, strongarm_ppc_set, 22);
845c71e6732SAndreas Färber     qdev_init_gpio_out(dev, s->handler, 22);
8465bc95aa2SDmitry Eremin-Solenikov 
8475a67508cSxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &strongarm_ppc_ops, s,
84864bde0f3SPaolo Bonzini                           "ppc", 0x1000);
8495bc95aa2SDmitry Eremin-Solenikov 
850c71e6732SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
8515bc95aa2SDmitry Eremin-Solenikov }
8525bc95aa2SDmitry Eremin-Solenikov 
8535bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_ppc_regs = {
8545bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-ppc",
8555bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
8565bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
857607ef570SRichard Henderson     .fields = (const VMStateField[]) {
8585bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(ilevel, StrongARMPPCInfo),
8595bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(olevel, StrongARMPPCInfo),
8605bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(dir, StrongARMPPCInfo),
8615bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(ppar, StrongARMPPCInfo),
8625bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(psdr, StrongARMPPCInfo),
8635bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT32(ppfr, StrongARMPPCInfo),
864ed657d71SPeter Maydell         VMSTATE_UINT32(prev_level, StrongARMPPCInfo),
8655bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
8665bc95aa2SDmitry Eremin-Solenikov     },
8675bc95aa2SDmitry Eremin-Solenikov };
8685bc95aa2SDmitry Eremin-Solenikov 
strongarm_ppc_class_init(ObjectClass * klass,const void * data)869*12d1a768SPhilippe Mathieu-Daudé static void strongarm_ppc_class_init(ObjectClass *klass, const void *data)
870999e12bbSAnthony Liguori {
87139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
872999e12bbSAnthony Liguori 
87339bffca2SAnthony Liguori     dc->desc = "StrongARM PPC controller";
874ed657d71SPeter Maydell     dc->vmsd = &vmstate_strongarm_ppc_regs;
875999e12bbSAnthony Liguori }
876999e12bbSAnthony Liguori 
8778c43a6f0SAndreas Färber static const TypeInfo strongarm_ppc_info = {
878c71e6732SAndreas Färber     .name          = TYPE_STRONGARM_PPC,
87939bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
88039bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMPPCInfo),
8815a67508cSxiaoqiang.zhao     .instance_init = strongarm_ppc_init,
882999e12bbSAnthony Liguori     .class_init    = strongarm_ppc_class_init,
8835bc95aa2SDmitry Eremin-Solenikov };
8845bc95aa2SDmitry Eremin-Solenikov 
8855bc95aa2SDmitry Eremin-Solenikov /* UART Ports */
8865bc95aa2SDmitry Eremin-Solenikov #define UTCR0 0x00
8875bc95aa2SDmitry Eremin-Solenikov #define UTCR1 0x04
8885bc95aa2SDmitry Eremin-Solenikov #define UTCR2 0x08
8895bc95aa2SDmitry Eremin-Solenikov #define UTCR3 0x0c
8905bc95aa2SDmitry Eremin-Solenikov #define UTDR  0x14
8915bc95aa2SDmitry Eremin-Solenikov #define UTSR0 0x1c
8925bc95aa2SDmitry Eremin-Solenikov #define UTSR1 0x20
8935bc95aa2SDmitry Eremin-Solenikov 
8945bc95aa2SDmitry Eremin-Solenikov #define UTCR0_PE  (1 << 0) /* Parity enable */
8955bc95aa2SDmitry Eremin-Solenikov #define UTCR0_OES (1 << 1) /* Even parity */
8965bc95aa2SDmitry Eremin-Solenikov #define UTCR0_SBS (1 << 2) /* 2 stop bits */
8975bc95aa2SDmitry Eremin-Solenikov #define UTCR0_DSS (1 << 3) /* 8-bit data */
8985bc95aa2SDmitry Eremin-Solenikov 
8995bc95aa2SDmitry Eremin-Solenikov #define UTCR3_RXE (1 << 0) /* Rx enable */
9005bc95aa2SDmitry Eremin-Solenikov #define UTCR3_TXE (1 << 1) /* Tx enable */
9015bc95aa2SDmitry Eremin-Solenikov #define UTCR3_BRK (1 << 2) /* Force Break */
9025bc95aa2SDmitry Eremin-Solenikov #define UTCR3_RIE (1 << 3) /* Rx int enable */
9035bc95aa2SDmitry Eremin-Solenikov #define UTCR3_TIE (1 << 4) /* Tx int enable */
9045bc95aa2SDmitry Eremin-Solenikov #define UTCR3_LBM (1 << 5) /* Loopback */
9055bc95aa2SDmitry Eremin-Solenikov 
9065bc95aa2SDmitry Eremin-Solenikov #define UTSR0_TFS (1 << 0) /* Tx FIFO nearly empty */
9075bc95aa2SDmitry Eremin-Solenikov #define UTSR0_RFS (1 << 1) /* Rx FIFO nearly full */
9085bc95aa2SDmitry Eremin-Solenikov #define UTSR0_RID (1 << 2) /* Receiver Idle */
9095bc95aa2SDmitry Eremin-Solenikov #define UTSR0_RBB (1 << 3) /* Receiver begin break */
9105bc95aa2SDmitry Eremin-Solenikov #define UTSR0_REB (1 << 4) /* Receiver end break */
9115bc95aa2SDmitry Eremin-Solenikov #define UTSR0_EIF (1 << 5) /* Error in FIFO */
9125bc95aa2SDmitry Eremin-Solenikov 
9135bc95aa2SDmitry Eremin-Solenikov #define UTSR1_RNE (1 << 1) /* Receive FIFO not empty */
9145bc95aa2SDmitry Eremin-Solenikov #define UTSR1_TNF (1 << 2) /* Transmit FIFO not full */
9155bc95aa2SDmitry Eremin-Solenikov #define UTSR1_PRE (1 << 3) /* Parity error */
9165bc95aa2SDmitry Eremin-Solenikov #define UTSR1_FRE (1 << 4) /* Frame error */
9175bc95aa2SDmitry Eremin-Solenikov #define UTSR1_ROR (1 << 5) /* Receive Over Run */
9185bc95aa2SDmitry Eremin-Solenikov 
9195bc95aa2SDmitry Eremin-Solenikov #define RX_FIFO_PRE (1 << 8)
9205bc95aa2SDmitry Eremin-Solenikov #define RX_FIFO_FRE (1 << 9)
9215bc95aa2SDmitry Eremin-Solenikov #define RX_FIFO_ROR (1 << 10)
9225bc95aa2SDmitry Eremin-Solenikov 
923fff3af97SAndreas Färber #define TYPE_STRONGARM_UART "strongarm-uart"
9248063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(StrongARMUARTState, STRONGARM_UART)
925fff3af97SAndreas Färber 
926db1015e9SEduardo Habkost struct StrongARMUARTState {
927fff3af97SAndreas Färber     SysBusDevice parent_obj;
928fff3af97SAndreas Färber 
929eb2fefbcSAvi Kivity     MemoryRegion iomem;
930becdfa00SMarc-André Lureau     CharBackend chr;
9315bc95aa2SDmitry Eremin-Solenikov     qemu_irq irq;
9325bc95aa2SDmitry Eremin-Solenikov 
9335bc95aa2SDmitry Eremin-Solenikov     uint8_t utcr0;
9345bc95aa2SDmitry Eremin-Solenikov     uint16_t brd;
9355bc95aa2SDmitry Eremin-Solenikov     uint8_t utcr3;
9365bc95aa2SDmitry Eremin-Solenikov     uint8_t utsr0;
9375bc95aa2SDmitry Eremin-Solenikov     uint8_t utsr1;
9385bc95aa2SDmitry Eremin-Solenikov 
9395bc95aa2SDmitry Eremin-Solenikov     uint8_t tx_fifo[8];
9405bc95aa2SDmitry Eremin-Solenikov     uint8_t tx_start;
9415bc95aa2SDmitry Eremin-Solenikov     uint8_t tx_len;
9425bc95aa2SDmitry Eremin-Solenikov     uint16_t rx_fifo[12]; /* value + error flags in high bits */
9435bc95aa2SDmitry Eremin-Solenikov     uint8_t rx_start;
9445bc95aa2SDmitry Eremin-Solenikov     uint8_t rx_len;
9455bc95aa2SDmitry Eremin-Solenikov 
9468ddd611aSPhilippe Mathieu-Daudé     uint64_t char_transmit_time; /* time to transmit a char in nanoseconds */
9475bc95aa2SDmitry Eremin-Solenikov     bool wait_break_end;
9485bc95aa2SDmitry Eremin-Solenikov     QEMUTimer *rx_timeout_timer;
9495bc95aa2SDmitry Eremin-Solenikov     QEMUTimer *tx_timer;
950db1015e9SEduardo Habkost };
9515bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_update_status(StrongARMUARTState * s)9525bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_update_status(StrongARMUARTState *s)
9535bc95aa2SDmitry Eremin-Solenikov {
9545bc95aa2SDmitry Eremin-Solenikov     uint16_t utsr1 = 0;
9555bc95aa2SDmitry Eremin-Solenikov 
9565bc95aa2SDmitry Eremin-Solenikov     if (s->tx_len != 8) {
9575bc95aa2SDmitry Eremin-Solenikov         utsr1 |= UTSR1_TNF;
9585bc95aa2SDmitry Eremin-Solenikov     }
9595bc95aa2SDmitry Eremin-Solenikov 
9605bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len != 0) {
9615bc95aa2SDmitry Eremin-Solenikov         uint16_t ent = s->rx_fifo[s->rx_start];
9625bc95aa2SDmitry Eremin-Solenikov 
9635bc95aa2SDmitry Eremin-Solenikov         utsr1 |= UTSR1_RNE;
9645bc95aa2SDmitry Eremin-Solenikov         if (ent & RX_FIFO_PRE) {
9655bc95aa2SDmitry Eremin-Solenikov             s->utsr1 |= UTSR1_PRE;
9665bc95aa2SDmitry Eremin-Solenikov         }
9675bc95aa2SDmitry Eremin-Solenikov         if (ent & RX_FIFO_FRE) {
9685bc95aa2SDmitry Eremin-Solenikov             s->utsr1 |= UTSR1_FRE;
9695bc95aa2SDmitry Eremin-Solenikov         }
9705bc95aa2SDmitry Eremin-Solenikov         if (ent & RX_FIFO_ROR) {
9715bc95aa2SDmitry Eremin-Solenikov             s->utsr1 |= UTSR1_ROR;
9725bc95aa2SDmitry Eremin-Solenikov         }
9735bc95aa2SDmitry Eremin-Solenikov     }
9745bc95aa2SDmitry Eremin-Solenikov 
9755bc95aa2SDmitry Eremin-Solenikov     s->utsr1 = utsr1;
9765bc95aa2SDmitry Eremin-Solenikov }
9775bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_update_int_status(StrongARMUARTState * s)9785bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_update_int_status(StrongARMUARTState *s)
9795bc95aa2SDmitry Eremin-Solenikov {
9805bc95aa2SDmitry Eremin-Solenikov     uint16_t utsr0 = s->utsr0 &
9815bc95aa2SDmitry Eremin-Solenikov             (UTSR0_REB | UTSR0_RBB | UTSR0_RID);
9825bc95aa2SDmitry Eremin-Solenikov     int i;
9835bc95aa2SDmitry Eremin-Solenikov 
9845bc95aa2SDmitry Eremin-Solenikov     if ((s->utcr3 & UTCR3_TXE) &&
9855bc95aa2SDmitry Eremin-Solenikov                 (s->utcr3 & UTCR3_TIE) &&
9865bc95aa2SDmitry Eremin-Solenikov                 s->tx_len <= 4) {
9875bc95aa2SDmitry Eremin-Solenikov         utsr0 |= UTSR0_TFS;
9885bc95aa2SDmitry Eremin-Solenikov     }
9895bc95aa2SDmitry Eremin-Solenikov 
9905bc95aa2SDmitry Eremin-Solenikov     if ((s->utcr3 & UTCR3_RXE) &&
9915bc95aa2SDmitry Eremin-Solenikov                 (s->utcr3 & UTCR3_RIE) &&
9925bc95aa2SDmitry Eremin-Solenikov                 s->rx_len > 4) {
9935bc95aa2SDmitry Eremin-Solenikov         utsr0 |= UTSR0_RFS;
9945bc95aa2SDmitry Eremin-Solenikov     }
9955bc95aa2SDmitry Eremin-Solenikov 
9965bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < s->rx_len && i < 4; i++)
9975bc95aa2SDmitry Eremin-Solenikov         if (s->rx_fifo[(s->rx_start + i) % 12] & ~0xff) {
9985bc95aa2SDmitry Eremin-Solenikov             utsr0 |= UTSR0_EIF;
9995bc95aa2SDmitry Eremin-Solenikov             break;
10005bc95aa2SDmitry Eremin-Solenikov         }
10015bc95aa2SDmitry Eremin-Solenikov 
10025bc95aa2SDmitry Eremin-Solenikov     s->utsr0 = utsr0;
10035bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->irq, utsr0);
10045bc95aa2SDmitry Eremin-Solenikov }
10055bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_update_parameters(StrongARMUARTState * s)10065bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_update_parameters(StrongARMUARTState *s)
10075bc95aa2SDmitry Eremin-Solenikov {
10085bc95aa2SDmitry Eremin-Solenikov     int speed, parity, data_bits, stop_bits, frame_size;
10095bc95aa2SDmitry Eremin-Solenikov     QEMUSerialSetParams ssp;
10105bc95aa2SDmitry Eremin-Solenikov 
10115bc95aa2SDmitry Eremin-Solenikov     /* Start bit. */
10125bc95aa2SDmitry Eremin-Solenikov     frame_size = 1;
10135bc95aa2SDmitry Eremin-Solenikov     if (s->utcr0 & UTCR0_PE) {
10145bc95aa2SDmitry Eremin-Solenikov         /* Parity bit. */
10155bc95aa2SDmitry Eremin-Solenikov         frame_size++;
10165bc95aa2SDmitry Eremin-Solenikov         if (s->utcr0 & UTCR0_OES) {
10175bc95aa2SDmitry Eremin-Solenikov             parity = 'E';
10185bc95aa2SDmitry Eremin-Solenikov         } else {
10195bc95aa2SDmitry Eremin-Solenikov             parity = 'O';
10205bc95aa2SDmitry Eremin-Solenikov         }
10215bc95aa2SDmitry Eremin-Solenikov     } else {
10225bc95aa2SDmitry Eremin-Solenikov             parity = 'N';
10235bc95aa2SDmitry Eremin-Solenikov     }
10245bc95aa2SDmitry Eremin-Solenikov     if (s->utcr0 & UTCR0_SBS) {
10255bc95aa2SDmitry Eremin-Solenikov         stop_bits = 2;
10265bc95aa2SDmitry Eremin-Solenikov     } else {
10275bc95aa2SDmitry Eremin-Solenikov         stop_bits = 1;
10285bc95aa2SDmitry Eremin-Solenikov     }
10295bc95aa2SDmitry Eremin-Solenikov 
10305bc95aa2SDmitry Eremin-Solenikov     data_bits = (s->utcr0 & UTCR0_DSS) ? 8 : 7;
10315bc95aa2SDmitry Eremin-Solenikov     frame_size += data_bits + stop_bits;
10325bc95aa2SDmitry Eremin-Solenikov     speed = 3686400 / 16 / (s->brd + 1);
10335bc95aa2SDmitry Eremin-Solenikov     ssp.speed = speed;
10345bc95aa2SDmitry Eremin-Solenikov     ssp.parity = parity;
10355bc95aa2SDmitry Eremin-Solenikov     ssp.data_bits = data_bits;
10365bc95aa2SDmitry Eremin-Solenikov     ssp.stop_bits = stop_bits;
103773bcb24dSRutuja Shah     s->char_transmit_time =  (NANOSECONDS_PER_SECOND / speed) * frame_size;
10385345fdb4SMarc-André Lureau     qemu_chr_fe_ioctl(&s->chr, CHR_IOCTL_SERIAL_SET_PARAMS, &ssp);
10395bc95aa2SDmitry Eremin-Solenikov 
10405e5deca1SManos Pitsidianakis     trace_strongarm_uart_update_parameters((s->chr.chr ?
10415e5deca1SManos Pitsidianakis                                            s->chr.chr->label : "NULL") ?:
10425e5deca1SManos Pitsidianakis                                            "NULL",
10435e5deca1SManos Pitsidianakis                                            speed,
10445e5deca1SManos Pitsidianakis                                            parity,
10455e5deca1SManos Pitsidianakis                                            data_bits,
10465e5deca1SManos Pitsidianakis                                            stop_bits);
10475bc95aa2SDmitry Eremin-Solenikov }
10485bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_rx_to(void * opaque)10495bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_rx_to(void *opaque)
10505bc95aa2SDmitry Eremin-Solenikov {
10515bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
10525bc95aa2SDmitry Eremin-Solenikov 
10535bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len) {
10545bc95aa2SDmitry Eremin-Solenikov         s->utsr0 |= UTSR0_RID;
10555bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_int_status(s);
10565bc95aa2SDmitry Eremin-Solenikov     }
10575bc95aa2SDmitry Eremin-Solenikov }
10585bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_rx_push(StrongARMUARTState * s,uint16_t c)10595bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_rx_push(StrongARMUARTState *s, uint16_t c)
10605bc95aa2SDmitry Eremin-Solenikov {
10615bc95aa2SDmitry Eremin-Solenikov     if ((s->utcr3 & UTCR3_RXE) == 0) {
10625bc95aa2SDmitry Eremin-Solenikov         /* rx disabled */
10635bc95aa2SDmitry Eremin-Solenikov         return;
10645bc95aa2SDmitry Eremin-Solenikov     }
10655bc95aa2SDmitry Eremin-Solenikov 
10665bc95aa2SDmitry Eremin-Solenikov     if (s->wait_break_end) {
10675bc95aa2SDmitry Eremin-Solenikov         s->utsr0 |= UTSR0_REB;
10685bc95aa2SDmitry Eremin-Solenikov         s->wait_break_end = false;
10695bc95aa2SDmitry Eremin-Solenikov     }
10705bc95aa2SDmitry Eremin-Solenikov 
10715bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len < 12) {
10725bc95aa2SDmitry Eremin-Solenikov         s->rx_fifo[(s->rx_start + s->rx_len) % 12] = c;
10735bc95aa2SDmitry Eremin-Solenikov         s->rx_len++;
10745bc95aa2SDmitry Eremin-Solenikov     } else
10755bc95aa2SDmitry Eremin-Solenikov         s->rx_fifo[(s->rx_start + 11) % 12] |= RX_FIFO_ROR;
10765bc95aa2SDmitry Eremin-Solenikov }
10775bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_can_receive(void * opaque)10785bc95aa2SDmitry Eremin-Solenikov static int strongarm_uart_can_receive(void *opaque)
10795bc95aa2SDmitry Eremin-Solenikov {
10805bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
10815bc95aa2SDmitry Eremin-Solenikov 
10825bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len == 12) {
10835bc95aa2SDmitry Eremin-Solenikov         return 0;
10845bc95aa2SDmitry Eremin-Solenikov     }
10855bc95aa2SDmitry Eremin-Solenikov     /* It's best not to get more than 2/3 of RX FIFO, so advertise that much */
10865bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len < 8) {
10875bc95aa2SDmitry Eremin-Solenikov         return 8 - s->rx_len;
10885bc95aa2SDmitry Eremin-Solenikov     }
10895bc95aa2SDmitry Eremin-Solenikov     return 1;
10905bc95aa2SDmitry Eremin-Solenikov }
10915bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_receive(void * opaque,const uint8_t * buf,int size)10925bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_receive(void *opaque, const uint8_t *buf, int size)
10935bc95aa2SDmitry Eremin-Solenikov {
10945bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
10955bc95aa2SDmitry Eremin-Solenikov     int i;
10965bc95aa2SDmitry Eremin-Solenikov 
10975bc95aa2SDmitry Eremin-Solenikov     for (i = 0; i < size; i++) {
10985bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_rx_push(s, buf[i]);
10995bc95aa2SDmitry Eremin-Solenikov     }
11005bc95aa2SDmitry Eremin-Solenikov 
11015bc95aa2SDmitry Eremin-Solenikov     /* call the timeout receive callback in 3 char transmit time */
1102bc72ad67SAlex Bligh     timer_mod(s->rx_timeout_timer,
1103bc72ad67SAlex Bligh                     qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 3);
11045bc95aa2SDmitry Eremin-Solenikov 
11055bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_status(s);
11065bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_int_status(s);
11075bc95aa2SDmitry Eremin-Solenikov }
11085bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_event(void * opaque,QEMUChrEvent event)1109083b266fSPhilippe Mathieu-Daudé static void strongarm_uart_event(void *opaque, QEMUChrEvent event)
11105bc95aa2SDmitry Eremin-Solenikov {
11115bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
11125bc95aa2SDmitry Eremin-Solenikov     if (event == CHR_EVENT_BREAK) {
11135bc95aa2SDmitry Eremin-Solenikov         s->utsr0 |= UTSR0_RBB;
11145bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_rx_push(s, RX_FIFO_FRE);
11155bc95aa2SDmitry Eremin-Solenikov         s->wait_break_end = true;
11165bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_status(s);
11175bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_int_status(s);
11185bc95aa2SDmitry Eremin-Solenikov     }
11195bc95aa2SDmitry Eremin-Solenikov }
11205bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_tx(void * opaque)11215bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_tx(void *opaque)
11225bc95aa2SDmitry Eremin-Solenikov {
11235bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
1124bc72ad67SAlex Bligh     uint64_t new_xmit_ts = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
11255bc95aa2SDmitry Eremin-Solenikov 
11265bc95aa2SDmitry Eremin-Solenikov     if (s->utcr3 & UTCR3_LBM) /* loopback */ {
11275bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_receive(s, &s->tx_fifo[s->tx_start], 1);
112830650701SAnton Nefedov     } else if (qemu_chr_fe_backend_connected(&s->chr)) {
11296ab3fc32SDaniel P. Berrange         /* XXX this blocks entire thread. Rewrite to use
11306ab3fc32SDaniel P. Berrange          * qemu_chr_fe_write and background I/O callbacks */
11315345fdb4SMarc-André Lureau         qemu_chr_fe_write_all(&s->chr, &s->tx_fifo[s->tx_start], 1);
11325bc95aa2SDmitry Eremin-Solenikov     }
11335bc95aa2SDmitry Eremin-Solenikov 
11345bc95aa2SDmitry Eremin-Solenikov     s->tx_start = (s->tx_start + 1) % 8;
11355bc95aa2SDmitry Eremin-Solenikov     s->tx_len--;
11365bc95aa2SDmitry Eremin-Solenikov     if (s->tx_len) {
1137bc72ad67SAlex Bligh         timer_mod(s->tx_timer, new_xmit_ts + s->char_transmit_time);
11385bc95aa2SDmitry Eremin-Solenikov     }
11395bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_status(s);
11405bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_int_status(s);
11415bc95aa2SDmitry Eremin-Solenikov }
11425bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_read(void * opaque,hwaddr addr,unsigned size)1143a8170e5eSAvi Kivity static uint64_t strongarm_uart_read(void *opaque, hwaddr addr,
1144eb2fefbcSAvi Kivity                                     unsigned size)
11455bc95aa2SDmitry Eremin-Solenikov {
11465bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
11475bc95aa2SDmitry Eremin-Solenikov     uint16_t ret;
11485bc95aa2SDmitry Eremin-Solenikov 
11495bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
11505bc95aa2SDmitry Eremin-Solenikov     case UTCR0:
11515bc95aa2SDmitry Eremin-Solenikov         return s->utcr0;
11525bc95aa2SDmitry Eremin-Solenikov 
11535bc95aa2SDmitry Eremin-Solenikov     case UTCR1:
11545bc95aa2SDmitry Eremin-Solenikov         return s->brd >> 8;
11555bc95aa2SDmitry Eremin-Solenikov 
11565bc95aa2SDmitry Eremin-Solenikov     case UTCR2:
11575bc95aa2SDmitry Eremin-Solenikov         return s->brd & 0xff;
11585bc95aa2SDmitry Eremin-Solenikov 
11595bc95aa2SDmitry Eremin-Solenikov     case UTCR3:
11605bc95aa2SDmitry Eremin-Solenikov         return s->utcr3;
11615bc95aa2SDmitry Eremin-Solenikov 
11625bc95aa2SDmitry Eremin-Solenikov     case UTDR:
11635bc95aa2SDmitry Eremin-Solenikov         if (s->rx_len != 0) {
11645bc95aa2SDmitry Eremin-Solenikov             ret = s->rx_fifo[s->rx_start];
11655bc95aa2SDmitry Eremin-Solenikov             s->rx_start = (s->rx_start + 1) % 12;
11665bc95aa2SDmitry Eremin-Solenikov             s->rx_len--;
11675bc95aa2SDmitry Eremin-Solenikov             strongarm_uart_update_status(s);
11685bc95aa2SDmitry Eremin-Solenikov             strongarm_uart_update_int_status(s);
11695bc95aa2SDmitry Eremin-Solenikov             return ret;
11705bc95aa2SDmitry Eremin-Solenikov         }
11715bc95aa2SDmitry Eremin-Solenikov         return 0;
11725bc95aa2SDmitry Eremin-Solenikov 
11735bc95aa2SDmitry Eremin-Solenikov     case UTSR0:
11745bc95aa2SDmitry Eremin-Solenikov         return s->utsr0;
11755bc95aa2SDmitry Eremin-Solenikov 
11765bc95aa2SDmitry Eremin-Solenikov     case UTSR1:
11775bc95aa2SDmitry Eremin-Solenikov         return s->utsr1;
11785bc95aa2SDmitry Eremin-Solenikov 
11795bc95aa2SDmitry Eremin-Solenikov     default:
11805e5deca1SManos Pitsidianakis         qemu_log_mask(LOG_GUEST_ERROR,
11815e5deca1SManos Pitsidianakis                       "%s: Bad uart register read 0x"HWADDR_FMT_plx"\n",
11825e5deca1SManos Pitsidianakis                       __func__, addr);
11835bc95aa2SDmitry Eremin-Solenikov         return 0;
11845bc95aa2SDmitry Eremin-Solenikov     }
11855bc95aa2SDmitry Eremin-Solenikov }
11865bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_write(void * opaque,hwaddr addr,uint64_t value,unsigned size)1187a8170e5eSAvi Kivity static void strongarm_uart_write(void *opaque, hwaddr addr,
1188eb2fefbcSAvi Kivity                                  uint64_t value, unsigned size)
11895bc95aa2SDmitry Eremin-Solenikov {
11905bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
11915bc95aa2SDmitry Eremin-Solenikov 
11925bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
11935bc95aa2SDmitry Eremin-Solenikov     case UTCR0:
11945bc95aa2SDmitry Eremin-Solenikov         s->utcr0 = value & 0x7f;
11955bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_parameters(s);
11965bc95aa2SDmitry Eremin-Solenikov         break;
11975bc95aa2SDmitry Eremin-Solenikov 
11985bc95aa2SDmitry Eremin-Solenikov     case UTCR1:
11995bc95aa2SDmitry Eremin-Solenikov         s->brd = (s->brd & 0xff) | ((value & 0xf) << 8);
12005bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_parameters(s);
12015bc95aa2SDmitry Eremin-Solenikov         break;
12025bc95aa2SDmitry Eremin-Solenikov 
12035bc95aa2SDmitry Eremin-Solenikov     case UTCR2:
12045bc95aa2SDmitry Eremin-Solenikov         s->brd = (s->brd & 0xf00) | (value & 0xff);
12055bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_parameters(s);
12065bc95aa2SDmitry Eremin-Solenikov         break;
12075bc95aa2SDmitry Eremin-Solenikov 
12085bc95aa2SDmitry Eremin-Solenikov     case UTCR3:
12095bc95aa2SDmitry Eremin-Solenikov         s->utcr3 = value & 0x3f;
12105bc95aa2SDmitry Eremin-Solenikov         if ((s->utcr3 & UTCR3_RXE) == 0) {
12115bc95aa2SDmitry Eremin-Solenikov             s->rx_len = 0;
12125bc95aa2SDmitry Eremin-Solenikov         }
12135bc95aa2SDmitry Eremin-Solenikov         if ((s->utcr3 & UTCR3_TXE) == 0) {
12145bc95aa2SDmitry Eremin-Solenikov             s->tx_len = 0;
12155bc95aa2SDmitry Eremin-Solenikov         }
12165bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_status(s);
12175bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_int_status(s);
12185bc95aa2SDmitry Eremin-Solenikov         break;
12195bc95aa2SDmitry Eremin-Solenikov 
12205bc95aa2SDmitry Eremin-Solenikov     case UTDR:
12215bc95aa2SDmitry Eremin-Solenikov         if ((s->utcr3 & UTCR3_TXE) && s->tx_len != 8) {
12225bc95aa2SDmitry Eremin-Solenikov             s->tx_fifo[(s->tx_start + s->tx_len) % 8] = value;
12235bc95aa2SDmitry Eremin-Solenikov             s->tx_len++;
12245bc95aa2SDmitry Eremin-Solenikov             strongarm_uart_update_status(s);
12255bc95aa2SDmitry Eremin-Solenikov             strongarm_uart_update_int_status(s);
12265bc95aa2SDmitry Eremin-Solenikov             if (s->tx_len == 1) {
12275bc95aa2SDmitry Eremin-Solenikov                 strongarm_uart_tx(s);
12285bc95aa2SDmitry Eremin-Solenikov             }
12295bc95aa2SDmitry Eremin-Solenikov         }
12305bc95aa2SDmitry Eremin-Solenikov         break;
12315bc95aa2SDmitry Eremin-Solenikov 
12325bc95aa2SDmitry Eremin-Solenikov     case UTSR0:
12335bc95aa2SDmitry Eremin-Solenikov         s->utsr0 = s->utsr0 & ~(value &
12345bc95aa2SDmitry Eremin-Solenikov                 (UTSR0_REB | UTSR0_RBB | UTSR0_RID));
12355bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_update_int_status(s);
12365bc95aa2SDmitry Eremin-Solenikov         break;
12375bc95aa2SDmitry Eremin-Solenikov 
12385bc95aa2SDmitry Eremin-Solenikov     default:
12395e5deca1SManos Pitsidianakis         qemu_log_mask(LOG_GUEST_ERROR,
12405e5deca1SManos Pitsidianakis                       "%s: Bad uart register write 0x"HWADDR_FMT_plx"\n",
12415e5deca1SManos Pitsidianakis                       __func__, addr);
12425bc95aa2SDmitry Eremin-Solenikov     }
12435bc95aa2SDmitry Eremin-Solenikov }
12445bc95aa2SDmitry Eremin-Solenikov 
1245eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_uart_ops = {
1246eb2fefbcSAvi Kivity     .read = strongarm_uart_read,
1247eb2fefbcSAvi Kivity     .write = strongarm_uart_write,
1248eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
12495bc95aa2SDmitry Eremin-Solenikov };
12505bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_init(Object * obj)12515a67508cSxiaoqiang.zhao static void strongarm_uart_init(Object *obj)
12525bc95aa2SDmitry Eremin-Solenikov {
12535a67508cSxiaoqiang.zhao     StrongARMUARTState *s = STRONGARM_UART(obj);
12545a67508cSxiaoqiang.zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
12555bc95aa2SDmitry Eremin-Solenikov 
12565a67508cSxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &strongarm_uart_ops, s,
125764bde0f3SPaolo Bonzini                           "uart", 0x10000);
1258750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->iomem);
12595bc95aa2SDmitry Eremin-Solenikov     sysbus_init_irq(dev, &s->irq);
12608934515aSxiaoqiang zhao }
12618934515aSxiaoqiang zhao 
strongarm_uart_realize(DeviceState * dev,Error ** errp)12628934515aSxiaoqiang zhao static void strongarm_uart_realize(DeviceState *dev, Error **errp)
12638934515aSxiaoqiang zhao {
12648934515aSxiaoqiang zhao     StrongARMUARTState *s = STRONGARM_UART(dev);
12655bc95aa2SDmitry Eremin-Solenikov 
1266efb27a49SPan Nengyuan     s->rx_timeout_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL,
1267efb27a49SPan Nengyuan                                        strongarm_uart_rx_to,
1268efb27a49SPan Nengyuan                                        s);
1269efb27a49SPan Nengyuan     s->tx_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, strongarm_uart_tx, s);
12705345fdb4SMarc-André Lureau     qemu_chr_fe_set_handlers(&s->chr,
12715bc95aa2SDmitry Eremin-Solenikov                              strongarm_uart_can_receive,
12725bc95aa2SDmitry Eremin-Solenikov                              strongarm_uart_receive,
12735bc95aa2SDmitry Eremin-Solenikov                              strongarm_uart_event,
127481517ba3SAnton Nefedov                              NULL, s, NULL, true);
12755bc95aa2SDmitry Eremin-Solenikov }
12765bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_reset(DeviceState * dev)12775bc95aa2SDmitry Eremin-Solenikov static void strongarm_uart_reset(DeviceState *dev)
12785bc95aa2SDmitry Eremin-Solenikov {
1279fff3af97SAndreas Färber     StrongARMUARTState *s = STRONGARM_UART(dev);
12805bc95aa2SDmitry Eremin-Solenikov 
12815bc95aa2SDmitry Eremin-Solenikov     s->utcr0 = UTCR0_DSS; /* 8 data, no parity */
12825bc95aa2SDmitry Eremin-Solenikov     s->brd = 23;    /* 9600 */
12835bc95aa2SDmitry Eremin-Solenikov     /* enable send & recv - this actually violates spec */
12845bc95aa2SDmitry Eremin-Solenikov     s->utcr3 = UTCR3_TXE | UTCR3_RXE;
12855bc95aa2SDmitry Eremin-Solenikov 
12865bc95aa2SDmitry Eremin-Solenikov     s->rx_len = s->tx_len = 0;
12875bc95aa2SDmitry Eremin-Solenikov 
12885bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_parameters(s);
12895bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_status(s);
12905bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_int_status(s);
12915bc95aa2SDmitry Eremin-Solenikov }
12925bc95aa2SDmitry Eremin-Solenikov 
strongarm_uart_post_load(void * opaque,int version_id)12935bc95aa2SDmitry Eremin-Solenikov static int strongarm_uart_post_load(void *opaque, int version_id)
12945bc95aa2SDmitry Eremin-Solenikov {
12955bc95aa2SDmitry Eremin-Solenikov     StrongARMUARTState *s = opaque;
12965bc95aa2SDmitry Eremin-Solenikov 
12975bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_parameters(s);
12985bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_status(s);
12995bc95aa2SDmitry Eremin-Solenikov     strongarm_uart_update_int_status(s);
13005bc95aa2SDmitry Eremin-Solenikov 
13015bc95aa2SDmitry Eremin-Solenikov     /* tx and restart timer */
13025bc95aa2SDmitry Eremin-Solenikov     if (s->tx_len) {
13035bc95aa2SDmitry Eremin-Solenikov         strongarm_uart_tx(s);
13045bc95aa2SDmitry Eremin-Solenikov     }
13055bc95aa2SDmitry Eremin-Solenikov 
13065bc95aa2SDmitry Eremin-Solenikov     /* restart rx timeout timer */
13075bc95aa2SDmitry Eremin-Solenikov     if (s->rx_len) {
1308bc72ad67SAlex Bligh         timer_mod(s->rx_timeout_timer,
1309bc72ad67SAlex Bligh                 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + s->char_transmit_time * 3);
13105bc95aa2SDmitry Eremin-Solenikov     }
13115bc95aa2SDmitry Eremin-Solenikov 
13125bc95aa2SDmitry Eremin-Solenikov     return 0;
13135bc95aa2SDmitry Eremin-Solenikov }
13145bc95aa2SDmitry Eremin-Solenikov 
13155bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_uart_regs = {
13165bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-uart",
13175bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
13185bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
13195bc95aa2SDmitry Eremin-Solenikov     .post_load = strongarm_uart_post_load,
1320607ef570SRichard Henderson     .fields = (const VMStateField[]) {
13215bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(utcr0, StrongARMUARTState),
13225bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16(brd, StrongARMUARTState),
13235bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(utcr3, StrongARMUARTState),
13245bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(utsr0, StrongARMUARTState),
13255bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8_ARRAY(tx_fifo, StrongARMUARTState, 8),
13265bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(tx_start, StrongARMUARTState),
13275bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(tx_len, StrongARMUARTState),
13285bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16_ARRAY(rx_fifo, StrongARMUARTState, 12),
13295bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(rx_start, StrongARMUARTState),
13305bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(rx_len, StrongARMUARTState),
13315bc95aa2SDmitry Eremin-Solenikov         VMSTATE_BOOL(wait_break_end, StrongARMUARTState),
13325bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
13335bc95aa2SDmitry Eremin-Solenikov     },
13345bc95aa2SDmitry Eremin-Solenikov };
13355bc95aa2SDmitry Eremin-Solenikov 
1336e15bd5ddSRichard Henderson static const Property strongarm_uart_properties[] = {
13375bc95aa2SDmitry Eremin-Solenikov     DEFINE_PROP_CHR("chardev", StrongARMUARTState, chr),
1338999e12bbSAnthony Liguori };
1339999e12bbSAnthony Liguori 
strongarm_uart_class_init(ObjectClass * klass,const void * data)1340*12d1a768SPhilippe Mathieu-Daudé static void strongarm_uart_class_init(ObjectClass *klass, const void *data)
1341999e12bbSAnthony Liguori {
134239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1343999e12bbSAnthony Liguori 
134439bffca2SAnthony Liguori     dc->desc = "StrongARM UART controller";
1345e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, strongarm_uart_reset);
134639bffca2SAnthony Liguori     dc->vmsd = &vmstate_strongarm_uart_regs;
13474f67d30bSMarc-André Lureau     device_class_set_props(dc, strongarm_uart_properties);
13488934515aSxiaoqiang zhao     dc->realize = strongarm_uart_realize;
13495bc95aa2SDmitry Eremin-Solenikov }
1350999e12bbSAnthony Liguori 
13518c43a6f0SAndreas Färber static const TypeInfo strongarm_uart_info = {
1352fff3af97SAndreas Färber     .name          = TYPE_STRONGARM_UART,
135339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
135439bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMUARTState),
13555a67508cSxiaoqiang.zhao     .instance_init = strongarm_uart_init,
1356999e12bbSAnthony Liguori     .class_init    = strongarm_uart_class_init,
13575bc95aa2SDmitry Eremin-Solenikov };
13585bc95aa2SDmitry Eremin-Solenikov 
13595bc95aa2SDmitry Eremin-Solenikov /* Synchronous Serial Ports */
13600ca81872SAndreas Färber 
13610ca81872SAndreas Färber #define TYPE_STRONGARM_SSP "strongarm-ssp"
13628063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(StrongARMSSPState, STRONGARM_SSP)
13630ca81872SAndreas Färber 
1364db1015e9SEduardo Habkost struct StrongARMSSPState {
13650ca81872SAndreas Färber     SysBusDevice parent_obj;
13660ca81872SAndreas Färber 
1367eb2fefbcSAvi Kivity     MemoryRegion iomem;
13685bc95aa2SDmitry Eremin-Solenikov     qemu_irq irq;
13695bc95aa2SDmitry Eremin-Solenikov     SSIBus *bus;
13705bc95aa2SDmitry Eremin-Solenikov 
13715bc95aa2SDmitry Eremin-Solenikov     uint16_t sscr[2];
13725bc95aa2SDmitry Eremin-Solenikov     uint16_t sssr;
13735bc95aa2SDmitry Eremin-Solenikov 
13745bc95aa2SDmitry Eremin-Solenikov     uint16_t rx_fifo[8];
13755bc95aa2SDmitry Eremin-Solenikov     uint8_t rx_level;
13765bc95aa2SDmitry Eremin-Solenikov     uint8_t rx_start;
1377db1015e9SEduardo Habkost };
13785bc95aa2SDmitry Eremin-Solenikov 
13795bc95aa2SDmitry Eremin-Solenikov #define SSCR0 0x60 /* SSP Control register 0 */
13805bc95aa2SDmitry Eremin-Solenikov #define SSCR1 0x64 /* SSP Control register 1 */
13815bc95aa2SDmitry Eremin-Solenikov #define SSDR  0x6c /* SSP Data register */
13825bc95aa2SDmitry Eremin-Solenikov #define SSSR  0x74 /* SSP Status register */
13835bc95aa2SDmitry Eremin-Solenikov 
13845bc95aa2SDmitry Eremin-Solenikov /* Bitfields for above registers */
13855bc95aa2SDmitry Eremin-Solenikov #define SSCR0_SPI(x)    (((x) & 0x30) == 0x00)
13865bc95aa2SDmitry Eremin-Solenikov #define SSCR0_SSP(x)    (((x) & 0x30) == 0x10)
13875bc95aa2SDmitry Eremin-Solenikov #define SSCR0_UWIRE(x)  (((x) & 0x30) == 0x20)
13885bc95aa2SDmitry Eremin-Solenikov #define SSCR0_PSP(x)    (((x) & 0x30) == 0x30)
13895bc95aa2SDmitry Eremin-Solenikov #define SSCR0_SSE       (1 << 7)
13905bc95aa2SDmitry Eremin-Solenikov #define SSCR0_DSS(x)    (((x) & 0xf) + 1)
13915bc95aa2SDmitry Eremin-Solenikov #define SSCR1_RIE       (1 << 0)
13925bc95aa2SDmitry Eremin-Solenikov #define SSCR1_TIE       (1 << 1)
13935bc95aa2SDmitry Eremin-Solenikov #define SSCR1_LBM       (1 << 2)
13945bc95aa2SDmitry Eremin-Solenikov #define SSSR_TNF        (1 << 2)
13955bc95aa2SDmitry Eremin-Solenikov #define SSSR_RNE        (1 << 3)
13965bc95aa2SDmitry Eremin-Solenikov #define SSSR_TFS        (1 << 5)
13975bc95aa2SDmitry Eremin-Solenikov #define SSSR_RFS        (1 << 6)
13985bc95aa2SDmitry Eremin-Solenikov #define SSSR_ROR        (1 << 7)
13995bc95aa2SDmitry Eremin-Solenikov #define SSSR_RW         0x0080
14005bc95aa2SDmitry Eremin-Solenikov 
strongarm_ssp_int_update(StrongARMSSPState * s)14015bc95aa2SDmitry Eremin-Solenikov static void strongarm_ssp_int_update(StrongARMSSPState *s)
14025bc95aa2SDmitry Eremin-Solenikov {
14035bc95aa2SDmitry Eremin-Solenikov     int level = 0;
14045bc95aa2SDmitry Eremin-Solenikov 
14055bc95aa2SDmitry Eremin-Solenikov     level |= (s->sssr & SSSR_ROR);
14065bc95aa2SDmitry Eremin-Solenikov     level |= (s->sssr & SSSR_RFS)  &&  (s->sscr[1] & SSCR1_RIE);
14075bc95aa2SDmitry Eremin-Solenikov     level |= (s->sssr & SSSR_TFS)  &&  (s->sscr[1] & SSCR1_TIE);
14085bc95aa2SDmitry Eremin-Solenikov     qemu_set_irq(s->irq, level);
14095bc95aa2SDmitry Eremin-Solenikov }
14105bc95aa2SDmitry Eremin-Solenikov 
strongarm_ssp_fifo_update(StrongARMSSPState * s)14115bc95aa2SDmitry Eremin-Solenikov static void strongarm_ssp_fifo_update(StrongARMSSPState *s)
14125bc95aa2SDmitry Eremin-Solenikov {
14135bc95aa2SDmitry Eremin-Solenikov     s->sssr &= ~SSSR_TFS;
14145bc95aa2SDmitry Eremin-Solenikov     s->sssr &= ~SSSR_TNF;
14155bc95aa2SDmitry Eremin-Solenikov     if (s->sscr[0] & SSCR0_SSE) {
14165bc95aa2SDmitry Eremin-Solenikov         if (s->rx_level >= 4) {
14175bc95aa2SDmitry Eremin-Solenikov             s->sssr |= SSSR_RFS;
14185bc95aa2SDmitry Eremin-Solenikov         } else {
14195bc95aa2SDmitry Eremin-Solenikov             s->sssr &= ~SSSR_RFS;
14205bc95aa2SDmitry Eremin-Solenikov         }
14215bc95aa2SDmitry Eremin-Solenikov         if (s->rx_level) {
14225bc95aa2SDmitry Eremin-Solenikov             s->sssr |= SSSR_RNE;
14235bc95aa2SDmitry Eremin-Solenikov         } else {
14245bc95aa2SDmitry Eremin-Solenikov             s->sssr &= ~SSSR_RNE;
14255bc95aa2SDmitry Eremin-Solenikov         }
14265bc95aa2SDmitry Eremin-Solenikov         /* TX FIFO is never filled, so it is always in underrun
14275bc95aa2SDmitry Eremin-Solenikov            condition if SSP is enabled */
14285bc95aa2SDmitry Eremin-Solenikov         s->sssr |= SSSR_TFS;
14295bc95aa2SDmitry Eremin-Solenikov         s->sssr |= SSSR_TNF;
14305bc95aa2SDmitry Eremin-Solenikov     }
14315bc95aa2SDmitry Eremin-Solenikov 
14325bc95aa2SDmitry Eremin-Solenikov     strongarm_ssp_int_update(s);
14335bc95aa2SDmitry Eremin-Solenikov }
14345bc95aa2SDmitry Eremin-Solenikov 
strongarm_ssp_read(void * opaque,hwaddr addr,unsigned size)1435a8170e5eSAvi Kivity static uint64_t strongarm_ssp_read(void *opaque, hwaddr addr,
1436eb2fefbcSAvi Kivity                                    unsigned size)
14375bc95aa2SDmitry Eremin-Solenikov {
14385bc95aa2SDmitry Eremin-Solenikov     StrongARMSSPState *s = opaque;
14395bc95aa2SDmitry Eremin-Solenikov     uint32_t retval;
14405bc95aa2SDmitry Eremin-Solenikov 
14415bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
14425bc95aa2SDmitry Eremin-Solenikov     case SSCR0:
14435bc95aa2SDmitry Eremin-Solenikov         return s->sscr[0];
14445bc95aa2SDmitry Eremin-Solenikov     case SSCR1:
14455bc95aa2SDmitry Eremin-Solenikov         return s->sscr[1];
14465bc95aa2SDmitry Eremin-Solenikov     case SSSR:
14475bc95aa2SDmitry Eremin-Solenikov         return s->sssr;
14485bc95aa2SDmitry Eremin-Solenikov     case SSDR:
14495bc95aa2SDmitry Eremin-Solenikov         if (~s->sscr[0] & SSCR0_SSE) {
14505bc95aa2SDmitry Eremin-Solenikov             return 0xffffffff;
14515bc95aa2SDmitry Eremin-Solenikov         }
14525bc95aa2SDmitry Eremin-Solenikov         if (s->rx_level < 1) {
14535e5deca1SManos Pitsidianakis             trace_strongarm_ssp_read_underrun();
14545bc95aa2SDmitry Eremin-Solenikov             return 0xffffffff;
14555bc95aa2SDmitry Eremin-Solenikov         }
14565bc95aa2SDmitry Eremin-Solenikov         s->rx_level--;
14575bc95aa2SDmitry Eremin-Solenikov         retval = s->rx_fifo[s->rx_start++];
14585bc95aa2SDmitry Eremin-Solenikov         s->rx_start &= 0x7;
14595bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_fifo_update(s);
14605bc95aa2SDmitry Eremin-Solenikov         return retval;
14615bc95aa2SDmitry Eremin-Solenikov     default:
14625e5deca1SManos Pitsidianakis         qemu_log_mask(LOG_GUEST_ERROR,
14635e5deca1SManos Pitsidianakis                       "%s: Bad ssp register read 0x"HWADDR_FMT_plx"\n",
14645e5deca1SManos Pitsidianakis                       __func__, addr);
14655bc95aa2SDmitry Eremin-Solenikov         break;
14665bc95aa2SDmitry Eremin-Solenikov     }
14675bc95aa2SDmitry Eremin-Solenikov     return 0;
14685bc95aa2SDmitry Eremin-Solenikov }
14695bc95aa2SDmitry Eremin-Solenikov 
strongarm_ssp_write(void * opaque,hwaddr addr,uint64_t value,unsigned size)1470a8170e5eSAvi Kivity static void strongarm_ssp_write(void *opaque, hwaddr addr,
1471eb2fefbcSAvi Kivity                                 uint64_t value, unsigned size)
14725bc95aa2SDmitry Eremin-Solenikov {
14735bc95aa2SDmitry Eremin-Solenikov     StrongARMSSPState *s = opaque;
14745bc95aa2SDmitry Eremin-Solenikov 
14755bc95aa2SDmitry Eremin-Solenikov     switch (addr) {
14765bc95aa2SDmitry Eremin-Solenikov     case SSCR0:
14775bc95aa2SDmitry Eremin-Solenikov         s->sscr[0] = value & 0xffbf;
14785bc95aa2SDmitry Eremin-Solenikov         if ((s->sscr[0] & SSCR0_SSE) && SSCR0_DSS(value) < 4) {
14795e5deca1SManos Pitsidianakis             qemu_log_mask(LOG_GUEST_ERROR, "%s: Wrong data size: %i bits\n",
14805e5deca1SManos Pitsidianakis                           __func__, (int)SSCR0_DSS(value));
14815bc95aa2SDmitry Eremin-Solenikov         }
14825bc95aa2SDmitry Eremin-Solenikov         if (!(value & SSCR0_SSE)) {
14835bc95aa2SDmitry Eremin-Solenikov             s->sssr = 0;
14845bc95aa2SDmitry Eremin-Solenikov             s->rx_level = 0;
14855bc95aa2SDmitry Eremin-Solenikov         }
14865bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_fifo_update(s);
14875bc95aa2SDmitry Eremin-Solenikov         break;
14885bc95aa2SDmitry Eremin-Solenikov 
14895bc95aa2SDmitry Eremin-Solenikov     case SSCR1:
14905bc95aa2SDmitry Eremin-Solenikov         s->sscr[1] = value & 0x2f;
14915bc95aa2SDmitry Eremin-Solenikov         if (value & SSCR1_LBM) {
14925e5deca1SManos Pitsidianakis             qemu_log_mask(LOG_GUEST_ERROR,
14935e5deca1SManos Pitsidianakis                           "%s: Attempt to use SSP LBM mode\n",
14945e5deca1SManos Pitsidianakis                           __func__);
14955bc95aa2SDmitry Eremin-Solenikov         }
14965bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_fifo_update(s);
14975bc95aa2SDmitry Eremin-Solenikov         break;
14985bc95aa2SDmitry Eremin-Solenikov 
14995bc95aa2SDmitry Eremin-Solenikov     case SSSR:
15005bc95aa2SDmitry Eremin-Solenikov         s->sssr &= ~(value & SSSR_RW);
15015bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_int_update(s);
15025bc95aa2SDmitry Eremin-Solenikov         break;
15035bc95aa2SDmitry Eremin-Solenikov 
15045bc95aa2SDmitry Eremin-Solenikov     case SSDR:
15055bc95aa2SDmitry Eremin-Solenikov         if (SSCR0_UWIRE(s->sscr[0])) {
15065bc95aa2SDmitry Eremin-Solenikov             value &= 0xff;
15075bc95aa2SDmitry Eremin-Solenikov         } else
15085bc95aa2SDmitry Eremin-Solenikov             /* Note how 32bits overflow does no harm here */
15095bc95aa2SDmitry Eremin-Solenikov             value &= (1 << SSCR0_DSS(s->sscr[0])) - 1;
15105bc95aa2SDmitry Eremin-Solenikov 
15115bc95aa2SDmitry Eremin-Solenikov         /* Data goes from here to the Tx FIFO and is shifted out from
15125bc95aa2SDmitry Eremin-Solenikov          * there directly to the slave, no need to buffer it.
15135bc95aa2SDmitry Eremin-Solenikov          */
15145bc95aa2SDmitry Eremin-Solenikov         if (s->sscr[0] & SSCR0_SSE) {
15155bc95aa2SDmitry Eremin-Solenikov             uint32_t readval;
15165bc95aa2SDmitry Eremin-Solenikov             if (s->sscr[1] & SSCR1_LBM) {
15175bc95aa2SDmitry Eremin-Solenikov                 readval = value;
15185bc95aa2SDmitry Eremin-Solenikov             } else {
15195bc95aa2SDmitry Eremin-Solenikov                 readval = ssi_transfer(s->bus, value);
15205bc95aa2SDmitry Eremin-Solenikov             }
15215bc95aa2SDmitry Eremin-Solenikov 
15225bc95aa2SDmitry Eremin-Solenikov             if (s->rx_level < 0x08) {
15235bc95aa2SDmitry Eremin-Solenikov                 s->rx_fifo[(s->rx_start + s->rx_level++) & 0x7] = readval;
15245bc95aa2SDmitry Eremin-Solenikov             } else {
15255bc95aa2SDmitry Eremin-Solenikov                 s->sssr |= SSSR_ROR;
15265bc95aa2SDmitry Eremin-Solenikov             }
15275bc95aa2SDmitry Eremin-Solenikov         }
15285bc95aa2SDmitry Eremin-Solenikov         strongarm_ssp_fifo_update(s);
15295bc95aa2SDmitry Eremin-Solenikov         break;
15305bc95aa2SDmitry Eremin-Solenikov 
15315bc95aa2SDmitry Eremin-Solenikov     default:
15325e5deca1SManos Pitsidianakis         qemu_log_mask(LOG_GUEST_ERROR,
15335e5deca1SManos Pitsidianakis                       "%s: Bad ssp register write 0x"HWADDR_FMT_plx"\n",
15345e5deca1SManos Pitsidianakis                       __func__,  addr);
15355bc95aa2SDmitry Eremin-Solenikov         break;
15365bc95aa2SDmitry Eremin-Solenikov     }
15375bc95aa2SDmitry Eremin-Solenikov }
15385bc95aa2SDmitry Eremin-Solenikov 
1539eb2fefbcSAvi Kivity static const MemoryRegionOps strongarm_ssp_ops = {
1540eb2fefbcSAvi Kivity     .read = strongarm_ssp_read,
1541eb2fefbcSAvi Kivity     .write = strongarm_ssp_write,
1542eb2fefbcSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
15435bc95aa2SDmitry Eremin-Solenikov };
15445bc95aa2SDmitry Eremin-Solenikov 
strongarm_ssp_post_load(void * opaque,int version_id)15455bc95aa2SDmitry Eremin-Solenikov static int strongarm_ssp_post_load(void *opaque, int version_id)
15465bc95aa2SDmitry Eremin-Solenikov {
15475bc95aa2SDmitry Eremin-Solenikov     StrongARMSSPState *s = opaque;
15485bc95aa2SDmitry Eremin-Solenikov 
15495bc95aa2SDmitry Eremin-Solenikov     strongarm_ssp_fifo_update(s);
15505bc95aa2SDmitry Eremin-Solenikov 
15515bc95aa2SDmitry Eremin-Solenikov     return 0;
15525bc95aa2SDmitry Eremin-Solenikov }
15535bc95aa2SDmitry Eremin-Solenikov 
strongarm_ssp_init(Object * obj)15548934515aSxiaoqiang zhao static void strongarm_ssp_init(Object *obj)
15555bc95aa2SDmitry Eremin-Solenikov {
15568934515aSxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
15570ca81872SAndreas Färber     DeviceState *dev = DEVICE(sbd);
15580ca81872SAndreas Färber     StrongARMSSPState *s = STRONGARM_SSP(dev);
15595bc95aa2SDmitry Eremin-Solenikov 
15600ca81872SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
15615bc95aa2SDmitry Eremin-Solenikov 
15628934515aSxiaoqiang zhao     memory_region_init_io(&s->iomem, obj, &strongarm_ssp_ops, s,
156364bde0f3SPaolo Bonzini                           "ssp", 0x1000);
15640ca81872SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
15655bc95aa2SDmitry Eremin-Solenikov 
15660ca81872SAndreas Färber     s->bus = ssi_create_bus(dev, "ssi");
15675bc95aa2SDmitry Eremin-Solenikov }
15685bc95aa2SDmitry Eremin-Solenikov 
strongarm_ssp_reset(DeviceState * dev)15695bc95aa2SDmitry Eremin-Solenikov static void strongarm_ssp_reset(DeviceState *dev)
15705bc95aa2SDmitry Eremin-Solenikov {
15710ca81872SAndreas Färber     StrongARMSSPState *s = STRONGARM_SSP(dev);
15720ca81872SAndreas Färber 
15735bc95aa2SDmitry Eremin-Solenikov     s->sssr = 0x03; /* 3 bit data, SPI, disabled */
15745bc95aa2SDmitry Eremin-Solenikov     s->rx_start = 0;
15755bc95aa2SDmitry Eremin-Solenikov     s->rx_level = 0;
15765bc95aa2SDmitry Eremin-Solenikov }
15775bc95aa2SDmitry Eremin-Solenikov 
15785bc95aa2SDmitry Eremin-Solenikov static const VMStateDescription vmstate_strongarm_ssp_regs = {
15795bc95aa2SDmitry Eremin-Solenikov     .name = "strongarm-ssp",
15805bc95aa2SDmitry Eremin-Solenikov     .version_id = 0,
15815bc95aa2SDmitry Eremin-Solenikov     .minimum_version_id = 0,
15825bc95aa2SDmitry Eremin-Solenikov     .post_load = strongarm_ssp_post_load,
1583607ef570SRichard Henderson     .fields = (const VMStateField[]) {
15845bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16_ARRAY(sscr, StrongARMSSPState, 2),
15855bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16(sssr, StrongARMSSPState),
15865bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT16_ARRAY(rx_fifo, StrongARMSSPState, 8),
15875bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(rx_start, StrongARMSSPState),
15885bc95aa2SDmitry Eremin-Solenikov         VMSTATE_UINT8(rx_level, StrongARMSSPState),
15895bc95aa2SDmitry Eremin-Solenikov         VMSTATE_END_OF_LIST(),
15905bc95aa2SDmitry Eremin-Solenikov     },
15915bc95aa2SDmitry Eremin-Solenikov };
15925bc95aa2SDmitry Eremin-Solenikov 
strongarm_ssp_class_init(ObjectClass * klass,const void * data)1593*12d1a768SPhilippe Mathieu-Daudé static void strongarm_ssp_class_init(ObjectClass *klass, const void *data)
1594999e12bbSAnthony Liguori {
159539bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1596999e12bbSAnthony Liguori 
159739bffca2SAnthony Liguori     dc->desc = "StrongARM SSP controller";
1598e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, strongarm_ssp_reset);
159939bffca2SAnthony Liguori     dc->vmsd = &vmstate_strongarm_ssp_regs;
1600999e12bbSAnthony Liguori }
1601999e12bbSAnthony Liguori 
16028c43a6f0SAndreas Färber static const TypeInfo strongarm_ssp_info = {
16030ca81872SAndreas Färber     .name          = TYPE_STRONGARM_SSP,
160439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
160539bffca2SAnthony Liguori     .instance_size = sizeof(StrongARMSSPState),
16068934515aSxiaoqiang zhao     .instance_init = strongarm_ssp_init,
1607999e12bbSAnthony Liguori     .class_init    = strongarm_ssp_class_init,
16085bc95aa2SDmitry Eremin-Solenikov };
16095bc95aa2SDmitry Eremin-Solenikov 
16105bc95aa2SDmitry Eremin-Solenikov /* Main CPU functions */
sa1110_init(const char * cpu_type)16113cd892daSPhilippe Mathieu-Daudé StrongARMState *sa1110_init(const char *cpu_type)
16125bc95aa2SDmitry Eremin-Solenikov {
16135bc95aa2SDmitry Eremin-Solenikov     StrongARMState *s;
16145bc95aa2SDmitry Eremin-Solenikov     int i;
16155bc95aa2SDmitry Eremin-Solenikov 
1616b45c03f5SMarkus Armbruster     s = g_new0(StrongARMState, 1);
16175bc95aa2SDmitry Eremin-Solenikov 
1618ba1ba5ccSIgor Mammedov     if (strncmp(cpu_type, "sa1110", 6)) {
16196daf194dSMarkus Armbruster         error_report("Machine requires a SA1110 processor.");
16205bc95aa2SDmitry Eremin-Solenikov         exit(1);
16215bc95aa2SDmitry Eremin-Solenikov     }
16225bc95aa2SDmitry Eremin-Solenikov 
1623ba1ba5ccSIgor Mammedov     s->cpu = ARM_CPU(cpu_create(cpu_type));
16245bc95aa2SDmitry Eremin-Solenikov 
16255bc95aa2SDmitry Eremin-Solenikov     s->pic = sysbus_create_varargs("strongarm_pic", 0x90050000,
16264f071cf9SPeter Maydell                     qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_IRQ),
16274f071cf9SPeter Maydell                     qdev_get_gpio_in(DEVICE(s->cpu), ARM_CPU_FIQ),
16284f071cf9SPeter Maydell                     NULL);
16295bc95aa2SDmitry Eremin-Solenikov 
16305bc95aa2SDmitry Eremin-Solenikov     sysbus_create_varargs("pxa25x-timer", 0x90000000,
16315bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_OSTC0),
16325bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_OSTC1),
16335bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_OSTC2),
16345bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_OSTC3),
16355bc95aa2SDmitry Eremin-Solenikov                     NULL);
16365bc95aa2SDmitry Eremin-Solenikov 
16374e002105SAndreas Färber     sysbus_create_simple(TYPE_STRONGARM_RTC, 0x90010000,
16385bc95aa2SDmitry Eremin-Solenikov                     qdev_get_gpio_in(s->pic, SA_PIC_RTC_ALARM));
16395bc95aa2SDmitry Eremin-Solenikov 
16405bc95aa2SDmitry Eremin-Solenikov     s->gpio = strongarm_gpio_init(0x90040000, s->pic);
16415bc95aa2SDmitry Eremin-Solenikov 
1642c71e6732SAndreas Färber     s->ppc = sysbus_create_varargs(TYPE_STRONGARM_PPC, 0x90060000, NULL);
16435bc95aa2SDmitry Eremin-Solenikov 
16445bc95aa2SDmitry Eremin-Solenikov     for (i = 0; sa_serial[i].io_base; i++) {
16453e80f690SMarkus Armbruster         DeviceState *dev = qdev_new(TYPE_STRONGARM_UART);
16469bca0edbSPeter Maydell         qdev_prop_set_chr(dev, "chardev", serial_hd(i));
16473c6ef471SMarkus Armbruster         sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
16481356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0,
16495bc95aa2SDmitry Eremin-Solenikov                 sa_serial[i].io_base);
16501356b98dSAndreas Färber         sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0,
16515bc95aa2SDmitry Eremin-Solenikov                 qdev_get_gpio_in(s->pic, sa_serial[i].irq));
16525bc95aa2SDmitry Eremin-Solenikov     }
16535bc95aa2SDmitry Eremin-Solenikov 
16540ca81872SAndreas Färber     s->ssp = sysbus_create_varargs(TYPE_STRONGARM_SSP, 0x80070000,
16555bc95aa2SDmitry Eremin-Solenikov                 qdev_get_gpio_in(s->pic, SA_PIC_SSP), NULL);
16565bc95aa2SDmitry Eremin-Solenikov     s->ssp_bus = (SSIBus *)qdev_get_child_bus(s->ssp, "ssi");
16575bc95aa2SDmitry Eremin-Solenikov 
16585bc95aa2SDmitry Eremin-Solenikov     return s;
16595bc95aa2SDmitry Eremin-Solenikov }
16605bc95aa2SDmitry Eremin-Solenikov 
strongarm_register_types(void)166183f7d43aSAndreas Färber static void strongarm_register_types(void)
16625bc95aa2SDmitry Eremin-Solenikov {
166339bffca2SAnthony Liguori     type_register_static(&strongarm_pic_info);
166439bffca2SAnthony Liguori     type_register_static(&strongarm_rtc_sysbus_info);
166539bffca2SAnthony Liguori     type_register_static(&strongarm_gpio_info);
166639bffca2SAnthony Liguori     type_register_static(&strongarm_ppc_info);
166739bffca2SAnthony Liguori     type_register_static(&strongarm_uart_info);
166839bffca2SAnthony Liguori     type_register_static(&strongarm_ssp_info);
16695bc95aa2SDmitry Eremin-Solenikov }
167083f7d43aSAndreas Färber 
167183f7d43aSAndreas Färber type_init(strongarm_register_types)
1672