1db635521SAlistair Francis /* 2db635521SAlistair Francis * STM32F205 SoC 3db635521SAlistair Francis * 4db635521SAlistair Francis * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me> 5db635521SAlistair Francis * 6db635521SAlistair Francis * Permission is hereby granted, free of charge, to any person obtaining a copy 7db635521SAlistair Francis * of this software and associated documentation files (the "Software"), to deal 8db635521SAlistair Francis * in the Software without restriction, including without limitation the rights 9db635521SAlistair Francis * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10db635521SAlistair Francis * copies of the Software, and to permit persons to whom the Software is 11db635521SAlistair Francis * furnished to do so, subject to the following conditions: 12db635521SAlistair Francis * 13db635521SAlistair Francis * The above copyright notice and this permission notice shall be included in 14db635521SAlistair Francis * all copies or substantial portions of the Software. 15db635521SAlistair Francis * 16db635521SAlistair Francis * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17db635521SAlistair Francis * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18db635521SAlistair Francis * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19db635521SAlistair Francis * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20db635521SAlistair Francis * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21db635521SAlistair Francis * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22db635521SAlistair Francis * THE SOFTWARE. 23db635521SAlistair Francis */ 24db635521SAlistair Francis 2512b16722SPeter Maydell #include "qemu/osdep.h" 26da34e65cSMarkus Armbruster #include "qapi/error.h" 274771d756SPaolo Bonzini #include "qemu-common.h" 28db635521SAlistair Francis #include "hw/arm/arm.h" 29db635521SAlistair Francis #include "exec/address-spaces.h" 30db635521SAlistair Francis #include "hw/arm/stm32f205_soc.h" 31db635521SAlistair Francis 32db635521SAlistair Francis /* At the moment only Timer 2 to 5 are modelled */ 33db635521SAlistair Francis static const uint32_t timer_addr[STM_NUM_TIMERS] = { 0x40000000, 0x40000400, 34db635521SAlistair Francis 0x40000800, 0x40000C00 }; 35db635521SAlistair Francis static const uint32_t usart_addr[STM_NUM_USARTS] = { 0x40011000, 0x40004400, 36db635521SAlistair Francis 0x40004800, 0x40004C00, 0x40005000, 0x40011400 }; 37*b63041c8SAlistair Francis static const uint32_t adc_addr[STM_NUM_ADCS] = { 0x40012000, 0x40012100, 38*b63041c8SAlistair Francis 0x40012200 }; 39db635521SAlistair Francis 40db635521SAlistair Francis static const int timer_irq[STM_NUM_TIMERS] = {28, 29, 30, 50}; 41db635521SAlistair Francis static const int usart_irq[STM_NUM_USARTS] = {37, 38, 39, 52, 53, 71}; 42*b63041c8SAlistair Francis #define ADC_IRQ 18 43db635521SAlistair Francis 44db635521SAlistair Francis static void stm32f205_soc_initfn(Object *obj) 45db635521SAlistair Francis { 46db635521SAlistair Francis STM32F205State *s = STM32F205_SOC(obj); 47db635521SAlistair Francis int i; 48db635521SAlistair Francis 49db635521SAlistair Francis object_initialize(&s->syscfg, sizeof(s->syscfg), TYPE_STM32F2XX_SYSCFG); 50db635521SAlistair Francis qdev_set_parent_bus(DEVICE(&s->syscfg), sysbus_get_default()); 51db635521SAlistair Francis 52db635521SAlistair Francis for (i = 0; i < STM_NUM_USARTS; i++) { 53db635521SAlistair Francis object_initialize(&s->usart[i], sizeof(s->usart[i]), 54db635521SAlistair Francis TYPE_STM32F2XX_USART); 55db635521SAlistair Francis qdev_set_parent_bus(DEVICE(&s->usart[i]), sysbus_get_default()); 56db635521SAlistair Francis } 57db635521SAlistair Francis 58db635521SAlistair Francis for (i = 0; i < STM_NUM_TIMERS; i++) { 59db635521SAlistair Francis object_initialize(&s->timer[i], sizeof(s->timer[i]), 60db635521SAlistair Francis TYPE_STM32F2XX_TIMER); 61db635521SAlistair Francis qdev_set_parent_bus(DEVICE(&s->timer[i]), sysbus_get_default()); 62db635521SAlistair Francis } 63*b63041c8SAlistair Francis 64*b63041c8SAlistair Francis s->adc_irqs = OR_IRQ(object_new(TYPE_OR_IRQ)); 65*b63041c8SAlistair Francis 66*b63041c8SAlistair Francis for (i = 0; i < STM_NUM_ADCS; i++) { 67*b63041c8SAlistair Francis object_initialize(&s->adc[i], sizeof(s->adc[i]), 68*b63041c8SAlistair Francis TYPE_STM32F2XX_ADC); 69*b63041c8SAlistair Francis qdev_set_parent_bus(DEVICE(&s->adc[i]), sysbus_get_default()); 70*b63041c8SAlistair Francis } 71db635521SAlistair Francis } 72db635521SAlistair Francis 73db635521SAlistair Francis static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) 74db635521SAlistair Francis { 75db635521SAlistair Francis STM32F205State *s = STM32F205_SOC(dev_soc); 7681fed1d0SAlistair Francis DeviceState *dev, *nvic; 7781fed1d0SAlistair Francis SysBusDevice *busdev; 78db635521SAlistair Francis Error *err = NULL; 79db635521SAlistair Francis int i; 80db635521SAlistair Francis 81db635521SAlistair Francis MemoryRegion *system_memory = get_system_memory(); 82db635521SAlistair Francis MemoryRegion *sram = g_new(MemoryRegion, 1); 83db635521SAlistair Francis MemoryRegion *flash = g_new(MemoryRegion, 1); 84db635521SAlistair Francis MemoryRegion *flash_alias = g_new(MemoryRegion, 1); 85db635521SAlistair Francis 86db635521SAlistair Francis memory_region_init_ram(flash, NULL, "STM32F205.flash", FLASH_SIZE, 87f8ed85acSMarkus Armbruster &error_fatal); 88db635521SAlistair Francis memory_region_init_alias(flash_alias, NULL, "STM32F205.flash.alias", 89db635521SAlistair Francis flash, 0, FLASH_SIZE); 90db635521SAlistair Francis 91db635521SAlistair Francis vmstate_register_ram_global(flash); 92db635521SAlistair Francis 93db635521SAlistair Francis memory_region_set_readonly(flash, true); 94db635521SAlistair Francis memory_region_set_readonly(flash_alias, true); 95db635521SAlistair Francis 96db635521SAlistair Francis memory_region_add_subregion(system_memory, FLASH_BASE_ADDRESS, flash); 97db635521SAlistair Francis memory_region_add_subregion(system_memory, 0, flash_alias); 98db635521SAlistair Francis 99db635521SAlistair Francis memory_region_init_ram(sram, NULL, "STM32F205.sram", SRAM_SIZE, 100f8ed85acSMarkus Armbruster &error_fatal); 101db635521SAlistair Francis vmstate_register_ram_global(sram); 102db635521SAlistair Francis memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram); 103db635521SAlistair Francis 10420c59c38SMichael Davidsaver nvic = armv7m_init(get_system_memory(), FLASH_SIZE, 96, 105db635521SAlistair Francis s->kernel_filename, s->cpu_model); 106db635521SAlistair Francis 107db635521SAlistair Francis /* System configuration controller */ 10881fed1d0SAlistair Francis dev = DEVICE(&s->syscfg); 109db635521SAlistair Francis object_property_set_bool(OBJECT(&s->syscfg), true, "realized", &err); 110db635521SAlistair Francis if (err != NULL) { 111db635521SAlistair Francis error_propagate(errp, err); 112db635521SAlistair Francis return; 113db635521SAlistair Francis } 11481fed1d0SAlistair Francis busdev = SYS_BUS_DEVICE(dev); 11581fed1d0SAlistair Francis sysbus_mmio_map(busdev, 0, 0x40013800); 11681fed1d0SAlistair Francis sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(nvic, 71)); 117db635521SAlistair Francis 118db635521SAlistair Francis /* Attach UART (uses USART registers) and USART controllers */ 119db635521SAlistair Francis for (i = 0; i < STM_NUM_USARTS; i++) { 12081fed1d0SAlistair Francis dev = DEVICE(&(s->usart[i])); 12181fed1d0SAlistair Francis qdev_prop_set_chr(dev, "chardev", 12281fed1d0SAlistair Francis i < MAX_SERIAL_PORTS ? serial_hds[i] : NULL); 123db635521SAlistair Francis object_property_set_bool(OBJECT(&s->usart[i]), true, "realized", &err); 124db635521SAlistair Francis if (err != NULL) { 125db635521SAlistair Francis error_propagate(errp, err); 126db635521SAlistair Francis return; 127db635521SAlistair Francis } 12881fed1d0SAlistair Francis busdev = SYS_BUS_DEVICE(dev); 12981fed1d0SAlistair Francis sysbus_mmio_map(busdev, 0, usart_addr[i]); 13081fed1d0SAlistair Francis sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(nvic, usart_irq[i])); 131db635521SAlistair Francis } 132db635521SAlistair Francis 133db635521SAlistair Francis /* Timer 2 to 5 */ 134db635521SAlistair Francis for (i = 0; i < STM_NUM_TIMERS; i++) { 13581fed1d0SAlistair Francis dev = DEVICE(&(s->timer[i])); 13681fed1d0SAlistair Francis qdev_prop_set_uint64(dev, "clock-frequency", 1000000000); 137db635521SAlistair Francis object_property_set_bool(OBJECT(&s->timer[i]), true, "realized", &err); 138db635521SAlistair Francis if (err != NULL) { 139db635521SAlistair Francis error_propagate(errp, err); 140db635521SAlistair Francis return; 141db635521SAlistair Francis } 14281fed1d0SAlistair Francis busdev = SYS_BUS_DEVICE(dev); 14381fed1d0SAlistair Francis sysbus_mmio_map(busdev, 0, timer_addr[i]); 14481fed1d0SAlistair Francis sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(nvic, timer_irq[i])); 145db635521SAlistair Francis } 146*b63041c8SAlistair Francis 147*b63041c8SAlistair Francis /* ADC 1 to 3 */ 148*b63041c8SAlistair Francis object_property_set_int(OBJECT(s->adc_irqs), STM_NUM_ADCS, 149*b63041c8SAlistair Francis "num-lines", &err); 150*b63041c8SAlistair Francis object_property_set_bool(OBJECT(s->adc_irqs), true, "realized", &err); 151*b63041c8SAlistair Francis if (err != NULL) { 152*b63041c8SAlistair Francis error_propagate(errp, err); 153*b63041c8SAlistair Francis return; 154*b63041c8SAlistair Francis } 155*b63041c8SAlistair Francis qdev_connect_gpio_out(DEVICE(s->adc_irqs), 0, 156*b63041c8SAlistair Francis qdev_get_gpio_in(nvic, ADC_IRQ)); 157*b63041c8SAlistair Francis 158*b63041c8SAlistair Francis for (i = 0; i < STM_NUM_ADCS; i++) { 159*b63041c8SAlistair Francis dev = DEVICE(&(s->adc[i])); 160*b63041c8SAlistair Francis object_property_set_bool(OBJECT(&s->adc[i]), true, "realized", &err); 161*b63041c8SAlistair Francis if (err != NULL) { 162*b63041c8SAlistair Francis error_propagate(errp, err); 163*b63041c8SAlistair Francis return; 164*b63041c8SAlistair Francis } 165*b63041c8SAlistair Francis busdev = SYS_BUS_DEVICE(dev); 166*b63041c8SAlistair Francis sysbus_mmio_map(busdev, 0, adc_addr[i]); 167*b63041c8SAlistair Francis sysbus_connect_irq(busdev, 0, 168*b63041c8SAlistair Francis qdev_get_gpio_in(DEVICE(s->adc_irqs), i)); 169*b63041c8SAlistair Francis } 170db635521SAlistair Francis } 171db635521SAlistair Francis 172db635521SAlistair Francis static Property stm32f205_soc_properties[] = { 173db635521SAlistair Francis DEFINE_PROP_STRING("kernel-filename", STM32F205State, kernel_filename), 174db635521SAlistair Francis DEFINE_PROP_STRING("cpu-model", STM32F205State, cpu_model), 175db635521SAlistair Francis DEFINE_PROP_END_OF_LIST(), 176db635521SAlistair Francis }; 177db635521SAlistair Francis 178db635521SAlistair Francis static void stm32f205_soc_class_init(ObjectClass *klass, void *data) 179db635521SAlistair Francis { 180db635521SAlistair Francis DeviceClass *dc = DEVICE_CLASS(klass); 181db635521SAlistair Francis 182db635521SAlistair Francis dc->realize = stm32f205_soc_realize; 183db635521SAlistair Francis dc->props = stm32f205_soc_properties; 184db635521SAlistair Francis } 185db635521SAlistair Francis 186db635521SAlistair Francis static const TypeInfo stm32f205_soc_info = { 187db635521SAlistair Francis .name = TYPE_STM32F205_SOC, 188db635521SAlistair Francis .parent = TYPE_SYS_BUS_DEVICE, 189db635521SAlistair Francis .instance_size = sizeof(STM32F205State), 190db635521SAlistair Francis .instance_init = stm32f205_soc_initfn, 191db635521SAlistair Francis .class_init = stm32f205_soc_class_init, 192db635521SAlistair Francis }; 193db635521SAlistair Francis 194db635521SAlistair Francis static void stm32f205_soc_types(void) 195db635521SAlistair Francis { 196db635521SAlistair Francis type_register_static(&stm32f205_soc_info); 197db635521SAlistair Francis } 198db635521SAlistair Francis 199db635521SAlistair Francis type_init(stm32f205_soc_types) 200