xref: /qemu/hw/arm/stm32f205_soc.c (revision b40181942e037f74cd12ae7afa140d6508a30639)
1db635521SAlistair Francis /*
2db635521SAlistair Francis  * STM32F205 SoC
3db635521SAlistair Francis  *
4db635521SAlistair Francis  * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me>
5db635521SAlistair Francis  *
6db635521SAlistair Francis  * Permission is hereby granted, free of charge, to any person obtaining a copy
7db635521SAlistair Francis  * of this software and associated documentation files (the "Software"), to deal
8db635521SAlistair Francis  * in the Software without restriction, including without limitation the rights
9db635521SAlistair Francis  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10db635521SAlistair Francis  * copies of the Software, and to permit persons to whom the Software is
11db635521SAlistair Francis  * furnished to do so, subject to the following conditions:
12db635521SAlistair Francis  *
13db635521SAlistair Francis  * The above copyright notice and this permission notice shall be included in
14db635521SAlistair Francis  * all copies or substantial portions of the Software.
15db635521SAlistair Francis  *
16db635521SAlistair Francis  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17db635521SAlistair Francis  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18db635521SAlistair Francis  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19db635521SAlistair Francis  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20db635521SAlistair Francis  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21db635521SAlistair Francis  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22db635521SAlistair Francis  * THE SOFTWARE.
23db635521SAlistair Francis  */
24db635521SAlistair Francis 
2512b16722SPeter Maydell #include "qemu/osdep.h"
26da34e65cSMarkus Armbruster #include "qapi/error.h"
270b8fa32fSMarkus Armbruster #include "qemu/module.h"
2812ec8bd5SPeter Maydell #include "hw/arm/boot.h"
29db635521SAlistair Francis #include "exec/address-spaces.h"
30db635521SAlistair Francis #include "hw/arm/stm32f205_soc.h"
31a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
3246517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
33db635521SAlistair Francis 
34db635521SAlistair Francis /* At the moment only Timer 2 to 5 are modelled */
35db635521SAlistair Francis static const uint32_t timer_addr[STM_NUM_TIMERS] = { 0x40000000, 0x40000400,
36db635521SAlistair Francis     0x40000800, 0x40000C00 };
37db635521SAlistair Francis static const uint32_t usart_addr[STM_NUM_USARTS] = { 0x40011000, 0x40004400,
38db635521SAlistair Francis     0x40004800, 0x40004C00, 0x40005000, 0x40011400 };
39b63041c8SAlistair Francis static const uint32_t adc_addr[STM_NUM_ADCS] = { 0x40012000, 0x40012100,
40b63041c8SAlistair Francis     0x40012200 };
41540a8f34SAlistair Francis static const uint32_t spi_addr[STM_NUM_SPIS] = { 0x40013000, 0x40003800,
42540a8f34SAlistair Francis     0x40003C00 };
43db635521SAlistair Francis 
44db635521SAlistair Francis static const int timer_irq[STM_NUM_TIMERS] = {28, 29, 30, 50};
45db635521SAlistair Francis static const int usart_irq[STM_NUM_USARTS] = {37, 38, 39, 52, 53, 71};
46b63041c8SAlistair Francis #define ADC_IRQ 18
47540a8f34SAlistair Francis static const int spi_irq[STM_NUM_SPIS] = {35, 36, 51};
48db635521SAlistair Francis 
49db635521SAlistair Francis static void stm32f205_soc_initfn(Object *obj)
50db635521SAlistair Francis {
51db635521SAlistair Francis     STM32F205State *s = STM32F205_SOC(obj);
52db635521SAlistair Francis     int i;
53db635521SAlistair Francis 
54db873cc5SMarkus Armbruster     object_initialize_child(obj, "armv7m", &s->armv7m, TYPE_ARMV7M);
55b72e2f68SPeter Maydell 
56db873cc5SMarkus Armbruster     object_initialize_child(obj, "syscfg", &s->syscfg, TYPE_STM32F2XX_SYSCFG);
57db635521SAlistair Francis 
58db635521SAlistair Francis     for (i = 0; i < STM_NUM_USARTS; i++) {
59db873cc5SMarkus Armbruster         object_initialize_child(obj, "usart[*]", &s->usart[i],
60db873cc5SMarkus Armbruster                                 TYPE_STM32F2XX_USART);
61db635521SAlistair Francis     }
62db635521SAlistair Francis 
63db635521SAlistair Francis     for (i = 0; i < STM_NUM_TIMERS; i++) {
64db873cc5SMarkus Armbruster         object_initialize_child(obj, "timer[*]", &s->timer[i],
65db873cc5SMarkus Armbruster                                 TYPE_STM32F2XX_TIMER);
66db635521SAlistair Francis     }
67b63041c8SAlistair Francis 
68b63041c8SAlistair Francis     s->adc_irqs = OR_IRQ(object_new(TYPE_OR_IRQ));
69b63041c8SAlistair Francis 
70b63041c8SAlistair Francis     for (i = 0; i < STM_NUM_ADCS; i++) {
71db873cc5SMarkus Armbruster         object_initialize_child(obj, "adc[*]", &s->adc[i], TYPE_STM32F2XX_ADC);
72b63041c8SAlistair Francis     }
73540a8f34SAlistair Francis 
74540a8f34SAlistair Francis     for (i = 0; i < STM_NUM_SPIS; i++) {
75db873cc5SMarkus Armbruster         object_initialize_child(obj, "spi[*]", &s->spi[i], TYPE_STM32F2XX_SPI);
76540a8f34SAlistair Francis     }
77db635521SAlistair Francis }
78db635521SAlistair Francis 
79db635521SAlistair Francis static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp)
80db635521SAlistair Francis {
81db635521SAlistair Francis     STM32F205State *s = STM32F205_SOC(dev_soc);
828a85e065SPeter Maydell     DeviceState *dev, *armv7m;
8381fed1d0SAlistair Francis     SysBusDevice *busdev;
84db635521SAlistair Francis     Error *err = NULL;
85db635521SAlistair Francis     int i;
86db635521SAlistair Francis 
87db635521SAlistair Francis     MemoryRegion *system_memory = get_system_memory();
88db635521SAlistair Francis     MemoryRegion *sram = g_new(MemoryRegion, 1);
89db635521SAlistair Francis     MemoryRegion *flash = g_new(MemoryRegion, 1);
90db635521SAlistair Francis     MemoryRegion *flash_alias = g_new(MemoryRegion, 1);
91db635521SAlistair Francis 
9232b9523aSPhilippe Mathieu-Daudé     memory_region_init_rom(flash, OBJECT(dev_soc), "STM32F205.flash",
9332b9523aSPhilippe Mathieu-Daudé                            FLASH_SIZE, &error_fatal);
9432b9523aSPhilippe Mathieu-Daudé     memory_region_init_alias(flash_alias, OBJECT(dev_soc),
9532b9523aSPhilippe Mathieu-Daudé                              "STM32F205.flash.alias", flash, 0, FLASH_SIZE);
96db635521SAlistair Francis 
97db635521SAlistair Francis     memory_region_add_subregion(system_memory, FLASH_BASE_ADDRESS, flash);
98db635521SAlistair Francis     memory_region_add_subregion(system_memory, 0, flash_alias);
99db635521SAlistair Francis 
10098a99ce0SPeter Maydell     memory_region_init_ram(sram, NULL, "STM32F205.sram", SRAM_SIZE,
101f8ed85acSMarkus Armbruster                            &error_fatal);
102db635521SAlistair Francis     memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram);
103db635521SAlistair Francis 
1048a85e065SPeter Maydell     armv7m = DEVICE(&s->armv7m);
1058a85e065SPeter Maydell     qdev_prop_set_uint32(armv7m, "num-irq", 96);
106ba1ba5ccSIgor Mammedov     qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type);
107a1c5a062SStefan Hajnoczi     qdev_prop_set_bit(armv7m, "enable-bitband", true);
108b72e2f68SPeter Maydell     object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()),
109b72e2f68SPeter Maydell                                      "memory", &error_abort);
110db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->armv7m), &err);
111b72e2f68SPeter Maydell     if (err != NULL) {
112b72e2f68SPeter Maydell         error_propagate(errp, err);
113b72e2f68SPeter Maydell         return;
114b72e2f68SPeter Maydell     }
115db635521SAlistair Francis 
116db635521SAlistair Francis     /* System configuration controller */
11781fed1d0SAlistair Francis     dev = DEVICE(&s->syscfg);
118db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->syscfg), &err);
119db635521SAlistair Francis     if (err != NULL) {
120db635521SAlistair Francis         error_propagate(errp, err);
121db635521SAlistair Francis         return;
122db635521SAlistair Francis     }
12381fed1d0SAlistair Francis     busdev = SYS_BUS_DEVICE(dev);
12481fed1d0SAlistair Francis     sysbus_mmio_map(busdev, 0, 0x40013800);
1258a85e065SPeter Maydell     sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, 71));
126db635521SAlistair Francis 
127db635521SAlistair Francis     /* Attach UART (uses USART registers) and USART controllers */
128db635521SAlistair Francis     for (i = 0; i < STM_NUM_USARTS; i++) {
12981fed1d0SAlistair Francis         dev = DEVICE(&(s->usart[i]));
130fc38a112SPeter Maydell         qdev_prop_set_chr(dev, "chardev", serial_hd(i));
131db873cc5SMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(&s->usart[i]), &err);
132db635521SAlistair Francis         if (err != NULL) {
133db635521SAlistair Francis             error_propagate(errp, err);
134db635521SAlistair Francis             return;
135db635521SAlistair Francis         }
13681fed1d0SAlistair Francis         busdev = SYS_BUS_DEVICE(dev);
13781fed1d0SAlistair Francis         sysbus_mmio_map(busdev, 0, usart_addr[i]);
1388a85e065SPeter Maydell         sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, usart_irq[i]));
139db635521SAlistair Francis     }
140db635521SAlistair Francis 
141db635521SAlistair Francis     /* Timer 2 to 5 */
142db635521SAlistair Francis     for (i = 0; i < STM_NUM_TIMERS; i++) {
14381fed1d0SAlistair Francis         dev = DEVICE(&(s->timer[i]));
14481fed1d0SAlistair Francis         qdev_prop_set_uint64(dev, "clock-frequency", 1000000000);
145db873cc5SMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(&s->timer[i]), &err);
146db635521SAlistair Francis         if (err != NULL) {
147db635521SAlistair Francis             error_propagate(errp, err);
148db635521SAlistair Francis             return;
149db635521SAlistair Francis         }
15081fed1d0SAlistair Francis         busdev = SYS_BUS_DEVICE(dev);
15181fed1d0SAlistair Francis         sysbus_mmio_map(busdev, 0, timer_addr[i]);
1528a85e065SPeter Maydell         sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, timer_irq[i]));
153db635521SAlistair Francis     }
154b63041c8SAlistair Francis 
155b63041c8SAlistair Francis     /* ADC 1 to 3 */
156b63041c8SAlistair Francis     object_property_set_int(OBJECT(s->adc_irqs), STM_NUM_ADCS,
157*b4018194SMarkus Armbruster                             "num-lines", &error_abort);
158ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(s->adc_irqs), NULL, &err);
159b63041c8SAlistair Francis     if (err != NULL) {
160b63041c8SAlistair Francis         error_propagate(errp, err);
161b63041c8SAlistair Francis         return;
162b63041c8SAlistair Francis     }
163b63041c8SAlistair Francis     qdev_connect_gpio_out(DEVICE(s->adc_irqs), 0,
1648a85e065SPeter Maydell                           qdev_get_gpio_in(armv7m, ADC_IRQ));
165b63041c8SAlistair Francis 
166b63041c8SAlistair Francis     for (i = 0; i < STM_NUM_ADCS; i++) {
167b63041c8SAlistair Francis         dev = DEVICE(&(s->adc[i]));
168db873cc5SMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(&s->adc[i]), &err);
169b63041c8SAlistair Francis         if (err != NULL) {
170b63041c8SAlistair Francis             error_propagate(errp, err);
171b63041c8SAlistair Francis             return;
172b63041c8SAlistair Francis         }
173b63041c8SAlistair Francis         busdev = SYS_BUS_DEVICE(dev);
174b63041c8SAlistair Francis         sysbus_mmio_map(busdev, 0, adc_addr[i]);
175b63041c8SAlistair Francis         sysbus_connect_irq(busdev, 0,
176b63041c8SAlistair Francis                            qdev_get_gpio_in(DEVICE(s->adc_irqs), i));
177b63041c8SAlistair Francis     }
178540a8f34SAlistair Francis 
179540a8f34SAlistair Francis     /* SPI 1 and 2 */
180540a8f34SAlistair Francis     for (i = 0; i < STM_NUM_SPIS; i++) {
181540a8f34SAlistair Francis         dev = DEVICE(&(s->spi[i]));
182db873cc5SMarkus Armbruster         sysbus_realize(SYS_BUS_DEVICE(&s->spi[i]), &err);
183540a8f34SAlistair Francis         if (err != NULL) {
184540a8f34SAlistair Francis             error_propagate(errp, err);
185540a8f34SAlistair Francis             return;
186540a8f34SAlistair Francis         }
187540a8f34SAlistair Francis         busdev = SYS_BUS_DEVICE(dev);
188540a8f34SAlistair Francis         sysbus_mmio_map(busdev, 0, spi_addr[i]);
1898a85e065SPeter Maydell         sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, spi_irq[i]));
190540a8f34SAlistair Francis     }
191db635521SAlistair Francis }
192db635521SAlistair Francis 
193db635521SAlistair Francis static Property stm32f205_soc_properties[] = {
194ba1ba5ccSIgor Mammedov     DEFINE_PROP_STRING("cpu-type", STM32F205State, cpu_type),
195db635521SAlistair Francis     DEFINE_PROP_END_OF_LIST(),
196db635521SAlistair Francis };
197db635521SAlistair Francis 
198db635521SAlistair Francis static void stm32f205_soc_class_init(ObjectClass *klass, void *data)
199db635521SAlistair Francis {
200db635521SAlistair Francis     DeviceClass *dc = DEVICE_CLASS(klass);
201db635521SAlistair Francis 
202db635521SAlistair Francis     dc->realize = stm32f205_soc_realize;
2034f67d30bSMarc-André Lureau     device_class_set_props(dc, stm32f205_soc_properties);
204db635521SAlistair Francis }
205db635521SAlistair Francis 
206db635521SAlistair Francis static const TypeInfo stm32f205_soc_info = {
207db635521SAlistair Francis     .name          = TYPE_STM32F205_SOC,
208db635521SAlistair Francis     .parent        = TYPE_SYS_BUS_DEVICE,
209db635521SAlistair Francis     .instance_size = sizeof(STM32F205State),
210db635521SAlistair Francis     .instance_init = stm32f205_soc_initfn,
211db635521SAlistair Francis     .class_init    = stm32f205_soc_class_init,
212db635521SAlistair Francis };
213db635521SAlistair Francis 
214db635521SAlistair Francis static void stm32f205_soc_types(void)
215db635521SAlistair Francis {
216db635521SAlistair Francis     type_register_static(&stm32f205_soc_info);
217db635521SAlistair Francis }
218db635521SAlistair Francis 
219db635521SAlistair Francis type_init(stm32f205_soc_types)
220