1db635521SAlistair Francis /* 2db635521SAlistair Francis * STM32F205 SoC 3db635521SAlistair Francis * 4db635521SAlistair Francis * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me> 5db635521SAlistair Francis * 6db635521SAlistair Francis * Permission is hereby granted, free of charge, to any person obtaining a copy 7db635521SAlistair Francis * of this software and associated documentation files (the "Software"), to deal 8db635521SAlistair Francis * in the Software without restriction, including without limitation the rights 9db635521SAlistair Francis * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10db635521SAlistair Francis * copies of the Software, and to permit persons to whom the Software is 11db635521SAlistair Francis * furnished to do so, subject to the following conditions: 12db635521SAlistair Francis * 13db635521SAlistair Francis * The above copyright notice and this permission notice shall be included in 14db635521SAlistair Francis * all copies or substantial portions of the Software. 15db635521SAlistair Francis * 16db635521SAlistair Francis * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17db635521SAlistair Francis * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18db635521SAlistair Francis * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19db635521SAlistair Francis * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20db635521SAlistair Francis * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21db635521SAlistair Francis * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22db635521SAlistair Francis * THE SOFTWARE. 23db635521SAlistair Francis */ 24db635521SAlistair Francis 2512b16722SPeter Maydell #include "qemu/osdep.h" 26da34e65cSMarkus Armbruster #include "qapi/error.h" 270b8fa32fSMarkus Armbruster #include "qemu/module.h" 2812ec8bd5SPeter Maydell #include "hw/arm/boot.h" 29db635521SAlistair Francis #include "exec/address-spaces.h" 30db635521SAlistair Francis #include "hw/arm/stm32f205_soc.h" 31a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 3246517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 33db635521SAlistair Francis 34db635521SAlistair Francis /* At the moment only Timer 2 to 5 are modelled */ 35db635521SAlistair Francis static const uint32_t timer_addr[STM_NUM_TIMERS] = { 0x40000000, 0x40000400, 36db635521SAlistair Francis 0x40000800, 0x40000C00 }; 37db635521SAlistair Francis static const uint32_t usart_addr[STM_NUM_USARTS] = { 0x40011000, 0x40004400, 38db635521SAlistair Francis 0x40004800, 0x40004C00, 0x40005000, 0x40011400 }; 39b63041c8SAlistair Francis static const uint32_t adc_addr[STM_NUM_ADCS] = { 0x40012000, 0x40012100, 40b63041c8SAlistair Francis 0x40012200 }; 41540a8f34SAlistair Francis static const uint32_t spi_addr[STM_NUM_SPIS] = { 0x40013000, 0x40003800, 42540a8f34SAlistair Francis 0x40003C00 }; 43db635521SAlistair Francis 44db635521SAlistair Francis static const int timer_irq[STM_NUM_TIMERS] = {28, 29, 30, 50}; 45db635521SAlistair Francis static const int usart_irq[STM_NUM_USARTS] = {37, 38, 39, 52, 53, 71}; 46b63041c8SAlistair Francis #define ADC_IRQ 18 47540a8f34SAlistair Francis static const int spi_irq[STM_NUM_SPIS] = {35, 36, 51}; 48db635521SAlistair Francis 49db635521SAlistair Francis static void stm32f205_soc_initfn(Object *obj) 50db635521SAlistair Francis { 51db635521SAlistair Francis STM32F205State *s = STM32F205_SOC(obj); 52db635521SAlistair Francis int i; 53db635521SAlistair Francis 54a39ae816SThomas Huth sysbus_init_child_obj(obj, "armv7m", &s->armv7m, sizeof(s->armv7m), 55a39ae816SThomas Huth TYPE_ARMV7M); 56b72e2f68SPeter Maydell 57a39ae816SThomas Huth sysbus_init_child_obj(obj, "syscfg", &s->syscfg, sizeof(s->syscfg), 58a39ae816SThomas Huth TYPE_STM32F2XX_SYSCFG); 59db635521SAlistair Francis 60db635521SAlistair Francis for (i = 0; i < STM_NUM_USARTS; i++) { 61a39ae816SThomas Huth sysbus_init_child_obj(obj, "usart[*]", &s->usart[i], 62a39ae816SThomas Huth sizeof(s->usart[i]), TYPE_STM32F2XX_USART); 63db635521SAlistair Francis } 64db635521SAlistair Francis 65db635521SAlistair Francis for (i = 0; i < STM_NUM_TIMERS; i++) { 66a39ae816SThomas Huth sysbus_init_child_obj(obj, "timer[*]", &s->timer[i], 67a39ae816SThomas Huth sizeof(s->timer[i]), TYPE_STM32F2XX_TIMER); 68db635521SAlistair Francis } 69b63041c8SAlistair Francis 70b63041c8SAlistair Francis s->adc_irqs = OR_IRQ(object_new(TYPE_OR_IRQ)); 71b63041c8SAlistair Francis 72b63041c8SAlistair Francis for (i = 0; i < STM_NUM_ADCS; i++) { 73a39ae816SThomas Huth sysbus_init_child_obj(obj, "adc[*]", &s->adc[i], sizeof(s->adc[i]), 74b63041c8SAlistair Francis TYPE_STM32F2XX_ADC); 75b63041c8SAlistair Francis } 76540a8f34SAlistair Francis 77540a8f34SAlistair Francis for (i = 0; i < STM_NUM_SPIS; i++) { 78a39ae816SThomas Huth sysbus_init_child_obj(obj, "spi[*]", &s->spi[i], sizeof(s->spi[i]), 79540a8f34SAlistair Francis TYPE_STM32F2XX_SPI); 80540a8f34SAlistair Francis } 81db635521SAlistair Francis } 82db635521SAlistair Francis 83db635521SAlistair Francis static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp) 84db635521SAlistair Francis { 85db635521SAlistair Francis STM32F205State *s = STM32F205_SOC(dev_soc); 868a85e065SPeter Maydell DeviceState *dev, *armv7m; 8781fed1d0SAlistair Francis SysBusDevice *busdev; 88db635521SAlistair Francis Error *err = NULL; 89db635521SAlistair Francis int i; 90db635521SAlistair Francis 91db635521SAlistair Francis MemoryRegion *system_memory = get_system_memory(); 92db635521SAlistair Francis MemoryRegion *sram = g_new(MemoryRegion, 1); 93db635521SAlistair Francis MemoryRegion *flash = g_new(MemoryRegion, 1); 94db635521SAlistair Francis MemoryRegion *flash_alias = g_new(MemoryRegion, 1); 95db635521SAlistair Francis 96*32b9523aSPhilippe Mathieu-Daudé memory_region_init_rom(flash, OBJECT(dev_soc), "STM32F205.flash", 97*32b9523aSPhilippe Mathieu-Daudé FLASH_SIZE, &error_fatal); 98*32b9523aSPhilippe Mathieu-Daudé memory_region_init_alias(flash_alias, OBJECT(dev_soc), 99*32b9523aSPhilippe Mathieu-Daudé "STM32F205.flash.alias", flash, 0, FLASH_SIZE); 100db635521SAlistair Francis 101db635521SAlistair Francis memory_region_add_subregion(system_memory, FLASH_BASE_ADDRESS, flash); 102db635521SAlistair Francis memory_region_add_subregion(system_memory, 0, flash_alias); 103db635521SAlistair Francis 10498a99ce0SPeter Maydell memory_region_init_ram(sram, NULL, "STM32F205.sram", SRAM_SIZE, 105f8ed85acSMarkus Armbruster &error_fatal); 106db635521SAlistair Francis memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram); 107db635521SAlistair Francis 1088a85e065SPeter Maydell armv7m = DEVICE(&s->armv7m); 1098a85e065SPeter Maydell qdev_prop_set_uint32(armv7m, "num-irq", 96); 110ba1ba5ccSIgor Mammedov qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type); 111a1c5a062SStefan Hajnoczi qdev_prop_set_bit(armv7m, "enable-bitband", true); 112b72e2f68SPeter Maydell object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()), 113b72e2f68SPeter Maydell "memory", &error_abort); 114b72e2f68SPeter Maydell object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err); 115b72e2f68SPeter Maydell if (err != NULL) { 116b72e2f68SPeter Maydell error_propagate(errp, err); 117b72e2f68SPeter Maydell return; 118b72e2f68SPeter Maydell } 119db635521SAlistair Francis 120db635521SAlistair Francis /* System configuration controller */ 12181fed1d0SAlistair Francis dev = DEVICE(&s->syscfg); 122db635521SAlistair Francis object_property_set_bool(OBJECT(&s->syscfg), true, "realized", &err); 123db635521SAlistair Francis if (err != NULL) { 124db635521SAlistair Francis error_propagate(errp, err); 125db635521SAlistair Francis return; 126db635521SAlistair Francis } 12781fed1d0SAlistair Francis busdev = SYS_BUS_DEVICE(dev); 12881fed1d0SAlistair Francis sysbus_mmio_map(busdev, 0, 0x40013800); 1298a85e065SPeter Maydell sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, 71)); 130db635521SAlistair Francis 131db635521SAlistair Francis /* Attach UART (uses USART registers) and USART controllers */ 132db635521SAlistair Francis for (i = 0; i < STM_NUM_USARTS; i++) { 13381fed1d0SAlistair Francis dev = DEVICE(&(s->usart[i])); 134fc38a112SPeter Maydell qdev_prop_set_chr(dev, "chardev", serial_hd(i)); 135db635521SAlistair Francis object_property_set_bool(OBJECT(&s->usart[i]), true, "realized", &err); 136db635521SAlistair Francis if (err != NULL) { 137db635521SAlistair Francis error_propagate(errp, err); 138db635521SAlistair Francis return; 139db635521SAlistair Francis } 14081fed1d0SAlistair Francis busdev = SYS_BUS_DEVICE(dev); 14181fed1d0SAlistair Francis sysbus_mmio_map(busdev, 0, usart_addr[i]); 1428a85e065SPeter Maydell sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, usart_irq[i])); 143db635521SAlistair Francis } 144db635521SAlistair Francis 145db635521SAlistair Francis /* Timer 2 to 5 */ 146db635521SAlistair Francis for (i = 0; i < STM_NUM_TIMERS; i++) { 14781fed1d0SAlistair Francis dev = DEVICE(&(s->timer[i])); 14881fed1d0SAlistair Francis qdev_prop_set_uint64(dev, "clock-frequency", 1000000000); 149db635521SAlistair Francis object_property_set_bool(OBJECT(&s->timer[i]), true, "realized", &err); 150db635521SAlistair Francis if (err != NULL) { 151db635521SAlistair Francis error_propagate(errp, err); 152db635521SAlistair Francis return; 153db635521SAlistair Francis } 15481fed1d0SAlistair Francis busdev = SYS_BUS_DEVICE(dev); 15581fed1d0SAlistair Francis sysbus_mmio_map(busdev, 0, timer_addr[i]); 1568a85e065SPeter Maydell sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, timer_irq[i])); 157db635521SAlistair Francis } 158b63041c8SAlistair Francis 159b63041c8SAlistair Francis /* ADC 1 to 3 */ 160b63041c8SAlistair Francis object_property_set_int(OBJECT(s->adc_irqs), STM_NUM_ADCS, 161b63041c8SAlistair Francis "num-lines", &err); 162b63041c8SAlistair Francis object_property_set_bool(OBJECT(s->adc_irqs), true, "realized", &err); 163b63041c8SAlistair Francis if (err != NULL) { 164b63041c8SAlistair Francis error_propagate(errp, err); 165b63041c8SAlistair Francis return; 166b63041c8SAlistair Francis } 167b63041c8SAlistair Francis qdev_connect_gpio_out(DEVICE(s->adc_irqs), 0, 1688a85e065SPeter Maydell qdev_get_gpio_in(armv7m, ADC_IRQ)); 169b63041c8SAlistair Francis 170b63041c8SAlistair Francis for (i = 0; i < STM_NUM_ADCS; i++) { 171b63041c8SAlistair Francis dev = DEVICE(&(s->adc[i])); 172b63041c8SAlistair Francis object_property_set_bool(OBJECT(&s->adc[i]), true, "realized", &err); 173b63041c8SAlistair Francis if (err != NULL) { 174b63041c8SAlistair Francis error_propagate(errp, err); 175b63041c8SAlistair Francis return; 176b63041c8SAlistair Francis } 177b63041c8SAlistair Francis busdev = SYS_BUS_DEVICE(dev); 178b63041c8SAlistair Francis sysbus_mmio_map(busdev, 0, adc_addr[i]); 179b63041c8SAlistair Francis sysbus_connect_irq(busdev, 0, 180b63041c8SAlistair Francis qdev_get_gpio_in(DEVICE(s->adc_irqs), i)); 181b63041c8SAlistair Francis } 182540a8f34SAlistair Francis 183540a8f34SAlistair Francis /* SPI 1 and 2 */ 184540a8f34SAlistair Francis for (i = 0; i < STM_NUM_SPIS; i++) { 185540a8f34SAlistair Francis dev = DEVICE(&(s->spi[i])); 186540a8f34SAlistair Francis object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err); 187540a8f34SAlistair Francis if (err != NULL) { 188540a8f34SAlistair Francis error_propagate(errp, err); 189540a8f34SAlistair Francis return; 190540a8f34SAlistair Francis } 191540a8f34SAlistair Francis busdev = SYS_BUS_DEVICE(dev); 192540a8f34SAlistair Francis sysbus_mmio_map(busdev, 0, spi_addr[i]); 1938a85e065SPeter Maydell sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, spi_irq[i])); 194540a8f34SAlistair Francis } 195db635521SAlistair Francis } 196db635521SAlistair Francis 197db635521SAlistair Francis static Property stm32f205_soc_properties[] = { 198ba1ba5ccSIgor Mammedov DEFINE_PROP_STRING("cpu-type", STM32F205State, cpu_type), 199db635521SAlistair Francis DEFINE_PROP_END_OF_LIST(), 200db635521SAlistair Francis }; 201db635521SAlistair Francis 202db635521SAlistair Francis static void stm32f205_soc_class_init(ObjectClass *klass, void *data) 203db635521SAlistair Francis { 204db635521SAlistair Francis DeviceClass *dc = DEVICE_CLASS(klass); 205db635521SAlistair Francis 206db635521SAlistair Francis dc->realize = stm32f205_soc_realize; 2074f67d30bSMarc-André Lureau device_class_set_props(dc, stm32f205_soc_properties); 208db635521SAlistair Francis } 209db635521SAlistair Francis 210db635521SAlistair Francis static const TypeInfo stm32f205_soc_info = { 211db635521SAlistair Francis .name = TYPE_STM32F205_SOC, 212db635521SAlistair Francis .parent = TYPE_SYS_BUS_DEVICE, 213db635521SAlistair Francis .instance_size = sizeof(STM32F205State), 214db635521SAlistair Francis .instance_init = stm32f205_soc_initfn, 215db635521SAlistair Francis .class_init = stm32f205_soc_class_init, 216db635521SAlistair Francis }; 217db635521SAlistair Francis 218db635521SAlistair Francis static void stm32f205_soc_types(void) 219db635521SAlistair Francis { 220db635521SAlistair Francis type_register_static(&stm32f205_soc_info); 221db635521SAlistair Francis } 222db635521SAlistair Francis 223db635521SAlistair Francis type_init(stm32f205_soc_types) 224