19ee6e8bbSpbrook /* 21654b2d6Saurel32 * Luminary Micro Stellaris peripherals 39ee6e8bbSpbrook * 49ee6e8bbSpbrook * Copyright (c) 2006 CodeSourcery. 59ee6e8bbSpbrook * Written by Paul Brook 69ee6e8bbSpbrook * 78e31bf38SMatthew Fernandez * This code is licensed under the GPL. 89ee6e8bbSpbrook */ 99ee6e8bbSpbrook 1083c9f4caSPaolo Bonzini #include "hw/sysbus.h" 1183c9f4caSPaolo Bonzini #include "hw/ssi.h" 12bd2be150SPeter Maydell #include "hw/arm/arm.h" 13bd2be150SPeter Maydell #include "hw/devices.h" 141de7afc9SPaolo Bonzini #include "qemu/timer.h" 150d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 161422e32dSPaolo Bonzini #include "net/net.h" 1783c9f4caSPaolo Bonzini #include "hw/boards.h" 18022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 19*d69ffb5bSMichael Davidsaver #include "sysemu/sysemu.h" 209ee6e8bbSpbrook 21cf0dbb21Spbrook #define GPIO_A 0 22cf0dbb21Spbrook #define GPIO_B 1 23cf0dbb21Spbrook #define GPIO_C 2 24cf0dbb21Spbrook #define GPIO_D 3 25cf0dbb21Spbrook #define GPIO_E 4 26cf0dbb21Spbrook #define GPIO_F 5 27cf0dbb21Spbrook #define GPIO_G 6 28cf0dbb21Spbrook 29cf0dbb21Spbrook #define BP_OLED_I2C 0x01 30cf0dbb21Spbrook #define BP_OLED_SSI 0x02 31cf0dbb21Spbrook #define BP_GAMEPAD 0x04 32cf0dbb21Spbrook 338b47b7daSAlistair Francis #define NUM_IRQ_LINES 64 348b47b7daSAlistair Francis 359ee6e8bbSpbrook typedef const struct { 369ee6e8bbSpbrook const char *name; 379ee6e8bbSpbrook uint32_t did0; 389ee6e8bbSpbrook uint32_t did1; 399ee6e8bbSpbrook uint32_t dc0; 409ee6e8bbSpbrook uint32_t dc1; 419ee6e8bbSpbrook uint32_t dc2; 429ee6e8bbSpbrook uint32_t dc3; 439ee6e8bbSpbrook uint32_t dc4; 44cf0dbb21Spbrook uint32_t peripherals; 459ee6e8bbSpbrook } stellaris_board_info; 469ee6e8bbSpbrook 479ee6e8bbSpbrook /* General purpose timer module. */ 489ee6e8bbSpbrook 498ef1d394SAndreas Färber #define TYPE_STELLARIS_GPTM "stellaris-gptm" 508ef1d394SAndreas Färber #define STELLARIS_GPTM(obj) \ 518ef1d394SAndreas Färber OBJECT_CHECK(gptm_state, (obj), TYPE_STELLARIS_GPTM) 528ef1d394SAndreas Färber 539ee6e8bbSpbrook typedef struct gptm_state { 548ef1d394SAndreas Färber SysBusDevice parent_obj; 558ef1d394SAndreas Färber 562443fa27SBenoît Canet MemoryRegion iomem; 579ee6e8bbSpbrook uint32_t config; 589ee6e8bbSpbrook uint32_t mode[2]; 599ee6e8bbSpbrook uint32_t control; 609ee6e8bbSpbrook uint32_t state; 619ee6e8bbSpbrook uint32_t mask; 629ee6e8bbSpbrook uint32_t load[2]; 639ee6e8bbSpbrook uint32_t match[2]; 649ee6e8bbSpbrook uint32_t prescale[2]; 659ee6e8bbSpbrook uint32_t match_prescale[2]; 669ee6e8bbSpbrook uint32_t rtc; 679ee6e8bbSpbrook int64_t tick[2]; 689ee6e8bbSpbrook struct gptm_state *opaque[2]; 699ee6e8bbSpbrook QEMUTimer *timer[2]; 709ee6e8bbSpbrook /* The timers have an alternate output used to trigger the ADC. */ 719ee6e8bbSpbrook qemu_irq trigger; 729ee6e8bbSpbrook qemu_irq irq; 739ee6e8bbSpbrook } gptm_state; 749ee6e8bbSpbrook 759ee6e8bbSpbrook static void gptm_update_irq(gptm_state *s) 769ee6e8bbSpbrook { 779ee6e8bbSpbrook int level; 789ee6e8bbSpbrook level = (s->state & s->mask) != 0; 799ee6e8bbSpbrook qemu_set_irq(s->irq, level); 809ee6e8bbSpbrook } 819ee6e8bbSpbrook 829ee6e8bbSpbrook static void gptm_stop(gptm_state *s, int n) 839ee6e8bbSpbrook { 84bc72ad67SAlex Bligh timer_del(s->timer[n]); 859ee6e8bbSpbrook } 869ee6e8bbSpbrook 879ee6e8bbSpbrook static void gptm_reload(gptm_state *s, int n, int reset) 889ee6e8bbSpbrook { 899ee6e8bbSpbrook int64_t tick; 909ee6e8bbSpbrook if (reset) 91bc72ad67SAlex Bligh tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 929ee6e8bbSpbrook else 939ee6e8bbSpbrook tick = s->tick[n]; 949ee6e8bbSpbrook 959ee6e8bbSpbrook if (s->config == 0) { 969ee6e8bbSpbrook /* 32-bit CountDown. */ 979ee6e8bbSpbrook uint32_t count; 989ee6e8bbSpbrook count = s->load[0] | (s->load[1] << 16); 99e57ec016Spbrook tick += (int64_t)count * system_clock_scale; 1009ee6e8bbSpbrook } else if (s->config == 1) { 1019ee6e8bbSpbrook /* 32-bit RTC. 1Hz tick. */ 1026ee093c9SJuan Quintela tick += get_ticks_per_sec(); 1039ee6e8bbSpbrook } else if (s->mode[n] == 0xa) { 1049ee6e8bbSpbrook /* PWM mode. Not implemented. */ 1059ee6e8bbSpbrook } else { 1062ac71179SPaul Brook hw_error("TODO: 16-bit timer mode 0x%x\n", s->mode[n]); 1079ee6e8bbSpbrook } 1089ee6e8bbSpbrook s->tick[n] = tick; 109bc72ad67SAlex Bligh timer_mod(s->timer[n], tick); 1109ee6e8bbSpbrook } 1119ee6e8bbSpbrook 1129ee6e8bbSpbrook static void gptm_tick(void *opaque) 1139ee6e8bbSpbrook { 1149ee6e8bbSpbrook gptm_state **p = (gptm_state **)opaque; 1159ee6e8bbSpbrook gptm_state *s; 1169ee6e8bbSpbrook int n; 1179ee6e8bbSpbrook 1189ee6e8bbSpbrook s = *p; 1199ee6e8bbSpbrook n = p - s->opaque; 1209ee6e8bbSpbrook if (s->config == 0) { 1219ee6e8bbSpbrook s->state |= 1; 1229ee6e8bbSpbrook if ((s->control & 0x20)) { 1239ee6e8bbSpbrook /* Output trigger. */ 12440905a6aSPaul Brook qemu_irq_pulse(s->trigger); 1259ee6e8bbSpbrook } 1269ee6e8bbSpbrook if (s->mode[0] & 1) { 1279ee6e8bbSpbrook /* One-shot. */ 1289ee6e8bbSpbrook s->control &= ~1; 1299ee6e8bbSpbrook } else { 1309ee6e8bbSpbrook /* Periodic. */ 1319ee6e8bbSpbrook gptm_reload(s, 0, 0); 1329ee6e8bbSpbrook } 1339ee6e8bbSpbrook } else if (s->config == 1) { 1349ee6e8bbSpbrook /* RTC. */ 1359ee6e8bbSpbrook uint32_t match; 1369ee6e8bbSpbrook s->rtc++; 1379ee6e8bbSpbrook match = s->match[0] | (s->match[1] << 16); 1389ee6e8bbSpbrook if (s->rtc > match) 1399ee6e8bbSpbrook s->rtc = 0; 1409ee6e8bbSpbrook if (s->rtc == 0) { 1419ee6e8bbSpbrook s->state |= 8; 1429ee6e8bbSpbrook } 1439ee6e8bbSpbrook gptm_reload(s, 0, 0); 1449ee6e8bbSpbrook } else if (s->mode[n] == 0xa) { 1459ee6e8bbSpbrook /* PWM mode. Not implemented. */ 1469ee6e8bbSpbrook } else { 1472ac71179SPaul Brook hw_error("TODO: 16-bit timer mode 0x%x\n", s->mode[n]); 1489ee6e8bbSpbrook } 1499ee6e8bbSpbrook gptm_update_irq(s); 1509ee6e8bbSpbrook } 1519ee6e8bbSpbrook 152a8170e5eSAvi Kivity static uint64_t gptm_read(void *opaque, hwaddr offset, 1532443fa27SBenoît Canet unsigned size) 1549ee6e8bbSpbrook { 1559ee6e8bbSpbrook gptm_state *s = (gptm_state *)opaque; 1569ee6e8bbSpbrook 1579ee6e8bbSpbrook switch (offset) { 1589ee6e8bbSpbrook case 0x00: /* CFG */ 1599ee6e8bbSpbrook return s->config; 1609ee6e8bbSpbrook case 0x04: /* TAMR */ 1619ee6e8bbSpbrook return s->mode[0]; 1629ee6e8bbSpbrook case 0x08: /* TBMR */ 1639ee6e8bbSpbrook return s->mode[1]; 1649ee6e8bbSpbrook case 0x0c: /* CTL */ 1659ee6e8bbSpbrook return s->control; 1669ee6e8bbSpbrook case 0x18: /* IMR */ 1679ee6e8bbSpbrook return s->mask; 1689ee6e8bbSpbrook case 0x1c: /* RIS */ 1699ee6e8bbSpbrook return s->state; 1709ee6e8bbSpbrook case 0x20: /* MIS */ 1719ee6e8bbSpbrook return s->state & s->mask; 1729ee6e8bbSpbrook case 0x24: /* CR */ 1739ee6e8bbSpbrook return 0; 1749ee6e8bbSpbrook case 0x28: /* TAILR */ 1759ee6e8bbSpbrook return s->load[0] | ((s->config < 4) ? (s->load[1] << 16) : 0); 1769ee6e8bbSpbrook case 0x2c: /* TBILR */ 1779ee6e8bbSpbrook return s->load[1]; 1789ee6e8bbSpbrook case 0x30: /* TAMARCHR */ 1799ee6e8bbSpbrook return s->match[0] | ((s->config < 4) ? (s->match[1] << 16) : 0); 1809ee6e8bbSpbrook case 0x34: /* TBMATCHR */ 1819ee6e8bbSpbrook return s->match[1]; 1829ee6e8bbSpbrook case 0x38: /* TAPR */ 1839ee6e8bbSpbrook return s->prescale[0]; 1849ee6e8bbSpbrook case 0x3c: /* TBPR */ 1859ee6e8bbSpbrook return s->prescale[1]; 1869ee6e8bbSpbrook case 0x40: /* TAPMR */ 1879ee6e8bbSpbrook return s->match_prescale[0]; 1889ee6e8bbSpbrook case 0x44: /* TBPMR */ 1899ee6e8bbSpbrook return s->match_prescale[1]; 1909ee6e8bbSpbrook case 0x48: /* TAR */ 1911a791721SPeter Maydell if (s->config == 1) { 1929ee6e8bbSpbrook return s->rtc; 1931a791721SPeter Maydell } 1941a791721SPeter Maydell qemu_log_mask(LOG_UNIMP, 1951a791721SPeter Maydell "GPTM: read of TAR but timer read not supported"); 1961a791721SPeter Maydell return 0; 1979ee6e8bbSpbrook case 0x4c: /* TBR */ 1981a791721SPeter Maydell qemu_log_mask(LOG_UNIMP, 1991a791721SPeter Maydell "GPTM: read of TBR but timer read not supported"); 2001a791721SPeter Maydell return 0; 2019ee6e8bbSpbrook default: 2021a791721SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 2031a791721SPeter Maydell "GPTM: read at bad offset 0x%x\n", (int)offset); 2049ee6e8bbSpbrook return 0; 2059ee6e8bbSpbrook } 2069ee6e8bbSpbrook } 2079ee6e8bbSpbrook 208a8170e5eSAvi Kivity static void gptm_write(void *opaque, hwaddr offset, 2092443fa27SBenoît Canet uint64_t value, unsigned size) 2109ee6e8bbSpbrook { 2119ee6e8bbSpbrook gptm_state *s = (gptm_state *)opaque; 2129ee6e8bbSpbrook uint32_t oldval; 2139ee6e8bbSpbrook 2149ee6e8bbSpbrook /* The timers should be disabled before changing the configuration. 2159ee6e8bbSpbrook We take advantage of this and defer everything until the timer 2169ee6e8bbSpbrook is enabled. */ 2179ee6e8bbSpbrook switch (offset) { 2189ee6e8bbSpbrook case 0x00: /* CFG */ 2199ee6e8bbSpbrook s->config = value; 2209ee6e8bbSpbrook break; 2219ee6e8bbSpbrook case 0x04: /* TAMR */ 2229ee6e8bbSpbrook s->mode[0] = value; 2239ee6e8bbSpbrook break; 2249ee6e8bbSpbrook case 0x08: /* TBMR */ 2259ee6e8bbSpbrook s->mode[1] = value; 2269ee6e8bbSpbrook break; 2279ee6e8bbSpbrook case 0x0c: /* CTL */ 2289ee6e8bbSpbrook oldval = s->control; 2299ee6e8bbSpbrook s->control = value; 2309ee6e8bbSpbrook /* TODO: Implement pause. */ 2319ee6e8bbSpbrook if ((oldval ^ value) & 1) { 2329ee6e8bbSpbrook if (value & 1) { 2339ee6e8bbSpbrook gptm_reload(s, 0, 1); 2349ee6e8bbSpbrook } else { 2359ee6e8bbSpbrook gptm_stop(s, 0); 2369ee6e8bbSpbrook } 2379ee6e8bbSpbrook } 2389ee6e8bbSpbrook if (((oldval ^ value) & 0x100) && s->config >= 4) { 2399ee6e8bbSpbrook if (value & 0x100) { 2409ee6e8bbSpbrook gptm_reload(s, 1, 1); 2419ee6e8bbSpbrook } else { 2429ee6e8bbSpbrook gptm_stop(s, 1); 2439ee6e8bbSpbrook } 2449ee6e8bbSpbrook } 2459ee6e8bbSpbrook break; 2469ee6e8bbSpbrook case 0x18: /* IMR */ 2479ee6e8bbSpbrook s->mask = value & 0x77; 2489ee6e8bbSpbrook gptm_update_irq(s); 2499ee6e8bbSpbrook break; 2509ee6e8bbSpbrook case 0x24: /* CR */ 2519ee6e8bbSpbrook s->state &= ~value; 2529ee6e8bbSpbrook break; 2539ee6e8bbSpbrook case 0x28: /* TAILR */ 2549ee6e8bbSpbrook s->load[0] = value & 0xffff; 2559ee6e8bbSpbrook if (s->config < 4) { 2569ee6e8bbSpbrook s->load[1] = value >> 16; 2579ee6e8bbSpbrook } 2589ee6e8bbSpbrook break; 2599ee6e8bbSpbrook case 0x2c: /* TBILR */ 2609ee6e8bbSpbrook s->load[1] = value & 0xffff; 2619ee6e8bbSpbrook break; 2629ee6e8bbSpbrook case 0x30: /* TAMARCHR */ 2639ee6e8bbSpbrook s->match[0] = value & 0xffff; 2649ee6e8bbSpbrook if (s->config < 4) { 2659ee6e8bbSpbrook s->match[1] = value >> 16; 2669ee6e8bbSpbrook } 2679ee6e8bbSpbrook break; 2689ee6e8bbSpbrook case 0x34: /* TBMATCHR */ 2699ee6e8bbSpbrook s->match[1] = value >> 16; 2709ee6e8bbSpbrook break; 2719ee6e8bbSpbrook case 0x38: /* TAPR */ 2729ee6e8bbSpbrook s->prescale[0] = value; 2739ee6e8bbSpbrook break; 2749ee6e8bbSpbrook case 0x3c: /* TBPR */ 2759ee6e8bbSpbrook s->prescale[1] = value; 2769ee6e8bbSpbrook break; 2779ee6e8bbSpbrook case 0x40: /* TAPMR */ 2789ee6e8bbSpbrook s->match_prescale[0] = value; 2799ee6e8bbSpbrook break; 2809ee6e8bbSpbrook case 0x44: /* TBPMR */ 2819ee6e8bbSpbrook s->match_prescale[0] = value; 2829ee6e8bbSpbrook break; 2839ee6e8bbSpbrook default: 2842ac71179SPaul Brook hw_error("gptm_write: Bad offset 0x%x\n", (int)offset); 2859ee6e8bbSpbrook } 2869ee6e8bbSpbrook gptm_update_irq(s); 2879ee6e8bbSpbrook } 2889ee6e8bbSpbrook 2892443fa27SBenoît Canet static const MemoryRegionOps gptm_ops = { 2902443fa27SBenoît Canet .read = gptm_read, 2912443fa27SBenoît Canet .write = gptm_write, 2922443fa27SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 2939ee6e8bbSpbrook }; 2949ee6e8bbSpbrook 29510f85a29SJuan Quintela static const VMStateDescription vmstate_stellaris_gptm = { 29610f85a29SJuan Quintela .name = "stellaris_gptm", 29710f85a29SJuan Quintela .version_id = 1, 29810f85a29SJuan Quintela .minimum_version_id = 1, 29910f85a29SJuan Quintela .fields = (VMStateField[]) { 30010f85a29SJuan Quintela VMSTATE_UINT32(config, gptm_state), 30110f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(mode, gptm_state, 2), 30210f85a29SJuan Quintela VMSTATE_UINT32(control, gptm_state), 30310f85a29SJuan Quintela VMSTATE_UINT32(state, gptm_state), 30410f85a29SJuan Quintela VMSTATE_UINT32(mask, gptm_state), 305dd8a4dcdSJuan Quintela VMSTATE_UNUSED(8), 30610f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(load, gptm_state, 2), 30710f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(match, gptm_state, 2), 30810f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(prescale, gptm_state, 2), 30910f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(match_prescale, gptm_state, 2), 31010f85a29SJuan Quintela VMSTATE_UINT32(rtc, gptm_state), 31110f85a29SJuan Quintela VMSTATE_INT64_ARRAY(tick, gptm_state, 2), 312e720677eSPaolo Bonzini VMSTATE_TIMER_PTR_ARRAY(timer, gptm_state, 2), 31310f85a29SJuan Quintela VMSTATE_END_OF_LIST() 31423e39294Spbrook } 31510f85a29SJuan Quintela }; 31623e39294Spbrook 3178ef1d394SAndreas Färber static int stellaris_gptm_init(SysBusDevice *sbd) 3189ee6e8bbSpbrook { 3198ef1d394SAndreas Färber DeviceState *dev = DEVICE(sbd); 3208ef1d394SAndreas Färber gptm_state *s = STELLARIS_GPTM(dev); 3219ee6e8bbSpbrook 3228ef1d394SAndreas Färber sysbus_init_irq(sbd, &s->irq); 3238ef1d394SAndreas Färber qdev_init_gpio_out(dev, &s->trigger, 1); 3249ee6e8bbSpbrook 32564bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &gptm_ops, s, 3262443fa27SBenoît Canet "gptm", 0x1000); 3278ef1d394SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 32840905a6aSPaul Brook 32940905a6aSPaul Brook s->opaque[0] = s->opaque[1] = s; 330bc72ad67SAlex Bligh s->timer[0] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[0]); 331bc72ad67SAlex Bligh s->timer[1] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[1]); 3328ef1d394SAndreas Färber vmstate_register(dev, -1, &vmstate_stellaris_gptm, s); 33381a322d4SGerd Hoffmann return 0; 3349ee6e8bbSpbrook } 3359ee6e8bbSpbrook 3369ee6e8bbSpbrook 3379ee6e8bbSpbrook /* System controller. */ 3389ee6e8bbSpbrook 3399ee6e8bbSpbrook typedef struct { 3405699301fSBenoît Canet MemoryRegion iomem; 3419ee6e8bbSpbrook uint32_t pborctl; 3429ee6e8bbSpbrook uint32_t ldopctl; 3439ee6e8bbSpbrook uint32_t int_status; 3449ee6e8bbSpbrook uint32_t int_mask; 3459ee6e8bbSpbrook uint32_t resc; 3469ee6e8bbSpbrook uint32_t rcc; 347dc804ab7SEngin AYDOGAN uint32_t rcc2; 3489ee6e8bbSpbrook uint32_t rcgc[3]; 3499ee6e8bbSpbrook uint32_t scgc[3]; 3509ee6e8bbSpbrook uint32_t dcgc[3]; 3519ee6e8bbSpbrook uint32_t clkvclr; 3529ee6e8bbSpbrook uint32_t ldoarst; 353eea589ccSpbrook uint32_t user0; 354eea589ccSpbrook uint32_t user1; 3559ee6e8bbSpbrook qemu_irq irq; 3569ee6e8bbSpbrook stellaris_board_info *board; 3579ee6e8bbSpbrook } ssys_state; 3589ee6e8bbSpbrook 3599ee6e8bbSpbrook static void ssys_update(ssys_state *s) 3609ee6e8bbSpbrook { 3619ee6e8bbSpbrook qemu_set_irq(s->irq, (s->int_status & s->int_mask) != 0); 3629ee6e8bbSpbrook } 3639ee6e8bbSpbrook 3649ee6e8bbSpbrook static uint32_t pllcfg_sandstorm[16] = { 3659ee6e8bbSpbrook 0x31c0, /* 1 Mhz */ 3669ee6e8bbSpbrook 0x1ae0, /* 1.8432 Mhz */ 3679ee6e8bbSpbrook 0x18c0, /* 2 Mhz */ 3689ee6e8bbSpbrook 0xd573, /* 2.4576 Mhz */ 3699ee6e8bbSpbrook 0x37a6, /* 3.57954 Mhz */ 3709ee6e8bbSpbrook 0x1ae2, /* 3.6864 Mhz */ 3719ee6e8bbSpbrook 0x0c40, /* 4 Mhz */ 3729ee6e8bbSpbrook 0x98bc, /* 4.906 Mhz */ 3739ee6e8bbSpbrook 0x935b, /* 4.9152 Mhz */ 3749ee6e8bbSpbrook 0x09c0, /* 5 Mhz */ 3759ee6e8bbSpbrook 0x4dee, /* 5.12 Mhz */ 3769ee6e8bbSpbrook 0x0c41, /* 6 Mhz */ 3779ee6e8bbSpbrook 0x75db, /* 6.144 Mhz */ 3789ee6e8bbSpbrook 0x1ae6, /* 7.3728 Mhz */ 3799ee6e8bbSpbrook 0x0600, /* 8 Mhz */ 3809ee6e8bbSpbrook 0x585b /* 8.192 Mhz */ 3819ee6e8bbSpbrook }; 3829ee6e8bbSpbrook 3839ee6e8bbSpbrook static uint32_t pllcfg_fury[16] = { 3849ee6e8bbSpbrook 0x3200, /* 1 Mhz */ 3859ee6e8bbSpbrook 0x1b20, /* 1.8432 Mhz */ 3869ee6e8bbSpbrook 0x1900, /* 2 Mhz */ 3879ee6e8bbSpbrook 0xf42b, /* 2.4576 Mhz */ 3889ee6e8bbSpbrook 0x37e3, /* 3.57954 Mhz */ 3899ee6e8bbSpbrook 0x1b21, /* 3.6864 Mhz */ 3909ee6e8bbSpbrook 0x0c80, /* 4 Mhz */ 3919ee6e8bbSpbrook 0x98ee, /* 4.906 Mhz */ 3929ee6e8bbSpbrook 0xd5b4, /* 4.9152 Mhz */ 3939ee6e8bbSpbrook 0x0a00, /* 5 Mhz */ 3949ee6e8bbSpbrook 0x4e27, /* 5.12 Mhz */ 3959ee6e8bbSpbrook 0x1902, /* 6 Mhz */ 3969ee6e8bbSpbrook 0xec1c, /* 6.144 Mhz */ 3979ee6e8bbSpbrook 0x1b23, /* 7.3728 Mhz */ 3989ee6e8bbSpbrook 0x0640, /* 8 Mhz */ 3999ee6e8bbSpbrook 0xb11c /* 8.192 Mhz */ 4009ee6e8bbSpbrook }; 4019ee6e8bbSpbrook 402dc804ab7SEngin AYDOGAN #define DID0_VER_MASK 0x70000000 403dc804ab7SEngin AYDOGAN #define DID0_VER_0 0x00000000 404dc804ab7SEngin AYDOGAN #define DID0_VER_1 0x10000000 405dc804ab7SEngin AYDOGAN 406dc804ab7SEngin AYDOGAN #define DID0_CLASS_MASK 0x00FF0000 407dc804ab7SEngin AYDOGAN #define DID0_CLASS_SANDSTORM 0x00000000 408dc804ab7SEngin AYDOGAN #define DID0_CLASS_FURY 0x00010000 409dc804ab7SEngin AYDOGAN 410dc804ab7SEngin AYDOGAN static int ssys_board_class(const ssys_state *s) 411dc804ab7SEngin AYDOGAN { 412dc804ab7SEngin AYDOGAN uint32_t did0 = s->board->did0; 413dc804ab7SEngin AYDOGAN switch (did0 & DID0_VER_MASK) { 414dc804ab7SEngin AYDOGAN case DID0_VER_0: 415dc804ab7SEngin AYDOGAN return DID0_CLASS_SANDSTORM; 416dc804ab7SEngin AYDOGAN case DID0_VER_1: 417dc804ab7SEngin AYDOGAN switch (did0 & DID0_CLASS_MASK) { 418dc804ab7SEngin AYDOGAN case DID0_CLASS_SANDSTORM: 419dc804ab7SEngin AYDOGAN case DID0_CLASS_FURY: 420dc804ab7SEngin AYDOGAN return did0 & DID0_CLASS_MASK; 421dc804ab7SEngin AYDOGAN } 422dc804ab7SEngin AYDOGAN /* for unknown classes, fall through */ 423dc804ab7SEngin AYDOGAN default: 424dc804ab7SEngin AYDOGAN hw_error("ssys_board_class: Unknown class 0x%08x\n", did0); 425dc804ab7SEngin AYDOGAN } 426dc804ab7SEngin AYDOGAN } 427dc804ab7SEngin AYDOGAN 428a8170e5eSAvi Kivity static uint64_t ssys_read(void *opaque, hwaddr offset, 4295699301fSBenoît Canet unsigned size) 4309ee6e8bbSpbrook { 4319ee6e8bbSpbrook ssys_state *s = (ssys_state *)opaque; 4329ee6e8bbSpbrook 4339ee6e8bbSpbrook switch (offset) { 4349ee6e8bbSpbrook case 0x000: /* DID0 */ 4359ee6e8bbSpbrook return s->board->did0; 4369ee6e8bbSpbrook case 0x004: /* DID1 */ 4379ee6e8bbSpbrook return s->board->did1; 4389ee6e8bbSpbrook case 0x008: /* DC0 */ 4399ee6e8bbSpbrook return s->board->dc0; 4409ee6e8bbSpbrook case 0x010: /* DC1 */ 4419ee6e8bbSpbrook return s->board->dc1; 4429ee6e8bbSpbrook case 0x014: /* DC2 */ 4439ee6e8bbSpbrook return s->board->dc2; 4449ee6e8bbSpbrook case 0x018: /* DC3 */ 4459ee6e8bbSpbrook return s->board->dc3; 4469ee6e8bbSpbrook case 0x01c: /* DC4 */ 4479ee6e8bbSpbrook return s->board->dc4; 4489ee6e8bbSpbrook case 0x030: /* PBORCTL */ 4499ee6e8bbSpbrook return s->pborctl; 4509ee6e8bbSpbrook case 0x034: /* LDOPCTL */ 4519ee6e8bbSpbrook return s->ldopctl; 4529ee6e8bbSpbrook case 0x040: /* SRCR0 */ 4539ee6e8bbSpbrook return 0; 4549ee6e8bbSpbrook case 0x044: /* SRCR1 */ 4559ee6e8bbSpbrook return 0; 4569ee6e8bbSpbrook case 0x048: /* SRCR2 */ 4579ee6e8bbSpbrook return 0; 4589ee6e8bbSpbrook case 0x050: /* RIS */ 4599ee6e8bbSpbrook return s->int_status; 4609ee6e8bbSpbrook case 0x054: /* IMC */ 4619ee6e8bbSpbrook return s->int_mask; 4629ee6e8bbSpbrook case 0x058: /* MISC */ 4639ee6e8bbSpbrook return s->int_status & s->int_mask; 4649ee6e8bbSpbrook case 0x05c: /* RESC */ 4659ee6e8bbSpbrook return s->resc; 4669ee6e8bbSpbrook case 0x060: /* RCC */ 4679ee6e8bbSpbrook return s->rcc; 4689ee6e8bbSpbrook case 0x064: /* PLLCFG */ 4699ee6e8bbSpbrook { 4709ee6e8bbSpbrook int xtal; 4719ee6e8bbSpbrook xtal = (s->rcc >> 6) & 0xf; 472dc804ab7SEngin AYDOGAN switch (ssys_board_class(s)) { 473dc804ab7SEngin AYDOGAN case DID0_CLASS_FURY: 4749ee6e8bbSpbrook return pllcfg_fury[xtal]; 475dc804ab7SEngin AYDOGAN case DID0_CLASS_SANDSTORM: 4769ee6e8bbSpbrook return pllcfg_sandstorm[xtal]; 477dc804ab7SEngin AYDOGAN default: 478dc804ab7SEngin AYDOGAN hw_error("ssys_read: Unhandled class for PLLCFG read.\n"); 479dc804ab7SEngin AYDOGAN return 0; 4809ee6e8bbSpbrook } 4819ee6e8bbSpbrook } 482dc804ab7SEngin AYDOGAN case 0x070: /* RCC2 */ 483dc804ab7SEngin AYDOGAN return s->rcc2; 4849ee6e8bbSpbrook case 0x100: /* RCGC0 */ 4859ee6e8bbSpbrook return s->rcgc[0]; 4869ee6e8bbSpbrook case 0x104: /* RCGC1 */ 4879ee6e8bbSpbrook return s->rcgc[1]; 4889ee6e8bbSpbrook case 0x108: /* RCGC2 */ 4899ee6e8bbSpbrook return s->rcgc[2]; 4909ee6e8bbSpbrook case 0x110: /* SCGC0 */ 4919ee6e8bbSpbrook return s->scgc[0]; 4929ee6e8bbSpbrook case 0x114: /* SCGC1 */ 4939ee6e8bbSpbrook return s->scgc[1]; 4949ee6e8bbSpbrook case 0x118: /* SCGC2 */ 4959ee6e8bbSpbrook return s->scgc[2]; 4969ee6e8bbSpbrook case 0x120: /* DCGC0 */ 4979ee6e8bbSpbrook return s->dcgc[0]; 4989ee6e8bbSpbrook case 0x124: /* DCGC1 */ 4999ee6e8bbSpbrook return s->dcgc[1]; 5009ee6e8bbSpbrook case 0x128: /* DCGC2 */ 5019ee6e8bbSpbrook return s->dcgc[2]; 5029ee6e8bbSpbrook case 0x150: /* CLKVCLR */ 5039ee6e8bbSpbrook return s->clkvclr; 5049ee6e8bbSpbrook case 0x160: /* LDOARST */ 5059ee6e8bbSpbrook return s->ldoarst; 506eea589ccSpbrook case 0x1e0: /* USER0 */ 507eea589ccSpbrook return s->user0; 508eea589ccSpbrook case 0x1e4: /* USER1 */ 509eea589ccSpbrook return s->user1; 5109ee6e8bbSpbrook default: 5112ac71179SPaul Brook hw_error("ssys_read: Bad offset 0x%x\n", (int)offset); 5129ee6e8bbSpbrook return 0; 5139ee6e8bbSpbrook } 5149ee6e8bbSpbrook } 5159ee6e8bbSpbrook 516dc804ab7SEngin AYDOGAN static bool ssys_use_rcc2(ssys_state *s) 517dc804ab7SEngin AYDOGAN { 518dc804ab7SEngin AYDOGAN return (s->rcc2 >> 31) & 0x1; 519dc804ab7SEngin AYDOGAN } 520dc804ab7SEngin AYDOGAN 521dc804ab7SEngin AYDOGAN /* 522dc804ab7SEngin AYDOGAN * Caculate the sys. clock period in ms. 523dc804ab7SEngin AYDOGAN */ 52423e39294Spbrook static void ssys_calculate_system_clock(ssys_state *s) 52523e39294Spbrook { 526dc804ab7SEngin AYDOGAN if (ssys_use_rcc2(s)) { 527dc804ab7SEngin AYDOGAN system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1); 528dc804ab7SEngin AYDOGAN } else { 52923e39294Spbrook system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1); 53023e39294Spbrook } 531dc804ab7SEngin AYDOGAN } 53223e39294Spbrook 533a8170e5eSAvi Kivity static void ssys_write(void *opaque, hwaddr offset, 5345699301fSBenoît Canet uint64_t value, unsigned size) 5359ee6e8bbSpbrook { 5369ee6e8bbSpbrook ssys_state *s = (ssys_state *)opaque; 5379ee6e8bbSpbrook 5389ee6e8bbSpbrook switch (offset) { 5399ee6e8bbSpbrook case 0x030: /* PBORCTL */ 5409ee6e8bbSpbrook s->pborctl = value & 0xffff; 5419ee6e8bbSpbrook break; 5429ee6e8bbSpbrook case 0x034: /* LDOPCTL */ 5439ee6e8bbSpbrook s->ldopctl = value & 0x1f; 5449ee6e8bbSpbrook break; 5459ee6e8bbSpbrook case 0x040: /* SRCR0 */ 5469ee6e8bbSpbrook case 0x044: /* SRCR1 */ 5479ee6e8bbSpbrook case 0x048: /* SRCR2 */ 5489ee6e8bbSpbrook fprintf(stderr, "Peripheral reset not implemented\n"); 5499ee6e8bbSpbrook break; 5509ee6e8bbSpbrook case 0x054: /* IMC */ 5519ee6e8bbSpbrook s->int_mask = value & 0x7f; 5529ee6e8bbSpbrook break; 5539ee6e8bbSpbrook case 0x058: /* MISC */ 5549ee6e8bbSpbrook s->int_status &= ~value; 5559ee6e8bbSpbrook break; 5569ee6e8bbSpbrook case 0x05c: /* RESC */ 5579ee6e8bbSpbrook s->resc = value & 0x3f; 5589ee6e8bbSpbrook break; 5599ee6e8bbSpbrook case 0x060: /* RCC */ 5609ee6e8bbSpbrook if ((s->rcc & (1 << 13)) != 0 && (value & (1 << 13)) == 0) { 5619ee6e8bbSpbrook /* PLL enable. */ 5629ee6e8bbSpbrook s->int_status |= (1 << 6); 5639ee6e8bbSpbrook } 5649ee6e8bbSpbrook s->rcc = value; 56523e39294Spbrook ssys_calculate_system_clock(s); 5669ee6e8bbSpbrook break; 567dc804ab7SEngin AYDOGAN case 0x070: /* RCC2 */ 568dc804ab7SEngin AYDOGAN if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { 569dc804ab7SEngin AYDOGAN break; 570dc804ab7SEngin AYDOGAN } 571dc804ab7SEngin AYDOGAN 572dc804ab7SEngin AYDOGAN if ((s->rcc2 & (1 << 13)) != 0 && (value & (1 << 13)) == 0) { 573dc804ab7SEngin AYDOGAN /* PLL enable. */ 574dc804ab7SEngin AYDOGAN s->int_status |= (1 << 6); 575dc804ab7SEngin AYDOGAN } 576dc804ab7SEngin AYDOGAN s->rcc2 = value; 577dc804ab7SEngin AYDOGAN ssys_calculate_system_clock(s); 578dc804ab7SEngin AYDOGAN break; 5799ee6e8bbSpbrook case 0x100: /* RCGC0 */ 5809ee6e8bbSpbrook s->rcgc[0] = value; 5819ee6e8bbSpbrook break; 5829ee6e8bbSpbrook case 0x104: /* RCGC1 */ 5839ee6e8bbSpbrook s->rcgc[1] = value; 5849ee6e8bbSpbrook break; 5859ee6e8bbSpbrook case 0x108: /* RCGC2 */ 5869ee6e8bbSpbrook s->rcgc[2] = value; 5879ee6e8bbSpbrook break; 5889ee6e8bbSpbrook case 0x110: /* SCGC0 */ 5899ee6e8bbSpbrook s->scgc[0] = value; 5909ee6e8bbSpbrook break; 5919ee6e8bbSpbrook case 0x114: /* SCGC1 */ 5929ee6e8bbSpbrook s->scgc[1] = value; 5939ee6e8bbSpbrook break; 5949ee6e8bbSpbrook case 0x118: /* SCGC2 */ 5959ee6e8bbSpbrook s->scgc[2] = value; 5969ee6e8bbSpbrook break; 5979ee6e8bbSpbrook case 0x120: /* DCGC0 */ 5989ee6e8bbSpbrook s->dcgc[0] = value; 5999ee6e8bbSpbrook break; 6009ee6e8bbSpbrook case 0x124: /* DCGC1 */ 6019ee6e8bbSpbrook s->dcgc[1] = value; 6029ee6e8bbSpbrook break; 6039ee6e8bbSpbrook case 0x128: /* DCGC2 */ 6049ee6e8bbSpbrook s->dcgc[2] = value; 6059ee6e8bbSpbrook break; 6069ee6e8bbSpbrook case 0x150: /* CLKVCLR */ 6079ee6e8bbSpbrook s->clkvclr = value; 6089ee6e8bbSpbrook break; 6099ee6e8bbSpbrook case 0x160: /* LDOARST */ 6109ee6e8bbSpbrook s->ldoarst = value; 6119ee6e8bbSpbrook break; 6129ee6e8bbSpbrook default: 6132ac71179SPaul Brook hw_error("ssys_write: Bad offset 0x%x\n", (int)offset); 6149ee6e8bbSpbrook } 6159ee6e8bbSpbrook ssys_update(s); 6169ee6e8bbSpbrook } 6179ee6e8bbSpbrook 6185699301fSBenoît Canet static const MemoryRegionOps ssys_ops = { 6195699301fSBenoît Canet .read = ssys_read, 6205699301fSBenoît Canet .write = ssys_write, 6215699301fSBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 6229ee6e8bbSpbrook }; 6239ee6e8bbSpbrook 6249596ebb7Spbrook static void ssys_reset(void *opaque) 6259ee6e8bbSpbrook { 6269ee6e8bbSpbrook ssys_state *s = (ssys_state *)opaque; 6279ee6e8bbSpbrook 6289ee6e8bbSpbrook s->pborctl = 0x7ffd; 6299ee6e8bbSpbrook s->rcc = 0x078e3ac0; 630dc804ab7SEngin AYDOGAN 631dc804ab7SEngin AYDOGAN if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { 632dc804ab7SEngin AYDOGAN s->rcc2 = 0; 633dc804ab7SEngin AYDOGAN } else { 634dc804ab7SEngin AYDOGAN s->rcc2 = 0x07802810; 635dc804ab7SEngin AYDOGAN } 6369ee6e8bbSpbrook s->rcgc[0] = 1; 6379ee6e8bbSpbrook s->scgc[0] = 1; 6389ee6e8bbSpbrook s->dcgc[0] = 1; 639bfc213afSPeter Maydell ssys_calculate_system_clock(s); 6409ee6e8bbSpbrook } 6419ee6e8bbSpbrook 642293c16aaSJuan Quintela static int stellaris_sys_post_load(void *opaque, int version_id) 64323e39294Spbrook { 644293c16aaSJuan Quintela ssys_state *s = opaque; 64523e39294Spbrook 64623e39294Spbrook ssys_calculate_system_clock(s); 64723e39294Spbrook 64823e39294Spbrook return 0; 64923e39294Spbrook } 65023e39294Spbrook 651293c16aaSJuan Quintela static const VMStateDescription vmstate_stellaris_sys = { 652293c16aaSJuan Quintela .name = "stellaris_sys", 653dc804ab7SEngin AYDOGAN .version_id = 2, 654293c16aaSJuan Quintela .minimum_version_id = 1, 655293c16aaSJuan Quintela .post_load = stellaris_sys_post_load, 656293c16aaSJuan Quintela .fields = (VMStateField[]) { 657293c16aaSJuan Quintela VMSTATE_UINT32(pborctl, ssys_state), 658293c16aaSJuan Quintela VMSTATE_UINT32(ldopctl, ssys_state), 659293c16aaSJuan Quintela VMSTATE_UINT32(int_mask, ssys_state), 660293c16aaSJuan Quintela VMSTATE_UINT32(int_status, ssys_state), 661293c16aaSJuan Quintela VMSTATE_UINT32(resc, ssys_state), 662293c16aaSJuan Quintela VMSTATE_UINT32(rcc, ssys_state), 663dc804ab7SEngin AYDOGAN VMSTATE_UINT32_V(rcc2, ssys_state, 2), 664293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(rcgc, ssys_state, 3), 665293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(scgc, ssys_state, 3), 666293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3), 667293c16aaSJuan Quintela VMSTATE_UINT32(clkvclr, ssys_state), 668293c16aaSJuan Quintela VMSTATE_UINT32(ldoarst, ssys_state), 669293c16aaSJuan Quintela VMSTATE_END_OF_LIST() 670293c16aaSJuan Quintela } 671293c16aaSJuan Quintela }; 672293c16aaSJuan Quintela 67381a322d4SGerd Hoffmann static int stellaris_sys_init(uint32_t base, qemu_irq irq, 674eea589ccSpbrook stellaris_board_info * board, 675eea589ccSpbrook uint8_t *macaddr) 6769ee6e8bbSpbrook { 6779ee6e8bbSpbrook ssys_state *s; 6789ee6e8bbSpbrook 679b45c03f5SMarkus Armbruster s = g_new0(ssys_state, 1); 6809ee6e8bbSpbrook s->irq = irq; 6819ee6e8bbSpbrook s->board = board; 682eea589ccSpbrook /* Most devices come preprogrammed with a MAC address in the user data. */ 683eea589ccSpbrook s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16); 684eea589ccSpbrook s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16); 6859ee6e8bbSpbrook 6862c9b15caSPaolo Bonzini memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000); 6875699301fSBenoît Canet memory_region_add_subregion(get_system_memory(), base, &s->iomem); 6889ee6e8bbSpbrook ssys_reset(s); 689293c16aaSJuan Quintela vmstate_register(NULL, -1, &vmstate_stellaris_sys, s); 69081a322d4SGerd Hoffmann return 0; 6919ee6e8bbSpbrook } 6929ee6e8bbSpbrook 6939ee6e8bbSpbrook 6949ee6e8bbSpbrook /* I2C controller. */ 6959ee6e8bbSpbrook 696d94a4015SAndreas Färber #define TYPE_STELLARIS_I2C "stellaris-i2c" 697d94a4015SAndreas Färber #define STELLARIS_I2C(obj) \ 698d94a4015SAndreas Färber OBJECT_CHECK(stellaris_i2c_state, (obj), TYPE_STELLARIS_I2C) 699d94a4015SAndreas Färber 7009ee6e8bbSpbrook typedef struct { 701d94a4015SAndreas Färber SysBusDevice parent_obj; 702d94a4015SAndreas Färber 703a5c82852SAndreas Färber I2CBus *bus; 7049ee6e8bbSpbrook qemu_irq irq; 7058ea72f38SBenoît Canet MemoryRegion iomem; 7069ee6e8bbSpbrook uint32_t msa; 7079ee6e8bbSpbrook uint32_t mcs; 7089ee6e8bbSpbrook uint32_t mdr; 7099ee6e8bbSpbrook uint32_t mtpr; 7109ee6e8bbSpbrook uint32_t mimr; 7119ee6e8bbSpbrook uint32_t mris; 7129ee6e8bbSpbrook uint32_t mcr; 7139ee6e8bbSpbrook } stellaris_i2c_state; 7149ee6e8bbSpbrook 7159ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSY 0x01 7169ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ERROR 0x02 7179ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ADRACK 0x04 7189ee6e8bbSpbrook #define STELLARIS_I2C_MCS_DATACK 0x08 7199ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ARBLST 0x10 7209ee6e8bbSpbrook #define STELLARIS_I2C_MCS_IDLE 0x20 7219ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSBSY 0x40 7229ee6e8bbSpbrook 723a8170e5eSAvi Kivity static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset, 7248ea72f38SBenoît Canet unsigned size) 7259ee6e8bbSpbrook { 7269ee6e8bbSpbrook stellaris_i2c_state *s = (stellaris_i2c_state *)opaque; 7279ee6e8bbSpbrook 7289ee6e8bbSpbrook switch (offset) { 7299ee6e8bbSpbrook case 0x00: /* MSA */ 7309ee6e8bbSpbrook return s->msa; 7319ee6e8bbSpbrook case 0x04: /* MCS */ 7329ee6e8bbSpbrook /* We don't emulate timing, so the controller is never busy. */ 7339ee6e8bbSpbrook return s->mcs | STELLARIS_I2C_MCS_IDLE; 7349ee6e8bbSpbrook case 0x08: /* MDR */ 7359ee6e8bbSpbrook return s->mdr; 7369ee6e8bbSpbrook case 0x0c: /* MTPR */ 7379ee6e8bbSpbrook return s->mtpr; 7389ee6e8bbSpbrook case 0x10: /* MIMR */ 7399ee6e8bbSpbrook return s->mimr; 7409ee6e8bbSpbrook case 0x14: /* MRIS */ 7419ee6e8bbSpbrook return s->mris; 7429ee6e8bbSpbrook case 0x18: /* MMIS */ 7439ee6e8bbSpbrook return s->mris & s->mimr; 7449ee6e8bbSpbrook case 0x20: /* MCR */ 7459ee6e8bbSpbrook return s->mcr; 7469ee6e8bbSpbrook default: 7472ac71179SPaul Brook hw_error("strllaris_i2c_read: Bad offset 0x%x\n", (int)offset); 7489ee6e8bbSpbrook return 0; 7499ee6e8bbSpbrook } 7509ee6e8bbSpbrook } 7519ee6e8bbSpbrook 7529ee6e8bbSpbrook static void stellaris_i2c_update(stellaris_i2c_state *s) 7539ee6e8bbSpbrook { 7549ee6e8bbSpbrook int level; 7559ee6e8bbSpbrook 7569ee6e8bbSpbrook level = (s->mris & s->mimr) != 0; 7579ee6e8bbSpbrook qemu_set_irq(s->irq, level); 7589ee6e8bbSpbrook } 7599ee6e8bbSpbrook 760a8170e5eSAvi Kivity static void stellaris_i2c_write(void *opaque, hwaddr offset, 7618ea72f38SBenoît Canet uint64_t value, unsigned size) 7629ee6e8bbSpbrook { 7639ee6e8bbSpbrook stellaris_i2c_state *s = (stellaris_i2c_state *)opaque; 7649ee6e8bbSpbrook 7659ee6e8bbSpbrook switch (offset) { 7669ee6e8bbSpbrook case 0x00: /* MSA */ 7679ee6e8bbSpbrook s->msa = value & 0xff; 7689ee6e8bbSpbrook break; 7699ee6e8bbSpbrook case 0x04: /* MCS */ 7709ee6e8bbSpbrook if ((s->mcr & 0x10) == 0) { 7719ee6e8bbSpbrook /* Disabled. Do nothing. */ 7729ee6e8bbSpbrook break; 7739ee6e8bbSpbrook } 7749ee6e8bbSpbrook /* Grab the bus if this is starting a transfer. */ 7759ee6e8bbSpbrook if ((value & 2) && (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) { 7769ee6e8bbSpbrook if (i2c_start_transfer(s->bus, s->msa >> 1, s->msa & 1)) { 7779ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_ARBLST; 7789ee6e8bbSpbrook } else { 7799ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_ARBLST; 7809ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_BUSBSY; 7819ee6e8bbSpbrook } 7829ee6e8bbSpbrook } 7839ee6e8bbSpbrook /* If we don't have the bus then indicate an error. */ 7849ee6e8bbSpbrook if (!i2c_bus_busy(s->bus) 7859ee6e8bbSpbrook || (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) { 7869ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_ERROR; 7879ee6e8bbSpbrook break; 7889ee6e8bbSpbrook } 7899ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_ERROR; 7909ee6e8bbSpbrook if (value & 1) { 7919ee6e8bbSpbrook /* Transfer a byte. */ 7929ee6e8bbSpbrook /* TODO: Handle errors. */ 7939ee6e8bbSpbrook if (s->msa & 1) { 7949ee6e8bbSpbrook /* Recv */ 7959ee6e8bbSpbrook s->mdr = i2c_recv(s->bus) & 0xff; 7969ee6e8bbSpbrook } else { 7979ee6e8bbSpbrook /* Send */ 7989ee6e8bbSpbrook i2c_send(s->bus, s->mdr); 7999ee6e8bbSpbrook } 8009ee6e8bbSpbrook /* Raise an interrupt. */ 8019ee6e8bbSpbrook s->mris |= 1; 8029ee6e8bbSpbrook } 8039ee6e8bbSpbrook if (value & 4) { 8049ee6e8bbSpbrook /* Finish transfer. */ 8059ee6e8bbSpbrook i2c_end_transfer(s->bus); 8069ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_BUSBSY; 8079ee6e8bbSpbrook } 8089ee6e8bbSpbrook break; 8099ee6e8bbSpbrook case 0x08: /* MDR */ 8109ee6e8bbSpbrook s->mdr = value & 0xff; 8119ee6e8bbSpbrook break; 8129ee6e8bbSpbrook case 0x0c: /* MTPR */ 8139ee6e8bbSpbrook s->mtpr = value & 0xff; 8149ee6e8bbSpbrook break; 8159ee6e8bbSpbrook case 0x10: /* MIMR */ 8169ee6e8bbSpbrook s->mimr = 1; 8179ee6e8bbSpbrook break; 8189ee6e8bbSpbrook case 0x1c: /* MICR */ 8199ee6e8bbSpbrook s->mris &= ~value; 8209ee6e8bbSpbrook break; 8219ee6e8bbSpbrook case 0x20: /* MCR */ 8229ee6e8bbSpbrook if (value & 1) 8232ac71179SPaul Brook hw_error( 8249ee6e8bbSpbrook "stellaris_i2c_write: Loopback not implemented\n"); 8259ee6e8bbSpbrook if (value & 0x20) 8262ac71179SPaul Brook hw_error( 8279ee6e8bbSpbrook "stellaris_i2c_write: Slave mode not implemented\n"); 8289ee6e8bbSpbrook s->mcr = value & 0x31; 8299ee6e8bbSpbrook break; 8309ee6e8bbSpbrook default: 8312ac71179SPaul Brook hw_error("stellaris_i2c_write: Bad offset 0x%x\n", 8329ee6e8bbSpbrook (int)offset); 8339ee6e8bbSpbrook } 8349ee6e8bbSpbrook stellaris_i2c_update(s); 8359ee6e8bbSpbrook } 8369ee6e8bbSpbrook 8379ee6e8bbSpbrook static void stellaris_i2c_reset(stellaris_i2c_state *s) 8389ee6e8bbSpbrook { 8399ee6e8bbSpbrook if (s->mcs & STELLARIS_I2C_MCS_BUSBSY) 8409ee6e8bbSpbrook i2c_end_transfer(s->bus); 8419ee6e8bbSpbrook 8429ee6e8bbSpbrook s->msa = 0; 8439ee6e8bbSpbrook s->mcs = 0; 8449ee6e8bbSpbrook s->mdr = 0; 8459ee6e8bbSpbrook s->mtpr = 1; 8469ee6e8bbSpbrook s->mimr = 0; 8479ee6e8bbSpbrook s->mris = 0; 8489ee6e8bbSpbrook s->mcr = 0; 8499ee6e8bbSpbrook stellaris_i2c_update(s); 8509ee6e8bbSpbrook } 8519ee6e8bbSpbrook 8528ea72f38SBenoît Canet static const MemoryRegionOps stellaris_i2c_ops = { 8538ea72f38SBenoît Canet .read = stellaris_i2c_read, 8548ea72f38SBenoît Canet .write = stellaris_i2c_write, 8558ea72f38SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 8569ee6e8bbSpbrook }; 8579ee6e8bbSpbrook 858ff269cd0SJuan Quintela static const VMStateDescription vmstate_stellaris_i2c = { 859ff269cd0SJuan Quintela .name = "stellaris_i2c", 860ff269cd0SJuan Quintela .version_id = 1, 861ff269cd0SJuan Quintela .minimum_version_id = 1, 862ff269cd0SJuan Quintela .fields = (VMStateField[]) { 863ff269cd0SJuan Quintela VMSTATE_UINT32(msa, stellaris_i2c_state), 864ff269cd0SJuan Quintela VMSTATE_UINT32(mcs, stellaris_i2c_state), 865ff269cd0SJuan Quintela VMSTATE_UINT32(mdr, stellaris_i2c_state), 866ff269cd0SJuan Quintela VMSTATE_UINT32(mtpr, stellaris_i2c_state), 867ff269cd0SJuan Quintela VMSTATE_UINT32(mimr, stellaris_i2c_state), 868ff269cd0SJuan Quintela VMSTATE_UINT32(mris, stellaris_i2c_state), 869ff269cd0SJuan Quintela VMSTATE_UINT32(mcr, stellaris_i2c_state), 870ff269cd0SJuan Quintela VMSTATE_END_OF_LIST() 87123e39294Spbrook } 872ff269cd0SJuan Quintela }; 87323e39294Spbrook 874d94a4015SAndreas Färber static int stellaris_i2c_init(SysBusDevice *sbd) 8759ee6e8bbSpbrook { 876d94a4015SAndreas Färber DeviceState *dev = DEVICE(sbd); 877d94a4015SAndreas Färber stellaris_i2c_state *s = STELLARIS_I2C(dev); 878a5c82852SAndreas Färber I2CBus *bus; 8799ee6e8bbSpbrook 880d94a4015SAndreas Färber sysbus_init_irq(sbd, &s->irq); 881d94a4015SAndreas Färber bus = i2c_init_bus(dev, "i2c"); 8829ee6e8bbSpbrook s->bus = bus; 8839ee6e8bbSpbrook 88464bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &stellaris_i2c_ops, s, 8858ea72f38SBenoît Canet "i2c", 0x1000); 886d94a4015SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 8879ee6e8bbSpbrook /* ??? For now we only implement the master interface. */ 8889ee6e8bbSpbrook stellaris_i2c_reset(s); 889d94a4015SAndreas Färber vmstate_register(dev, -1, &vmstate_stellaris_i2c, s); 89081a322d4SGerd Hoffmann return 0; 8919ee6e8bbSpbrook } 8929ee6e8bbSpbrook 8939ee6e8bbSpbrook /* Analogue to Digital Converter. This is only partially implemented, 8949ee6e8bbSpbrook enough for applications that use a combined ADC and timer tick. */ 8959ee6e8bbSpbrook 8969ee6e8bbSpbrook #define STELLARIS_ADC_EM_CONTROLLER 0 8979ee6e8bbSpbrook #define STELLARIS_ADC_EM_COMP 1 8989ee6e8bbSpbrook #define STELLARIS_ADC_EM_EXTERNAL 4 8999ee6e8bbSpbrook #define STELLARIS_ADC_EM_TIMER 5 9009ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM0 6 9019ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM1 7 9029ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM2 8 9039ee6e8bbSpbrook 9049ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_EMPTY 0x0100 9059ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_FULL 0x1000 9069ee6e8bbSpbrook 9077df7f67aSAndreas Färber #define TYPE_STELLARIS_ADC "stellaris-adc" 9087df7f67aSAndreas Färber #define STELLARIS_ADC(obj) \ 9097df7f67aSAndreas Färber OBJECT_CHECK(stellaris_adc_state, (obj), TYPE_STELLARIS_ADC) 9107df7f67aSAndreas Färber 9117df7f67aSAndreas Färber typedef struct StellarisADCState { 9127df7f67aSAndreas Färber SysBusDevice parent_obj; 9137df7f67aSAndreas Färber 91471a2df05SBenoît Canet MemoryRegion iomem; 9159ee6e8bbSpbrook uint32_t actss; 9169ee6e8bbSpbrook uint32_t ris; 9179ee6e8bbSpbrook uint32_t im; 9189ee6e8bbSpbrook uint32_t emux; 9199ee6e8bbSpbrook uint32_t ostat; 9209ee6e8bbSpbrook uint32_t ustat; 9219ee6e8bbSpbrook uint32_t sspri; 9229ee6e8bbSpbrook uint32_t sac; 9239ee6e8bbSpbrook struct { 9249ee6e8bbSpbrook uint32_t state; 9259ee6e8bbSpbrook uint32_t data[16]; 9269ee6e8bbSpbrook } fifo[4]; 9279ee6e8bbSpbrook uint32_t ssmux[4]; 9289ee6e8bbSpbrook uint32_t ssctl[4]; 92923e39294Spbrook uint32_t noise; 9302c6554bcSPaul Brook qemu_irq irq[4]; 9319ee6e8bbSpbrook } stellaris_adc_state; 9329ee6e8bbSpbrook 9339ee6e8bbSpbrook static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) 9349ee6e8bbSpbrook { 9359ee6e8bbSpbrook int tail; 9369ee6e8bbSpbrook 9379ee6e8bbSpbrook tail = s->fifo[n].state & 0xf; 9389ee6e8bbSpbrook if (s->fifo[n].state & STELLARIS_ADC_FIFO_EMPTY) { 9399ee6e8bbSpbrook s->ustat |= 1 << n; 9409ee6e8bbSpbrook } else { 9419ee6e8bbSpbrook s->fifo[n].state = (s->fifo[n].state & ~0xf) | ((tail + 1) & 0xf); 9429ee6e8bbSpbrook s->fifo[n].state &= ~STELLARIS_ADC_FIFO_FULL; 9439ee6e8bbSpbrook if (tail + 1 == ((s->fifo[n].state >> 4) & 0xf)) 9449ee6e8bbSpbrook s->fifo[n].state |= STELLARIS_ADC_FIFO_EMPTY; 9459ee6e8bbSpbrook } 9469ee6e8bbSpbrook return s->fifo[n].data[tail]; 9479ee6e8bbSpbrook } 9489ee6e8bbSpbrook 9499ee6e8bbSpbrook static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, 9509ee6e8bbSpbrook uint32_t value) 9519ee6e8bbSpbrook { 9529ee6e8bbSpbrook int head; 9539ee6e8bbSpbrook 9542c6554bcSPaul Brook /* TODO: Real hardware has limited size FIFOs. We have a full 16 entry 9552c6554bcSPaul Brook FIFO fir each sequencer. */ 9569ee6e8bbSpbrook head = (s->fifo[n].state >> 4) & 0xf; 9579ee6e8bbSpbrook if (s->fifo[n].state & STELLARIS_ADC_FIFO_FULL) { 9589ee6e8bbSpbrook s->ostat |= 1 << n; 9599ee6e8bbSpbrook return; 9609ee6e8bbSpbrook } 9619ee6e8bbSpbrook s->fifo[n].data[head] = value; 9629ee6e8bbSpbrook head = (head + 1) & 0xf; 9639ee6e8bbSpbrook s->fifo[n].state &= ~STELLARIS_ADC_FIFO_EMPTY; 9649ee6e8bbSpbrook s->fifo[n].state = (s->fifo[n].state & ~0xf0) | (head << 4); 9659ee6e8bbSpbrook if ((s->fifo[n].state & 0xf) == head) 9669ee6e8bbSpbrook s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; 9679ee6e8bbSpbrook } 9689ee6e8bbSpbrook 9699ee6e8bbSpbrook static void stellaris_adc_update(stellaris_adc_state *s) 9709ee6e8bbSpbrook { 9719ee6e8bbSpbrook int level; 9722c6554bcSPaul Brook int n; 9739ee6e8bbSpbrook 9742c6554bcSPaul Brook for (n = 0; n < 4; n++) { 9752c6554bcSPaul Brook level = (s->ris & s->im & (1 << n)) != 0; 9762c6554bcSPaul Brook qemu_set_irq(s->irq[n], level); 9772c6554bcSPaul Brook } 9789ee6e8bbSpbrook } 9799ee6e8bbSpbrook 9809ee6e8bbSpbrook static void stellaris_adc_trigger(void *opaque, int irq, int level) 9819ee6e8bbSpbrook { 9829ee6e8bbSpbrook stellaris_adc_state *s = (stellaris_adc_state *)opaque; 9832c6554bcSPaul Brook int n; 9849ee6e8bbSpbrook 9852c6554bcSPaul Brook for (n = 0; n < 4; n++) { 9862c6554bcSPaul Brook if ((s->actss & (1 << n)) == 0) { 9872c6554bcSPaul Brook continue; 9882c6554bcSPaul Brook } 9892c6554bcSPaul Brook 9902c6554bcSPaul Brook if (((s->emux >> (n * 4)) & 0xff) != 5) { 9912c6554bcSPaul Brook continue; 9929ee6e8bbSpbrook } 9939ee6e8bbSpbrook 99423e39294Spbrook /* Some applications use the ADC as a random number source, so introduce 99523e39294Spbrook some variation into the signal. */ 99623e39294Spbrook s->noise = s->noise * 314159 + 1; 9979ee6e8bbSpbrook /* ??? actual inputs not implemented. Return an arbitrary value. */ 9982c6554bcSPaul Brook stellaris_adc_fifo_write(s, n, 0x200 + ((s->noise >> 16) & 7)); 9992c6554bcSPaul Brook s->ris |= (1 << n); 10009ee6e8bbSpbrook stellaris_adc_update(s); 10019ee6e8bbSpbrook } 10022c6554bcSPaul Brook } 10039ee6e8bbSpbrook 10049ee6e8bbSpbrook static void stellaris_adc_reset(stellaris_adc_state *s) 10059ee6e8bbSpbrook { 10069ee6e8bbSpbrook int n; 10079ee6e8bbSpbrook 10089ee6e8bbSpbrook for (n = 0; n < 4; n++) { 10099ee6e8bbSpbrook s->ssmux[n] = 0; 10109ee6e8bbSpbrook s->ssctl[n] = 0; 10119ee6e8bbSpbrook s->fifo[n].state = STELLARIS_ADC_FIFO_EMPTY; 10129ee6e8bbSpbrook } 10139ee6e8bbSpbrook } 10149ee6e8bbSpbrook 1015a8170e5eSAvi Kivity static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, 101671a2df05SBenoît Canet unsigned size) 10179ee6e8bbSpbrook { 10189ee6e8bbSpbrook stellaris_adc_state *s = (stellaris_adc_state *)opaque; 10199ee6e8bbSpbrook 10209ee6e8bbSpbrook /* TODO: Implement this. */ 10219ee6e8bbSpbrook if (offset >= 0x40 && offset < 0xc0) { 10229ee6e8bbSpbrook int n; 10239ee6e8bbSpbrook n = (offset - 0x40) >> 5; 10249ee6e8bbSpbrook switch (offset & 0x1f) { 10259ee6e8bbSpbrook case 0x00: /* SSMUX */ 10269ee6e8bbSpbrook return s->ssmux[n]; 10279ee6e8bbSpbrook case 0x04: /* SSCTL */ 10289ee6e8bbSpbrook return s->ssctl[n]; 10299ee6e8bbSpbrook case 0x08: /* SSFIFO */ 10309ee6e8bbSpbrook return stellaris_adc_fifo_read(s, n); 10319ee6e8bbSpbrook case 0x0c: /* SSFSTAT */ 10329ee6e8bbSpbrook return s->fifo[n].state; 10339ee6e8bbSpbrook default: 10349ee6e8bbSpbrook break; 10359ee6e8bbSpbrook } 10369ee6e8bbSpbrook } 10379ee6e8bbSpbrook switch (offset) { 10389ee6e8bbSpbrook case 0x00: /* ACTSS */ 10399ee6e8bbSpbrook return s->actss; 10409ee6e8bbSpbrook case 0x04: /* RIS */ 10419ee6e8bbSpbrook return s->ris; 10429ee6e8bbSpbrook case 0x08: /* IM */ 10439ee6e8bbSpbrook return s->im; 10449ee6e8bbSpbrook case 0x0c: /* ISC */ 10459ee6e8bbSpbrook return s->ris & s->im; 10469ee6e8bbSpbrook case 0x10: /* OSTAT */ 10479ee6e8bbSpbrook return s->ostat; 10489ee6e8bbSpbrook case 0x14: /* EMUX */ 10499ee6e8bbSpbrook return s->emux; 10509ee6e8bbSpbrook case 0x18: /* USTAT */ 10519ee6e8bbSpbrook return s->ustat; 10529ee6e8bbSpbrook case 0x20: /* SSPRI */ 10539ee6e8bbSpbrook return s->sspri; 10549ee6e8bbSpbrook case 0x30: /* SAC */ 10559ee6e8bbSpbrook return s->sac; 10569ee6e8bbSpbrook default: 10572ac71179SPaul Brook hw_error("strllaris_adc_read: Bad offset 0x%x\n", 10589ee6e8bbSpbrook (int)offset); 10599ee6e8bbSpbrook return 0; 10609ee6e8bbSpbrook } 10619ee6e8bbSpbrook } 10629ee6e8bbSpbrook 1063a8170e5eSAvi Kivity static void stellaris_adc_write(void *opaque, hwaddr offset, 106471a2df05SBenoît Canet uint64_t value, unsigned size) 10659ee6e8bbSpbrook { 10669ee6e8bbSpbrook stellaris_adc_state *s = (stellaris_adc_state *)opaque; 10679ee6e8bbSpbrook 10689ee6e8bbSpbrook /* TODO: Implement this. */ 10699ee6e8bbSpbrook if (offset >= 0x40 && offset < 0xc0) { 10709ee6e8bbSpbrook int n; 10719ee6e8bbSpbrook n = (offset - 0x40) >> 5; 10729ee6e8bbSpbrook switch (offset & 0x1f) { 10739ee6e8bbSpbrook case 0x00: /* SSMUX */ 10749ee6e8bbSpbrook s->ssmux[n] = value & 0x33333333; 10759ee6e8bbSpbrook return; 10769ee6e8bbSpbrook case 0x04: /* SSCTL */ 10779ee6e8bbSpbrook if (value != 6) { 107871a2df05SBenoît Canet hw_error("ADC: Unimplemented sequence %" PRIx64 "\n", 10799ee6e8bbSpbrook value); 10809ee6e8bbSpbrook } 10819ee6e8bbSpbrook s->ssctl[n] = value; 10829ee6e8bbSpbrook return; 10839ee6e8bbSpbrook default: 10849ee6e8bbSpbrook break; 10859ee6e8bbSpbrook } 10869ee6e8bbSpbrook } 10879ee6e8bbSpbrook switch (offset) { 10889ee6e8bbSpbrook case 0x00: /* ACTSS */ 10899ee6e8bbSpbrook s->actss = value & 0xf; 10909ee6e8bbSpbrook break; 10919ee6e8bbSpbrook case 0x08: /* IM */ 10929ee6e8bbSpbrook s->im = value; 10939ee6e8bbSpbrook break; 10949ee6e8bbSpbrook case 0x0c: /* ISC */ 10959ee6e8bbSpbrook s->ris &= ~value; 10969ee6e8bbSpbrook break; 10979ee6e8bbSpbrook case 0x10: /* OSTAT */ 10989ee6e8bbSpbrook s->ostat &= ~value; 10999ee6e8bbSpbrook break; 11009ee6e8bbSpbrook case 0x14: /* EMUX */ 11019ee6e8bbSpbrook s->emux = value; 11029ee6e8bbSpbrook break; 11039ee6e8bbSpbrook case 0x18: /* USTAT */ 11049ee6e8bbSpbrook s->ustat &= ~value; 11059ee6e8bbSpbrook break; 11069ee6e8bbSpbrook case 0x20: /* SSPRI */ 11079ee6e8bbSpbrook s->sspri = value; 11089ee6e8bbSpbrook break; 11099ee6e8bbSpbrook case 0x28: /* PSSI */ 11102ac71179SPaul Brook hw_error("Not implemented: ADC sample initiate\n"); 11119ee6e8bbSpbrook break; 11129ee6e8bbSpbrook case 0x30: /* SAC */ 11139ee6e8bbSpbrook s->sac = value; 11149ee6e8bbSpbrook break; 11159ee6e8bbSpbrook default: 11162ac71179SPaul Brook hw_error("stellaris_adc_write: Bad offset 0x%x\n", (int)offset); 11179ee6e8bbSpbrook } 11189ee6e8bbSpbrook stellaris_adc_update(s); 11199ee6e8bbSpbrook } 11209ee6e8bbSpbrook 112171a2df05SBenoît Canet static const MemoryRegionOps stellaris_adc_ops = { 112271a2df05SBenoît Canet .read = stellaris_adc_read, 112371a2df05SBenoît Canet .write = stellaris_adc_write, 112471a2df05SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 11259ee6e8bbSpbrook }; 11269ee6e8bbSpbrook 1127cf1d31dcSJuan Quintela static const VMStateDescription vmstate_stellaris_adc = { 1128cf1d31dcSJuan Quintela .name = "stellaris_adc", 1129cf1d31dcSJuan Quintela .version_id = 1, 1130cf1d31dcSJuan Quintela .minimum_version_id = 1, 1131cf1d31dcSJuan Quintela .fields = (VMStateField[]) { 1132cf1d31dcSJuan Quintela VMSTATE_UINT32(actss, stellaris_adc_state), 1133cf1d31dcSJuan Quintela VMSTATE_UINT32(ris, stellaris_adc_state), 1134cf1d31dcSJuan Quintela VMSTATE_UINT32(im, stellaris_adc_state), 1135cf1d31dcSJuan Quintela VMSTATE_UINT32(emux, stellaris_adc_state), 1136cf1d31dcSJuan Quintela VMSTATE_UINT32(ostat, stellaris_adc_state), 1137cf1d31dcSJuan Quintela VMSTATE_UINT32(ustat, stellaris_adc_state), 1138cf1d31dcSJuan Quintela VMSTATE_UINT32(sspri, stellaris_adc_state), 1139cf1d31dcSJuan Quintela VMSTATE_UINT32(sac, stellaris_adc_state), 1140cf1d31dcSJuan Quintela VMSTATE_UINT32(fifo[0].state, stellaris_adc_state), 1141cf1d31dcSJuan Quintela VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16), 1142cf1d31dcSJuan Quintela VMSTATE_UINT32(ssmux[0], stellaris_adc_state), 1143cf1d31dcSJuan Quintela VMSTATE_UINT32(ssctl[0], stellaris_adc_state), 1144cf1d31dcSJuan Quintela VMSTATE_UINT32(fifo[1].state, stellaris_adc_state), 1145cf1d31dcSJuan Quintela VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16), 1146cf1d31dcSJuan Quintela VMSTATE_UINT32(ssmux[1], stellaris_adc_state), 1147cf1d31dcSJuan Quintela VMSTATE_UINT32(ssctl[1], stellaris_adc_state), 1148cf1d31dcSJuan Quintela VMSTATE_UINT32(fifo[2].state, stellaris_adc_state), 1149cf1d31dcSJuan Quintela VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16), 1150cf1d31dcSJuan Quintela VMSTATE_UINT32(ssmux[2], stellaris_adc_state), 1151cf1d31dcSJuan Quintela VMSTATE_UINT32(ssctl[2], stellaris_adc_state), 1152cf1d31dcSJuan Quintela VMSTATE_UINT32(fifo[3].state, stellaris_adc_state), 1153cf1d31dcSJuan Quintela VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16), 1154cf1d31dcSJuan Quintela VMSTATE_UINT32(ssmux[3], stellaris_adc_state), 1155cf1d31dcSJuan Quintela VMSTATE_UINT32(ssctl[3], stellaris_adc_state), 1156cf1d31dcSJuan Quintela VMSTATE_UINT32(noise, stellaris_adc_state), 1157cf1d31dcSJuan Quintela VMSTATE_END_OF_LIST() 115823e39294Spbrook } 1159cf1d31dcSJuan Quintela }; 116023e39294Spbrook 11617df7f67aSAndreas Färber static int stellaris_adc_init(SysBusDevice *sbd) 11629ee6e8bbSpbrook { 11637df7f67aSAndreas Färber DeviceState *dev = DEVICE(sbd); 11647df7f67aSAndreas Färber stellaris_adc_state *s = STELLARIS_ADC(dev); 11652c6554bcSPaul Brook int n; 11669ee6e8bbSpbrook 11672c6554bcSPaul Brook for (n = 0; n < 4; n++) { 11687df7f67aSAndreas Färber sysbus_init_irq(sbd, &s->irq[n]); 11692c6554bcSPaul Brook } 11709ee6e8bbSpbrook 117164bde0f3SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &stellaris_adc_ops, s, 117271a2df05SBenoît Canet "adc", 0x1000); 11737df7f67aSAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 11749ee6e8bbSpbrook stellaris_adc_reset(s); 11757df7f67aSAndreas Färber qdev_init_gpio_in(dev, stellaris_adc_trigger, 1); 11767df7f67aSAndreas Färber vmstate_register(dev, -1, &vmstate_stellaris_adc, s); 117781a322d4SGerd Hoffmann return 0; 11789ee6e8bbSpbrook } 11799ee6e8bbSpbrook 1180*d69ffb5bSMichael Davidsaver static 1181*d69ffb5bSMichael Davidsaver void do_sys_reset(void *opaque, int n, int level) 1182*d69ffb5bSMichael Davidsaver { 1183*d69ffb5bSMichael Davidsaver if (level) { 1184*d69ffb5bSMichael Davidsaver qemu_system_reset_request(); 1185*d69ffb5bSMichael Davidsaver } 1186*d69ffb5bSMichael Davidsaver } 1187*d69ffb5bSMichael Davidsaver 11889ee6e8bbSpbrook /* Board init. */ 11899ee6e8bbSpbrook static stellaris_board_info stellaris_boards[] = { 11909ee6e8bbSpbrook { "LM3S811EVB", 11919ee6e8bbSpbrook 0, 11929ee6e8bbSpbrook 0x0032000e, 11939ee6e8bbSpbrook 0x001f001f, /* dc0 */ 11949ee6e8bbSpbrook 0x001132bf, 11959ee6e8bbSpbrook 0x01071013, 11969ee6e8bbSpbrook 0x3f0f01ff, 11979ee6e8bbSpbrook 0x0000001f, 1198cf0dbb21Spbrook BP_OLED_I2C 11999ee6e8bbSpbrook }, 12009ee6e8bbSpbrook { "LM3S6965EVB", 12019ee6e8bbSpbrook 0x10010002, 12029ee6e8bbSpbrook 0x1073402e, 12039ee6e8bbSpbrook 0x00ff007f, /* dc0 */ 12049ee6e8bbSpbrook 0x001133ff, 12059ee6e8bbSpbrook 0x030f5317, 12069ee6e8bbSpbrook 0x0f0f87ff, 12079ee6e8bbSpbrook 0x5000007f, 1208cf0dbb21Spbrook BP_OLED_SSI | BP_GAMEPAD 12099ee6e8bbSpbrook } 12109ee6e8bbSpbrook }; 12119ee6e8bbSpbrook 12129ee6e8bbSpbrook static void stellaris_init(const char *kernel_filename, const char *cpu_model, 12133023f332Saliguori stellaris_board_info *board) 12149ee6e8bbSpbrook { 12159ee6e8bbSpbrook static const int uart_irq[] = {5, 6, 33, 34}; 12169ee6e8bbSpbrook static const int timer_irq[] = {19, 21, 23, 35}; 12179ee6e8bbSpbrook static const uint32_t gpio_addr[7] = 12189ee6e8bbSpbrook { 0x40004000, 0x40005000, 0x40006000, 0x40007000, 12199ee6e8bbSpbrook 0x40024000, 0x40025000, 0x40026000}; 12209ee6e8bbSpbrook static const int gpio_irq[7] = {0, 1, 2, 3, 4, 30, 31}; 12219ee6e8bbSpbrook 122220c59c38SMichael Davidsaver DeviceState *gpio_dev[7], *nvic; 122340905a6aSPaul Brook qemu_irq gpio_in[7][8]; 122440905a6aSPaul Brook qemu_irq gpio_out[7][8]; 12259ee6e8bbSpbrook qemu_irq adc; 12269ee6e8bbSpbrook int sram_size; 12279ee6e8bbSpbrook int flash_size; 1228a5c82852SAndreas Färber I2CBus *i2c; 122940905a6aSPaul Brook DeviceState *dev; 12309ee6e8bbSpbrook int i; 123140905a6aSPaul Brook int j; 12329ee6e8bbSpbrook 1233fe6ac447SAlistair Francis MemoryRegion *sram = g_new(MemoryRegion, 1); 1234fe6ac447SAlistair Francis MemoryRegion *flash = g_new(MemoryRegion, 1); 1235fe6ac447SAlistair Francis MemoryRegion *system_memory = get_system_memory(); 1236fe6ac447SAlistair Francis 1237fe6ac447SAlistair Francis flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024; 1238fe6ac447SAlistair Francis sram_size = ((board->dc0 >> 18) + 1) * 1024; 1239fe6ac447SAlistair Francis 1240fe6ac447SAlistair Francis /* Flash programming is done via the SCU, so pretend it is ROM. */ 1241fe6ac447SAlistair Francis memory_region_init_ram(flash, NULL, "stellaris.flash", flash_size, 1242f8ed85acSMarkus Armbruster &error_fatal); 1243fe6ac447SAlistair Francis vmstate_register_ram_global(flash); 1244fe6ac447SAlistair Francis memory_region_set_readonly(flash, true); 1245fe6ac447SAlistair Francis memory_region_add_subregion(system_memory, 0, flash); 1246fe6ac447SAlistair Francis 1247fe6ac447SAlistair Francis memory_region_init_ram(sram, NULL, "stellaris.sram", sram_size, 1248f8ed85acSMarkus Armbruster &error_fatal); 1249fe6ac447SAlistair Francis vmstate_register_ram_global(sram); 1250fe6ac447SAlistair Francis memory_region_add_subregion(system_memory, 0x20000000, sram); 1251fe6ac447SAlistair Francis 125220c59c38SMichael Davidsaver nvic = armv7m_init(system_memory, flash_size, NUM_IRQ_LINES, 12538b47b7daSAlistair Francis kernel_filename, cpu_model); 12549ee6e8bbSpbrook 1255*d69ffb5bSMichael Davidsaver qdev_connect_gpio_out_named(nvic, "SYSRESETREQ", 0, 1256*d69ffb5bSMichael Davidsaver qemu_allocate_irq(&do_sys_reset, NULL, 0)); 1257*d69ffb5bSMichael Davidsaver 12589ee6e8bbSpbrook if (board->dc1 & (1 << 16)) { 12597df7f67aSAndreas Färber dev = sysbus_create_varargs(TYPE_STELLARIS_ADC, 0x40038000, 126020c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 14), 126120c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 15), 126220c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 16), 126320c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 17), 126420c59c38SMichael Davidsaver NULL); 126540905a6aSPaul Brook adc = qdev_get_gpio_in(dev, 0); 12669ee6e8bbSpbrook } else { 12679ee6e8bbSpbrook adc = NULL; 12689ee6e8bbSpbrook } 12699ee6e8bbSpbrook for (i = 0; i < 4; i++) { 12709ee6e8bbSpbrook if (board->dc2 & (0x10000 << i)) { 12718ef1d394SAndreas Färber dev = sysbus_create_simple(TYPE_STELLARIS_GPTM, 127240905a6aSPaul Brook 0x40030000 + i * 0x1000, 127320c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, timer_irq[i])); 127440905a6aSPaul Brook /* TODO: This is incorrect, but we get away with it because 127540905a6aSPaul Brook the ADC output is only ever pulsed. */ 127640905a6aSPaul Brook qdev_connect_gpio_out(dev, 0, adc); 12779ee6e8bbSpbrook } 12789ee6e8bbSpbrook } 12799ee6e8bbSpbrook 128020c59c38SMichael Davidsaver stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), 128120c59c38SMichael Davidsaver board, nd_table[0].macaddr.a); 12829ee6e8bbSpbrook 12839ee6e8bbSpbrook for (i = 0; i < 7; i++) { 12849ee6e8bbSpbrook if (board->dc4 & (1 << i)) { 12857063f49fSPeter Maydell gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i], 128620c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 128720c59c38SMichael Davidsaver gpio_irq[i])); 128840905a6aSPaul Brook for (j = 0; j < 8; j++) { 128940905a6aSPaul Brook gpio_in[i][j] = qdev_get_gpio_in(gpio_dev[i], j); 129040905a6aSPaul Brook gpio_out[i][j] = NULL; 129140905a6aSPaul Brook } 12929ee6e8bbSpbrook } 12939ee6e8bbSpbrook } 12949ee6e8bbSpbrook 12959ee6e8bbSpbrook if (board->dc2 & (1 << 12)) { 129620c59c38SMichael Davidsaver dev = sysbus_create_simple(TYPE_STELLARIS_I2C, 0x40020000, 129720c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 8)); 1298a5c82852SAndreas Färber i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); 1299cf0dbb21Spbrook if (board->peripherals & BP_OLED_I2C) { 1300d2199005SPaul Brook i2c_create_slave(i2c, "ssd0303", 0x3d); 13019ee6e8bbSpbrook } 13029ee6e8bbSpbrook } 13039ee6e8bbSpbrook 13049ee6e8bbSpbrook for (i = 0; i < 4; i++) { 13059ee6e8bbSpbrook if (board->dc2 & (1 << i)) { 1306a7d518a6SPaul Brook sysbus_create_simple("pl011_luminary", 0x4000c000 + i * 0x1000, 130720c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, uart_irq[i])); 13089ee6e8bbSpbrook } 13099ee6e8bbSpbrook } 13109ee6e8bbSpbrook if (board->dc2 & (1 << 4)) { 131120c59c38SMichael Davidsaver dev = sysbus_create_simple("pl022", 0x40008000, 131220c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 7)); 1313cf0dbb21Spbrook if (board->peripherals & BP_OLED_SSI) { 13145493e33fSPaul Brook void *bus; 13158120e714SPeter A. G. Crosthwaite DeviceState *sddev; 13168120e714SPeter A. G. Crosthwaite DeviceState *ssddev; 1317775616c3Spbrook 13188120e714SPeter A. G. Crosthwaite /* Some boards have both an OLED controller and SD card connected to 13198120e714SPeter A. G. Crosthwaite * the same SSI port, with the SD card chip select connected to a 13208120e714SPeter A. G. Crosthwaite * GPIO pin. Technically the OLED chip select is connected to the 13218120e714SPeter A. G. Crosthwaite * SSI Fss pin. We do not bother emulating that as both devices 13228120e714SPeter A. G. Crosthwaite * should never be selected simultaneously, and our OLED controller 13238120e714SPeter A. G. Crosthwaite * ignores stray 0xff commands that occur when deselecting the SD 13248120e714SPeter A. G. Crosthwaite * card. 13258120e714SPeter A. G. Crosthwaite */ 13265493e33fSPaul Brook bus = qdev_get_child_bus(dev, "ssi"); 1327775616c3Spbrook 13288120e714SPeter A. G. Crosthwaite sddev = ssi_create_slave(bus, "ssi-sd"); 13298120e714SPeter A. G. Crosthwaite ssddev = ssi_create_slave(bus, "ssd0323"); 1330de77914eSPeter Crosthwaite gpio_out[GPIO_D][0] = qemu_irq_split( 1331de77914eSPeter Crosthwaite qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0), 1332de77914eSPeter Crosthwaite qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0)); 1333de77914eSPeter Crosthwaite gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0); 13345493e33fSPaul Brook 1335775616c3Spbrook /* Make sure the select pin is high. */ 1336775616c3Spbrook qemu_irq_raise(gpio_out[GPIO_D][0]); 13379ee6e8bbSpbrook } 13389ee6e8bbSpbrook } 1339a5580466SPaul Brook if (board->dc4 & (1 << 28)) { 1340a5580466SPaul Brook DeviceState *enet; 1341a5580466SPaul Brook 1342a5580466SPaul Brook qemu_check_nic_model(&nd_table[0], "stellaris"); 1343a5580466SPaul Brook 1344a5580466SPaul Brook enet = qdev_create(NULL, "stellaris_enet"); 1345540f006aSGerd Hoffmann qdev_set_nic_properties(enet, &nd_table[0]); 1346e23a1b33SMarkus Armbruster qdev_init_nofail(enet); 13471356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(enet), 0, 0x40048000); 134820c59c38SMichael Davidsaver sysbus_connect_irq(SYS_BUS_DEVICE(enet), 0, qdev_get_gpio_in(nvic, 42)); 1349a5580466SPaul Brook } 1350cf0dbb21Spbrook if (board->peripherals & BP_GAMEPAD) { 1351cf0dbb21Spbrook qemu_irq gpad_irq[5]; 1352cf0dbb21Spbrook static const int gpad_keycode[5] = { 0xc8, 0xd0, 0xcb, 0xcd, 0x1d }; 1353cf0dbb21Spbrook 1354cf0dbb21Spbrook gpad_irq[0] = qemu_irq_invert(gpio_in[GPIO_E][0]); /* up */ 1355cf0dbb21Spbrook gpad_irq[1] = qemu_irq_invert(gpio_in[GPIO_E][1]); /* down */ 1356cf0dbb21Spbrook gpad_irq[2] = qemu_irq_invert(gpio_in[GPIO_E][2]); /* left */ 1357cf0dbb21Spbrook gpad_irq[3] = qemu_irq_invert(gpio_in[GPIO_E][3]); /* right */ 1358cf0dbb21Spbrook gpad_irq[4] = qemu_irq_invert(gpio_in[GPIO_F][1]); /* select */ 1359cf0dbb21Spbrook 1360cf0dbb21Spbrook stellaris_gamepad_init(5, gpad_irq, gpad_keycode); 1361cf0dbb21Spbrook } 136240905a6aSPaul Brook for (i = 0; i < 7; i++) { 136340905a6aSPaul Brook if (board->dc4 & (1 << i)) { 136440905a6aSPaul Brook for (j = 0; j < 8; j++) { 136540905a6aSPaul Brook if (gpio_out[i][j]) { 136640905a6aSPaul Brook qdev_connect_gpio_out(gpio_dev[i], j, gpio_out[i][j]); 136740905a6aSPaul Brook } 136840905a6aSPaul Brook } 136940905a6aSPaul Brook } 137040905a6aSPaul Brook } 13719ee6e8bbSpbrook } 13729ee6e8bbSpbrook 13739ee6e8bbSpbrook /* FIXME: Figure out how to generate these from stellaris_boards. */ 13743ef96221SMarcel Apfelbaum static void lm3s811evb_init(MachineState *machine) 13759ee6e8bbSpbrook { 13763ef96221SMarcel Apfelbaum const char *cpu_model = machine->cpu_model; 13773ef96221SMarcel Apfelbaum const char *kernel_filename = machine->kernel_filename; 13783023f332Saliguori stellaris_init(kernel_filename, cpu_model, &stellaris_boards[0]); 13799ee6e8bbSpbrook } 13809ee6e8bbSpbrook 13813ef96221SMarcel Apfelbaum static void lm3s6965evb_init(MachineState *machine) 13829ee6e8bbSpbrook { 13833ef96221SMarcel Apfelbaum const char *cpu_model = machine->cpu_model; 13843ef96221SMarcel Apfelbaum const char *kernel_filename = machine->kernel_filename; 13853023f332Saliguori stellaris_init(kernel_filename, cpu_model, &stellaris_boards[1]); 13869ee6e8bbSpbrook } 13879ee6e8bbSpbrook 13888a661aeaSAndreas Färber static void lm3s811evb_class_init(ObjectClass *oc, void *data) 1389f80f9ec9SAnthony Liguori { 13908a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 13918a661aeaSAndreas Färber 1392e264d29dSEduardo Habkost mc->desc = "Stellaris LM3S811EVB"; 1393e264d29dSEduardo Habkost mc->init = lm3s811evb_init; 1394f80f9ec9SAnthony Liguori } 1395f80f9ec9SAnthony Liguori 13968a661aeaSAndreas Färber static const TypeInfo lm3s811evb_type = { 13978a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("lm3s811evb"), 13988a661aeaSAndreas Färber .parent = TYPE_MACHINE, 13998a661aeaSAndreas Färber .class_init = lm3s811evb_class_init, 14008a661aeaSAndreas Färber }; 1401e264d29dSEduardo Habkost 14028a661aeaSAndreas Färber static void lm3s6965evb_class_init(ObjectClass *oc, void *data) 1403e264d29dSEduardo Habkost { 14048a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 14058a661aeaSAndreas Färber 1406e264d29dSEduardo Habkost mc->desc = "Stellaris LM3S6965EVB"; 1407e264d29dSEduardo Habkost mc->init = lm3s6965evb_init; 1408e264d29dSEduardo Habkost } 1409e264d29dSEduardo Habkost 14108a661aeaSAndreas Färber static const TypeInfo lm3s6965evb_type = { 14118a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("lm3s6965evb"), 14128a661aeaSAndreas Färber .parent = TYPE_MACHINE, 14138a661aeaSAndreas Färber .class_init = lm3s6965evb_class_init, 14148a661aeaSAndreas Färber }; 14158a661aeaSAndreas Färber 14168a661aeaSAndreas Färber static void stellaris_machine_init(void) 14178a661aeaSAndreas Färber { 14188a661aeaSAndreas Färber type_register_static(&lm3s811evb_type); 14198a661aeaSAndreas Färber type_register_static(&lm3s6965evb_type); 14208a661aeaSAndreas Färber } 14218a661aeaSAndreas Färber 14228a661aeaSAndreas Färber machine_init(stellaris_machine_init) 1423f80f9ec9SAnthony Liguori 1424999e12bbSAnthony Liguori static void stellaris_i2c_class_init(ObjectClass *klass, void *data) 1425999e12bbSAnthony Liguori { 1426999e12bbSAnthony Liguori SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); 1427999e12bbSAnthony Liguori 1428999e12bbSAnthony Liguori sdc->init = stellaris_i2c_init; 1429999e12bbSAnthony Liguori } 1430999e12bbSAnthony Liguori 14318c43a6f0SAndreas Färber static const TypeInfo stellaris_i2c_info = { 1432d94a4015SAndreas Färber .name = TYPE_STELLARIS_I2C, 143339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 143439bffca2SAnthony Liguori .instance_size = sizeof(stellaris_i2c_state), 1435999e12bbSAnthony Liguori .class_init = stellaris_i2c_class_init, 1436999e12bbSAnthony Liguori }; 1437999e12bbSAnthony Liguori 1438999e12bbSAnthony Liguori static void stellaris_gptm_class_init(ObjectClass *klass, void *data) 1439999e12bbSAnthony Liguori { 1440999e12bbSAnthony Liguori SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); 1441999e12bbSAnthony Liguori 1442999e12bbSAnthony Liguori sdc->init = stellaris_gptm_init; 1443999e12bbSAnthony Liguori } 1444999e12bbSAnthony Liguori 14458c43a6f0SAndreas Färber static const TypeInfo stellaris_gptm_info = { 14468ef1d394SAndreas Färber .name = TYPE_STELLARIS_GPTM, 144739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 144839bffca2SAnthony Liguori .instance_size = sizeof(gptm_state), 1449999e12bbSAnthony Liguori .class_init = stellaris_gptm_class_init, 1450999e12bbSAnthony Liguori }; 1451999e12bbSAnthony Liguori 1452999e12bbSAnthony Liguori static void stellaris_adc_class_init(ObjectClass *klass, void *data) 1453999e12bbSAnthony Liguori { 1454999e12bbSAnthony Liguori SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass); 1455999e12bbSAnthony Liguori 1456999e12bbSAnthony Liguori sdc->init = stellaris_adc_init; 1457999e12bbSAnthony Liguori } 1458999e12bbSAnthony Liguori 14598c43a6f0SAndreas Färber static const TypeInfo stellaris_adc_info = { 14607df7f67aSAndreas Färber .name = TYPE_STELLARIS_ADC, 146139bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 146239bffca2SAnthony Liguori .instance_size = sizeof(stellaris_adc_state), 1463999e12bbSAnthony Liguori .class_init = stellaris_adc_class_init, 1464999e12bbSAnthony Liguori }; 1465999e12bbSAnthony Liguori 146683f7d43aSAndreas Färber static void stellaris_register_types(void) 14671de9610cSPaul Brook { 146839bffca2SAnthony Liguori type_register_static(&stellaris_i2c_info); 146939bffca2SAnthony Liguori type_register_static(&stellaris_gptm_info); 147039bffca2SAnthony Liguori type_register_static(&stellaris_adc_info); 14711de9610cSPaul Brook } 14721de9610cSPaul Brook 147383f7d43aSAndreas Färber type_init(stellaris_register_types) 1474