xref: /qemu/hw/arm/stellaris.c (revision d29183d3c0174e248b31bb2ee58b889f7baa3cfe)
19ee6e8bbSpbrook /*
21654b2d6Saurel32  * Luminary Micro Stellaris peripherals
39ee6e8bbSpbrook  *
49ee6e8bbSpbrook  * Copyright (c) 2006 CodeSourcery.
59ee6e8bbSpbrook  * Written by Paul Brook
69ee6e8bbSpbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
89ee6e8bbSpbrook  */
99ee6e8bbSpbrook 
1012b16722SPeter Maydell #include "qemu/osdep.h"
11da34e65cSMarkus Armbruster #include "qapi/error.h"
1283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
138fd06719SAlistair Francis #include "hw/ssi/ssi.h"
14bd2be150SPeter Maydell #include "hw/arm/arm.h"
15bd2be150SPeter Maydell #include "hw/devices.h"
161de7afc9SPaolo Bonzini #include "qemu/timer.h"
170d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
181422e32dSPaolo Bonzini #include "net/net.h"
1983c9f4caSPaolo Bonzini #include "hw/boards.h"
2003dd024fSPaolo Bonzini #include "qemu/log.h"
21022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
22d69ffb5bSMichael Davidsaver #include "sysemu/sysemu.h"
23f04d4465SPeter Maydell #include "hw/arm/armv7m.h"
24f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h"
25aecfbbc9SPeter Maydell #include "hw/misc/unimp.h"
26ba1ba5ccSIgor Mammedov #include "cpu.h"
279ee6e8bbSpbrook 
28cf0dbb21Spbrook #define GPIO_A 0
29cf0dbb21Spbrook #define GPIO_B 1
30cf0dbb21Spbrook #define GPIO_C 2
31cf0dbb21Spbrook #define GPIO_D 3
32cf0dbb21Spbrook #define GPIO_E 4
33cf0dbb21Spbrook #define GPIO_F 5
34cf0dbb21Spbrook #define GPIO_G 6
35cf0dbb21Spbrook 
36cf0dbb21Spbrook #define BP_OLED_I2C  0x01
37cf0dbb21Spbrook #define BP_OLED_SSI  0x02
38cf0dbb21Spbrook #define BP_GAMEPAD   0x04
39cf0dbb21Spbrook 
408b47b7daSAlistair Francis #define NUM_IRQ_LINES 64
418b47b7daSAlistair Francis 
429ee6e8bbSpbrook typedef const struct {
439ee6e8bbSpbrook     const char *name;
449ee6e8bbSpbrook     uint32_t did0;
459ee6e8bbSpbrook     uint32_t did1;
469ee6e8bbSpbrook     uint32_t dc0;
479ee6e8bbSpbrook     uint32_t dc1;
489ee6e8bbSpbrook     uint32_t dc2;
499ee6e8bbSpbrook     uint32_t dc3;
509ee6e8bbSpbrook     uint32_t dc4;
51cf0dbb21Spbrook     uint32_t peripherals;
529ee6e8bbSpbrook } stellaris_board_info;
539ee6e8bbSpbrook 
549ee6e8bbSpbrook /* General purpose timer module.  */
559ee6e8bbSpbrook 
568ef1d394SAndreas Färber #define TYPE_STELLARIS_GPTM "stellaris-gptm"
578ef1d394SAndreas Färber #define STELLARIS_GPTM(obj) \
588ef1d394SAndreas Färber     OBJECT_CHECK(gptm_state, (obj), TYPE_STELLARIS_GPTM)
598ef1d394SAndreas Färber 
609ee6e8bbSpbrook typedef struct gptm_state {
618ef1d394SAndreas Färber     SysBusDevice parent_obj;
628ef1d394SAndreas Färber 
632443fa27SBenoît Canet     MemoryRegion iomem;
649ee6e8bbSpbrook     uint32_t config;
659ee6e8bbSpbrook     uint32_t mode[2];
669ee6e8bbSpbrook     uint32_t control;
679ee6e8bbSpbrook     uint32_t state;
689ee6e8bbSpbrook     uint32_t mask;
699ee6e8bbSpbrook     uint32_t load[2];
709ee6e8bbSpbrook     uint32_t match[2];
719ee6e8bbSpbrook     uint32_t prescale[2];
729ee6e8bbSpbrook     uint32_t match_prescale[2];
739ee6e8bbSpbrook     uint32_t rtc;
749ee6e8bbSpbrook     int64_t tick[2];
759ee6e8bbSpbrook     struct gptm_state *opaque[2];
769ee6e8bbSpbrook     QEMUTimer *timer[2];
779ee6e8bbSpbrook     /* The timers have an alternate output used to trigger the ADC.  */
789ee6e8bbSpbrook     qemu_irq trigger;
799ee6e8bbSpbrook     qemu_irq irq;
809ee6e8bbSpbrook } gptm_state;
819ee6e8bbSpbrook 
829ee6e8bbSpbrook static void gptm_update_irq(gptm_state *s)
839ee6e8bbSpbrook {
849ee6e8bbSpbrook     int level;
859ee6e8bbSpbrook     level = (s->state & s->mask) != 0;
869ee6e8bbSpbrook     qemu_set_irq(s->irq, level);
879ee6e8bbSpbrook }
889ee6e8bbSpbrook 
899ee6e8bbSpbrook static void gptm_stop(gptm_state *s, int n)
909ee6e8bbSpbrook {
91bc72ad67SAlex Bligh     timer_del(s->timer[n]);
929ee6e8bbSpbrook }
939ee6e8bbSpbrook 
949ee6e8bbSpbrook static void gptm_reload(gptm_state *s, int n, int reset)
959ee6e8bbSpbrook {
969ee6e8bbSpbrook     int64_t tick;
979ee6e8bbSpbrook     if (reset)
98bc72ad67SAlex Bligh         tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
999ee6e8bbSpbrook     else
1009ee6e8bbSpbrook         tick = s->tick[n];
1019ee6e8bbSpbrook 
1029ee6e8bbSpbrook     if (s->config == 0) {
1039ee6e8bbSpbrook         /* 32-bit CountDown.  */
1049ee6e8bbSpbrook         uint32_t count;
1059ee6e8bbSpbrook         count = s->load[0] | (s->load[1] << 16);
106e57ec016Spbrook         tick += (int64_t)count * system_clock_scale;
1079ee6e8bbSpbrook     } else if (s->config == 1) {
1089ee6e8bbSpbrook         /* 32-bit RTC.  1Hz tick.  */
10973bcb24dSRutuja Shah         tick += NANOSECONDS_PER_SECOND;
1109ee6e8bbSpbrook     } else if (s->mode[n] == 0xa) {
1119ee6e8bbSpbrook         /* PWM mode.  Not implemented.  */
1129ee6e8bbSpbrook     } else {
113df3692e0SPeter Maydell         qemu_log_mask(LOG_UNIMP,
114df3692e0SPeter Maydell                       "GPTM: 16-bit timer mode unimplemented: 0x%x\n",
115df3692e0SPeter Maydell                       s->mode[n]);
116df3692e0SPeter Maydell         return;
1179ee6e8bbSpbrook     }
1189ee6e8bbSpbrook     s->tick[n] = tick;
119bc72ad67SAlex Bligh     timer_mod(s->timer[n], tick);
1209ee6e8bbSpbrook }
1219ee6e8bbSpbrook 
1229ee6e8bbSpbrook static void gptm_tick(void *opaque)
1239ee6e8bbSpbrook {
1249ee6e8bbSpbrook     gptm_state **p = (gptm_state **)opaque;
1259ee6e8bbSpbrook     gptm_state *s;
1269ee6e8bbSpbrook     int n;
1279ee6e8bbSpbrook 
1289ee6e8bbSpbrook     s = *p;
1299ee6e8bbSpbrook     n = p - s->opaque;
1309ee6e8bbSpbrook     if (s->config == 0) {
1319ee6e8bbSpbrook         s->state |= 1;
1329ee6e8bbSpbrook         if ((s->control & 0x20)) {
1339ee6e8bbSpbrook             /* Output trigger.  */
13440905a6aSPaul Brook 	    qemu_irq_pulse(s->trigger);
1359ee6e8bbSpbrook         }
1369ee6e8bbSpbrook         if (s->mode[0] & 1) {
1379ee6e8bbSpbrook             /* One-shot.  */
1389ee6e8bbSpbrook             s->control &= ~1;
1399ee6e8bbSpbrook         } else {
1409ee6e8bbSpbrook             /* Periodic.  */
1419ee6e8bbSpbrook             gptm_reload(s, 0, 0);
1429ee6e8bbSpbrook         }
1439ee6e8bbSpbrook     } else if (s->config == 1) {
1449ee6e8bbSpbrook         /* RTC.  */
1459ee6e8bbSpbrook         uint32_t match;
1469ee6e8bbSpbrook         s->rtc++;
1479ee6e8bbSpbrook         match = s->match[0] | (s->match[1] << 16);
1489ee6e8bbSpbrook         if (s->rtc > match)
1499ee6e8bbSpbrook             s->rtc = 0;
1509ee6e8bbSpbrook         if (s->rtc == 0) {
1519ee6e8bbSpbrook             s->state |= 8;
1529ee6e8bbSpbrook         }
1539ee6e8bbSpbrook         gptm_reload(s, 0, 0);
1549ee6e8bbSpbrook     } else if (s->mode[n] == 0xa) {
1559ee6e8bbSpbrook         /* PWM mode.  Not implemented.  */
1569ee6e8bbSpbrook     } else {
157df3692e0SPeter Maydell         qemu_log_mask(LOG_UNIMP,
158df3692e0SPeter Maydell                       "GPTM: 16-bit timer mode unimplemented: 0x%x\n",
159df3692e0SPeter Maydell                       s->mode[n]);
1609ee6e8bbSpbrook     }
1619ee6e8bbSpbrook     gptm_update_irq(s);
1629ee6e8bbSpbrook }
1639ee6e8bbSpbrook 
164a8170e5eSAvi Kivity static uint64_t gptm_read(void *opaque, hwaddr offset,
1652443fa27SBenoît Canet                           unsigned size)
1669ee6e8bbSpbrook {
1679ee6e8bbSpbrook     gptm_state *s = (gptm_state *)opaque;
1689ee6e8bbSpbrook 
1699ee6e8bbSpbrook     switch (offset) {
1709ee6e8bbSpbrook     case 0x00: /* CFG */
1719ee6e8bbSpbrook         return s->config;
1729ee6e8bbSpbrook     case 0x04: /* TAMR */
1739ee6e8bbSpbrook         return s->mode[0];
1749ee6e8bbSpbrook     case 0x08: /* TBMR */
1759ee6e8bbSpbrook         return s->mode[1];
1769ee6e8bbSpbrook     case 0x0c: /* CTL */
1779ee6e8bbSpbrook         return s->control;
1789ee6e8bbSpbrook     case 0x18: /* IMR */
1799ee6e8bbSpbrook         return s->mask;
1809ee6e8bbSpbrook     case 0x1c: /* RIS */
1819ee6e8bbSpbrook         return s->state;
1829ee6e8bbSpbrook     case 0x20: /* MIS */
1839ee6e8bbSpbrook         return s->state & s->mask;
1849ee6e8bbSpbrook     case 0x24: /* CR */
1859ee6e8bbSpbrook         return 0;
1869ee6e8bbSpbrook     case 0x28: /* TAILR */
1879ee6e8bbSpbrook         return s->load[0] | ((s->config < 4) ? (s->load[1] << 16) : 0);
1889ee6e8bbSpbrook     case 0x2c: /* TBILR */
1899ee6e8bbSpbrook         return s->load[1];
1909ee6e8bbSpbrook     case 0x30: /* TAMARCHR */
1919ee6e8bbSpbrook         return s->match[0] | ((s->config < 4) ? (s->match[1] << 16) : 0);
1929ee6e8bbSpbrook     case 0x34: /* TBMATCHR */
1939ee6e8bbSpbrook         return s->match[1];
1949ee6e8bbSpbrook     case 0x38: /* TAPR */
1959ee6e8bbSpbrook         return s->prescale[0];
1969ee6e8bbSpbrook     case 0x3c: /* TBPR */
1979ee6e8bbSpbrook         return s->prescale[1];
1989ee6e8bbSpbrook     case 0x40: /* TAPMR */
1999ee6e8bbSpbrook         return s->match_prescale[0];
2009ee6e8bbSpbrook     case 0x44: /* TBPMR */
2019ee6e8bbSpbrook         return s->match_prescale[1];
2029ee6e8bbSpbrook     case 0x48: /* TAR */
2031a791721SPeter Maydell         if (s->config == 1) {
2049ee6e8bbSpbrook             return s->rtc;
2051a791721SPeter Maydell         }
2061a791721SPeter Maydell         qemu_log_mask(LOG_UNIMP,
2079492e4b2SPhilippe Mathieu-Daudé                       "GPTM: read of TAR but timer read not supported\n");
2081a791721SPeter Maydell         return 0;
2099ee6e8bbSpbrook     case 0x4c: /* TBR */
2101a791721SPeter Maydell         qemu_log_mask(LOG_UNIMP,
2119492e4b2SPhilippe Mathieu-Daudé                       "GPTM: read of TBR but timer read not supported\n");
2121a791721SPeter Maydell         return 0;
2139ee6e8bbSpbrook     default:
2141a791721SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
215*d29183d3SPhilippe Mathieu-Daudé                       "GPTM: read at bad offset 0x02%" HWADDR_PRIx "\n",
216*d29183d3SPhilippe Mathieu-Daudé                       offset);
2179ee6e8bbSpbrook         return 0;
2189ee6e8bbSpbrook     }
2199ee6e8bbSpbrook }
2209ee6e8bbSpbrook 
221a8170e5eSAvi Kivity static void gptm_write(void *opaque, hwaddr offset,
2222443fa27SBenoît Canet                        uint64_t value, unsigned size)
2239ee6e8bbSpbrook {
2249ee6e8bbSpbrook     gptm_state *s = (gptm_state *)opaque;
2259ee6e8bbSpbrook     uint32_t oldval;
2269ee6e8bbSpbrook 
2279ee6e8bbSpbrook     /* The timers should be disabled before changing the configuration.
2289ee6e8bbSpbrook        We take advantage of this and defer everything until the timer
2299ee6e8bbSpbrook        is enabled.  */
2309ee6e8bbSpbrook     switch (offset) {
2319ee6e8bbSpbrook     case 0x00: /* CFG */
2329ee6e8bbSpbrook         s->config = value;
2339ee6e8bbSpbrook         break;
2349ee6e8bbSpbrook     case 0x04: /* TAMR */
2359ee6e8bbSpbrook         s->mode[0] = value;
2369ee6e8bbSpbrook         break;
2379ee6e8bbSpbrook     case 0x08: /* TBMR */
2389ee6e8bbSpbrook         s->mode[1] = value;
2399ee6e8bbSpbrook         break;
2409ee6e8bbSpbrook     case 0x0c: /* CTL */
2419ee6e8bbSpbrook         oldval = s->control;
2429ee6e8bbSpbrook         s->control = value;
2439ee6e8bbSpbrook         /* TODO: Implement pause.  */
2449ee6e8bbSpbrook         if ((oldval ^ value) & 1) {
2459ee6e8bbSpbrook             if (value & 1) {
2469ee6e8bbSpbrook                 gptm_reload(s, 0, 1);
2479ee6e8bbSpbrook             } else {
2489ee6e8bbSpbrook                 gptm_stop(s, 0);
2499ee6e8bbSpbrook             }
2509ee6e8bbSpbrook         }
2519ee6e8bbSpbrook         if (((oldval ^ value) & 0x100) && s->config >= 4) {
2529ee6e8bbSpbrook             if (value & 0x100) {
2539ee6e8bbSpbrook                 gptm_reload(s, 1, 1);
2549ee6e8bbSpbrook             } else {
2559ee6e8bbSpbrook                 gptm_stop(s, 1);
2569ee6e8bbSpbrook             }
2579ee6e8bbSpbrook         }
2589ee6e8bbSpbrook         break;
2599ee6e8bbSpbrook     case 0x18: /* IMR */
2609ee6e8bbSpbrook         s->mask = value & 0x77;
2619ee6e8bbSpbrook         gptm_update_irq(s);
2629ee6e8bbSpbrook         break;
2639ee6e8bbSpbrook     case 0x24: /* CR */
2649ee6e8bbSpbrook         s->state &= ~value;
2659ee6e8bbSpbrook         break;
2669ee6e8bbSpbrook     case 0x28: /* TAILR */
2679ee6e8bbSpbrook         s->load[0] = value & 0xffff;
2689ee6e8bbSpbrook         if (s->config < 4) {
2699ee6e8bbSpbrook             s->load[1] = value >> 16;
2709ee6e8bbSpbrook         }
2719ee6e8bbSpbrook         break;
2729ee6e8bbSpbrook     case 0x2c: /* TBILR */
2739ee6e8bbSpbrook         s->load[1] = value & 0xffff;
2749ee6e8bbSpbrook         break;
2759ee6e8bbSpbrook     case 0x30: /* TAMARCHR */
2769ee6e8bbSpbrook         s->match[0] = value & 0xffff;
2779ee6e8bbSpbrook         if (s->config < 4) {
2789ee6e8bbSpbrook             s->match[1] = value >> 16;
2799ee6e8bbSpbrook         }
2809ee6e8bbSpbrook         break;
2819ee6e8bbSpbrook     case 0x34: /* TBMATCHR */
2829ee6e8bbSpbrook         s->match[1] = value >> 16;
2839ee6e8bbSpbrook         break;
2849ee6e8bbSpbrook     case 0x38: /* TAPR */
2859ee6e8bbSpbrook         s->prescale[0] = value;
2869ee6e8bbSpbrook         break;
2879ee6e8bbSpbrook     case 0x3c: /* TBPR */
2889ee6e8bbSpbrook         s->prescale[1] = value;
2899ee6e8bbSpbrook         break;
2909ee6e8bbSpbrook     case 0x40: /* TAPMR */
2919ee6e8bbSpbrook         s->match_prescale[0] = value;
2929ee6e8bbSpbrook         break;
2939ee6e8bbSpbrook     case 0x44: /* TBPMR */
2949ee6e8bbSpbrook         s->match_prescale[0] = value;
2959ee6e8bbSpbrook         break;
2969ee6e8bbSpbrook     default:
297df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
298*d29183d3SPhilippe Mathieu-Daudé                       "GPTM: write at bad offset 0x02%" HWADDR_PRIx "\n",
299*d29183d3SPhilippe Mathieu-Daudé                       offset);
3009ee6e8bbSpbrook     }
3019ee6e8bbSpbrook     gptm_update_irq(s);
3029ee6e8bbSpbrook }
3039ee6e8bbSpbrook 
3042443fa27SBenoît Canet static const MemoryRegionOps gptm_ops = {
3052443fa27SBenoît Canet     .read = gptm_read,
3062443fa27SBenoît Canet     .write = gptm_write,
3072443fa27SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
3089ee6e8bbSpbrook };
3099ee6e8bbSpbrook 
31010f85a29SJuan Quintela static const VMStateDescription vmstate_stellaris_gptm = {
31110f85a29SJuan Quintela     .name = "stellaris_gptm",
31210f85a29SJuan Quintela     .version_id = 1,
31310f85a29SJuan Quintela     .minimum_version_id = 1,
31410f85a29SJuan Quintela     .fields = (VMStateField[]) {
31510f85a29SJuan Quintela         VMSTATE_UINT32(config, gptm_state),
31610f85a29SJuan Quintela         VMSTATE_UINT32_ARRAY(mode, gptm_state, 2),
31710f85a29SJuan Quintela         VMSTATE_UINT32(control, gptm_state),
31810f85a29SJuan Quintela         VMSTATE_UINT32(state, gptm_state),
31910f85a29SJuan Quintela         VMSTATE_UINT32(mask, gptm_state),
320dd8a4dcdSJuan Quintela         VMSTATE_UNUSED(8),
32110f85a29SJuan Quintela         VMSTATE_UINT32_ARRAY(load, gptm_state, 2),
32210f85a29SJuan Quintela         VMSTATE_UINT32_ARRAY(match, gptm_state, 2),
32310f85a29SJuan Quintela         VMSTATE_UINT32_ARRAY(prescale, gptm_state, 2),
32410f85a29SJuan Quintela         VMSTATE_UINT32_ARRAY(match_prescale, gptm_state, 2),
32510f85a29SJuan Quintela         VMSTATE_UINT32(rtc, gptm_state),
32610f85a29SJuan Quintela         VMSTATE_INT64_ARRAY(tick, gptm_state, 2),
327e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR_ARRAY(timer, gptm_state, 2),
32810f85a29SJuan Quintela         VMSTATE_END_OF_LIST()
32923e39294Spbrook     }
33010f85a29SJuan Quintela };
33123e39294Spbrook 
33215c4fff5Sxiaoqiang.zhao static void stellaris_gptm_init(Object *obj)
3339ee6e8bbSpbrook {
33415c4fff5Sxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
33515c4fff5Sxiaoqiang.zhao     gptm_state *s = STELLARIS_GPTM(obj);
33615c4fff5Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
3379ee6e8bbSpbrook 
3388ef1d394SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
3398ef1d394SAndreas Färber     qdev_init_gpio_out(dev, &s->trigger, 1);
3409ee6e8bbSpbrook 
34115c4fff5Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &gptm_ops, s,
3422443fa27SBenoît Canet                           "gptm", 0x1000);
3438ef1d394SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
34440905a6aSPaul Brook 
34540905a6aSPaul Brook     s->opaque[0] = s->opaque[1] = s;
346bc72ad67SAlex Bligh     s->timer[0] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[0]);
347bc72ad67SAlex Bligh     s->timer[1] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[1]);
3489ee6e8bbSpbrook }
3499ee6e8bbSpbrook 
3509ee6e8bbSpbrook 
3519ee6e8bbSpbrook /* System controller.  */
3529ee6e8bbSpbrook 
3539ee6e8bbSpbrook typedef struct {
3545699301fSBenoît Canet     MemoryRegion iomem;
3559ee6e8bbSpbrook     uint32_t pborctl;
3569ee6e8bbSpbrook     uint32_t ldopctl;
3579ee6e8bbSpbrook     uint32_t int_status;
3589ee6e8bbSpbrook     uint32_t int_mask;
3599ee6e8bbSpbrook     uint32_t resc;
3609ee6e8bbSpbrook     uint32_t rcc;
361dc804ab7SEngin AYDOGAN     uint32_t rcc2;
3629ee6e8bbSpbrook     uint32_t rcgc[3];
3639ee6e8bbSpbrook     uint32_t scgc[3];
3649ee6e8bbSpbrook     uint32_t dcgc[3];
3659ee6e8bbSpbrook     uint32_t clkvclr;
3669ee6e8bbSpbrook     uint32_t ldoarst;
367eea589ccSpbrook     uint32_t user0;
368eea589ccSpbrook     uint32_t user1;
3699ee6e8bbSpbrook     qemu_irq irq;
3709ee6e8bbSpbrook     stellaris_board_info *board;
3719ee6e8bbSpbrook } ssys_state;
3729ee6e8bbSpbrook 
3739ee6e8bbSpbrook static void ssys_update(ssys_state *s)
3749ee6e8bbSpbrook {
3759ee6e8bbSpbrook   qemu_set_irq(s->irq, (s->int_status & s->int_mask) != 0);
3769ee6e8bbSpbrook }
3779ee6e8bbSpbrook 
3789ee6e8bbSpbrook static uint32_t pllcfg_sandstorm[16] = {
3799ee6e8bbSpbrook     0x31c0, /* 1 Mhz */
3809ee6e8bbSpbrook     0x1ae0, /* 1.8432 Mhz */
3819ee6e8bbSpbrook     0x18c0, /* 2 Mhz */
3829ee6e8bbSpbrook     0xd573, /* 2.4576 Mhz */
3839ee6e8bbSpbrook     0x37a6, /* 3.57954 Mhz */
3849ee6e8bbSpbrook     0x1ae2, /* 3.6864 Mhz */
3859ee6e8bbSpbrook     0x0c40, /* 4 Mhz */
3869ee6e8bbSpbrook     0x98bc, /* 4.906 Mhz */
3879ee6e8bbSpbrook     0x935b, /* 4.9152 Mhz */
3889ee6e8bbSpbrook     0x09c0, /* 5 Mhz */
3899ee6e8bbSpbrook     0x4dee, /* 5.12 Mhz */
3909ee6e8bbSpbrook     0x0c41, /* 6 Mhz */
3919ee6e8bbSpbrook     0x75db, /* 6.144 Mhz */
3929ee6e8bbSpbrook     0x1ae6, /* 7.3728 Mhz */
3939ee6e8bbSpbrook     0x0600, /* 8 Mhz */
3949ee6e8bbSpbrook     0x585b /* 8.192 Mhz */
3959ee6e8bbSpbrook };
3969ee6e8bbSpbrook 
3979ee6e8bbSpbrook static uint32_t pllcfg_fury[16] = {
3989ee6e8bbSpbrook     0x3200, /* 1 Mhz */
3999ee6e8bbSpbrook     0x1b20, /* 1.8432 Mhz */
4009ee6e8bbSpbrook     0x1900, /* 2 Mhz */
4019ee6e8bbSpbrook     0xf42b, /* 2.4576 Mhz */
4029ee6e8bbSpbrook     0x37e3, /* 3.57954 Mhz */
4039ee6e8bbSpbrook     0x1b21, /* 3.6864 Mhz */
4049ee6e8bbSpbrook     0x0c80, /* 4 Mhz */
4059ee6e8bbSpbrook     0x98ee, /* 4.906 Mhz */
4069ee6e8bbSpbrook     0xd5b4, /* 4.9152 Mhz */
4079ee6e8bbSpbrook     0x0a00, /* 5 Mhz */
4089ee6e8bbSpbrook     0x4e27, /* 5.12 Mhz */
4099ee6e8bbSpbrook     0x1902, /* 6 Mhz */
4109ee6e8bbSpbrook     0xec1c, /* 6.144 Mhz */
4119ee6e8bbSpbrook     0x1b23, /* 7.3728 Mhz */
4129ee6e8bbSpbrook     0x0640, /* 8 Mhz */
4139ee6e8bbSpbrook     0xb11c /* 8.192 Mhz */
4149ee6e8bbSpbrook };
4159ee6e8bbSpbrook 
416dc804ab7SEngin AYDOGAN #define DID0_VER_MASK        0x70000000
417dc804ab7SEngin AYDOGAN #define DID0_VER_0           0x00000000
418dc804ab7SEngin AYDOGAN #define DID0_VER_1           0x10000000
419dc804ab7SEngin AYDOGAN 
420dc804ab7SEngin AYDOGAN #define DID0_CLASS_MASK      0x00FF0000
421dc804ab7SEngin AYDOGAN #define DID0_CLASS_SANDSTORM 0x00000000
422dc804ab7SEngin AYDOGAN #define DID0_CLASS_FURY      0x00010000
423dc804ab7SEngin AYDOGAN 
424dc804ab7SEngin AYDOGAN static int ssys_board_class(const ssys_state *s)
425dc804ab7SEngin AYDOGAN {
426dc804ab7SEngin AYDOGAN     uint32_t did0 = s->board->did0;
427dc804ab7SEngin AYDOGAN     switch (did0 & DID0_VER_MASK) {
428dc804ab7SEngin AYDOGAN     case DID0_VER_0:
429dc804ab7SEngin AYDOGAN         return DID0_CLASS_SANDSTORM;
430dc804ab7SEngin AYDOGAN     case DID0_VER_1:
431dc804ab7SEngin AYDOGAN         switch (did0 & DID0_CLASS_MASK) {
432dc804ab7SEngin AYDOGAN         case DID0_CLASS_SANDSTORM:
433dc804ab7SEngin AYDOGAN         case DID0_CLASS_FURY:
434dc804ab7SEngin AYDOGAN             return did0 & DID0_CLASS_MASK;
435dc804ab7SEngin AYDOGAN         }
436dc804ab7SEngin AYDOGAN         /* for unknown classes, fall through */
437dc804ab7SEngin AYDOGAN     default:
438df3692e0SPeter Maydell         /* This can only happen if the hardwired constant did0 value
439df3692e0SPeter Maydell          * in this board's stellaris_board_info struct is wrong.
440df3692e0SPeter Maydell          */
441df3692e0SPeter Maydell         g_assert_not_reached();
442dc804ab7SEngin AYDOGAN     }
443dc804ab7SEngin AYDOGAN }
444dc804ab7SEngin AYDOGAN 
445a8170e5eSAvi Kivity static uint64_t ssys_read(void *opaque, hwaddr offset,
4465699301fSBenoît Canet                           unsigned size)
4479ee6e8bbSpbrook {
4489ee6e8bbSpbrook     ssys_state *s = (ssys_state *)opaque;
4499ee6e8bbSpbrook 
4509ee6e8bbSpbrook     switch (offset) {
4519ee6e8bbSpbrook     case 0x000: /* DID0 */
4529ee6e8bbSpbrook         return s->board->did0;
4539ee6e8bbSpbrook     case 0x004: /* DID1 */
4549ee6e8bbSpbrook         return s->board->did1;
4559ee6e8bbSpbrook     case 0x008: /* DC0 */
4569ee6e8bbSpbrook         return s->board->dc0;
4579ee6e8bbSpbrook     case 0x010: /* DC1 */
4589ee6e8bbSpbrook         return s->board->dc1;
4599ee6e8bbSpbrook     case 0x014: /* DC2 */
4609ee6e8bbSpbrook         return s->board->dc2;
4619ee6e8bbSpbrook     case 0x018: /* DC3 */
4629ee6e8bbSpbrook         return s->board->dc3;
4639ee6e8bbSpbrook     case 0x01c: /* DC4 */
4649ee6e8bbSpbrook         return s->board->dc4;
4659ee6e8bbSpbrook     case 0x030: /* PBORCTL */
4669ee6e8bbSpbrook         return s->pborctl;
4679ee6e8bbSpbrook     case 0x034: /* LDOPCTL */
4689ee6e8bbSpbrook         return s->ldopctl;
4699ee6e8bbSpbrook     case 0x040: /* SRCR0 */
4709ee6e8bbSpbrook         return 0;
4719ee6e8bbSpbrook     case 0x044: /* SRCR1 */
4729ee6e8bbSpbrook         return 0;
4739ee6e8bbSpbrook     case 0x048: /* SRCR2 */
4749ee6e8bbSpbrook         return 0;
4759ee6e8bbSpbrook     case 0x050: /* RIS */
4769ee6e8bbSpbrook         return s->int_status;
4779ee6e8bbSpbrook     case 0x054: /* IMC */
4789ee6e8bbSpbrook         return s->int_mask;
4799ee6e8bbSpbrook     case 0x058: /* MISC */
4809ee6e8bbSpbrook         return s->int_status & s->int_mask;
4819ee6e8bbSpbrook     case 0x05c: /* RESC */
4829ee6e8bbSpbrook         return s->resc;
4839ee6e8bbSpbrook     case 0x060: /* RCC */
4849ee6e8bbSpbrook         return s->rcc;
4859ee6e8bbSpbrook     case 0x064: /* PLLCFG */
4869ee6e8bbSpbrook         {
4879ee6e8bbSpbrook             int xtal;
4889ee6e8bbSpbrook             xtal = (s->rcc >> 6) & 0xf;
489dc804ab7SEngin AYDOGAN             switch (ssys_board_class(s)) {
490dc804ab7SEngin AYDOGAN             case DID0_CLASS_FURY:
4919ee6e8bbSpbrook                 return pllcfg_fury[xtal];
492dc804ab7SEngin AYDOGAN             case DID0_CLASS_SANDSTORM:
4939ee6e8bbSpbrook                 return pllcfg_sandstorm[xtal];
494dc804ab7SEngin AYDOGAN             default:
495df3692e0SPeter Maydell                 g_assert_not_reached();
4969ee6e8bbSpbrook             }
4979ee6e8bbSpbrook         }
498dc804ab7SEngin AYDOGAN     case 0x070: /* RCC2 */
499dc804ab7SEngin AYDOGAN         return s->rcc2;
5009ee6e8bbSpbrook     case 0x100: /* RCGC0 */
5019ee6e8bbSpbrook         return s->rcgc[0];
5029ee6e8bbSpbrook     case 0x104: /* RCGC1 */
5039ee6e8bbSpbrook         return s->rcgc[1];
5049ee6e8bbSpbrook     case 0x108: /* RCGC2 */
5059ee6e8bbSpbrook         return s->rcgc[2];
5069ee6e8bbSpbrook     case 0x110: /* SCGC0 */
5079ee6e8bbSpbrook         return s->scgc[0];
5089ee6e8bbSpbrook     case 0x114: /* SCGC1 */
5099ee6e8bbSpbrook         return s->scgc[1];
5109ee6e8bbSpbrook     case 0x118: /* SCGC2 */
5119ee6e8bbSpbrook         return s->scgc[2];
5129ee6e8bbSpbrook     case 0x120: /* DCGC0 */
5139ee6e8bbSpbrook         return s->dcgc[0];
5149ee6e8bbSpbrook     case 0x124: /* DCGC1 */
5159ee6e8bbSpbrook         return s->dcgc[1];
5169ee6e8bbSpbrook     case 0x128: /* DCGC2 */
5179ee6e8bbSpbrook         return s->dcgc[2];
5189ee6e8bbSpbrook     case 0x150: /* CLKVCLR */
5199ee6e8bbSpbrook         return s->clkvclr;
5209ee6e8bbSpbrook     case 0x160: /* LDOARST */
5219ee6e8bbSpbrook         return s->ldoarst;
522eea589ccSpbrook     case 0x1e0: /* USER0 */
523eea589ccSpbrook         return s->user0;
524eea589ccSpbrook     case 0x1e4: /* USER1 */
525eea589ccSpbrook         return s->user1;
5269ee6e8bbSpbrook     default:
527df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
528df3692e0SPeter Maydell                       "SSYS: read at bad offset 0x%x\n", (int)offset);
5299ee6e8bbSpbrook         return 0;
5309ee6e8bbSpbrook     }
5319ee6e8bbSpbrook }
5329ee6e8bbSpbrook 
533dc804ab7SEngin AYDOGAN static bool ssys_use_rcc2(ssys_state *s)
534dc804ab7SEngin AYDOGAN {
535dc804ab7SEngin AYDOGAN     return (s->rcc2 >> 31) & 0x1;
536dc804ab7SEngin AYDOGAN }
537dc804ab7SEngin AYDOGAN 
538dc804ab7SEngin AYDOGAN /*
539dc804ab7SEngin AYDOGAN  * Caculate the sys. clock period in ms.
540dc804ab7SEngin AYDOGAN  */
54123e39294Spbrook static void ssys_calculate_system_clock(ssys_state *s)
54223e39294Spbrook {
543dc804ab7SEngin AYDOGAN     if (ssys_use_rcc2(s)) {
544dc804ab7SEngin AYDOGAN         system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1);
545dc804ab7SEngin AYDOGAN     } else {
54623e39294Spbrook         system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1);
54723e39294Spbrook     }
548dc804ab7SEngin AYDOGAN }
54923e39294Spbrook 
550a8170e5eSAvi Kivity static void ssys_write(void *opaque, hwaddr offset,
5515699301fSBenoît Canet                        uint64_t value, unsigned size)
5529ee6e8bbSpbrook {
5539ee6e8bbSpbrook     ssys_state *s = (ssys_state *)opaque;
5549ee6e8bbSpbrook 
5559ee6e8bbSpbrook     switch (offset) {
5569ee6e8bbSpbrook     case 0x030: /* PBORCTL */
5579ee6e8bbSpbrook         s->pborctl = value & 0xffff;
5589ee6e8bbSpbrook         break;
5599ee6e8bbSpbrook     case 0x034: /* LDOPCTL */
5609ee6e8bbSpbrook         s->ldopctl = value & 0x1f;
5619ee6e8bbSpbrook         break;
5629ee6e8bbSpbrook     case 0x040: /* SRCR0 */
5639ee6e8bbSpbrook     case 0x044: /* SRCR1 */
5649ee6e8bbSpbrook     case 0x048: /* SRCR2 */
5659194524bSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "Peripheral reset not implemented\n");
5669ee6e8bbSpbrook         break;
5679ee6e8bbSpbrook     case 0x054: /* IMC */
5689ee6e8bbSpbrook         s->int_mask = value & 0x7f;
5699ee6e8bbSpbrook         break;
5709ee6e8bbSpbrook     case 0x058: /* MISC */
5719ee6e8bbSpbrook         s->int_status &= ~value;
5729ee6e8bbSpbrook         break;
5739ee6e8bbSpbrook     case 0x05c: /* RESC */
5749ee6e8bbSpbrook         s->resc = value & 0x3f;
5759ee6e8bbSpbrook         break;
5769ee6e8bbSpbrook     case 0x060: /* RCC */
5779ee6e8bbSpbrook         if ((s->rcc & (1 << 13)) != 0 && (value & (1 << 13)) == 0) {
5789ee6e8bbSpbrook             /* PLL enable.  */
5799ee6e8bbSpbrook             s->int_status |= (1 << 6);
5809ee6e8bbSpbrook         }
5819ee6e8bbSpbrook         s->rcc = value;
58223e39294Spbrook         ssys_calculate_system_clock(s);
5839ee6e8bbSpbrook         break;
584dc804ab7SEngin AYDOGAN     case 0x070: /* RCC2 */
585dc804ab7SEngin AYDOGAN         if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) {
586dc804ab7SEngin AYDOGAN             break;
587dc804ab7SEngin AYDOGAN         }
588dc804ab7SEngin AYDOGAN 
589dc804ab7SEngin AYDOGAN         if ((s->rcc2 & (1 << 13)) != 0 && (value & (1 << 13)) == 0) {
590dc804ab7SEngin AYDOGAN             /* PLL enable.  */
591dc804ab7SEngin AYDOGAN             s->int_status |= (1 << 6);
592dc804ab7SEngin AYDOGAN         }
593dc804ab7SEngin AYDOGAN         s->rcc2 = value;
594dc804ab7SEngin AYDOGAN         ssys_calculate_system_clock(s);
595dc804ab7SEngin AYDOGAN         break;
5969ee6e8bbSpbrook     case 0x100: /* RCGC0 */
5979ee6e8bbSpbrook         s->rcgc[0] = value;
5989ee6e8bbSpbrook         break;
5999ee6e8bbSpbrook     case 0x104: /* RCGC1 */
6009ee6e8bbSpbrook         s->rcgc[1] = value;
6019ee6e8bbSpbrook         break;
6029ee6e8bbSpbrook     case 0x108: /* RCGC2 */
6039ee6e8bbSpbrook         s->rcgc[2] = value;
6049ee6e8bbSpbrook         break;
6059ee6e8bbSpbrook     case 0x110: /* SCGC0 */
6069ee6e8bbSpbrook         s->scgc[0] = value;
6079ee6e8bbSpbrook         break;
6089ee6e8bbSpbrook     case 0x114: /* SCGC1 */
6099ee6e8bbSpbrook         s->scgc[1] = value;
6109ee6e8bbSpbrook         break;
6119ee6e8bbSpbrook     case 0x118: /* SCGC2 */
6129ee6e8bbSpbrook         s->scgc[2] = value;
6139ee6e8bbSpbrook         break;
6149ee6e8bbSpbrook     case 0x120: /* DCGC0 */
6159ee6e8bbSpbrook         s->dcgc[0] = value;
6169ee6e8bbSpbrook         break;
6179ee6e8bbSpbrook     case 0x124: /* DCGC1 */
6189ee6e8bbSpbrook         s->dcgc[1] = value;
6199ee6e8bbSpbrook         break;
6209ee6e8bbSpbrook     case 0x128: /* DCGC2 */
6219ee6e8bbSpbrook         s->dcgc[2] = value;
6229ee6e8bbSpbrook         break;
6239ee6e8bbSpbrook     case 0x150: /* CLKVCLR */
6249ee6e8bbSpbrook         s->clkvclr = value;
6259ee6e8bbSpbrook         break;
6269ee6e8bbSpbrook     case 0x160: /* LDOARST */
6279ee6e8bbSpbrook         s->ldoarst = value;
6289ee6e8bbSpbrook         break;
6299ee6e8bbSpbrook     default:
630df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
631df3692e0SPeter Maydell                       "SSYS: write at bad offset 0x%x\n", (int)offset);
6329ee6e8bbSpbrook     }
6339ee6e8bbSpbrook     ssys_update(s);
6349ee6e8bbSpbrook }
6359ee6e8bbSpbrook 
6365699301fSBenoît Canet static const MemoryRegionOps ssys_ops = {
6375699301fSBenoît Canet     .read = ssys_read,
6385699301fSBenoît Canet     .write = ssys_write,
6395699301fSBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
6409ee6e8bbSpbrook };
6419ee6e8bbSpbrook 
6429596ebb7Spbrook static void ssys_reset(void *opaque)
6439ee6e8bbSpbrook {
6449ee6e8bbSpbrook     ssys_state *s = (ssys_state *)opaque;
6459ee6e8bbSpbrook 
6469ee6e8bbSpbrook     s->pborctl = 0x7ffd;
6479ee6e8bbSpbrook     s->rcc = 0x078e3ac0;
648dc804ab7SEngin AYDOGAN 
649dc804ab7SEngin AYDOGAN     if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) {
650dc804ab7SEngin AYDOGAN         s->rcc2 = 0;
651dc804ab7SEngin AYDOGAN     } else {
652dc804ab7SEngin AYDOGAN         s->rcc2 = 0x07802810;
653dc804ab7SEngin AYDOGAN     }
6549ee6e8bbSpbrook     s->rcgc[0] = 1;
6559ee6e8bbSpbrook     s->scgc[0] = 1;
6569ee6e8bbSpbrook     s->dcgc[0] = 1;
657bfc213afSPeter Maydell     ssys_calculate_system_clock(s);
6589ee6e8bbSpbrook }
6599ee6e8bbSpbrook 
660293c16aaSJuan Quintela static int stellaris_sys_post_load(void *opaque, int version_id)
66123e39294Spbrook {
662293c16aaSJuan Quintela     ssys_state *s = opaque;
66323e39294Spbrook 
66423e39294Spbrook     ssys_calculate_system_clock(s);
66523e39294Spbrook 
66623e39294Spbrook     return 0;
66723e39294Spbrook }
66823e39294Spbrook 
669293c16aaSJuan Quintela static const VMStateDescription vmstate_stellaris_sys = {
670293c16aaSJuan Quintela     .name = "stellaris_sys",
671dc804ab7SEngin AYDOGAN     .version_id = 2,
672293c16aaSJuan Quintela     .minimum_version_id = 1,
673293c16aaSJuan Quintela     .post_load = stellaris_sys_post_load,
674293c16aaSJuan Quintela     .fields = (VMStateField[]) {
675293c16aaSJuan Quintela         VMSTATE_UINT32(pborctl, ssys_state),
676293c16aaSJuan Quintela         VMSTATE_UINT32(ldopctl, ssys_state),
677293c16aaSJuan Quintela         VMSTATE_UINT32(int_mask, ssys_state),
678293c16aaSJuan Quintela         VMSTATE_UINT32(int_status, ssys_state),
679293c16aaSJuan Quintela         VMSTATE_UINT32(resc, ssys_state),
680293c16aaSJuan Quintela         VMSTATE_UINT32(rcc, ssys_state),
681dc804ab7SEngin AYDOGAN         VMSTATE_UINT32_V(rcc2, ssys_state, 2),
682293c16aaSJuan Quintela         VMSTATE_UINT32_ARRAY(rcgc, ssys_state, 3),
683293c16aaSJuan Quintela         VMSTATE_UINT32_ARRAY(scgc, ssys_state, 3),
684293c16aaSJuan Quintela         VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3),
685293c16aaSJuan Quintela         VMSTATE_UINT32(clkvclr, ssys_state),
686293c16aaSJuan Quintela         VMSTATE_UINT32(ldoarst, ssys_state),
687293c16aaSJuan Quintela         VMSTATE_END_OF_LIST()
688293c16aaSJuan Quintela     }
689293c16aaSJuan Quintela };
690293c16aaSJuan Quintela 
69181a322d4SGerd Hoffmann static int stellaris_sys_init(uint32_t base, qemu_irq irq,
692eea589ccSpbrook                               stellaris_board_info * board,
693eea589ccSpbrook                               uint8_t *macaddr)
6949ee6e8bbSpbrook {
6959ee6e8bbSpbrook     ssys_state *s;
6969ee6e8bbSpbrook 
697b45c03f5SMarkus Armbruster     s = g_new0(ssys_state, 1);
6989ee6e8bbSpbrook     s->irq = irq;
6999ee6e8bbSpbrook     s->board = board;
700eea589ccSpbrook     /* Most devices come preprogrammed with a MAC address in the user data. */
701eea589ccSpbrook     s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16);
702eea589ccSpbrook     s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16);
7039ee6e8bbSpbrook 
7042c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000);
7055699301fSBenoît Canet     memory_region_add_subregion(get_system_memory(), base, &s->iomem);
7069ee6e8bbSpbrook     ssys_reset(s);
707293c16aaSJuan Quintela     vmstate_register(NULL, -1, &vmstate_stellaris_sys, s);
70881a322d4SGerd Hoffmann     return 0;
7099ee6e8bbSpbrook }
7109ee6e8bbSpbrook 
7119ee6e8bbSpbrook 
7129ee6e8bbSpbrook /* I2C controller.  */
7139ee6e8bbSpbrook 
714d94a4015SAndreas Färber #define TYPE_STELLARIS_I2C "stellaris-i2c"
715d94a4015SAndreas Färber #define STELLARIS_I2C(obj) \
716d94a4015SAndreas Färber     OBJECT_CHECK(stellaris_i2c_state, (obj), TYPE_STELLARIS_I2C)
717d94a4015SAndreas Färber 
7189ee6e8bbSpbrook typedef struct {
719d94a4015SAndreas Färber     SysBusDevice parent_obj;
720d94a4015SAndreas Färber 
721a5c82852SAndreas Färber     I2CBus *bus;
7229ee6e8bbSpbrook     qemu_irq irq;
7238ea72f38SBenoît Canet     MemoryRegion iomem;
7249ee6e8bbSpbrook     uint32_t msa;
7259ee6e8bbSpbrook     uint32_t mcs;
7269ee6e8bbSpbrook     uint32_t mdr;
7279ee6e8bbSpbrook     uint32_t mtpr;
7289ee6e8bbSpbrook     uint32_t mimr;
7299ee6e8bbSpbrook     uint32_t mris;
7309ee6e8bbSpbrook     uint32_t mcr;
7319ee6e8bbSpbrook } stellaris_i2c_state;
7329ee6e8bbSpbrook 
7339ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSY    0x01
7349ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ERROR   0x02
7359ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ADRACK  0x04
7369ee6e8bbSpbrook #define STELLARIS_I2C_MCS_DATACK  0x08
7379ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ARBLST  0x10
7389ee6e8bbSpbrook #define STELLARIS_I2C_MCS_IDLE    0x20
7399ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSBSY  0x40
7409ee6e8bbSpbrook 
741a8170e5eSAvi Kivity static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset,
7428ea72f38SBenoît Canet                                    unsigned size)
7439ee6e8bbSpbrook {
7449ee6e8bbSpbrook     stellaris_i2c_state *s = (stellaris_i2c_state *)opaque;
7459ee6e8bbSpbrook 
7469ee6e8bbSpbrook     switch (offset) {
7479ee6e8bbSpbrook     case 0x00: /* MSA */
7489ee6e8bbSpbrook         return s->msa;
7499ee6e8bbSpbrook     case 0x04: /* MCS */
7509ee6e8bbSpbrook         /* We don't emulate timing, so the controller is never busy.  */
7519ee6e8bbSpbrook         return s->mcs | STELLARIS_I2C_MCS_IDLE;
7529ee6e8bbSpbrook     case 0x08: /* MDR */
7539ee6e8bbSpbrook         return s->mdr;
7549ee6e8bbSpbrook     case 0x0c: /* MTPR */
7559ee6e8bbSpbrook         return s->mtpr;
7569ee6e8bbSpbrook     case 0x10: /* MIMR */
7579ee6e8bbSpbrook         return s->mimr;
7589ee6e8bbSpbrook     case 0x14: /* MRIS */
7599ee6e8bbSpbrook         return s->mris;
7609ee6e8bbSpbrook     case 0x18: /* MMIS */
7619ee6e8bbSpbrook         return s->mris & s->mimr;
7629ee6e8bbSpbrook     case 0x20: /* MCR */
7639ee6e8bbSpbrook         return s->mcr;
7649ee6e8bbSpbrook     default:
765df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
766df3692e0SPeter Maydell                       "stellaris_i2c: read at bad offset 0x%x\n", (int)offset);
7679ee6e8bbSpbrook         return 0;
7689ee6e8bbSpbrook     }
7699ee6e8bbSpbrook }
7709ee6e8bbSpbrook 
7719ee6e8bbSpbrook static void stellaris_i2c_update(stellaris_i2c_state *s)
7729ee6e8bbSpbrook {
7739ee6e8bbSpbrook     int level;
7749ee6e8bbSpbrook 
7759ee6e8bbSpbrook     level = (s->mris & s->mimr) != 0;
7769ee6e8bbSpbrook     qemu_set_irq(s->irq, level);
7779ee6e8bbSpbrook }
7789ee6e8bbSpbrook 
779a8170e5eSAvi Kivity static void stellaris_i2c_write(void *opaque, hwaddr offset,
7808ea72f38SBenoît Canet                                 uint64_t value, unsigned size)
7819ee6e8bbSpbrook {
7829ee6e8bbSpbrook     stellaris_i2c_state *s = (stellaris_i2c_state *)opaque;
7839ee6e8bbSpbrook 
7849ee6e8bbSpbrook     switch (offset) {
7859ee6e8bbSpbrook     case 0x00: /* MSA */
7869ee6e8bbSpbrook         s->msa = value & 0xff;
7879ee6e8bbSpbrook         break;
7889ee6e8bbSpbrook     case 0x04: /* MCS */
7899ee6e8bbSpbrook         if ((s->mcr & 0x10) == 0) {
7909ee6e8bbSpbrook             /* Disabled.  Do nothing.  */
7919ee6e8bbSpbrook             break;
7929ee6e8bbSpbrook         }
7939ee6e8bbSpbrook         /* Grab the bus if this is starting a transfer.  */
7949ee6e8bbSpbrook         if ((value & 2) && (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) {
7959ee6e8bbSpbrook             if (i2c_start_transfer(s->bus, s->msa >> 1, s->msa & 1)) {
7969ee6e8bbSpbrook                 s->mcs |= STELLARIS_I2C_MCS_ARBLST;
7979ee6e8bbSpbrook             } else {
7989ee6e8bbSpbrook                 s->mcs &= ~STELLARIS_I2C_MCS_ARBLST;
7999ee6e8bbSpbrook                 s->mcs |= STELLARIS_I2C_MCS_BUSBSY;
8009ee6e8bbSpbrook             }
8019ee6e8bbSpbrook         }
8029ee6e8bbSpbrook         /* If we don't have the bus then indicate an error.  */
8039ee6e8bbSpbrook         if (!i2c_bus_busy(s->bus)
8049ee6e8bbSpbrook                 || (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) {
8059ee6e8bbSpbrook             s->mcs |= STELLARIS_I2C_MCS_ERROR;
8069ee6e8bbSpbrook             break;
8079ee6e8bbSpbrook         }
8089ee6e8bbSpbrook         s->mcs &= ~STELLARIS_I2C_MCS_ERROR;
8099ee6e8bbSpbrook         if (value & 1) {
8109ee6e8bbSpbrook             /* Transfer a byte.  */
8119ee6e8bbSpbrook             /* TODO: Handle errors.  */
8129ee6e8bbSpbrook             if (s->msa & 1) {
8139ee6e8bbSpbrook                 /* Recv */
8149ee6e8bbSpbrook                 s->mdr = i2c_recv(s->bus) & 0xff;
8159ee6e8bbSpbrook             } else {
8169ee6e8bbSpbrook                 /* Send */
8179ee6e8bbSpbrook                 i2c_send(s->bus, s->mdr);
8189ee6e8bbSpbrook             }
8199ee6e8bbSpbrook             /* Raise an interrupt.  */
8209ee6e8bbSpbrook             s->mris |= 1;
8219ee6e8bbSpbrook         }
8229ee6e8bbSpbrook         if (value & 4) {
8239ee6e8bbSpbrook             /* Finish transfer.  */
8249ee6e8bbSpbrook             i2c_end_transfer(s->bus);
8259ee6e8bbSpbrook             s->mcs &= ~STELLARIS_I2C_MCS_BUSBSY;
8269ee6e8bbSpbrook         }
8279ee6e8bbSpbrook         break;
8289ee6e8bbSpbrook     case 0x08: /* MDR */
8299ee6e8bbSpbrook         s->mdr = value & 0xff;
8309ee6e8bbSpbrook         break;
8319ee6e8bbSpbrook     case 0x0c: /* MTPR */
8329ee6e8bbSpbrook         s->mtpr = value & 0xff;
8339ee6e8bbSpbrook         break;
8349ee6e8bbSpbrook     case 0x10: /* MIMR */
8359ee6e8bbSpbrook         s->mimr = 1;
8369ee6e8bbSpbrook         break;
8379ee6e8bbSpbrook     case 0x1c: /* MICR */
8389ee6e8bbSpbrook         s->mris &= ~value;
8399ee6e8bbSpbrook         break;
8409ee6e8bbSpbrook     case 0x20: /* MCR */
841df3692e0SPeter Maydell         if (value & 1) {
8429492e4b2SPhilippe Mathieu-Daudé             qemu_log_mask(LOG_UNIMP,
8439492e4b2SPhilippe Mathieu-Daudé                           "stellaris_i2c: Loopback not implemented\n");
844df3692e0SPeter Maydell         }
845df3692e0SPeter Maydell         if (value & 0x20) {
846df3692e0SPeter Maydell             qemu_log_mask(LOG_UNIMP,
8479492e4b2SPhilippe Mathieu-Daudé                           "stellaris_i2c: Slave mode not implemented\n");
848df3692e0SPeter Maydell         }
8499ee6e8bbSpbrook         s->mcr = value & 0x31;
8509ee6e8bbSpbrook         break;
8519ee6e8bbSpbrook     default:
852df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
853df3692e0SPeter Maydell                       "stellaris_i2c: write at bad offset 0x%x\n", (int)offset);
8549ee6e8bbSpbrook     }
8559ee6e8bbSpbrook     stellaris_i2c_update(s);
8569ee6e8bbSpbrook }
8579ee6e8bbSpbrook 
8589ee6e8bbSpbrook static void stellaris_i2c_reset(stellaris_i2c_state *s)
8599ee6e8bbSpbrook {
8609ee6e8bbSpbrook     if (s->mcs & STELLARIS_I2C_MCS_BUSBSY)
8619ee6e8bbSpbrook         i2c_end_transfer(s->bus);
8629ee6e8bbSpbrook 
8639ee6e8bbSpbrook     s->msa = 0;
8649ee6e8bbSpbrook     s->mcs = 0;
8659ee6e8bbSpbrook     s->mdr = 0;
8669ee6e8bbSpbrook     s->mtpr = 1;
8679ee6e8bbSpbrook     s->mimr = 0;
8689ee6e8bbSpbrook     s->mris = 0;
8699ee6e8bbSpbrook     s->mcr = 0;
8709ee6e8bbSpbrook     stellaris_i2c_update(s);
8719ee6e8bbSpbrook }
8729ee6e8bbSpbrook 
8738ea72f38SBenoît Canet static const MemoryRegionOps stellaris_i2c_ops = {
8748ea72f38SBenoît Canet     .read = stellaris_i2c_read,
8758ea72f38SBenoît Canet     .write = stellaris_i2c_write,
8768ea72f38SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
8779ee6e8bbSpbrook };
8789ee6e8bbSpbrook 
879ff269cd0SJuan Quintela static const VMStateDescription vmstate_stellaris_i2c = {
880ff269cd0SJuan Quintela     .name = "stellaris_i2c",
881ff269cd0SJuan Quintela     .version_id = 1,
882ff269cd0SJuan Quintela     .minimum_version_id = 1,
883ff269cd0SJuan Quintela     .fields = (VMStateField[]) {
884ff269cd0SJuan Quintela         VMSTATE_UINT32(msa, stellaris_i2c_state),
885ff269cd0SJuan Quintela         VMSTATE_UINT32(mcs, stellaris_i2c_state),
886ff269cd0SJuan Quintela         VMSTATE_UINT32(mdr, stellaris_i2c_state),
887ff269cd0SJuan Quintela         VMSTATE_UINT32(mtpr, stellaris_i2c_state),
888ff269cd0SJuan Quintela         VMSTATE_UINT32(mimr, stellaris_i2c_state),
889ff269cd0SJuan Quintela         VMSTATE_UINT32(mris, stellaris_i2c_state),
890ff269cd0SJuan Quintela         VMSTATE_UINT32(mcr, stellaris_i2c_state),
891ff269cd0SJuan Quintela         VMSTATE_END_OF_LIST()
89223e39294Spbrook     }
893ff269cd0SJuan Quintela };
89423e39294Spbrook 
89515c4fff5Sxiaoqiang.zhao static void stellaris_i2c_init(Object *obj)
8969ee6e8bbSpbrook {
89715c4fff5Sxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
89815c4fff5Sxiaoqiang.zhao     stellaris_i2c_state *s = STELLARIS_I2C(obj);
89915c4fff5Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
900a5c82852SAndreas Färber     I2CBus *bus;
9019ee6e8bbSpbrook 
902d94a4015SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
903d94a4015SAndreas Färber     bus = i2c_init_bus(dev, "i2c");
9049ee6e8bbSpbrook     s->bus = bus;
9059ee6e8bbSpbrook 
90615c4fff5Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &stellaris_i2c_ops, s,
9078ea72f38SBenoît Canet                           "i2c", 0x1000);
908d94a4015SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
9099ee6e8bbSpbrook     /* ??? For now we only implement the master interface.  */
9109ee6e8bbSpbrook     stellaris_i2c_reset(s);
9119ee6e8bbSpbrook }
9129ee6e8bbSpbrook 
9139ee6e8bbSpbrook /* Analogue to Digital Converter.  This is only partially implemented,
9149ee6e8bbSpbrook    enough for applications that use a combined ADC and timer tick.  */
9159ee6e8bbSpbrook 
9169ee6e8bbSpbrook #define STELLARIS_ADC_EM_CONTROLLER 0
9179ee6e8bbSpbrook #define STELLARIS_ADC_EM_COMP       1
9189ee6e8bbSpbrook #define STELLARIS_ADC_EM_EXTERNAL   4
9199ee6e8bbSpbrook #define STELLARIS_ADC_EM_TIMER      5
9209ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM0       6
9219ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM1       7
9229ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM2       8
9239ee6e8bbSpbrook 
9249ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_EMPTY    0x0100
9259ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_FULL     0x1000
9269ee6e8bbSpbrook 
9277df7f67aSAndreas Färber #define TYPE_STELLARIS_ADC "stellaris-adc"
9287df7f67aSAndreas Färber #define STELLARIS_ADC(obj) \
9297df7f67aSAndreas Färber     OBJECT_CHECK(stellaris_adc_state, (obj), TYPE_STELLARIS_ADC)
9307df7f67aSAndreas Färber 
9317df7f67aSAndreas Färber typedef struct StellarisADCState {
9327df7f67aSAndreas Färber     SysBusDevice parent_obj;
9337df7f67aSAndreas Färber 
93471a2df05SBenoît Canet     MemoryRegion iomem;
9359ee6e8bbSpbrook     uint32_t actss;
9369ee6e8bbSpbrook     uint32_t ris;
9379ee6e8bbSpbrook     uint32_t im;
9389ee6e8bbSpbrook     uint32_t emux;
9399ee6e8bbSpbrook     uint32_t ostat;
9409ee6e8bbSpbrook     uint32_t ustat;
9419ee6e8bbSpbrook     uint32_t sspri;
9429ee6e8bbSpbrook     uint32_t sac;
9439ee6e8bbSpbrook     struct {
9449ee6e8bbSpbrook         uint32_t state;
9459ee6e8bbSpbrook         uint32_t data[16];
9469ee6e8bbSpbrook     } fifo[4];
9479ee6e8bbSpbrook     uint32_t ssmux[4];
9489ee6e8bbSpbrook     uint32_t ssctl[4];
94923e39294Spbrook     uint32_t noise;
9502c6554bcSPaul Brook     qemu_irq irq[4];
9519ee6e8bbSpbrook } stellaris_adc_state;
9529ee6e8bbSpbrook 
9539ee6e8bbSpbrook static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n)
9549ee6e8bbSpbrook {
9559ee6e8bbSpbrook     int tail;
9569ee6e8bbSpbrook 
9579ee6e8bbSpbrook     tail = s->fifo[n].state & 0xf;
9589ee6e8bbSpbrook     if (s->fifo[n].state & STELLARIS_ADC_FIFO_EMPTY) {
9599ee6e8bbSpbrook         s->ustat |= 1 << n;
9609ee6e8bbSpbrook     } else {
9619ee6e8bbSpbrook         s->fifo[n].state = (s->fifo[n].state & ~0xf) | ((tail + 1) & 0xf);
9629ee6e8bbSpbrook         s->fifo[n].state &= ~STELLARIS_ADC_FIFO_FULL;
9639ee6e8bbSpbrook         if (tail + 1 == ((s->fifo[n].state >> 4) & 0xf))
9649ee6e8bbSpbrook             s->fifo[n].state |= STELLARIS_ADC_FIFO_EMPTY;
9659ee6e8bbSpbrook     }
9669ee6e8bbSpbrook     return s->fifo[n].data[tail];
9679ee6e8bbSpbrook }
9689ee6e8bbSpbrook 
9699ee6e8bbSpbrook static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n,
9709ee6e8bbSpbrook                                      uint32_t value)
9719ee6e8bbSpbrook {
9729ee6e8bbSpbrook     int head;
9739ee6e8bbSpbrook 
9742c6554bcSPaul Brook     /* TODO: Real hardware has limited size FIFOs.  We have a full 16 entry
9752c6554bcSPaul Brook        FIFO fir each sequencer.  */
9769ee6e8bbSpbrook     head = (s->fifo[n].state >> 4) & 0xf;
9779ee6e8bbSpbrook     if (s->fifo[n].state & STELLARIS_ADC_FIFO_FULL) {
9789ee6e8bbSpbrook         s->ostat |= 1 << n;
9799ee6e8bbSpbrook         return;
9809ee6e8bbSpbrook     }
9819ee6e8bbSpbrook     s->fifo[n].data[head] = value;
9829ee6e8bbSpbrook     head = (head + 1) & 0xf;
9839ee6e8bbSpbrook     s->fifo[n].state &= ~STELLARIS_ADC_FIFO_EMPTY;
9849ee6e8bbSpbrook     s->fifo[n].state = (s->fifo[n].state & ~0xf0) | (head << 4);
9859ee6e8bbSpbrook     if ((s->fifo[n].state & 0xf) == head)
9869ee6e8bbSpbrook         s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL;
9879ee6e8bbSpbrook }
9889ee6e8bbSpbrook 
9899ee6e8bbSpbrook static void stellaris_adc_update(stellaris_adc_state *s)
9909ee6e8bbSpbrook {
9919ee6e8bbSpbrook     int level;
9922c6554bcSPaul Brook     int n;
9939ee6e8bbSpbrook 
9942c6554bcSPaul Brook     for (n = 0; n < 4; n++) {
9952c6554bcSPaul Brook         level = (s->ris & s->im & (1 << n)) != 0;
9962c6554bcSPaul Brook         qemu_set_irq(s->irq[n], level);
9972c6554bcSPaul Brook     }
9989ee6e8bbSpbrook }
9999ee6e8bbSpbrook 
10009ee6e8bbSpbrook static void stellaris_adc_trigger(void *opaque, int irq, int level)
10019ee6e8bbSpbrook {
10029ee6e8bbSpbrook     stellaris_adc_state *s = (stellaris_adc_state *)opaque;
10032c6554bcSPaul Brook     int n;
10049ee6e8bbSpbrook 
10052c6554bcSPaul Brook     for (n = 0; n < 4; n++) {
10062c6554bcSPaul Brook         if ((s->actss & (1 << n)) == 0) {
10072c6554bcSPaul Brook             continue;
10082c6554bcSPaul Brook         }
10092c6554bcSPaul Brook 
10102c6554bcSPaul Brook         if (((s->emux >> (n * 4)) & 0xff) != 5) {
10112c6554bcSPaul Brook             continue;
10129ee6e8bbSpbrook         }
10139ee6e8bbSpbrook 
101423e39294Spbrook         /* Some applications use the ADC as a random number source, so introduce
101523e39294Spbrook            some variation into the signal.  */
101623e39294Spbrook         s->noise = s->noise * 314159 + 1;
10179ee6e8bbSpbrook         /* ??? actual inputs not implemented.  Return an arbitrary value.  */
10182c6554bcSPaul Brook         stellaris_adc_fifo_write(s, n, 0x200 + ((s->noise >> 16) & 7));
10192c6554bcSPaul Brook         s->ris |= (1 << n);
10209ee6e8bbSpbrook         stellaris_adc_update(s);
10219ee6e8bbSpbrook     }
10222c6554bcSPaul Brook }
10239ee6e8bbSpbrook 
10249ee6e8bbSpbrook static void stellaris_adc_reset(stellaris_adc_state *s)
10259ee6e8bbSpbrook {
10269ee6e8bbSpbrook     int n;
10279ee6e8bbSpbrook 
10289ee6e8bbSpbrook     for (n = 0; n < 4; n++) {
10299ee6e8bbSpbrook         s->ssmux[n] = 0;
10309ee6e8bbSpbrook         s->ssctl[n] = 0;
10319ee6e8bbSpbrook         s->fifo[n].state = STELLARIS_ADC_FIFO_EMPTY;
10329ee6e8bbSpbrook     }
10339ee6e8bbSpbrook }
10349ee6e8bbSpbrook 
1035a8170e5eSAvi Kivity static uint64_t stellaris_adc_read(void *opaque, hwaddr offset,
103671a2df05SBenoît Canet                                    unsigned size)
10379ee6e8bbSpbrook {
10389ee6e8bbSpbrook     stellaris_adc_state *s = (stellaris_adc_state *)opaque;
10399ee6e8bbSpbrook 
10409ee6e8bbSpbrook     /* TODO: Implement this.  */
10419ee6e8bbSpbrook     if (offset >= 0x40 && offset < 0xc0) {
10429ee6e8bbSpbrook         int n;
10439ee6e8bbSpbrook         n = (offset - 0x40) >> 5;
10449ee6e8bbSpbrook         switch (offset & 0x1f) {
10459ee6e8bbSpbrook         case 0x00: /* SSMUX */
10469ee6e8bbSpbrook             return s->ssmux[n];
10479ee6e8bbSpbrook         case 0x04: /* SSCTL */
10489ee6e8bbSpbrook             return s->ssctl[n];
10499ee6e8bbSpbrook         case 0x08: /* SSFIFO */
10509ee6e8bbSpbrook             return stellaris_adc_fifo_read(s, n);
10519ee6e8bbSpbrook         case 0x0c: /* SSFSTAT */
10529ee6e8bbSpbrook             return s->fifo[n].state;
10539ee6e8bbSpbrook         default:
10549ee6e8bbSpbrook             break;
10559ee6e8bbSpbrook         }
10569ee6e8bbSpbrook     }
10579ee6e8bbSpbrook     switch (offset) {
10589ee6e8bbSpbrook     case 0x00: /* ACTSS */
10599ee6e8bbSpbrook         return s->actss;
10609ee6e8bbSpbrook     case 0x04: /* RIS */
10619ee6e8bbSpbrook         return s->ris;
10629ee6e8bbSpbrook     case 0x08: /* IM */
10639ee6e8bbSpbrook         return s->im;
10649ee6e8bbSpbrook     case 0x0c: /* ISC */
10659ee6e8bbSpbrook         return s->ris & s->im;
10669ee6e8bbSpbrook     case 0x10: /* OSTAT */
10679ee6e8bbSpbrook         return s->ostat;
10689ee6e8bbSpbrook     case 0x14: /* EMUX */
10699ee6e8bbSpbrook         return s->emux;
10709ee6e8bbSpbrook     case 0x18: /* USTAT */
10719ee6e8bbSpbrook         return s->ustat;
10729ee6e8bbSpbrook     case 0x20: /* SSPRI */
10739ee6e8bbSpbrook         return s->sspri;
10749ee6e8bbSpbrook     case 0x30: /* SAC */
10759ee6e8bbSpbrook         return s->sac;
10769ee6e8bbSpbrook     default:
1077df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
1078df3692e0SPeter Maydell                       "stellaris_adc: read at bad offset 0x%x\n", (int)offset);
10799ee6e8bbSpbrook         return 0;
10809ee6e8bbSpbrook     }
10819ee6e8bbSpbrook }
10829ee6e8bbSpbrook 
1083a8170e5eSAvi Kivity static void stellaris_adc_write(void *opaque, hwaddr offset,
108471a2df05SBenoît Canet                                 uint64_t value, unsigned size)
10859ee6e8bbSpbrook {
10869ee6e8bbSpbrook     stellaris_adc_state *s = (stellaris_adc_state *)opaque;
10879ee6e8bbSpbrook 
10889ee6e8bbSpbrook     /* TODO: Implement this.  */
10899ee6e8bbSpbrook     if (offset >= 0x40 && offset < 0xc0) {
10909ee6e8bbSpbrook         int n;
10919ee6e8bbSpbrook         n = (offset - 0x40) >> 5;
10929ee6e8bbSpbrook         switch (offset & 0x1f) {
10939ee6e8bbSpbrook         case 0x00: /* SSMUX */
10949ee6e8bbSpbrook             s->ssmux[n] = value & 0x33333333;
10959ee6e8bbSpbrook             return;
10969ee6e8bbSpbrook         case 0x04: /* SSCTL */
10979ee6e8bbSpbrook             if (value != 6) {
1098df3692e0SPeter Maydell                 qemu_log_mask(LOG_UNIMP,
1099df3692e0SPeter Maydell                               "ADC: Unimplemented sequence %" PRIx64 "\n",
11009ee6e8bbSpbrook                               value);
11019ee6e8bbSpbrook             }
11029ee6e8bbSpbrook             s->ssctl[n] = value;
11039ee6e8bbSpbrook             return;
11049ee6e8bbSpbrook         default:
11059ee6e8bbSpbrook             break;
11069ee6e8bbSpbrook         }
11079ee6e8bbSpbrook     }
11089ee6e8bbSpbrook     switch (offset) {
11099ee6e8bbSpbrook     case 0x00: /* ACTSS */
11109ee6e8bbSpbrook         s->actss = value & 0xf;
11119ee6e8bbSpbrook         break;
11129ee6e8bbSpbrook     case 0x08: /* IM */
11139ee6e8bbSpbrook         s->im = value;
11149ee6e8bbSpbrook         break;
11159ee6e8bbSpbrook     case 0x0c: /* ISC */
11169ee6e8bbSpbrook         s->ris &= ~value;
11179ee6e8bbSpbrook         break;
11189ee6e8bbSpbrook     case 0x10: /* OSTAT */
11199ee6e8bbSpbrook         s->ostat &= ~value;
11209ee6e8bbSpbrook         break;
11219ee6e8bbSpbrook     case 0x14: /* EMUX */
11229ee6e8bbSpbrook         s->emux = value;
11239ee6e8bbSpbrook         break;
11249ee6e8bbSpbrook     case 0x18: /* USTAT */
11259ee6e8bbSpbrook         s->ustat &= ~value;
11269ee6e8bbSpbrook         break;
11279ee6e8bbSpbrook     case 0x20: /* SSPRI */
11289ee6e8bbSpbrook         s->sspri = value;
11299ee6e8bbSpbrook         break;
11309ee6e8bbSpbrook     case 0x28: /* PSSI */
11319492e4b2SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented\n");
11329ee6e8bbSpbrook         break;
11339ee6e8bbSpbrook     case 0x30: /* SAC */
11349ee6e8bbSpbrook         s->sac = value;
11359ee6e8bbSpbrook         break;
11369ee6e8bbSpbrook     default:
1137df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
1138df3692e0SPeter Maydell                       "stellaris_adc: write at bad offset 0x%x\n", (int)offset);
11399ee6e8bbSpbrook     }
11409ee6e8bbSpbrook     stellaris_adc_update(s);
11419ee6e8bbSpbrook }
11429ee6e8bbSpbrook 
114371a2df05SBenoît Canet static const MemoryRegionOps stellaris_adc_ops = {
114471a2df05SBenoît Canet     .read = stellaris_adc_read,
114571a2df05SBenoît Canet     .write = stellaris_adc_write,
114671a2df05SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
11479ee6e8bbSpbrook };
11489ee6e8bbSpbrook 
1149cf1d31dcSJuan Quintela static const VMStateDescription vmstate_stellaris_adc = {
1150cf1d31dcSJuan Quintela     .name = "stellaris_adc",
1151cf1d31dcSJuan Quintela     .version_id = 1,
1152cf1d31dcSJuan Quintela     .minimum_version_id = 1,
1153cf1d31dcSJuan Quintela     .fields = (VMStateField[]) {
1154cf1d31dcSJuan Quintela         VMSTATE_UINT32(actss, stellaris_adc_state),
1155cf1d31dcSJuan Quintela         VMSTATE_UINT32(ris, stellaris_adc_state),
1156cf1d31dcSJuan Quintela         VMSTATE_UINT32(im, stellaris_adc_state),
1157cf1d31dcSJuan Quintela         VMSTATE_UINT32(emux, stellaris_adc_state),
1158cf1d31dcSJuan Quintela         VMSTATE_UINT32(ostat, stellaris_adc_state),
1159cf1d31dcSJuan Quintela         VMSTATE_UINT32(ustat, stellaris_adc_state),
1160cf1d31dcSJuan Quintela         VMSTATE_UINT32(sspri, stellaris_adc_state),
1161cf1d31dcSJuan Quintela         VMSTATE_UINT32(sac, stellaris_adc_state),
1162cf1d31dcSJuan Quintela         VMSTATE_UINT32(fifo[0].state, stellaris_adc_state),
1163cf1d31dcSJuan Quintela         VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16),
1164cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssmux[0], stellaris_adc_state),
1165cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssctl[0], stellaris_adc_state),
1166cf1d31dcSJuan Quintela         VMSTATE_UINT32(fifo[1].state, stellaris_adc_state),
1167cf1d31dcSJuan Quintela         VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16),
1168cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssmux[1], stellaris_adc_state),
1169cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssctl[1], stellaris_adc_state),
1170cf1d31dcSJuan Quintela         VMSTATE_UINT32(fifo[2].state, stellaris_adc_state),
1171cf1d31dcSJuan Quintela         VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16),
1172cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssmux[2], stellaris_adc_state),
1173cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssctl[2], stellaris_adc_state),
1174cf1d31dcSJuan Quintela         VMSTATE_UINT32(fifo[3].state, stellaris_adc_state),
1175cf1d31dcSJuan Quintela         VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16),
1176cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssmux[3], stellaris_adc_state),
1177cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssctl[3], stellaris_adc_state),
1178cf1d31dcSJuan Quintela         VMSTATE_UINT32(noise, stellaris_adc_state),
1179cf1d31dcSJuan Quintela         VMSTATE_END_OF_LIST()
118023e39294Spbrook     }
1181cf1d31dcSJuan Quintela };
118223e39294Spbrook 
118315c4fff5Sxiaoqiang.zhao static void stellaris_adc_init(Object *obj)
11849ee6e8bbSpbrook {
118515c4fff5Sxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
118615c4fff5Sxiaoqiang.zhao     stellaris_adc_state *s = STELLARIS_ADC(obj);
118715c4fff5Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
11882c6554bcSPaul Brook     int n;
11899ee6e8bbSpbrook 
11902c6554bcSPaul Brook     for (n = 0; n < 4; n++) {
11917df7f67aSAndreas Färber         sysbus_init_irq(sbd, &s->irq[n]);
11922c6554bcSPaul Brook     }
11939ee6e8bbSpbrook 
119415c4fff5Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &stellaris_adc_ops, s,
119571a2df05SBenoît Canet                           "adc", 0x1000);
11967df7f67aSAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
11979ee6e8bbSpbrook     stellaris_adc_reset(s);
11987df7f67aSAndreas Färber     qdev_init_gpio_in(dev, stellaris_adc_trigger, 1);
11999ee6e8bbSpbrook }
12009ee6e8bbSpbrook 
1201d69ffb5bSMichael Davidsaver static
1202d69ffb5bSMichael Davidsaver void do_sys_reset(void *opaque, int n, int level)
1203d69ffb5bSMichael Davidsaver {
1204d69ffb5bSMichael Davidsaver     if (level) {
1205cf83f140SEric Blake         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
1206d69ffb5bSMichael Davidsaver     }
1207d69ffb5bSMichael Davidsaver }
1208d69ffb5bSMichael Davidsaver 
12099ee6e8bbSpbrook /* Board init.  */
12109ee6e8bbSpbrook static stellaris_board_info stellaris_boards[] = {
12119ee6e8bbSpbrook   { "LM3S811EVB",
12129ee6e8bbSpbrook     0,
12139ee6e8bbSpbrook     0x0032000e,
12149ee6e8bbSpbrook     0x001f001f, /* dc0 */
12159ee6e8bbSpbrook     0x001132bf,
12169ee6e8bbSpbrook     0x01071013,
12179ee6e8bbSpbrook     0x3f0f01ff,
12189ee6e8bbSpbrook     0x0000001f,
1219cf0dbb21Spbrook     BP_OLED_I2C
12209ee6e8bbSpbrook   },
12219ee6e8bbSpbrook   { "LM3S6965EVB",
12229ee6e8bbSpbrook     0x10010002,
12239ee6e8bbSpbrook     0x1073402e,
12249ee6e8bbSpbrook     0x00ff007f, /* dc0 */
12259ee6e8bbSpbrook     0x001133ff,
12269ee6e8bbSpbrook     0x030f5317,
12279ee6e8bbSpbrook     0x0f0f87ff,
12289ee6e8bbSpbrook     0x5000007f,
1229cf0dbb21Spbrook     BP_OLED_SSI | BP_GAMEPAD
12309ee6e8bbSpbrook   }
12319ee6e8bbSpbrook };
12329ee6e8bbSpbrook 
1233ba1ba5ccSIgor Mammedov static void stellaris_init(MachineState *ms, stellaris_board_info *board)
12349ee6e8bbSpbrook {
12359ee6e8bbSpbrook     static const int uart_irq[] = {5, 6, 33, 34};
12369ee6e8bbSpbrook     static const int timer_irq[] = {19, 21, 23, 35};
12379ee6e8bbSpbrook     static const uint32_t gpio_addr[7] =
12389ee6e8bbSpbrook       { 0x40004000, 0x40005000, 0x40006000, 0x40007000,
12399ee6e8bbSpbrook         0x40024000, 0x40025000, 0x40026000};
12409ee6e8bbSpbrook     static const int gpio_irq[7] = {0, 1, 2, 3, 4, 30, 31};
12419ee6e8bbSpbrook 
1242394c8bbfSPeter Maydell     /* Memory map of SoC devices, from
1243394c8bbfSPeter Maydell      * Stellaris LM3S6965 Microcontroller Data Sheet (rev I)
1244394c8bbfSPeter Maydell      * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf
1245394c8bbfSPeter Maydell      *
1246394c8bbfSPeter Maydell      * 40000000 wdtimer (unimplemented)
1247394c8bbfSPeter Maydell      * 40002000 i2c (unimplemented)
1248394c8bbfSPeter Maydell      * 40004000 GPIO
1249394c8bbfSPeter Maydell      * 40005000 GPIO
1250394c8bbfSPeter Maydell      * 40006000 GPIO
1251394c8bbfSPeter Maydell      * 40007000 GPIO
1252394c8bbfSPeter Maydell      * 40008000 SSI
1253394c8bbfSPeter Maydell      * 4000c000 UART
1254394c8bbfSPeter Maydell      * 4000d000 UART
1255394c8bbfSPeter Maydell      * 4000e000 UART
1256394c8bbfSPeter Maydell      * 40020000 i2c
1257394c8bbfSPeter Maydell      * 40021000 i2c (unimplemented)
1258394c8bbfSPeter Maydell      * 40024000 GPIO
1259394c8bbfSPeter Maydell      * 40025000 GPIO
1260394c8bbfSPeter Maydell      * 40026000 GPIO
1261394c8bbfSPeter Maydell      * 40028000 PWM (unimplemented)
1262394c8bbfSPeter Maydell      * 4002c000 QEI (unimplemented)
1263394c8bbfSPeter Maydell      * 4002d000 QEI (unimplemented)
1264394c8bbfSPeter Maydell      * 40030000 gptimer
1265394c8bbfSPeter Maydell      * 40031000 gptimer
1266394c8bbfSPeter Maydell      * 40032000 gptimer
1267394c8bbfSPeter Maydell      * 40033000 gptimer
1268394c8bbfSPeter Maydell      * 40038000 ADC
1269394c8bbfSPeter Maydell      * 4003c000 analogue comparator (unimplemented)
1270394c8bbfSPeter Maydell      * 40048000 ethernet
1271394c8bbfSPeter Maydell      * 400fc000 hibernation module (unimplemented)
1272394c8bbfSPeter Maydell      * 400fd000 flash memory control (unimplemented)
1273394c8bbfSPeter Maydell      * 400fe000 system control
1274394c8bbfSPeter Maydell      */
1275394c8bbfSPeter Maydell 
127620c59c38SMichael Davidsaver     DeviceState *gpio_dev[7], *nvic;
127740905a6aSPaul Brook     qemu_irq gpio_in[7][8];
127840905a6aSPaul Brook     qemu_irq gpio_out[7][8];
12799ee6e8bbSpbrook     qemu_irq adc;
12809ee6e8bbSpbrook     int sram_size;
12819ee6e8bbSpbrook     int flash_size;
1282a5c82852SAndreas Färber     I2CBus *i2c;
128340905a6aSPaul Brook     DeviceState *dev;
12849ee6e8bbSpbrook     int i;
128540905a6aSPaul Brook     int j;
12869ee6e8bbSpbrook 
1287fe6ac447SAlistair Francis     MemoryRegion *sram = g_new(MemoryRegion, 1);
1288fe6ac447SAlistair Francis     MemoryRegion *flash = g_new(MemoryRegion, 1);
1289fe6ac447SAlistair Francis     MemoryRegion *system_memory = get_system_memory();
1290fe6ac447SAlistair Francis 
1291fe6ac447SAlistair Francis     flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024;
1292fe6ac447SAlistair Francis     sram_size = ((board->dc0 >> 18) + 1) * 1024;
1293fe6ac447SAlistair Francis 
1294fe6ac447SAlistair Francis     /* Flash programming is done via the SCU, so pretend it is ROM.  */
129598a99ce0SPeter Maydell     memory_region_init_ram(flash, NULL, "stellaris.flash", flash_size,
1296f8ed85acSMarkus Armbruster                            &error_fatal);
1297fe6ac447SAlistair Francis     memory_region_set_readonly(flash, true);
1298fe6ac447SAlistair Francis     memory_region_add_subregion(system_memory, 0, flash);
1299fe6ac447SAlistair Francis 
130098a99ce0SPeter Maydell     memory_region_init_ram(sram, NULL, "stellaris.sram", sram_size,
1301f8ed85acSMarkus Armbruster                            &error_fatal);
1302fe6ac447SAlistair Francis     memory_region_add_subregion(system_memory, 0x20000000, sram);
1303fe6ac447SAlistair Francis 
1304f04d4465SPeter Maydell     nvic = qdev_create(NULL, TYPE_ARMV7M);
1305f04d4465SPeter Maydell     qdev_prop_set_uint32(nvic, "num-irq", NUM_IRQ_LINES);
1306f04d4465SPeter Maydell     qdev_prop_set_string(nvic, "cpu-type", ms->cpu_type);
1307f04d4465SPeter Maydell     object_property_set_link(OBJECT(nvic), OBJECT(get_system_memory()),
1308f04d4465SPeter Maydell                                      "memory", &error_abort);
1309f04d4465SPeter Maydell     /* This will exit with an error if the user passed us a bad cpu_type */
1310f04d4465SPeter Maydell     qdev_init_nofail(nvic);
13119ee6e8bbSpbrook 
1312d69ffb5bSMichael Davidsaver     qdev_connect_gpio_out_named(nvic, "SYSRESETREQ", 0,
1313d69ffb5bSMichael Davidsaver                                 qemu_allocate_irq(&do_sys_reset, NULL, 0));
1314d69ffb5bSMichael Davidsaver 
13159ee6e8bbSpbrook     if (board->dc1 & (1 << 16)) {
13167df7f67aSAndreas Färber         dev = sysbus_create_varargs(TYPE_STELLARIS_ADC, 0x40038000,
131720c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 14),
131820c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 15),
131920c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 16),
132020c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 17),
132120c59c38SMichael Davidsaver                                     NULL);
132240905a6aSPaul Brook         adc = qdev_get_gpio_in(dev, 0);
13239ee6e8bbSpbrook     } else {
13249ee6e8bbSpbrook         adc = NULL;
13259ee6e8bbSpbrook     }
13269ee6e8bbSpbrook     for (i = 0; i < 4; i++) {
13279ee6e8bbSpbrook         if (board->dc2 & (0x10000 << i)) {
13288ef1d394SAndreas Färber             dev = sysbus_create_simple(TYPE_STELLARIS_GPTM,
132940905a6aSPaul Brook                                        0x40030000 + i * 0x1000,
133020c59c38SMichael Davidsaver                                        qdev_get_gpio_in(nvic, timer_irq[i]));
133140905a6aSPaul Brook             /* TODO: This is incorrect, but we get away with it because
133240905a6aSPaul Brook                the ADC output is only ever pulsed.  */
133340905a6aSPaul Brook             qdev_connect_gpio_out(dev, 0, adc);
13349ee6e8bbSpbrook         }
13359ee6e8bbSpbrook     }
13369ee6e8bbSpbrook 
133720c59c38SMichael Davidsaver     stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28),
133820c59c38SMichael Davidsaver                        board, nd_table[0].macaddr.a);
13399ee6e8bbSpbrook 
13409ee6e8bbSpbrook     for (i = 0; i < 7; i++) {
13419ee6e8bbSpbrook         if (board->dc4 & (1 << i)) {
13427063f49fSPeter Maydell             gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i],
134320c59c38SMichael Davidsaver                                                qdev_get_gpio_in(nvic,
134420c59c38SMichael Davidsaver                                                                 gpio_irq[i]));
134540905a6aSPaul Brook             for (j = 0; j < 8; j++) {
134640905a6aSPaul Brook                 gpio_in[i][j] = qdev_get_gpio_in(gpio_dev[i], j);
134740905a6aSPaul Brook                 gpio_out[i][j] = NULL;
134840905a6aSPaul Brook             }
13499ee6e8bbSpbrook         }
13509ee6e8bbSpbrook     }
13519ee6e8bbSpbrook 
13529ee6e8bbSpbrook     if (board->dc2 & (1 << 12)) {
135320c59c38SMichael Davidsaver         dev = sysbus_create_simple(TYPE_STELLARIS_I2C, 0x40020000,
135420c59c38SMichael Davidsaver                                    qdev_get_gpio_in(nvic, 8));
1355a5c82852SAndreas Färber         i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
1356cf0dbb21Spbrook         if (board->peripherals & BP_OLED_I2C) {
1357d2199005SPaul Brook             i2c_create_slave(i2c, "ssd0303", 0x3d);
13589ee6e8bbSpbrook         }
13599ee6e8bbSpbrook     }
13609ee6e8bbSpbrook 
13619ee6e8bbSpbrook     for (i = 0; i < 4; i++) {
13629ee6e8bbSpbrook         if (board->dc2 & (1 << i)) {
1363f0d1d2c1Sxiaoqiang zhao             pl011_luminary_create(0x4000c000 + i * 0x1000,
1364f0d1d2c1Sxiaoqiang zhao                                   qdev_get_gpio_in(nvic, uart_irq[i]),
13659bca0edbSPeter Maydell                                   serial_hd(i));
13669ee6e8bbSpbrook         }
13679ee6e8bbSpbrook     }
13689ee6e8bbSpbrook     if (board->dc2 & (1 << 4)) {
136920c59c38SMichael Davidsaver         dev = sysbus_create_simple("pl022", 0x40008000,
137020c59c38SMichael Davidsaver                                    qdev_get_gpio_in(nvic, 7));
1371cf0dbb21Spbrook         if (board->peripherals & BP_OLED_SSI) {
13725493e33fSPaul Brook             void *bus;
13738120e714SPeter A. G. Crosthwaite             DeviceState *sddev;
13748120e714SPeter A. G. Crosthwaite             DeviceState *ssddev;
1375775616c3Spbrook 
13768120e714SPeter A. G. Crosthwaite             /* Some boards have both an OLED controller and SD card connected to
13778120e714SPeter A. G. Crosthwaite              * the same SSI port, with the SD card chip select connected to a
13788120e714SPeter A. G. Crosthwaite              * GPIO pin.  Technically the OLED chip select is connected to the
13798120e714SPeter A. G. Crosthwaite              * SSI Fss pin.  We do not bother emulating that as both devices
13808120e714SPeter A. G. Crosthwaite              * should never be selected simultaneously, and our OLED controller
13818120e714SPeter A. G. Crosthwaite              * ignores stray 0xff commands that occur when deselecting the SD
13828120e714SPeter A. G. Crosthwaite              * card.
13838120e714SPeter A. G. Crosthwaite              */
13845493e33fSPaul Brook             bus = qdev_get_child_bus(dev, "ssi");
1385775616c3Spbrook 
13868120e714SPeter A. G. Crosthwaite             sddev = ssi_create_slave(bus, "ssi-sd");
13878120e714SPeter A. G. Crosthwaite             ssddev = ssi_create_slave(bus, "ssd0323");
1388de77914eSPeter Crosthwaite             gpio_out[GPIO_D][0] = qemu_irq_split(
1389de77914eSPeter Crosthwaite                     qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0),
1390de77914eSPeter Crosthwaite                     qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0));
1391de77914eSPeter Crosthwaite             gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0);
13925493e33fSPaul Brook 
1393775616c3Spbrook             /* Make sure the select pin is high.  */
1394775616c3Spbrook             qemu_irq_raise(gpio_out[GPIO_D][0]);
13959ee6e8bbSpbrook         }
13969ee6e8bbSpbrook     }
1397a5580466SPaul Brook     if (board->dc4 & (1 << 28)) {
1398a5580466SPaul Brook         DeviceState *enet;
1399a5580466SPaul Brook 
1400a5580466SPaul Brook         qemu_check_nic_model(&nd_table[0], "stellaris");
1401a5580466SPaul Brook 
1402a5580466SPaul Brook         enet = qdev_create(NULL, "stellaris_enet");
1403540f006aSGerd Hoffmann         qdev_set_nic_properties(enet, &nd_table[0]);
1404e23a1b33SMarkus Armbruster         qdev_init_nofail(enet);
14051356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(enet), 0, 0x40048000);
140620c59c38SMichael Davidsaver         sysbus_connect_irq(SYS_BUS_DEVICE(enet), 0, qdev_get_gpio_in(nvic, 42));
1407a5580466SPaul Brook     }
1408cf0dbb21Spbrook     if (board->peripherals & BP_GAMEPAD) {
1409cf0dbb21Spbrook         qemu_irq gpad_irq[5];
1410cf0dbb21Spbrook         static const int gpad_keycode[5] = { 0xc8, 0xd0, 0xcb, 0xcd, 0x1d };
1411cf0dbb21Spbrook 
1412cf0dbb21Spbrook         gpad_irq[0] = qemu_irq_invert(gpio_in[GPIO_E][0]); /* up */
1413cf0dbb21Spbrook         gpad_irq[1] = qemu_irq_invert(gpio_in[GPIO_E][1]); /* down */
1414cf0dbb21Spbrook         gpad_irq[2] = qemu_irq_invert(gpio_in[GPIO_E][2]); /* left */
1415cf0dbb21Spbrook         gpad_irq[3] = qemu_irq_invert(gpio_in[GPIO_E][3]); /* right */
1416cf0dbb21Spbrook         gpad_irq[4] = qemu_irq_invert(gpio_in[GPIO_F][1]); /* select */
1417cf0dbb21Spbrook 
1418cf0dbb21Spbrook         stellaris_gamepad_init(5, gpad_irq, gpad_keycode);
1419cf0dbb21Spbrook     }
142040905a6aSPaul Brook     for (i = 0; i < 7; i++) {
142140905a6aSPaul Brook         if (board->dc4 & (1 << i)) {
142240905a6aSPaul Brook             for (j = 0; j < 8; j++) {
142340905a6aSPaul Brook                 if (gpio_out[i][j]) {
142440905a6aSPaul Brook                     qdev_connect_gpio_out(gpio_dev[i], j, gpio_out[i][j]);
142540905a6aSPaul Brook                 }
142640905a6aSPaul Brook             }
142740905a6aSPaul Brook         }
142840905a6aSPaul Brook     }
1429aecfbbc9SPeter Maydell 
1430aecfbbc9SPeter Maydell     /* Add dummy regions for the devices we don't implement yet,
1431aecfbbc9SPeter Maydell      * so guest accesses don't cause unlogged crashes.
1432aecfbbc9SPeter Maydell      */
1433aecfbbc9SPeter Maydell     create_unimplemented_device("wdtimer", 0x40000000, 0x1000);
1434aecfbbc9SPeter Maydell     create_unimplemented_device("i2c-0", 0x40002000, 0x1000);
1435aecfbbc9SPeter Maydell     create_unimplemented_device("i2c-2", 0x40021000, 0x1000);
1436aecfbbc9SPeter Maydell     create_unimplemented_device("PWM", 0x40028000, 0x1000);
1437aecfbbc9SPeter Maydell     create_unimplemented_device("QEI-0", 0x4002c000, 0x1000);
1438aecfbbc9SPeter Maydell     create_unimplemented_device("QEI-1", 0x4002d000, 0x1000);
1439aecfbbc9SPeter Maydell     create_unimplemented_device("analogue-comparator", 0x4003c000, 0x1000);
1440aecfbbc9SPeter Maydell     create_unimplemented_device("hibernation", 0x400fc000, 0x1000);
1441aecfbbc9SPeter Maydell     create_unimplemented_device("flash-control", 0x400fd000, 0x1000);
1442f04d4465SPeter Maydell 
1443f04d4465SPeter Maydell     armv7m_load_kernel(ARM_CPU(first_cpu), ms->kernel_filename, flash_size);
14449ee6e8bbSpbrook }
14459ee6e8bbSpbrook 
14469ee6e8bbSpbrook /* FIXME: Figure out how to generate these from stellaris_boards.  */
14473ef96221SMarcel Apfelbaum static void lm3s811evb_init(MachineState *machine)
14489ee6e8bbSpbrook {
1449ba1ba5ccSIgor Mammedov     stellaris_init(machine, &stellaris_boards[0]);
14509ee6e8bbSpbrook }
14519ee6e8bbSpbrook 
14523ef96221SMarcel Apfelbaum static void lm3s6965evb_init(MachineState *machine)
14539ee6e8bbSpbrook {
1454ba1ba5ccSIgor Mammedov     stellaris_init(machine, &stellaris_boards[1]);
14559ee6e8bbSpbrook }
14569ee6e8bbSpbrook 
14578a661aeaSAndreas Färber static void lm3s811evb_class_init(ObjectClass *oc, void *data)
1458f80f9ec9SAnthony Liguori {
14598a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
14608a661aeaSAndreas Färber 
1461e264d29dSEduardo Habkost     mc->desc = "Stellaris LM3S811EVB";
1462e264d29dSEduardo Habkost     mc->init = lm3s811evb_init;
14634672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
1464ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
1465f80f9ec9SAnthony Liguori }
1466f80f9ec9SAnthony Liguori 
14678a661aeaSAndreas Färber static const TypeInfo lm3s811evb_type = {
14688a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lm3s811evb"),
14698a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
14708a661aeaSAndreas Färber     .class_init = lm3s811evb_class_init,
14718a661aeaSAndreas Färber };
1472e264d29dSEduardo Habkost 
14738a661aeaSAndreas Färber static void lm3s6965evb_class_init(ObjectClass *oc, void *data)
1474e264d29dSEduardo Habkost {
14758a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
14768a661aeaSAndreas Färber 
1477e264d29dSEduardo Habkost     mc->desc = "Stellaris LM3S6965EVB";
1478e264d29dSEduardo Habkost     mc->init = lm3s6965evb_init;
14794672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
1480ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
1481e264d29dSEduardo Habkost }
1482e264d29dSEduardo Habkost 
14838a661aeaSAndreas Färber static const TypeInfo lm3s6965evb_type = {
14848a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lm3s6965evb"),
14858a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
14868a661aeaSAndreas Färber     .class_init = lm3s6965evb_class_init,
14878a661aeaSAndreas Färber };
14888a661aeaSAndreas Färber 
14898a661aeaSAndreas Färber static void stellaris_machine_init(void)
14908a661aeaSAndreas Färber {
14918a661aeaSAndreas Färber     type_register_static(&lm3s811evb_type);
14928a661aeaSAndreas Färber     type_register_static(&lm3s6965evb_type);
14938a661aeaSAndreas Färber }
14948a661aeaSAndreas Färber 
14950e6aac87SEduardo Habkost type_init(stellaris_machine_init)
1496f80f9ec9SAnthony Liguori 
1497999e12bbSAnthony Liguori static void stellaris_i2c_class_init(ObjectClass *klass, void *data)
1498999e12bbSAnthony Liguori {
149915c4fff5Sxiaoqiang.zhao     DeviceClass *dc = DEVICE_CLASS(klass);
1500999e12bbSAnthony Liguori 
150115c4fff5Sxiaoqiang.zhao     dc->vmsd = &vmstate_stellaris_i2c;
1502999e12bbSAnthony Liguori }
1503999e12bbSAnthony Liguori 
15048c43a6f0SAndreas Färber static const TypeInfo stellaris_i2c_info = {
1505d94a4015SAndreas Färber     .name          = TYPE_STELLARIS_I2C,
150639bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
150739bffca2SAnthony Liguori     .instance_size = sizeof(stellaris_i2c_state),
150815c4fff5Sxiaoqiang.zhao     .instance_init = stellaris_i2c_init,
1509999e12bbSAnthony Liguori     .class_init    = stellaris_i2c_class_init,
1510999e12bbSAnthony Liguori };
1511999e12bbSAnthony Liguori 
1512999e12bbSAnthony Liguori static void stellaris_gptm_class_init(ObjectClass *klass, void *data)
1513999e12bbSAnthony Liguori {
151415c4fff5Sxiaoqiang.zhao     DeviceClass *dc = DEVICE_CLASS(klass);
1515999e12bbSAnthony Liguori 
151615c4fff5Sxiaoqiang.zhao     dc->vmsd = &vmstate_stellaris_gptm;
1517999e12bbSAnthony Liguori }
1518999e12bbSAnthony Liguori 
15198c43a6f0SAndreas Färber static const TypeInfo stellaris_gptm_info = {
15208ef1d394SAndreas Färber     .name          = TYPE_STELLARIS_GPTM,
152139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
152239bffca2SAnthony Liguori     .instance_size = sizeof(gptm_state),
152315c4fff5Sxiaoqiang.zhao     .instance_init = stellaris_gptm_init,
1524999e12bbSAnthony Liguori     .class_init    = stellaris_gptm_class_init,
1525999e12bbSAnthony Liguori };
1526999e12bbSAnthony Liguori 
1527999e12bbSAnthony Liguori static void stellaris_adc_class_init(ObjectClass *klass, void *data)
1528999e12bbSAnthony Liguori {
152915c4fff5Sxiaoqiang.zhao     DeviceClass *dc = DEVICE_CLASS(klass);
1530999e12bbSAnthony Liguori 
153115c4fff5Sxiaoqiang.zhao     dc->vmsd = &vmstate_stellaris_adc;
1532999e12bbSAnthony Liguori }
1533999e12bbSAnthony Liguori 
15348c43a6f0SAndreas Färber static const TypeInfo stellaris_adc_info = {
15357df7f67aSAndreas Färber     .name          = TYPE_STELLARIS_ADC,
153639bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
153739bffca2SAnthony Liguori     .instance_size = sizeof(stellaris_adc_state),
153815c4fff5Sxiaoqiang.zhao     .instance_init = stellaris_adc_init,
1539999e12bbSAnthony Liguori     .class_init    = stellaris_adc_class_init,
1540999e12bbSAnthony Liguori };
1541999e12bbSAnthony Liguori 
154283f7d43aSAndreas Färber static void stellaris_register_types(void)
15431de9610cSPaul Brook {
154439bffca2SAnthony Liguori     type_register_static(&stellaris_i2c_info);
154539bffca2SAnthony Liguori     type_register_static(&stellaris_gptm_info);
154639bffca2SAnthony Liguori     type_register_static(&stellaris_adc_info);
15471de9610cSPaul Brook }
15481de9610cSPaul Brook 
154983f7d43aSAndreas Färber type_init(stellaris_register_types)
1550