19ee6e8bbSpbrook /* 21654b2d6Saurel32 * Luminary Micro Stellaris peripherals 39ee6e8bbSpbrook * 49ee6e8bbSpbrook * Copyright (c) 2006 CodeSourcery. 59ee6e8bbSpbrook * Written by Paul Brook 69ee6e8bbSpbrook * 78e31bf38SMatthew Fernandez * This code is licensed under the GPL. 89ee6e8bbSpbrook */ 99ee6e8bbSpbrook 1012b16722SPeter Maydell #include "qemu/osdep.h" 11da34e65cSMarkus Armbruster #include "qapi/error.h" 12d0a030d8SZongyuan Li #include "hw/core/split-irq.h" 1383c9f4caSPaolo Bonzini #include "hw/sysbus.h" 1436aa285fSMarkus Armbruster #include "hw/sd/sd.h" 158fd06719SAlistair Francis #include "hw/ssi/ssi.h" 1612ec8bd5SPeter Maydell #include "hw/arm/boot.h" 171de7afc9SPaolo Bonzini #include "qemu/timer.h" 180d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 191422e32dSPaolo Bonzini #include "net/net.h" 2083c9f4caSPaolo Bonzini #include "hw/boards.h" 2103dd024fSPaolo Bonzini #include "qemu/log.h" 22022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 2332cad1ffSPhilippe Mathieu-Daudé #include "system/system.h" 24f04d4465SPeter Maydell #include "hw/arm/armv7m.h" 25f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h" 26c45460deSPeter Maydell #include "hw/input/stellaris_gamepad.h" 2764552b6bSMarkus Armbruster #include "hw/irq.h" 28566528f8SMichel Heily #include "hw/watchdog/cmsdk-apb-watchdog.h" 29d6454270SMarkus Armbruster #include "migration/vmstate.h" 30aecfbbc9SPeter Maydell #include "hw/misc/unimp.h" 31f3eb7557SPeter Maydell #include "hw/timer/stellaris-gptm.h" 321e31d8eeSPeter Maydell #include "hw/qdev-clock.h" 33db1015e9SEduardo Habkost #include "qom/object.h" 34a75f336bSPeter Maydell #include "qapi/qmp/qlist.h" 357c76f397SPeter Maydell #include "ui/input.h" 369ee6e8bbSpbrook 37cf0dbb21Spbrook #define GPIO_A 0 38cf0dbb21Spbrook #define GPIO_B 1 39cf0dbb21Spbrook #define GPIO_C 2 40cf0dbb21Spbrook #define GPIO_D 3 41cf0dbb21Spbrook #define GPIO_E 4 42cf0dbb21Spbrook #define GPIO_F 5 43cf0dbb21Spbrook #define GPIO_G 6 44cf0dbb21Spbrook 45cf0dbb21Spbrook #define BP_OLED_I2C 0x01 46cf0dbb21Spbrook #define BP_OLED_SSI 0x02 47cf0dbb21Spbrook #define BP_GAMEPAD 0x04 48cf0dbb21Spbrook 498b47b7daSAlistair Francis #define NUM_IRQ_LINES 64 504a04655cSSamuel Tardieu #define NUM_PRIO_BITS 3 518b47b7daSAlistair Francis 52*7330c1c5SPhilippe Mathieu-Daudé #define NUM_GPIO 7 53*7330c1c5SPhilippe Mathieu-Daudé #define NUM_UART 4 54*7330c1c5SPhilippe Mathieu-Daudé #define NUM_GPTM 4 55*7330c1c5SPhilippe Mathieu-Daudé #define NUM_I2C 2 56*7330c1c5SPhilippe Mathieu-Daudé 579ee6e8bbSpbrook typedef const struct { 589ee6e8bbSpbrook const char *name; 599ee6e8bbSpbrook uint32_t did0; 609ee6e8bbSpbrook uint32_t did1; 619ee6e8bbSpbrook uint32_t dc0; 629ee6e8bbSpbrook uint32_t dc1; 639ee6e8bbSpbrook uint32_t dc2; 649ee6e8bbSpbrook uint32_t dc3; 659ee6e8bbSpbrook uint32_t dc4; 66cf0dbb21Spbrook uint32_t peripherals; 679ee6e8bbSpbrook } stellaris_board_info; 689ee6e8bbSpbrook 699ee6e8bbSpbrook /* System controller. */ 709ee6e8bbSpbrook 714bebb9adSPeter Maydell #define TYPE_STELLARIS_SYS "stellaris-sys" 724bebb9adSPeter Maydell OBJECT_DECLARE_SIMPLE_TYPE(ssys_state, STELLARIS_SYS) 734bebb9adSPeter Maydell 744bebb9adSPeter Maydell struct ssys_state { 754bebb9adSPeter Maydell SysBusDevice parent_obj; 764bebb9adSPeter Maydell 775699301fSBenoît Canet MemoryRegion iomem; 789ee6e8bbSpbrook uint32_t pborctl; 799ee6e8bbSpbrook uint32_t ldopctl; 809ee6e8bbSpbrook uint32_t int_status; 819ee6e8bbSpbrook uint32_t int_mask; 829ee6e8bbSpbrook uint32_t resc; 839ee6e8bbSpbrook uint32_t rcc; 84dc804ab7SEngin AYDOGAN uint32_t rcc2; 859ee6e8bbSpbrook uint32_t rcgc[3]; 869ee6e8bbSpbrook uint32_t scgc[3]; 879ee6e8bbSpbrook uint32_t dcgc[3]; 889ee6e8bbSpbrook uint32_t clkvclr; 899ee6e8bbSpbrook uint32_t ldoarst; 904bebb9adSPeter Maydell qemu_irq irq; 911e31d8eeSPeter Maydell Clock *sysclk; 924bebb9adSPeter Maydell /* Properties (all read-only registers) */ 93eea589ccSpbrook uint32_t user0; 94eea589ccSpbrook uint32_t user1; 954bebb9adSPeter Maydell uint32_t did0; 964bebb9adSPeter Maydell uint32_t did1; 974bebb9adSPeter Maydell uint32_t dc0; 984bebb9adSPeter Maydell uint32_t dc1; 994bebb9adSPeter Maydell uint32_t dc2; 1004bebb9adSPeter Maydell uint32_t dc3; 1014bebb9adSPeter Maydell uint32_t dc4; 1024bebb9adSPeter Maydell }; 1039ee6e8bbSpbrook 1049ee6e8bbSpbrook static void ssys_update(ssys_state *s) 1059ee6e8bbSpbrook { 1069ee6e8bbSpbrook qemu_set_irq(s->irq, (s->int_status & s->int_mask) != 0); 1079ee6e8bbSpbrook } 1089ee6e8bbSpbrook 10987409ea9SPhilippe Mathieu-Daudé static const uint32_t pllcfg_sandstorm[16] = { 1109ee6e8bbSpbrook 0x31c0, /* 1 Mhz */ 1119ee6e8bbSpbrook 0x1ae0, /* 1.8432 Mhz */ 1129ee6e8bbSpbrook 0x18c0, /* 2 Mhz */ 1139ee6e8bbSpbrook 0xd573, /* 2.4576 Mhz */ 1149ee6e8bbSpbrook 0x37a6, /* 3.57954 Mhz */ 1159ee6e8bbSpbrook 0x1ae2, /* 3.6864 Mhz */ 1169ee6e8bbSpbrook 0x0c40, /* 4 Mhz */ 1179ee6e8bbSpbrook 0x98bc, /* 4.906 Mhz */ 1189ee6e8bbSpbrook 0x935b, /* 4.9152 Mhz */ 1199ee6e8bbSpbrook 0x09c0, /* 5 Mhz */ 1209ee6e8bbSpbrook 0x4dee, /* 5.12 Mhz */ 1219ee6e8bbSpbrook 0x0c41, /* 6 Mhz */ 1229ee6e8bbSpbrook 0x75db, /* 6.144 Mhz */ 1239ee6e8bbSpbrook 0x1ae6, /* 7.3728 Mhz */ 1249ee6e8bbSpbrook 0x0600, /* 8 Mhz */ 1259ee6e8bbSpbrook 0x585b /* 8.192 Mhz */ 1269ee6e8bbSpbrook }; 1279ee6e8bbSpbrook 12887409ea9SPhilippe Mathieu-Daudé static const uint32_t pllcfg_fury[16] = { 1299ee6e8bbSpbrook 0x3200, /* 1 Mhz */ 1309ee6e8bbSpbrook 0x1b20, /* 1.8432 Mhz */ 1319ee6e8bbSpbrook 0x1900, /* 2 Mhz */ 1329ee6e8bbSpbrook 0xf42b, /* 2.4576 Mhz */ 1339ee6e8bbSpbrook 0x37e3, /* 3.57954 Mhz */ 1349ee6e8bbSpbrook 0x1b21, /* 3.6864 Mhz */ 1359ee6e8bbSpbrook 0x0c80, /* 4 Mhz */ 1369ee6e8bbSpbrook 0x98ee, /* 4.906 Mhz */ 1379ee6e8bbSpbrook 0xd5b4, /* 4.9152 Mhz */ 1389ee6e8bbSpbrook 0x0a00, /* 5 Mhz */ 1399ee6e8bbSpbrook 0x4e27, /* 5.12 Mhz */ 1409ee6e8bbSpbrook 0x1902, /* 6 Mhz */ 1419ee6e8bbSpbrook 0xec1c, /* 6.144 Mhz */ 1429ee6e8bbSpbrook 0x1b23, /* 7.3728 Mhz */ 1439ee6e8bbSpbrook 0x0640, /* 8 Mhz */ 1449ee6e8bbSpbrook 0xb11c /* 8.192 Mhz */ 1459ee6e8bbSpbrook }; 1469ee6e8bbSpbrook 147dc804ab7SEngin AYDOGAN #define DID0_VER_MASK 0x70000000 148dc804ab7SEngin AYDOGAN #define DID0_VER_0 0x00000000 149dc804ab7SEngin AYDOGAN #define DID0_VER_1 0x10000000 150dc804ab7SEngin AYDOGAN 151dc804ab7SEngin AYDOGAN #define DID0_CLASS_MASK 0x00FF0000 152dc804ab7SEngin AYDOGAN #define DID0_CLASS_SANDSTORM 0x00000000 153dc804ab7SEngin AYDOGAN #define DID0_CLASS_FURY 0x00010000 154dc804ab7SEngin AYDOGAN 155dc804ab7SEngin AYDOGAN static int ssys_board_class(const ssys_state *s) 156dc804ab7SEngin AYDOGAN { 1574bebb9adSPeter Maydell uint32_t did0 = s->did0; 158dc804ab7SEngin AYDOGAN switch (did0 & DID0_VER_MASK) { 159dc804ab7SEngin AYDOGAN case DID0_VER_0: 160dc804ab7SEngin AYDOGAN return DID0_CLASS_SANDSTORM; 161dc804ab7SEngin AYDOGAN case DID0_VER_1: 162dc804ab7SEngin AYDOGAN switch (did0 & DID0_CLASS_MASK) { 163dc804ab7SEngin AYDOGAN case DID0_CLASS_SANDSTORM: 164dc804ab7SEngin AYDOGAN case DID0_CLASS_FURY: 165dc804ab7SEngin AYDOGAN return did0 & DID0_CLASS_MASK; 166dc804ab7SEngin AYDOGAN } 167dc804ab7SEngin AYDOGAN /* for unknown classes, fall through */ 168dc804ab7SEngin AYDOGAN default: 169df3692e0SPeter Maydell /* This can only happen if the hardwired constant did0 value 170df3692e0SPeter Maydell * in this board's stellaris_board_info struct is wrong. 171df3692e0SPeter Maydell */ 172df3692e0SPeter Maydell g_assert_not_reached(); 173dc804ab7SEngin AYDOGAN } 174dc804ab7SEngin AYDOGAN } 175dc804ab7SEngin AYDOGAN 176a8170e5eSAvi Kivity static uint64_t ssys_read(void *opaque, hwaddr offset, 1775699301fSBenoît Canet unsigned size) 1789ee6e8bbSpbrook { 1799ee6e8bbSpbrook ssys_state *s = (ssys_state *)opaque; 1809ee6e8bbSpbrook 1819ee6e8bbSpbrook switch (offset) { 1829ee6e8bbSpbrook case 0x000: /* DID0 */ 1834bebb9adSPeter Maydell return s->did0; 1849ee6e8bbSpbrook case 0x004: /* DID1 */ 1854bebb9adSPeter Maydell return s->did1; 1869ee6e8bbSpbrook case 0x008: /* DC0 */ 1874bebb9adSPeter Maydell return s->dc0; 1889ee6e8bbSpbrook case 0x010: /* DC1 */ 1894bebb9adSPeter Maydell return s->dc1; 1909ee6e8bbSpbrook case 0x014: /* DC2 */ 1914bebb9adSPeter Maydell return s->dc2; 1929ee6e8bbSpbrook case 0x018: /* DC3 */ 1934bebb9adSPeter Maydell return s->dc3; 1949ee6e8bbSpbrook case 0x01c: /* DC4 */ 1954bebb9adSPeter Maydell return s->dc4; 1969ee6e8bbSpbrook case 0x030: /* PBORCTL */ 1979ee6e8bbSpbrook return s->pborctl; 1989ee6e8bbSpbrook case 0x034: /* LDOPCTL */ 1999ee6e8bbSpbrook return s->ldopctl; 2009ee6e8bbSpbrook case 0x040: /* SRCR0 */ 2019ee6e8bbSpbrook return 0; 2029ee6e8bbSpbrook case 0x044: /* SRCR1 */ 2039ee6e8bbSpbrook return 0; 2049ee6e8bbSpbrook case 0x048: /* SRCR2 */ 2059ee6e8bbSpbrook return 0; 2069ee6e8bbSpbrook case 0x050: /* RIS */ 2079ee6e8bbSpbrook return s->int_status; 2089ee6e8bbSpbrook case 0x054: /* IMC */ 2099ee6e8bbSpbrook return s->int_mask; 2109ee6e8bbSpbrook case 0x058: /* MISC */ 2119ee6e8bbSpbrook return s->int_status & s->int_mask; 2129ee6e8bbSpbrook case 0x05c: /* RESC */ 2139ee6e8bbSpbrook return s->resc; 2149ee6e8bbSpbrook case 0x060: /* RCC */ 2159ee6e8bbSpbrook return s->rcc; 2169ee6e8bbSpbrook case 0x064: /* PLLCFG */ 2179ee6e8bbSpbrook { 2189ee6e8bbSpbrook int xtal; 2199ee6e8bbSpbrook xtal = (s->rcc >> 6) & 0xf; 220dc804ab7SEngin AYDOGAN switch (ssys_board_class(s)) { 221dc804ab7SEngin AYDOGAN case DID0_CLASS_FURY: 2229ee6e8bbSpbrook return pllcfg_fury[xtal]; 223dc804ab7SEngin AYDOGAN case DID0_CLASS_SANDSTORM: 2249ee6e8bbSpbrook return pllcfg_sandstorm[xtal]; 225dc804ab7SEngin AYDOGAN default: 226df3692e0SPeter Maydell g_assert_not_reached(); 2279ee6e8bbSpbrook } 2289ee6e8bbSpbrook } 229dc804ab7SEngin AYDOGAN case 0x070: /* RCC2 */ 230dc804ab7SEngin AYDOGAN return s->rcc2; 2319ee6e8bbSpbrook case 0x100: /* RCGC0 */ 2329ee6e8bbSpbrook return s->rcgc[0]; 2339ee6e8bbSpbrook case 0x104: /* RCGC1 */ 2349ee6e8bbSpbrook return s->rcgc[1]; 2359ee6e8bbSpbrook case 0x108: /* RCGC2 */ 2369ee6e8bbSpbrook return s->rcgc[2]; 2379ee6e8bbSpbrook case 0x110: /* SCGC0 */ 2389ee6e8bbSpbrook return s->scgc[0]; 2399ee6e8bbSpbrook case 0x114: /* SCGC1 */ 2409ee6e8bbSpbrook return s->scgc[1]; 2419ee6e8bbSpbrook case 0x118: /* SCGC2 */ 2429ee6e8bbSpbrook return s->scgc[2]; 2439ee6e8bbSpbrook case 0x120: /* DCGC0 */ 2449ee6e8bbSpbrook return s->dcgc[0]; 2459ee6e8bbSpbrook case 0x124: /* DCGC1 */ 2469ee6e8bbSpbrook return s->dcgc[1]; 2479ee6e8bbSpbrook case 0x128: /* DCGC2 */ 2489ee6e8bbSpbrook return s->dcgc[2]; 2499ee6e8bbSpbrook case 0x150: /* CLKVCLR */ 2509ee6e8bbSpbrook return s->clkvclr; 2519ee6e8bbSpbrook case 0x160: /* LDOARST */ 2529ee6e8bbSpbrook return s->ldoarst; 253eea589ccSpbrook case 0x1e0: /* USER0 */ 254eea589ccSpbrook return s->user0; 255eea589ccSpbrook case 0x1e4: /* USER1 */ 256eea589ccSpbrook return s->user1; 2579ee6e8bbSpbrook default: 258df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 259df3692e0SPeter Maydell "SSYS: read at bad offset 0x%x\n", (int)offset); 2609ee6e8bbSpbrook return 0; 2619ee6e8bbSpbrook } 2629ee6e8bbSpbrook } 2639ee6e8bbSpbrook 264dc804ab7SEngin AYDOGAN static bool ssys_use_rcc2(ssys_state *s) 265dc804ab7SEngin AYDOGAN { 266dc804ab7SEngin AYDOGAN return (s->rcc2 >> 31) & 0x1; 267dc804ab7SEngin AYDOGAN } 268dc804ab7SEngin AYDOGAN 269dc804ab7SEngin AYDOGAN /* 2701e31d8eeSPeter Maydell * Calculate the system clock period. We only want to propagate 2711e31d8eeSPeter Maydell * this change to the rest of the system if we're not being called 2721e31d8eeSPeter Maydell * from migration post-load. 273dc804ab7SEngin AYDOGAN */ 2741e31d8eeSPeter Maydell static void ssys_calculate_system_clock(ssys_state *s, bool propagate_clock) 27523e39294Spbrook { 276683754c7SPeter Maydell int period_ns; 2771e31d8eeSPeter Maydell /* 2781e31d8eeSPeter Maydell * SYSDIV field specifies divisor: 0 == /1, 1 == /2, etc. Input 2791e31d8eeSPeter Maydell * clock is 200MHz, which is a period of 5 ns. Dividing the clock 2801e31d8eeSPeter Maydell * frequency by X is the same as multiplying the period by X. 2811e31d8eeSPeter Maydell */ 282dc804ab7SEngin AYDOGAN if (ssys_use_rcc2(s)) { 283683754c7SPeter Maydell period_ns = 5 * (((s->rcc2 >> 23) & 0x3f) + 1); 284dc804ab7SEngin AYDOGAN } else { 285683754c7SPeter Maydell period_ns = 5 * (((s->rcc >> 23) & 0xf) + 1); 28623e39294Spbrook } 287683754c7SPeter Maydell clock_set_ns(s->sysclk, period_ns); 2881e31d8eeSPeter Maydell if (propagate_clock) { 2891e31d8eeSPeter Maydell clock_propagate(s->sysclk); 2901e31d8eeSPeter Maydell } 291dc804ab7SEngin AYDOGAN } 29223e39294Spbrook 293a8170e5eSAvi Kivity static void ssys_write(void *opaque, hwaddr offset, 2945699301fSBenoît Canet uint64_t value, unsigned size) 2959ee6e8bbSpbrook { 2969ee6e8bbSpbrook ssys_state *s = (ssys_state *)opaque; 2979ee6e8bbSpbrook 2989ee6e8bbSpbrook switch (offset) { 2999ee6e8bbSpbrook case 0x030: /* PBORCTL */ 3009ee6e8bbSpbrook s->pborctl = value & 0xffff; 3019ee6e8bbSpbrook break; 3029ee6e8bbSpbrook case 0x034: /* LDOPCTL */ 3039ee6e8bbSpbrook s->ldopctl = value & 0x1f; 3049ee6e8bbSpbrook break; 3059ee6e8bbSpbrook case 0x040: /* SRCR0 */ 3069ee6e8bbSpbrook case 0x044: /* SRCR1 */ 3079ee6e8bbSpbrook case 0x048: /* SRCR2 */ 3089194524bSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "Peripheral reset not implemented\n"); 3099ee6e8bbSpbrook break; 3109ee6e8bbSpbrook case 0x054: /* IMC */ 3119ee6e8bbSpbrook s->int_mask = value & 0x7f; 3129ee6e8bbSpbrook break; 3139ee6e8bbSpbrook case 0x058: /* MISC */ 3149ee6e8bbSpbrook s->int_status &= ~value; 3159ee6e8bbSpbrook break; 3169ee6e8bbSpbrook case 0x05c: /* RESC */ 3179ee6e8bbSpbrook s->resc = value & 0x3f; 3189ee6e8bbSpbrook break; 3199ee6e8bbSpbrook case 0x060: /* RCC */ 3209ee6e8bbSpbrook if ((s->rcc & (1 << 13)) != 0 && (value & (1 << 13)) == 0) { 3219ee6e8bbSpbrook /* PLL enable. */ 3229ee6e8bbSpbrook s->int_status |= (1 << 6); 3239ee6e8bbSpbrook } 3249ee6e8bbSpbrook s->rcc = value; 3251e31d8eeSPeter Maydell ssys_calculate_system_clock(s, true); 3269ee6e8bbSpbrook break; 327dc804ab7SEngin AYDOGAN case 0x070: /* RCC2 */ 328dc804ab7SEngin AYDOGAN if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { 329dc804ab7SEngin AYDOGAN break; 330dc804ab7SEngin AYDOGAN } 331dc804ab7SEngin AYDOGAN 332dc804ab7SEngin AYDOGAN if ((s->rcc2 & (1 << 13)) != 0 && (value & (1 << 13)) == 0) { 333dc804ab7SEngin AYDOGAN /* PLL enable. */ 334dc804ab7SEngin AYDOGAN s->int_status |= (1 << 6); 335dc804ab7SEngin AYDOGAN } 336dc804ab7SEngin AYDOGAN s->rcc2 = value; 3371e31d8eeSPeter Maydell ssys_calculate_system_clock(s, true); 338dc804ab7SEngin AYDOGAN break; 3399ee6e8bbSpbrook case 0x100: /* RCGC0 */ 3409ee6e8bbSpbrook s->rcgc[0] = value; 3419ee6e8bbSpbrook break; 3429ee6e8bbSpbrook case 0x104: /* RCGC1 */ 3439ee6e8bbSpbrook s->rcgc[1] = value; 3449ee6e8bbSpbrook break; 3459ee6e8bbSpbrook case 0x108: /* RCGC2 */ 3469ee6e8bbSpbrook s->rcgc[2] = value; 3479ee6e8bbSpbrook break; 3489ee6e8bbSpbrook case 0x110: /* SCGC0 */ 3499ee6e8bbSpbrook s->scgc[0] = value; 3509ee6e8bbSpbrook break; 3519ee6e8bbSpbrook case 0x114: /* SCGC1 */ 3529ee6e8bbSpbrook s->scgc[1] = value; 3539ee6e8bbSpbrook break; 3549ee6e8bbSpbrook case 0x118: /* SCGC2 */ 3559ee6e8bbSpbrook s->scgc[2] = value; 3569ee6e8bbSpbrook break; 3579ee6e8bbSpbrook case 0x120: /* DCGC0 */ 3589ee6e8bbSpbrook s->dcgc[0] = value; 3599ee6e8bbSpbrook break; 3609ee6e8bbSpbrook case 0x124: /* DCGC1 */ 3619ee6e8bbSpbrook s->dcgc[1] = value; 3629ee6e8bbSpbrook break; 3639ee6e8bbSpbrook case 0x128: /* DCGC2 */ 3649ee6e8bbSpbrook s->dcgc[2] = value; 3659ee6e8bbSpbrook break; 3669ee6e8bbSpbrook case 0x150: /* CLKVCLR */ 3679ee6e8bbSpbrook s->clkvclr = value; 3689ee6e8bbSpbrook break; 3699ee6e8bbSpbrook case 0x160: /* LDOARST */ 3709ee6e8bbSpbrook s->ldoarst = value; 3719ee6e8bbSpbrook break; 3729ee6e8bbSpbrook default: 373df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 374df3692e0SPeter Maydell "SSYS: write at bad offset 0x%x\n", (int)offset); 3759ee6e8bbSpbrook } 3769ee6e8bbSpbrook ssys_update(s); 3779ee6e8bbSpbrook } 3789ee6e8bbSpbrook 3795699301fSBenoît Canet static const MemoryRegionOps ssys_ops = { 3805699301fSBenoît Canet .read = ssys_read, 3815699301fSBenoît Canet .write = ssys_write, 3825699301fSBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 3839ee6e8bbSpbrook }; 3849ee6e8bbSpbrook 3854bebb9adSPeter Maydell static void stellaris_sys_reset_enter(Object *obj, ResetType type) 3869ee6e8bbSpbrook { 3874bebb9adSPeter Maydell ssys_state *s = STELLARIS_SYS(obj); 3889ee6e8bbSpbrook 3899ee6e8bbSpbrook s->pborctl = 0x7ffd; 3909ee6e8bbSpbrook s->rcc = 0x078e3ac0; 391dc804ab7SEngin AYDOGAN 392dc804ab7SEngin AYDOGAN if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { 393dc804ab7SEngin AYDOGAN s->rcc2 = 0; 394dc804ab7SEngin AYDOGAN } else { 395dc804ab7SEngin AYDOGAN s->rcc2 = 0x07802810; 396dc804ab7SEngin AYDOGAN } 3979ee6e8bbSpbrook s->rcgc[0] = 1; 3989ee6e8bbSpbrook s->scgc[0] = 1; 3999ee6e8bbSpbrook s->dcgc[0] = 1; 4004bebb9adSPeter Maydell } 4014bebb9adSPeter Maydell 402ad80e367SPeter Maydell static void stellaris_sys_reset_hold(Object *obj, ResetType type) 4034bebb9adSPeter Maydell { 4044bebb9adSPeter Maydell ssys_state *s = STELLARIS_SYS(obj); 4054bebb9adSPeter Maydell 4061e31d8eeSPeter Maydell /* OK to propagate clocks from the hold phase */ 4071e31d8eeSPeter Maydell ssys_calculate_system_clock(s, true); 4089ee6e8bbSpbrook } 4099ee6e8bbSpbrook 410ad80e367SPeter Maydell static void stellaris_sys_reset_exit(Object *obj, ResetType type) 4114bebb9adSPeter Maydell { 4124bebb9adSPeter Maydell } 4134bebb9adSPeter Maydell 414293c16aaSJuan Quintela static int stellaris_sys_post_load(void *opaque, int version_id) 41523e39294Spbrook { 416293c16aaSJuan Quintela ssys_state *s = opaque; 41723e39294Spbrook 4181e31d8eeSPeter Maydell ssys_calculate_system_clock(s, false); 41923e39294Spbrook 42023e39294Spbrook return 0; 42123e39294Spbrook } 42223e39294Spbrook 423293c16aaSJuan Quintela static const VMStateDescription vmstate_stellaris_sys = { 424293c16aaSJuan Quintela .name = "stellaris_sys", 425dc804ab7SEngin AYDOGAN .version_id = 2, 426293c16aaSJuan Quintela .minimum_version_id = 1, 427293c16aaSJuan Quintela .post_load = stellaris_sys_post_load, 428607ef570SRichard Henderson .fields = (const VMStateField[]) { 429293c16aaSJuan Quintela VMSTATE_UINT32(pborctl, ssys_state), 430293c16aaSJuan Quintela VMSTATE_UINT32(ldopctl, ssys_state), 431293c16aaSJuan Quintela VMSTATE_UINT32(int_mask, ssys_state), 432293c16aaSJuan Quintela VMSTATE_UINT32(int_status, ssys_state), 433293c16aaSJuan Quintela VMSTATE_UINT32(resc, ssys_state), 434293c16aaSJuan Quintela VMSTATE_UINT32(rcc, ssys_state), 435dc804ab7SEngin AYDOGAN VMSTATE_UINT32_V(rcc2, ssys_state, 2), 436293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(rcgc, ssys_state, 3), 437293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(scgc, ssys_state, 3), 438293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3), 439293c16aaSJuan Quintela VMSTATE_UINT32(clkvclr, ssys_state), 440293c16aaSJuan Quintela VMSTATE_UINT32(ldoarst, ssys_state), 4411e31d8eeSPeter Maydell /* No field for sysclk -- handled in post-load instead */ 442293c16aaSJuan Quintela VMSTATE_END_OF_LIST() 443293c16aaSJuan Quintela } 444293c16aaSJuan Quintela }; 445293c16aaSJuan Quintela 446e15bd5ddSRichard Henderson static const Property stellaris_sys_properties[] = { 4474bebb9adSPeter Maydell DEFINE_PROP_UINT32("user0", ssys_state, user0, 0), 4484bebb9adSPeter Maydell DEFINE_PROP_UINT32("user1", ssys_state, user1, 0), 4494bebb9adSPeter Maydell DEFINE_PROP_UINT32("did0", ssys_state, did0, 0), 4504bebb9adSPeter Maydell DEFINE_PROP_UINT32("did1", ssys_state, did1, 0), 4514bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc0", ssys_state, dc0, 0), 4524bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc1", ssys_state, dc1, 0), 4534bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc2", ssys_state, dc2, 0), 4544bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc3", ssys_state, dc3, 0), 4554bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc4", ssys_state, dc4, 0), 4564bebb9adSPeter Maydell }; 4574bebb9adSPeter Maydell 4584bebb9adSPeter Maydell static void stellaris_sys_instance_init(Object *obj) 4594bebb9adSPeter Maydell { 4604bebb9adSPeter Maydell ssys_state *s = STELLARIS_SYS(obj); 4614bebb9adSPeter Maydell SysBusDevice *sbd = SYS_BUS_DEVICE(s); 4624bebb9adSPeter Maydell 4634bebb9adSPeter Maydell memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); 4644bebb9adSPeter Maydell sysbus_init_mmio(sbd, &s->iomem); 4654bebb9adSPeter Maydell sysbus_init_irq(sbd, &s->irq); 4661e31d8eeSPeter Maydell s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK"); 4674bebb9adSPeter Maydell } 4684bebb9adSPeter Maydell 469cee78fa5SPhilippe Mathieu-Daudé /* 470cee78fa5SPhilippe Mathieu-Daudé * I2C controller. 471cee78fa5SPhilippe Mathieu-Daudé * ??? For now we only implement the master interface. 472cee78fa5SPhilippe Mathieu-Daudé */ 4739ee6e8bbSpbrook 474d94a4015SAndreas Färber #define TYPE_STELLARIS_I2C "stellaris-i2c" 4758063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(stellaris_i2c_state, STELLARIS_I2C) 476d94a4015SAndreas Färber 477db1015e9SEduardo Habkost struct stellaris_i2c_state { 478d94a4015SAndreas Färber SysBusDevice parent_obj; 479d94a4015SAndreas Färber 480a5c82852SAndreas Färber I2CBus *bus; 4819ee6e8bbSpbrook qemu_irq irq; 4828ea72f38SBenoît Canet MemoryRegion iomem; 4839ee6e8bbSpbrook uint32_t msa; 4849ee6e8bbSpbrook uint32_t mcs; 4859ee6e8bbSpbrook uint32_t mdr; 4869ee6e8bbSpbrook uint32_t mtpr; 4879ee6e8bbSpbrook uint32_t mimr; 4889ee6e8bbSpbrook uint32_t mris; 4899ee6e8bbSpbrook uint32_t mcr; 490db1015e9SEduardo Habkost }; 4919ee6e8bbSpbrook 4929ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSY 0x01 4939ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ERROR 0x02 4949ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ADRACK 0x04 4959ee6e8bbSpbrook #define STELLARIS_I2C_MCS_DATACK 0x08 4969ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ARBLST 0x10 4979ee6e8bbSpbrook #define STELLARIS_I2C_MCS_IDLE 0x20 4989ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSBSY 0x40 4999ee6e8bbSpbrook 500a8170e5eSAvi Kivity static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset, 5018ea72f38SBenoît Canet unsigned size) 5029ee6e8bbSpbrook { 5039ee6e8bbSpbrook stellaris_i2c_state *s = (stellaris_i2c_state *)opaque; 5049ee6e8bbSpbrook 5059ee6e8bbSpbrook switch (offset) { 5069ee6e8bbSpbrook case 0x00: /* MSA */ 5079ee6e8bbSpbrook return s->msa; 5089ee6e8bbSpbrook case 0x04: /* MCS */ 5099ee6e8bbSpbrook /* We don't emulate timing, so the controller is never busy. */ 5109ee6e8bbSpbrook return s->mcs | STELLARIS_I2C_MCS_IDLE; 5119ee6e8bbSpbrook case 0x08: /* MDR */ 5129ee6e8bbSpbrook return s->mdr; 5139ee6e8bbSpbrook case 0x0c: /* MTPR */ 5149ee6e8bbSpbrook return s->mtpr; 5159ee6e8bbSpbrook case 0x10: /* MIMR */ 5169ee6e8bbSpbrook return s->mimr; 5179ee6e8bbSpbrook case 0x14: /* MRIS */ 5189ee6e8bbSpbrook return s->mris; 5199ee6e8bbSpbrook case 0x18: /* MMIS */ 5209ee6e8bbSpbrook return s->mris & s->mimr; 5219ee6e8bbSpbrook case 0x20: /* MCR */ 5229ee6e8bbSpbrook return s->mcr; 5239ee6e8bbSpbrook default: 524df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 525df3692e0SPeter Maydell "stellaris_i2c: read at bad offset 0x%x\n", (int)offset); 5269ee6e8bbSpbrook return 0; 5279ee6e8bbSpbrook } 5289ee6e8bbSpbrook } 5299ee6e8bbSpbrook 5309ee6e8bbSpbrook static void stellaris_i2c_update(stellaris_i2c_state *s) 5319ee6e8bbSpbrook { 5329ee6e8bbSpbrook int level; 5339ee6e8bbSpbrook 5349ee6e8bbSpbrook level = (s->mris & s->mimr) != 0; 5359ee6e8bbSpbrook qemu_set_irq(s->irq, level); 5369ee6e8bbSpbrook } 5379ee6e8bbSpbrook 538a8170e5eSAvi Kivity static void stellaris_i2c_write(void *opaque, hwaddr offset, 5398ea72f38SBenoît Canet uint64_t value, unsigned size) 5409ee6e8bbSpbrook { 5419ee6e8bbSpbrook stellaris_i2c_state *s = (stellaris_i2c_state *)opaque; 5429ee6e8bbSpbrook 5439ee6e8bbSpbrook switch (offset) { 5449ee6e8bbSpbrook case 0x00: /* MSA */ 5459ee6e8bbSpbrook s->msa = value & 0xff; 5469ee6e8bbSpbrook break; 5479ee6e8bbSpbrook case 0x04: /* MCS */ 5489ee6e8bbSpbrook if ((s->mcr & 0x10) == 0) { 5499ee6e8bbSpbrook /* Disabled. Do nothing. */ 5509ee6e8bbSpbrook break; 5519ee6e8bbSpbrook } 5529ee6e8bbSpbrook /* Grab the bus if this is starting a transfer. */ 5539ee6e8bbSpbrook if ((value & 2) && (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) { 5549ee6e8bbSpbrook if (i2c_start_transfer(s->bus, s->msa >> 1, s->msa & 1)) { 5559ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_ARBLST; 5569ee6e8bbSpbrook } else { 5579ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_ARBLST; 5589ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_BUSBSY; 5599ee6e8bbSpbrook } 5609ee6e8bbSpbrook } 5619ee6e8bbSpbrook /* If we don't have the bus then indicate an error. */ 5629ee6e8bbSpbrook if (!i2c_bus_busy(s->bus) 5639ee6e8bbSpbrook || (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) { 5649ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_ERROR; 5659ee6e8bbSpbrook break; 5669ee6e8bbSpbrook } 5679ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_ERROR; 5689ee6e8bbSpbrook if (value & 1) { 5699ee6e8bbSpbrook /* Transfer a byte. */ 5709ee6e8bbSpbrook /* TODO: Handle errors. */ 5719ee6e8bbSpbrook if (s->msa & 1) { 5729ee6e8bbSpbrook /* Recv */ 57305f9f17eSCorey Minyard s->mdr = i2c_recv(s->bus); 5749ee6e8bbSpbrook } else { 5759ee6e8bbSpbrook /* Send */ 5769ee6e8bbSpbrook i2c_send(s->bus, s->mdr); 5779ee6e8bbSpbrook } 5789ee6e8bbSpbrook /* Raise an interrupt. */ 5799ee6e8bbSpbrook s->mris |= 1; 5809ee6e8bbSpbrook } 5819ee6e8bbSpbrook if (value & 4) { 5829ee6e8bbSpbrook /* Finish transfer. */ 5839ee6e8bbSpbrook i2c_end_transfer(s->bus); 5849ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_BUSBSY; 5859ee6e8bbSpbrook } 5869ee6e8bbSpbrook break; 5879ee6e8bbSpbrook case 0x08: /* MDR */ 5889ee6e8bbSpbrook s->mdr = value & 0xff; 5899ee6e8bbSpbrook break; 5909ee6e8bbSpbrook case 0x0c: /* MTPR */ 5919ee6e8bbSpbrook s->mtpr = value & 0xff; 5929ee6e8bbSpbrook break; 5939ee6e8bbSpbrook case 0x10: /* MIMR */ 5949ee6e8bbSpbrook s->mimr = 1; 5959ee6e8bbSpbrook break; 5969ee6e8bbSpbrook case 0x1c: /* MICR */ 5979ee6e8bbSpbrook s->mris &= ~value; 5989ee6e8bbSpbrook break; 5999ee6e8bbSpbrook case 0x20: /* MCR */ 600df3692e0SPeter Maydell if (value & 1) { 6019492e4b2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 6029492e4b2SPhilippe Mathieu-Daudé "stellaris_i2c: Loopback not implemented\n"); 603df3692e0SPeter Maydell } 604df3692e0SPeter Maydell if (value & 0x20) { 605df3692e0SPeter Maydell qemu_log_mask(LOG_UNIMP, 6069492e4b2SPhilippe Mathieu-Daudé "stellaris_i2c: Slave mode not implemented\n"); 607df3692e0SPeter Maydell } 6089ee6e8bbSpbrook s->mcr = value & 0x31; 6099ee6e8bbSpbrook break; 6109ee6e8bbSpbrook default: 611df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 612df3692e0SPeter Maydell "stellaris_i2c: write at bad offset 0x%x\n", (int)offset); 6139ee6e8bbSpbrook } 6149ee6e8bbSpbrook stellaris_i2c_update(s); 6159ee6e8bbSpbrook } 6169ee6e8bbSpbrook 617cee78fa5SPhilippe Mathieu-Daudé static void stellaris_i2c_reset_enter(Object *obj, ResetType type) 6189ee6e8bbSpbrook { 619cee78fa5SPhilippe Mathieu-Daudé stellaris_i2c_state *s = STELLARIS_I2C(obj); 620cee78fa5SPhilippe Mathieu-Daudé 6219ee6e8bbSpbrook if (s->mcs & STELLARIS_I2C_MCS_BUSBSY) 6229ee6e8bbSpbrook i2c_end_transfer(s->bus); 623cee78fa5SPhilippe Mathieu-Daudé } 624cee78fa5SPhilippe Mathieu-Daudé 625ad80e367SPeter Maydell static void stellaris_i2c_reset_hold(Object *obj, ResetType type) 626cee78fa5SPhilippe Mathieu-Daudé { 627cee78fa5SPhilippe Mathieu-Daudé stellaris_i2c_state *s = STELLARIS_I2C(obj); 6289ee6e8bbSpbrook 6299ee6e8bbSpbrook s->msa = 0; 6309ee6e8bbSpbrook s->mcs = 0; 6319ee6e8bbSpbrook s->mdr = 0; 6329ee6e8bbSpbrook s->mtpr = 1; 6339ee6e8bbSpbrook s->mimr = 0; 6349ee6e8bbSpbrook s->mris = 0; 6359ee6e8bbSpbrook s->mcr = 0; 636cee78fa5SPhilippe Mathieu-Daudé } 637cee78fa5SPhilippe Mathieu-Daudé 638ad80e367SPeter Maydell static void stellaris_i2c_reset_exit(Object *obj, ResetType type) 639cee78fa5SPhilippe Mathieu-Daudé { 640cee78fa5SPhilippe Mathieu-Daudé stellaris_i2c_state *s = STELLARIS_I2C(obj); 641cee78fa5SPhilippe Mathieu-Daudé 6429ee6e8bbSpbrook stellaris_i2c_update(s); 6439ee6e8bbSpbrook } 6449ee6e8bbSpbrook 6458ea72f38SBenoît Canet static const MemoryRegionOps stellaris_i2c_ops = { 6468ea72f38SBenoît Canet .read = stellaris_i2c_read, 6478ea72f38SBenoît Canet .write = stellaris_i2c_write, 6488ea72f38SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 6499ee6e8bbSpbrook }; 6509ee6e8bbSpbrook 651ff269cd0SJuan Quintela static const VMStateDescription vmstate_stellaris_i2c = { 652ff269cd0SJuan Quintela .name = "stellaris_i2c", 653ff269cd0SJuan Quintela .version_id = 1, 654ff269cd0SJuan Quintela .minimum_version_id = 1, 655607ef570SRichard Henderson .fields = (const VMStateField[]) { 656ff269cd0SJuan Quintela VMSTATE_UINT32(msa, stellaris_i2c_state), 657ff269cd0SJuan Quintela VMSTATE_UINT32(mcs, stellaris_i2c_state), 658ff269cd0SJuan Quintela VMSTATE_UINT32(mdr, stellaris_i2c_state), 659ff269cd0SJuan Quintela VMSTATE_UINT32(mtpr, stellaris_i2c_state), 660ff269cd0SJuan Quintela VMSTATE_UINT32(mimr, stellaris_i2c_state), 661ff269cd0SJuan Quintela VMSTATE_UINT32(mris, stellaris_i2c_state), 662ff269cd0SJuan Quintela VMSTATE_UINT32(mcr, stellaris_i2c_state), 663ff269cd0SJuan Quintela VMSTATE_END_OF_LIST() 66423e39294Spbrook } 665ff269cd0SJuan Quintela }; 66623e39294Spbrook 66715c4fff5Sxiaoqiang.zhao static void stellaris_i2c_init(Object *obj) 6689ee6e8bbSpbrook { 66915c4fff5Sxiaoqiang.zhao DeviceState *dev = DEVICE(obj); 67015c4fff5Sxiaoqiang.zhao stellaris_i2c_state *s = STELLARIS_I2C(obj); 67115c4fff5Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 672a5c82852SAndreas Färber I2CBus *bus; 6739ee6e8bbSpbrook 674d94a4015SAndreas Färber sysbus_init_irq(sbd, &s->irq); 675d94a4015SAndreas Färber bus = i2c_init_bus(dev, "i2c"); 6769ee6e8bbSpbrook s->bus = bus; 6779ee6e8bbSpbrook 67815c4fff5Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &stellaris_i2c_ops, s, 6798ea72f38SBenoît Canet "i2c", 0x1000); 680d94a4015SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 6819ee6e8bbSpbrook } 6829ee6e8bbSpbrook 6839ee6e8bbSpbrook /* Analogue to Digital Converter. This is only partially implemented, 6849ee6e8bbSpbrook enough for applications that use a combined ADC and timer tick. */ 6859ee6e8bbSpbrook 6869ee6e8bbSpbrook #define STELLARIS_ADC_EM_CONTROLLER 0 6879ee6e8bbSpbrook #define STELLARIS_ADC_EM_COMP 1 6889ee6e8bbSpbrook #define STELLARIS_ADC_EM_EXTERNAL 4 6899ee6e8bbSpbrook #define STELLARIS_ADC_EM_TIMER 5 6909ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM0 6 6919ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM1 7 6929ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM2 8 6939ee6e8bbSpbrook 6949ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_EMPTY 0x0100 6959ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_FULL 0x1000 6969ee6e8bbSpbrook 6977df7f67aSAndreas Färber #define TYPE_STELLARIS_ADC "stellaris-adc" 698d6b109daSPhilippe Mathieu-Daudé typedef struct StellarisADCState StellarisADCState; 699d6b109daSPhilippe Mathieu-Daudé DECLARE_INSTANCE_CHECKER(StellarisADCState, STELLARIS_ADC, TYPE_STELLARIS_ADC) 7007df7f67aSAndreas Färber 701db1015e9SEduardo Habkost struct StellarisADCState { 7027df7f67aSAndreas Färber SysBusDevice parent_obj; 7037df7f67aSAndreas Färber 70471a2df05SBenoît Canet MemoryRegion iomem; 7059ee6e8bbSpbrook uint32_t actss; 7069ee6e8bbSpbrook uint32_t ris; 7079ee6e8bbSpbrook uint32_t im; 7089ee6e8bbSpbrook uint32_t emux; 7099ee6e8bbSpbrook uint32_t ostat; 7109ee6e8bbSpbrook uint32_t ustat; 7119ee6e8bbSpbrook uint32_t sspri; 7129ee6e8bbSpbrook uint32_t sac; 7139ee6e8bbSpbrook struct { 7149ee6e8bbSpbrook uint32_t state; 7159ee6e8bbSpbrook uint32_t data[16]; 7169ee6e8bbSpbrook } fifo[4]; 7179ee6e8bbSpbrook uint32_t ssmux[4]; 7189ee6e8bbSpbrook uint32_t ssctl[4]; 71923e39294Spbrook uint32_t noise; 7202c6554bcSPaul Brook qemu_irq irq[4]; 721db1015e9SEduardo Habkost }; 7229ee6e8bbSpbrook 723d6b109daSPhilippe Mathieu-Daudé static uint32_t stellaris_adc_fifo_read(StellarisADCState *s, int n) 7249ee6e8bbSpbrook { 7259ee6e8bbSpbrook int tail; 7269ee6e8bbSpbrook 7279ee6e8bbSpbrook tail = s->fifo[n].state & 0xf; 7289ee6e8bbSpbrook if (s->fifo[n].state & STELLARIS_ADC_FIFO_EMPTY) { 7299ee6e8bbSpbrook s->ustat |= 1 << n; 7309ee6e8bbSpbrook } else { 7319ee6e8bbSpbrook s->fifo[n].state = (s->fifo[n].state & ~0xf) | ((tail + 1) & 0xf); 7329ee6e8bbSpbrook s->fifo[n].state &= ~STELLARIS_ADC_FIFO_FULL; 7339ee6e8bbSpbrook if (tail + 1 == ((s->fifo[n].state >> 4) & 0xf)) 7349ee6e8bbSpbrook s->fifo[n].state |= STELLARIS_ADC_FIFO_EMPTY; 7359ee6e8bbSpbrook } 7369ee6e8bbSpbrook return s->fifo[n].data[tail]; 7379ee6e8bbSpbrook } 7389ee6e8bbSpbrook 739d6b109daSPhilippe Mathieu-Daudé static void stellaris_adc_fifo_write(StellarisADCState *s, int n, 7409ee6e8bbSpbrook uint32_t value) 7419ee6e8bbSpbrook { 7429ee6e8bbSpbrook int head; 7439ee6e8bbSpbrook 7442c6554bcSPaul Brook /* TODO: Real hardware has limited size FIFOs. We have a full 16 entry 7452c6554bcSPaul Brook FIFO fir each sequencer. */ 7469ee6e8bbSpbrook head = (s->fifo[n].state >> 4) & 0xf; 7479ee6e8bbSpbrook if (s->fifo[n].state & STELLARIS_ADC_FIFO_FULL) { 7489ee6e8bbSpbrook s->ostat |= 1 << n; 7499ee6e8bbSpbrook return; 7509ee6e8bbSpbrook } 7519ee6e8bbSpbrook s->fifo[n].data[head] = value; 7529ee6e8bbSpbrook head = (head + 1) & 0xf; 7539ee6e8bbSpbrook s->fifo[n].state &= ~STELLARIS_ADC_FIFO_EMPTY; 7549ee6e8bbSpbrook s->fifo[n].state = (s->fifo[n].state & ~0xf0) | (head << 4); 7559ee6e8bbSpbrook if ((s->fifo[n].state & 0xf) == head) 7569ee6e8bbSpbrook s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; 7579ee6e8bbSpbrook } 7589ee6e8bbSpbrook 759d6b109daSPhilippe Mathieu-Daudé static void stellaris_adc_update(StellarisADCState *s) 7609ee6e8bbSpbrook { 7619ee6e8bbSpbrook int level; 7622c6554bcSPaul Brook int n; 7639ee6e8bbSpbrook 7642c6554bcSPaul Brook for (n = 0; n < 4; n++) { 7652c6554bcSPaul Brook level = (s->ris & s->im & (1 << n)) != 0; 7662c6554bcSPaul Brook qemu_set_irq(s->irq[n], level); 7672c6554bcSPaul Brook } 7689ee6e8bbSpbrook } 7699ee6e8bbSpbrook 7709ee6e8bbSpbrook static void stellaris_adc_trigger(void *opaque, int irq, int level) 7719ee6e8bbSpbrook { 772d6b109daSPhilippe Mathieu-Daudé StellarisADCState *s = opaque; 7732c6554bcSPaul Brook int n; 7749ee6e8bbSpbrook 7752c6554bcSPaul Brook for (n = 0; n < 4; n++) { 7762c6554bcSPaul Brook if ((s->actss & (1 << n)) == 0) { 7772c6554bcSPaul Brook continue; 7782c6554bcSPaul Brook } 7792c6554bcSPaul Brook 7802c6554bcSPaul Brook if (((s->emux >> (n * 4)) & 0xff) != 5) { 7812c6554bcSPaul Brook continue; 7829ee6e8bbSpbrook } 7839ee6e8bbSpbrook 78423e39294Spbrook /* Some applications use the ADC as a random number source, so introduce 78523e39294Spbrook some variation into the signal. */ 78623e39294Spbrook s->noise = s->noise * 314159 + 1; 7879ee6e8bbSpbrook /* ??? actual inputs not implemented. Return an arbitrary value. */ 7882c6554bcSPaul Brook stellaris_adc_fifo_write(s, n, 0x200 + ((s->noise >> 16) & 7)); 7892c6554bcSPaul Brook s->ris |= (1 << n); 7909ee6e8bbSpbrook stellaris_adc_update(s); 7919ee6e8bbSpbrook } 7922c6554bcSPaul Brook } 7939ee6e8bbSpbrook 794ad80e367SPeter Maydell static void stellaris_adc_reset_hold(Object *obj, ResetType type) 7959ee6e8bbSpbrook { 796bebd89e1SPhilippe Mathieu-Daudé StellarisADCState *s = STELLARIS_ADC(obj); 7979ee6e8bbSpbrook int n; 7989ee6e8bbSpbrook 7999ee6e8bbSpbrook for (n = 0; n < 4; n++) { 8009ee6e8bbSpbrook s->ssmux[n] = 0; 8019ee6e8bbSpbrook s->ssctl[n] = 0; 8029ee6e8bbSpbrook s->fifo[n].state = STELLARIS_ADC_FIFO_EMPTY; 8039ee6e8bbSpbrook } 8049ee6e8bbSpbrook } 8059ee6e8bbSpbrook 806a8170e5eSAvi Kivity static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, 80771a2df05SBenoît Canet unsigned size) 8089ee6e8bbSpbrook { 809d6b109daSPhilippe Mathieu-Daudé StellarisADCState *s = opaque; 8109ee6e8bbSpbrook 8119ee6e8bbSpbrook /* TODO: Implement this. */ 8129ee6e8bbSpbrook if (offset >= 0x40 && offset < 0xc0) { 8139ee6e8bbSpbrook int n; 8149ee6e8bbSpbrook n = (offset - 0x40) >> 5; 8159ee6e8bbSpbrook switch (offset & 0x1f) { 8169ee6e8bbSpbrook case 0x00: /* SSMUX */ 8179ee6e8bbSpbrook return s->ssmux[n]; 8189ee6e8bbSpbrook case 0x04: /* SSCTL */ 8199ee6e8bbSpbrook return s->ssctl[n]; 8209ee6e8bbSpbrook case 0x08: /* SSFIFO */ 8219ee6e8bbSpbrook return stellaris_adc_fifo_read(s, n); 8229ee6e8bbSpbrook case 0x0c: /* SSFSTAT */ 8239ee6e8bbSpbrook return s->fifo[n].state; 8249ee6e8bbSpbrook default: 8259ee6e8bbSpbrook break; 8269ee6e8bbSpbrook } 8279ee6e8bbSpbrook } 8289ee6e8bbSpbrook switch (offset) { 8299ee6e8bbSpbrook case 0x00: /* ACTSS */ 8309ee6e8bbSpbrook return s->actss; 8319ee6e8bbSpbrook case 0x04: /* RIS */ 8329ee6e8bbSpbrook return s->ris; 8339ee6e8bbSpbrook case 0x08: /* IM */ 8349ee6e8bbSpbrook return s->im; 8359ee6e8bbSpbrook case 0x0c: /* ISC */ 8369ee6e8bbSpbrook return s->ris & s->im; 8379ee6e8bbSpbrook case 0x10: /* OSTAT */ 8389ee6e8bbSpbrook return s->ostat; 8399ee6e8bbSpbrook case 0x14: /* EMUX */ 8409ee6e8bbSpbrook return s->emux; 8419ee6e8bbSpbrook case 0x18: /* USTAT */ 8429ee6e8bbSpbrook return s->ustat; 8439ee6e8bbSpbrook case 0x20: /* SSPRI */ 8449ee6e8bbSpbrook return s->sspri; 8459ee6e8bbSpbrook case 0x30: /* SAC */ 8469ee6e8bbSpbrook return s->sac; 8479ee6e8bbSpbrook default: 848df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 849df3692e0SPeter Maydell "stellaris_adc: read at bad offset 0x%x\n", (int)offset); 8509ee6e8bbSpbrook return 0; 8519ee6e8bbSpbrook } 8529ee6e8bbSpbrook } 8539ee6e8bbSpbrook 854a8170e5eSAvi Kivity static void stellaris_adc_write(void *opaque, hwaddr offset, 85571a2df05SBenoît Canet uint64_t value, unsigned size) 8569ee6e8bbSpbrook { 857d6b109daSPhilippe Mathieu-Daudé StellarisADCState *s = opaque; 8589ee6e8bbSpbrook 8599ee6e8bbSpbrook /* TODO: Implement this. */ 8609ee6e8bbSpbrook if (offset >= 0x40 && offset < 0xc0) { 8619ee6e8bbSpbrook int n; 8629ee6e8bbSpbrook n = (offset - 0x40) >> 5; 8639ee6e8bbSpbrook switch (offset & 0x1f) { 8649ee6e8bbSpbrook case 0x00: /* SSMUX */ 8659ee6e8bbSpbrook s->ssmux[n] = value & 0x33333333; 8669ee6e8bbSpbrook return; 8679ee6e8bbSpbrook case 0x04: /* SSCTL */ 8689ee6e8bbSpbrook if (value != 6) { 869df3692e0SPeter Maydell qemu_log_mask(LOG_UNIMP, 870df3692e0SPeter Maydell "ADC: Unimplemented sequence %" PRIx64 "\n", 8719ee6e8bbSpbrook value); 8729ee6e8bbSpbrook } 8739ee6e8bbSpbrook s->ssctl[n] = value; 8749ee6e8bbSpbrook return; 8759ee6e8bbSpbrook default: 8769ee6e8bbSpbrook break; 8779ee6e8bbSpbrook } 8789ee6e8bbSpbrook } 8799ee6e8bbSpbrook switch (offset) { 8809ee6e8bbSpbrook case 0x00: /* ACTSS */ 8819ee6e8bbSpbrook s->actss = value & 0xf; 8829ee6e8bbSpbrook break; 8839ee6e8bbSpbrook case 0x08: /* IM */ 8849ee6e8bbSpbrook s->im = value; 8859ee6e8bbSpbrook break; 8869ee6e8bbSpbrook case 0x0c: /* ISC */ 8879ee6e8bbSpbrook s->ris &= ~value; 8889ee6e8bbSpbrook break; 8899ee6e8bbSpbrook case 0x10: /* OSTAT */ 8909ee6e8bbSpbrook s->ostat &= ~value; 8919ee6e8bbSpbrook break; 8929ee6e8bbSpbrook case 0x14: /* EMUX */ 8939ee6e8bbSpbrook s->emux = value; 8949ee6e8bbSpbrook break; 8959ee6e8bbSpbrook case 0x18: /* USTAT */ 8969ee6e8bbSpbrook s->ustat &= ~value; 8979ee6e8bbSpbrook break; 8989ee6e8bbSpbrook case 0x20: /* SSPRI */ 8999ee6e8bbSpbrook s->sspri = value; 9009ee6e8bbSpbrook break; 9019ee6e8bbSpbrook case 0x28: /* PSSI */ 9029492e4b2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented\n"); 9039ee6e8bbSpbrook break; 9049ee6e8bbSpbrook case 0x30: /* SAC */ 9059ee6e8bbSpbrook s->sac = value; 9069ee6e8bbSpbrook break; 9079ee6e8bbSpbrook default: 908df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 909df3692e0SPeter Maydell "stellaris_adc: write at bad offset 0x%x\n", (int)offset); 9109ee6e8bbSpbrook } 9119ee6e8bbSpbrook stellaris_adc_update(s); 9129ee6e8bbSpbrook } 9139ee6e8bbSpbrook 91471a2df05SBenoît Canet static const MemoryRegionOps stellaris_adc_ops = { 91571a2df05SBenoît Canet .read = stellaris_adc_read, 91671a2df05SBenoît Canet .write = stellaris_adc_write, 91771a2df05SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 9189ee6e8bbSpbrook }; 9199ee6e8bbSpbrook 920cf1d31dcSJuan Quintela static const VMStateDescription vmstate_stellaris_adc = { 921cf1d31dcSJuan Quintela .name = "stellaris_adc", 922cf1d31dcSJuan Quintela .version_id = 1, 923cf1d31dcSJuan Quintela .minimum_version_id = 1, 924607ef570SRichard Henderson .fields = (const VMStateField[]) { 925d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(actss, StellarisADCState), 926d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ris, StellarisADCState), 927d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(im, StellarisADCState), 928d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(emux, StellarisADCState), 929d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ostat, StellarisADCState), 930d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ustat, StellarisADCState), 931d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(sspri, StellarisADCState), 932d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(sac, StellarisADCState), 933d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(fifo[0].state, StellarisADCState), 934d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32_ARRAY(fifo[0].data, StellarisADCState, 16), 935d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssmux[0], StellarisADCState), 936d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssctl[0], StellarisADCState), 937d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(fifo[1].state, StellarisADCState), 938d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32_ARRAY(fifo[1].data, StellarisADCState, 16), 939d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssmux[1], StellarisADCState), 940d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssctl[1], StellarisADCState), 941d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(fifo[2].state, StellarisADCState), 942d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32_ARRAY(fifo[2].data, StellarisADCState, 16), 943d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssmux[2], StellarisADCState), 944d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssctl[2], StellarisADCState), 945d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(fifo[3].state, StellarisADCState), 946d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32_ARRAY(fifo[3].data, StellarisADCState, 16), 947d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssmux[3], StellarisADCState), 948d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssctl[3], StellarisADCState), 949d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(noise, StellarisADCState), 950cf1d31dcSJuan Quintela VMSTATE_END_OF_LIST() 95123e39294Spbrook } 952cf1d31dcSJuan Quintela }; 95323e39294Spbrook 95415c4fff5Sxiaoqiang.zhao static void stellaris_adc_init(Object *obj) 9559ee6e8bbSpbrook { 95615c4fff5Sxiaoqiang.zhao DeviceState *dev = DEVICE(obj); 957d6b109daSPhilippe Mathieu-Daudé StellarisADCState *s = STELLARIS_ADC(obj); 95815c4fff5Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 9592c6554bcSPaul Brook int n; 9609ee6e8bbSpbrook 9612c6554bcSPaul Brook for (n = 0; n < 4; n++) { 9627df7f67aSAndreas Färber sysbus_init_irq(sbd, &s->irq[n]); 9632c6554bcSPaul Brook } 9649ee6e8bbSpbrook 96515c4fff5Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &stellaris_adc_ops, s, 96671a2df05SBenoît Canet "adc", 0x1000); 9677df7f67aSAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 9687df7f67aSAndreas Färber qdev_init_gpio_in(dev, stellaris_adc_trigger, 1); 9699ee6e8bbSpbrook } 9709ee6e8bbSpbrook 9719ee6e8bbSpbrook /* Board init. */ 97287409ea9SPhilippe Mathieu-Daudé static const stellaris_board_info stellaris_boards[] = { 9739ee6e8bbSpbrook { "LM3S811EVB", 9749ee6e8bbSpbrook 0, 9759ee6e8bbSpbrook 0x0032000e, 9769ee6e8bbSpbrook 0x001f001f, /* dc0 */ 9779ee6e8bbSpbrook 0x001132bf, 9789ee6e8bbSpbrook 0x01071013, 9799ee6e8bbSpbrook 0x3f0f01ff, 9809ee6e8bbSpbrook 0x0000001f, 981cf0dbb21Spbrook BP_OLED_I2C 9829ee6e8bbSpbrook }, 9839ee6e8bbSpbrook { "LM3S6965EVB", 9849ee6e8bbSpbrook 0x10010002, 9859ee6e8bbSpbrook 0x1073402e, 9869ee6e8bbSpbrook 0x00ff007f, /* dc0 */ 9879ee6e8bbSpbrook 0x001133ff, 9889ee6e8bbSpbrook 0x030f5317, 9899ee6e8bbSpbrook 0x0f0f87ff, 9909ee6e8bbSpbrook 0x5000007f, 991cf0dbb21Spbrook BP_OLED_SSI | BP_GAMEPAD 9929ee6e8bbSpbrook } 9939ee6e8bbSpbrook }; 9949ee6e8bbSpbrook 995ba1ba5ccSIgor Mammedov static void stellaris_init(MachineState *ms, stellaris_board_info *board) 9969ee6e8bbSpbrook { 997*7330c1c5SPhilippe Mathieu-Daudé static const int uart_irq[NUM_UART] = {5, 6, 33, 34}; 998*7330c1c5SPhilippe Mathieu-Daudé static const int timer_irq[NUM_GPTM] = {19, 21, 23, 35}; 999*7330c1c5SPhilippe Mathieu-Daudé static const uint32_t gpio_addr[NUM_GPIO] = 10009ee6e8bbSpbrook { 0x40004000, 0x40005000, 0x40006000, 0x40007000, 10019ee6e8bbSpbrook 0x40024000, 0x40025000, 0x40026000}; 1002*7330c1c5SPhilippe Mathieu-Daudé static const int gpio_irq[NUM_GPIO] = {0, 1, 2, 3, 4, 30, 31}; 10039ee6e8bbSpbrook 1004394c8bbfSPeter Maydell /* Memory map of SoC devices, from 1005394c8bbfSPeter Maydell * Stellaris LM3S6965 Microcontroller Data Sheet (rev I) 1006394c8bbfSPeter Maydell * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf 1007394c8bbfSPeter Maydell * 1008566528f8SMichel Heily * 40000000 wdtimer 1009394c8bbfSPeter Maydell * 40004000 GPIO 1010394c8bbfSPeter Maydell * 40005000 GPIO 1011394c8bbfSPeter Maydell * 40006000 GPIO 1012394c8bbfSPeter Maydell * 40007000 GPIO 1013394c8bbfSPeter Maydell * 40008000 SSI 1014394c8bbfSPeter Maydell * 4000c000 UART 1015394c8bbfSPeter Maydell * 4000d000 UART 1016394c8bbfSPeter Maydell * 4000e000 UART 1017394c8bbfSPeter Maydell * 40020000 i2c 1018394c8bbfSPeter Maydell * 40021000 i2c (unimplemented) 1019394c8bbfSPeter Maydell * 40024000 GPIO 1020394c8bbfSPeter Maydell * 40025000 GPIO 1021394c8bbfSPeter Maydell * 40026000 GPIO 1022394c8bbfSPeter Maydell * 40028000 PWM (unimplemented) 1023394c8bbfSPeter Maydell * 4002c000 QEI (unimplemented) 1024394c8bbfSPeter Maydell * 4002d000 QEI (unimplemented) 1025394c8bbfSPeter Maydell * 40030000 gptimer 1026394c8bbfSPeter Maydell * 40031000 gptimer 1027394c8bbfSPeter Maydell * 40032000 gptimer 1028394c8bbfSPeter Maydell * 40033000 gptimer 1029394c8bbfSPeter Maydell * 40038000 ADC 1030394c8bbfSPeter Maydell * 4003c000 analogue comparator (unimplemented) 1031394c8bbfSPeter Maydell * 40048000 ethernet 1032394c8bbfSPeter Maydell * 400fc000 hibernation module (unimplemented) 1033394c8bbfSPeter Maydell * 400fd000 flash memory control (unimplemented) 1034394c8bbfSPeter Maydell * 400fe000 system control 1035394c8bbfSPeter Maydell */ 1036394c8bbfSPeter Maydell 1037243b8602SPhilippe Mathieu-Daudé Object *soc_container; 1038*7330c1c5SPhilippe Mathieu-Daudé DeviceState *gpio_dev[NUM_GPIO], *armv7m, *nvic; 1039*7330c1c5SPhilippe Mathieu-Daudé qemu_irq gpio_in[NUM_GPIO][8]; 1040*7330c1c5SPhilippe Mathieu-Daudé qemu_irq gpio_out[NUM_GPIO][8]; 10419ee6e8bbSpbrook qemu_irq adc; 10429ee6e8bbSpbrook int sram_size; 10439ee6e8bbSpbrook int flash_size; 1044a5c82852SAndreas Färber I2CBus *i2c; 104540905a6aSPaul Brook DeviceState *dev; 10461e31d8eeSPeter Maydell DeviceState *ssys_dev; 10479ee6e8bbSpbrook int i; 104840905a6aSPaul Brook int j; 104913280845SDavid Woodhouse NICInfo *nd; 105013280845SDavid Woodhouse MACAddr mac; 10519ee6e8bbSpbrook 1052fe6ac447SAlistair Francis MemoryRegion *sram = g_new(MemoryRegion, 1); 1053fe6ac447SAlistair Francis MemoryRegion *flash = g_new(MemoryRegion, 1); 1054fe6ac447SAlistair Francis MemoryRegion *system_memory = get_system_memory(); 1055fe6ac447SAlistair Francis 1056fe6ac447SAlistair Francis flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024; 1057fe6ac447SAlistair Francis sram_size = ((board->dc0 >> 18) + 1) * 1024; 1058fe6ac447SAlistair Francis 1059e469b331SPeter Xu soc_container = object_new(TYPE_CONTAINER); 1060243b8602SPhilippe Mathieu-Daudé object_property_add_child(OBJECT(ms), "soc", soc_container); 1061243b8602SPhilippe Mathieu-Daudé 1062fe6ac447SAlistair Francis /* Flash programming is done via the SCU, so pretend it is ROM. */ 106316260006SPhilippe Mathieu-Daudé memory_region_init_rom(flash, NULL, "stellaris.flash", flash_size, 1064f8ed85acSMarkus Armbruster &error_fatal); 1065fe6ac447SAlistair Francis memory_region_add_subregion(system_memory, 0, flash); 1066fe6ac447SAlistair Francis 106798a99ce0SPeter Maydell memory_region_init_ram(sram, NULL, "stellaris.sram", sram_size, 1068f8ed85acSMarkus Armbruster &error_fatal); 1069fe6ac447SAlistair Francis memory_region_add_subregion(system_memory, 0x20000000, sram); 1070fe6ac447SAlistair Francis 1071a861b3e9SPeter Maydell /* 1072a861b3e9SPeter Maydell * Create the system-registers object early, because we will 1073a861b3e9SPeter Maydell * need its sysclk output. 1074a861b3e9SPeter Maydell */ 1075a861b3e9SPeter Maydell ssys_dev = qdev_new(TYPE_STELLARIS_SYS); 1076243b8602SPhilippe Mathieu-Daudé object_property_add_child(soc_container, "sys", OBJECT(ssys_dev)); 107713280845SDavid Woodhouse 107813280845SDavid Woodhouse /* 107913280845SDavid Woodhouse * Most devices come preprogrammed with a MAC address in the user data. 108013280845SDavid Woodhouse * Generate a MAC address now, if there isn't a matching -nic for it. 108113280845SDavid Woodhouse */ 108213280845SDavid Woodhouse nd = qemu_find_nic_info("stellaris_enet", true, "stellaris"); 108313280845SDavid Woodhouse if (nd) { 108413280845SDavid Woodhouse memcpy(mac.a, nd->macaddr.a, sizeof(mac.a)); 108513280845SDavid Woodhouse } else { 108613280845SDavid Woodhouse qemu_macaddr_default_if_unset(&mac); 108713280845SDavid Woodhouse } 108813280845SDavid Woodhouse 1089a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "user0", 109013280845SDavid Woodhouse mac.a[0] | (mac.a[1] << 8) | (mac.a[2] << 16)); 1091a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "user1", 109213280845SDavid Woodhouse mac.a[3] | (mac.a[4] << 8) | (mac.a[5] << 16)); 1093a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "did0", board->did0); 1094a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "did1", board->did1); 1095a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "dc0", board->dc0); 1096a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "dc1", board->dc1); 1097a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "dc2", board->dc2); 1098a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "dc3", board->dc3); 1099a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "dc4", board->dc4); 1100a861b3e9SPeter Maydell sysbus_realize_and_unref(SYS_BUS_DEVICE(ssys_dev), &error_fatal); 1101a861b3e9SPeter Maydell 110219266becSPhilippe Mathieu-Daudé armv7m = qdev_new(TYPE_ARMV7M); 110319266becSPhilippe Mathieu-Daudé object_property_add_child(soc_container, "v7m", OBJECT(armv7m)); 110419266becSPhilippe Mathieu-Daudé qdev_prop_set_uint32(armv7m, "num-irq", NUM_IRQ_LINES); 110519266becSPhilippe Mathieu-Daudé qdev_prop_set_uint8(armv7m, "num-prio-bits", NUM_PRIO_BITS); 110619266becSPhilippe Mathieu-Daudé qdev_prop_set_string(armv7m, "cpu-type", ms->cpu_type); 110719266becSPhilippe Mathieu-Daudé qdev_prop_set_bit(armv7m, "enable-bitband", true); 110819266becSPhilippe Mathieu-Daudé qdev_connect_clock_in(armv7m, "cpuclk", 11098ecda75fSPeter Maydell qdev_get_clock_out(ssys_dev, "SYSCLK")); 11108ecda75fSPeter Maydell /* This SoC does not connect the systick reference clock */ 111119266becSPhilippe Mathieu-Daudé object_property_set_link(OBJECT(armv7m), "memory", 11125325cc34SMarkus Armbruster OBJECT(get_system_memory()), &error_abort); 1113f04d4465SPeter Maydell /* This will exit with an error if the user passed us a bad cpu_type */ 111419266becSPhilippe Mathieu-Daudé sysbus_realize_and_unref(SYS_BUS_DEVICE(armv7m), &error_fatal); 111519266becSPhilippe Mathieu-Daudé nvic = armv7m; 11169ee6e8bbSpbrook 1117a861b3e9SPeter Maydell /* Now we can wire up the IRQ and MMIO of the system registers */ 1118a861b3e9SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(ssys_dev), 0, 0x400fe000); 1119a861b3e9SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(ssys_dev), 0, qdev_get_gpio_in(nvic, 28)); 1120a861b3e9SPeter Maydell 11219ee6e8bbSpbrook if (board->dc1 & (1 << 16)) { 11227df7f67aSAndreas Färber dev = sysbus_create_varargs(TYPE_STELLARIS_ADC, 0x40038000, 112320c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 14), 112420c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 15), 112520c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 16), 112620c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 17), 112720c59c38SMichael Davidsaver NULL); 112840905a6aSPaul Brook adc = qdev_get_gpio_in(dev, 0); 11299ee6e8bbSpbrook } else { 11309ee6e8bbSpbrook adc = NULL; 11319ee6e8bbSpbrook } 1132*7330c1c5SPhilippe Mathieu-Daudé for (i = 0; i < NUM_GPTM; i++) { 11339ee6e8bbSpbrook if (board->dc2 & (0x10000 << i)) { 1134d18fdd69SPeter Maydell SysBusDevice *sbd; 1135d18fdd69SPeter Maydell 1136d18fdd69SPeter Maydell dev = qdev_new(TYPE_STELLARIS_GPTM); 1137d18fdd69SPeter Maydell sbd = SYS_BUS_DEVICE(dev); 1138243b8602SPhilippe Mathieu-Daudé object_property_add_child(soc_container, "gptm[*]", OBJECT(dev)); 1139d18fdd69SPeter Maydell qdev_connect_clock_in(dev, "clk", 1140d18fdd69SPeter Maydell qdev_get_clock_out(ssys_dev, "SYSCLK")); 1141d18fdd69SPeter Maydell sysbus_realize_and_unref(sbd, &error_fatal); 1142d18fdd69SPeter Maydell sysbus_mmio_map(sbd, 0, 0x40030000 + i * 0x1000); 1143d18fdd69SPeter Maydell sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(nvic, timer_irq[i])); 114440905a6aSPaul Brook /* TODO: This is incorrect, but we get away with it because 114540905a6aSPaul Brook the ADC output is only ever pulsed. */ 114640905a6aSPaul Brook qdev_connect_gpio_out(dev, 0, adc); 11479ee6e8bbSpbrook } 11489ee6e8bbSpbrook } 11499ee6e8bbSpbrook 1150566528f8SMichel Heily if (board->dc1 & (1 << 3)) { /* watchdog present */ 11513e80f690SMarkus Armbruster dev = qdev_new(TYPE_LUMINARY_WATCHDOG); 1152243b8602SPhilippe Mathieu-Daudé object_property_add_child(soc_container, "wdg", OBJECT(dev)); 11531e31d8eeSPeter Maydell qdev_connect_clock_in(dev, "WDOGCLK", 11541e31d8eeSPeter Maydell qdev_get_clock_out(ssys_dev, "SYSCLK")); 1155566528f8SMichel Heily 11563c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 1157566528f8SMichel Heily sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1158566528f8SMichel Heily 0, 1159566528f8SMichel Heily 0x40000000u); 1160566528f8SMichel Heily sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1161566528f8SMichel Heily 0, 1162566528f8SMichel Heily qdev_get_gpio_in(nvic, 18)); 1163566528f8SMichel Heily } 1164566528f8SMichel Heily 1165566528f8SMichel Heily 1166*7330c1c5SPhilippe Mathieu-Daudé for (i = 0; i < NUM_GPIO; i++) { 11679ee6e8bbSpbrook if (board->dc4 & (1 << i)) { 11687063f49fSPeter Maydell gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i], 116920c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 117020c59c38SMichael Davidsaver gpio_irq[i])); 117140905a6aSPaul Brook for (j = 0; j < 8; j++) { 117240905a6aSPaul Brook gpio_in[i][j] = qdev_get_gpio_in(gpio_dev[i], j); 117340905a6aSPaul Brook gpio_out[i][j] = NULL; 117440905a6aSPaul Brook } 11759ee6e8bbSpbrook } 11769ee6e8bbSpbrook } 11779ee6e8bbSpbrook 11789ee6e8bbSpbrook if (board->dc2 & (1 << 12)) { 117920c59c38SMichael Davidsaver dev = sysbus_create_simple(TYPE_STELLARIS_I2C, 0x40020000, 118020c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 8)); 1181a5c82852SAndreas Färber i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); 1182cf0dbb21Spbrook if (board->peripherals & BP_OLED_I2C) { 11831373b15bSPhilippe Mathieu-Daudé i2c_slave_create_simple(i2c, "ssd0303", 0x3d); 11849ee6e8bbSpbrook } 11859ee6e8bbSpbrook } 11869ee6e8bbSpbrook 1187*7330c1c5SPhilippe Mathieu-Daudé for (i = 0; i < NUM_UART; i++) { 11889ee6e8bbSpbrook if (board->dc2 & (1 << i)) { 1189b7f93098SPhilippe Mathieu-Daudé SysBusDevice *sbd; 1190b7f93098SPhilippe Mathieu-Daudé 1191b7f93098SPhilippe Mathieu-Daudé dev = qdev_new("pl011_luminary"); 1192243b8602SPhilippe Mathieu-Daudé object_property_add_child(soc_container, "uart[*]", OBJECT(dev)); 1193b7f93098SPhilippe Mathieu-Daudé sbd = SYS_BUS_DEVICE(dev); 1194b7f93098SPhilippe Mathieu-Daudé qdev_prop_set_chr(dev, "chardev", serial_hd(i)); 1195b7f93098SPhilippe Mathieu-Daudé sysbus_realize_and_unref(sbd, &error_fatal); 1196b7f93098SPhilippe Mathieu-Daudé sysbus_mmio_map(sbd, 0, 0x4000c000 + i * 0x1000); 1197b7f93098SPhilippe Mathieu-Daudé sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(nvic, uart_irq[i])); 11989ee6e8bbSpbrook } 11999ee6e8bbSpbrook } 12009ee6e8bbSpbrook if (board->dc2 & (1 << 4)) { 120120c59c38SMichael Davidsaver dev = sysbus_create_simple("pl022", 0x40008000, 120220c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 7)); 1203cf0dbb21Spbrook if (board->peripherals & BP_OLED_SSI) { 12045493e33fSPaul Brook void *bus; 12058120e714SPeter A. G. Crosthwaite DeviceState *sddev; 12068120e714SPeter A. G. Crosthwaite DeviceState *ssddev; 120736aa285fSMarkus Armbruster DriveInfo *dinfo; 120836aa285fSMarkus Armbruster DeviceState *carddev; 1209d0a030d8SZongyuan Li DeviceState *gpio_d_splitter; 121036aa285fSMarkus Armbruster BlockBackend *blk; 1211775616c3Spbrook 12125092e014SPeter Maydell /* 12135092e014SPeter Maydell * Some boards have both an OLED controller and SD card connected to 12148120e714SPeter A. G. Crosthwaite * the same SSI port, with the SD card chip select connected to a 12158120e714SPeter A. G. Crosthwaite * GPIO pin. Technically the OLED chip select is connected to the 12168120e714SPeter A. G. Crosthwaite * SSI Fss pin. We do not bother emulating that as both devices 12178120e714SPeter A. G. Crosthwaite * should never be selected simultaneously, and our OLED controller 12188120e714SPeter A. G. Crosthwaite * ignores stray 0xff commands that occur when deselecting the SD 12198120e714SPeter A. G. Crosthwaite * card. 12205092e014SPeter Maydell * 12215092e014SPeter Maydell * The h/w wiring is: 12225092e014SPeter Maydell * - GPIO pin D0 is wired to the active-low SD card chip select 12235092e014SPeter Maydell * - GPIO pin A3 is wired to the active-low OLED chip select 12245092e014SPeter Maydell * - The SoC wiring of the PL061 "auxiliary function" for A3 is 12255092e014SPeter Maydell * SSI0Fss ("frame signal"), which is an output from the SoC's 12265092e014SPeter Maydell * SSI controller. The SSI controller takes SSI0Fss low when it 12275092e014SPeter Maydell * transmits a frame, so it can work as a chip-select signal. 12285092e014SPeter Maydell * - GPIO A4 is aux-function SSI0Rx, and wired to the SD card Tx 12295092e014SPeter Maydell * (the OLED never sends data to the CPU, so no wiring needed) 12305092e014SPeter Maydell * - GPIO A5 is aux-function SSI0Tx, and wired to the SD card Rx 12315092e014SPeter Maydell * and the OLED display-data-in 12325092e014SPeter Maydell * - GPIO A2 is aux-function SSI0Clk, wired to SD card and OLED 12335092e014SPeter Maydell * serial-clock input 12345092e014SPeter Maydell * So a guest that wants to use the OLED can configure the PL061 12355092e014SPeter Maydell * to make pins A2, A3, A5 aux-function, so they are connected 12365092e014SPeter Maydell * directly to the SSI controller. When the SSI controller sends 12375092e014SPeter Maydell * data it asserts SSI0Fss which selects the OLED. 12385092e014SPeter Maydell * A guest that wants to use the SD card configures A2, A4 and A5 12395092e014SPeter Maydell * as aux-function, but leaves A3 as a software-controlled GPIO 12405092e014SPeter Maydell * line. It asserts the SD card chip-select by using the PL061 12415092e014SPeter Maydell * to control pin D0, and lets the SSI controller handle Clk, Tx 12425092e014SPeter Maydell * and Rx. (The SSI controller asserts Fss during tx cycles as 12435092e014SPeter Maydell * usual, but because A3 is not set to aux-function this is not 12445092e014SPeter Maydell * forwarded to the OLED, and so the OLED stays unselected.) 12455092e014SPeter Maydell * 12465092e014SPeter Maydell * The QEMU implementation instead is: 12475092e014SPeter Maydell * - GPIO pin D0 is wired to the active-low SD card chip select, 12485092e014SPeter Maydell * and also to the OLED chip-select which is implemented 12495092e014SPeter Maydell * as *active-high* 12505092e014SPeter Maydell * - SSI controller signals go to the devices regardless of 12515092e014SPeter Maydell * whether the guest programs A2, A4, A5 as aux-function or not 12525092e014SPeter Maydell * 12535092e014SPeter Maydell * The problem with this implementation is if the guest doesn't 12545092e014SPeter Maydell * care about the SD card and only uses the OLED. In that case it 12555092e014SPeter Maydell * may choose never to do anything with D0 (leaving it in its 12565092e014SPeter Maydell * default floating state, which reliably leaves the card disabled 12575092e014SPeter Maydell * because an SD card has a pullup on CS within the card itself), 12585092e014SPeter Maydell * and only set up A2, A3, A5. This for us would mean the OLED 12595092e014SPeter Maydell * never gets the chip-select assert it needs. We work around 12605092e014SPeter Maydell * this with a manual raise of D0 here (despite board creation 12615092e014SPeter Maydell * code being the wrong place to raise IRQ lines) to put the OLED 12625092e014SPeter Maydell * into an initially selected state. 12635092e014SPeter Maydell * 12645092e014SPeter Maydell * In theory the right way to model this would be: 12655092e014SPeter Maydell * - Implement aux-function support in the PL061, with an 12665092e014SPeter Maydell * extra set of AFIN and AFOUT GPIO lines (set up so that 12675092e014SPeter Maydell * if a GPIO line is in auxfn mode the main GPIO in and out 12685092e014SPeter Maydell * track the AFIN and AFOUT lines) 12695092e014SPeter Maydell * - Wire the AFOUT for D0 up to either a line from the 12705092e014SPeter Maydell * SSI controller that's pulled low around every transmit, 12715092e014SPeter Maydell * or at least to an always-0 line here on the board 12725092e014SPeter Maydell * - Make the ssd0323 OLED controller chipselect active-low 12738120e714SPeter A. G. Crosthwaite */ 12745493e33fSPaul Brook bus = qdev_get_child_bus(dev, "ssi"); 1275ec7e429bSPhilippe Mathieu-Daudé sddev = ssi_create_peripheral(bus, "ssi-sd"); 127636aa285fSMarkus Armbruster 127736aa285fSMarkus Armbruster dinfo = drive_get(IF_SD, 0, 0); 127836aa285fSMarkus Armbruster blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; 1279c3287c0fSCédric Le Goater carddev = qdev_new(TYPE_SD_CARD_SPI); 128036aa285fSMarkus Armbruster qdev_prop_set_drive_err(carddev, "drive", blk, &error_fatal); 128136aa285fSMarkus Armbruster qdev_realize_and_unref(carddev, 128236aa285fSMarkus Armbruster qdev_get_child_bus(sddev, "sd-bus"), 128336aa285fSMarkus Armbruster &error_fatal); 128436aa285fSMarkus Armbruster 1285a617e65fSCédric Le Goater ssddev = qdev_new("ssd0323"); 12867e4a8d9dSPhilippe Mathieu-Daudé object_property_add_child(OBJECT(ms), "oled", OBJECT(ssddev)); 1287a617e65fSCédric Le Goater qdev_prop_set_uint8(ssddev, "cs", 1); 1288a617e65fSCédric Le Goater qdev_realize_and_unref(ssddev, bus, &error_fatal); 1289d0a030d8SZongyuan Li 1290d0a030d8SZongyuan Li gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ); 12917e4a8d9dSPhilippe Mathieu-Daudé object_property_add_child(OBJECT(ms), "splitter", 12927e4a8d9dSPhilippe Mathieu-Daudé OBJECT(gpio_d_splitter)); 1293d0a030d8SZongyuan Li qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2); 1294d0a030d8SZongyuan Li qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal); 1295d0a030d8SZongyuan Li qdev_connect_gpio_out( 1296d0a030d8SZongyuan Li gpio_d_splitter, 0, 1297d0a030d8SZongyuan Li qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0)); 1298d0a030d8SZongyuan Li qdev_connect_gpio_out( 1299d0a030d8SZongyuan Li gpio_d_splitter, 1, 1300de77914eSPeter Crosthwaite qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0)); 1301d0a030d8SZongyuan Li gpio_out[GPIO_D][0] = qdev_get_gpio_in(gpio_d_splitter, 0); 1302d0a030d8SZongyuan Li 1303de77914eSPeter Crosthwaite gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0); 13045493e33fSPaul Brook 1305775616c3Spbrook /* Make sure the select pin is high. */ 1306775616c3Spbrook qemu_irq_raise(gpio_out[GPIO_D][0]); 13079ee6e8bbSpbrook } 13089ee6e8bbSpbrook } 1309a5580466SPaul Brook if (board->dc4 & (1 << 28)) { 1310a5580466SPaul Brook DeviceState *enet; 1311a5580466SPaul Brook 13123e80f690SMarkus Armbruster enet = qdev_new("stellaris_enet"); 1313243b8602SPhilippe Mathieu-Daudé object_property_add_child(soc_container, "enet", OBJECT(enet)); 131413280845SDavid Woodhouse if (nd) { 131513280845SDavid Woodhouse qdev_set_nic_properties(enet, nd); 131613280845SDavid Woodhouse } else { 131713280845SDavid Woodhouse qdev_prop_set_macaddr(enet, "mac", mac.a); 131813280845SDavid Woodhouse } 131913280845SDavid Woodhouse 13203c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(enet), &error_fatal); 13211356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(enet), 0, 0x40048000); 132220c59c38SMichael Davidsaver sysbus_connect_irq(SYS_BUS_DEVICE(enet), 0, qdev_get_gpio_in(nvic, 42)); 1323a5580466SPaul Brook } 1324cf0dbb21Spbrook if (board->peripherals & BP_GAMEPAD) { 1325a75f336bSPeter Maydell QList *gpad_keycode_list = qlist_new(); 13267c76f397SPeter Maydell static const int gpad_keycode[5] = { 13277c76f397SPeter Maydell Q_KEY_CODE_UP, Q_KEY_CODE_DOWN, Q_KEY_CODE_LEFT, 13287c76f397SPeter Maydell Q_KEY_CODE_RIGHT, Q_KEY_CODE_CTRL, 13297c76f397SPeter Maydell }; 1330a75f336bSPeter Maydell DeviceState *gpad; 1331cf0dbb21Spbrook 1332a75f336bSPeter Maydell gpad = qdev_new(TYPE_STELLARIS_GAMEPAD); 13337e4a8d9dSPhilippe Mathieu-Daudé object_property_add_child(OBJECT(ms), "gamepad", OBJECT(gpad)); 1334a75f336bSPeter Maydell for (i = 0; i < ARRAY_SIZE(gpad_keycode); i++) { 1335a75f336bSPeter Maydell qlist_append_int(gpad_keycode_list, gpad_keycode[i]); 1336a75f336bSPeter Maydell } 1337a75f336bSPeter Maydell qdev_prop_set_array(gpad, "keycodes", gpad_keycode_list); 1338a75f336bSPeter Maydell sysbus_realize_and_unref(SYS_BUS_DEVICE(gpad), &error_fatal); 1339cf0dbb21Spbrook 1340a75f336bSPeter Maydell qdev_connect_gpio_out(gpad, 0, 1341a75f336bSPeter Maydell qemu_irq_invert(gpio_in[GPIO_E][0])); /* up */ 1342a75f336bSPeter Maydell qdev_connect_gpio_out(gpad, 1, 1343a75f336bSPeter Maydell qemu_irq_invert(gpio_in[GPIO_E][1])); /* down */ 1344a75f336bSPeter Maydell qdev_connect_gpio_out(gpad, 2, 1345a75f336bSPeter Maydell qemu_irq_invert(gpio_in[GPIO_E][2])); /* left */ 1346a75f336bSPeter Maydell qdev_connect_gpio_out(gpad, 3, 1347a75f336bSPeter Maydell qemu_irq_invert(gpio_in[GPIO_E][3])); /* right */ 1348a75f336bSPeter Maydell qdev_connect_gpio_out(gpad, 4, 1349a75f336bSPeter Maydell qemu_irq_invert(gpio_in[GPIO_F][1])); /* select */ 1350cf0dbb21Spbrook } 135140905a6aSPaul Brook for (i = 0; i < 7; i++) { 135240905a6aSPaul Brook if (board->dc4 & (1 << i)) { 135340905a6aSPaul Brook for (j = 0; j < 8; j++) { 135440905a6aSPaul Brook if (gpio_out[i][j]) { 135540905a6aSPaul Brook qdev_connect_gpio_out(gpio_dev[i], j, gpio_out[i][j]); 135640905a6aSPaul Brook } 135740905a6aSPaul Brook } 135840905a6aSPaul Brook } 135940905a6aSPaul Brook } 1360aecfbbc9SPeter Maydell 1361aecfbbc9SPeter Maydell /* Add dummy regions for the devices we don't implement yet, 1362aecfbbc9SPeter Maydell * so guest accesses don't cause unlogged crashes. 1363aecfbbc9SPeter Maydell */ 1364aecfbbc9SPeter Maydell create_unimplemented_device("i2c-2", 0x40021000, 0x1000); 1365aecfbbc9SPeter Maydell create_unimplemented_device("PWM", 0x40028000, 0x1000); 1366aecfbbc9SPeter Maydell create_unimplemented_device("QEI-0", 0x4002c000, 0x1000); 1367aecfbbc9SPeter Maydell create_unimplemented_device("QEI-1", 0x4002d000, 0x1000); 1368aecfbbc9SPeter Maydell create_unimplemented_device("analogue-comparator", 0x4003c000, 0x1000); 1369aecfbbc9SPeter Maydell create_unimplemented_device("hibernation", 0x400fc000, 0x1000); 1370aecfbbc9SPeter Maydell create_unimplemented_device("flash-control", 0x400fd000, 0x1000); 1371f04d4465SPeter Maydell 1372deeb9969SPhilippe Mathieu-Daudé armv7m_load_kernel(ARMV7M(armv7m)->cpu, ms->kernel_filename, 0, flash_size); 13739ee6e8bbSpbrook } 13749ee6e8bbSpbrook 13759ee6e8bbSpbrook /* FIXME: Figure out how to generate these from stellaris_boards. */ 13763ef96221SMarcel Apfelbaum static void lm3s811evb_init(MachineState *machine) 13779ee6e8bbSpbrook { 1378ba1ba5ccSIgor Mammedov stellaris_init(machine, &stellaris_boards[0]); 13799ee6e8bbSpbrook } 13809ee6e8bbSpbrook 13813ef96221SMarcel Apfelbaum static void lm3s6965evb_init(MachineState *machine) 13829ee6e8bbSpbrook { 1383ba1ba5ccSIgor Mammedov stellaris_init(machine, &stellaris_boards[1]); 13849ee6e8bbSpbrook } 13859ee6e8bbSpbrook 138682634b58SPhilippe Mathieu-Daudé /* 138782634b58SPhilippe Mathieu-Daudé * Stellaris LM3S811 Evaluation Board Schematics: 138882634b58SPhilippe Mathieu-Daudé * https://www.ti.com/lit/ug/symlink/spmu030.pdf 138982634b58SPhilippe Mathieu-Daudé */ 13908a661aeaSAndreas Färber static void lm3s811evb_class_init(ObjectClass *oc, void *data) 1391f80f9ec9SAnthony Liguori { 13928a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 13938a661aeaSAndreas Färber 1394fd8f71b9SPhilippe Mathieu-Daudé mc->desc = "Stellaris LM3S811EVB (Cortex-M3)"; 1395e264d29dSEduardo Habkost mc->init = lm3s811evb_init; 13964672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 1397ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 1398f80f9ec9SAnthony Liguori } 1399f80f9ec9SAnthony Liguori 14008a661aeaSAndreas Färber static const TypeInfo lm3s811evb_type = { 14018a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("lm3s811evb"), 14028a661aeaSAndreas Färber .parent = TYPE_MACHINE, 14038a661aeaSAndreas Färber .class_init = lm3s811evb_class_init, 14048a661aeaSAndreas Färber }; 1405e264d29dSEduardo Habkost 140682634b58SPhilippe Mathieu-Daudé /* 140782634b58SPhilippe Mathieu-Daudé * Stellaris: LM3S6965 Evaluation Board Schematics: 140882634b58SPhilippe Mathieu-Daudé * https://www.ti.com/lit/ug/symlink/spmu029.pdf 140982634b58SPhilippe Mathieu-Daudé */ 14108a661aeaSAndreas Färber static void lm3s6965evb_class_init(ObjectClass *oc, void *data) 1411e264d29dSEduardo Habkost { 14128a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 14138a661aeaSAndreas Färber 1414fd8f71b9SPhilippe Mathieu-Daudé mc->desc = "Stellaris LM3S6965EVB (Cortex-M3)"; 1415e264d29dSEduardo Habkost mc->init = lm3s6965evb_init; 14164672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 1417ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 1418e264d29dSEduardo Habkost } 1419e264d29dSEduardo Habkost 14208a661aeaSAndreas Färber static const TypeInfo lm3s6965evb_type = { 14218a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("lm3s6965evb"), 14228a661aeaSAndreas Färber .parent = TYPE_MACHINE, 14238a661aeaSAndreas Färber .class_init = lm3s6965evb_class_init, 14248a661aeaSAndreas Färber }; 14258a661aeaSAndreas Färber 14268a661aeaSAndreas Färber static void stellaris_machine_init(void) 14278a661aeaSAndreas Färber { 14288a661aeaSAndreas Färber type_register_static(&lm3s811evb_type); 14298a661aeaSAndreas Färber type_register_static(&lm3s6965evb_type); 14308a661aeaSAndreas Färber } 14318a661aeaSAndreas Färber 14320e6aac87SEduardo Habkost type_init(stellaris_machine_init) 1433f80f9ec9SAnthony Liguori 1434999e12bbSAnthony Liguori static void stellaris_i2c_class_init(ObjectClass *klass, void *data) 1435999e12bbSAnthony Liguori { 143615c4fff5Sxiaoqiang.zhao DeviceClass *dc = DEVICE_CLASS(klass); 1437cee78fa5SPhilippe Mathieu-Daudé ResettableClass *rc = RESETTABLE_CLASS(klass); 1438999e12bbSAnthony Liguori 1439cee78fa5SPhilippe Mathieu-Daudé rc->phases.enter = stellaris_i2c_reset_enter; 1440cee78fa5SPhilippe Mathieu-Daudé rc->phases.hold = stellaris_i2c_reset_hold; 1441cee78fa5SPhilippe Mathieu-Daudé rc->phases.exit = stellaris_i2c_reset_exit; 144215c4fff5Sxiaoqiang.zhao dc->vmsd = &vmstate_stellaris_i2c; 1443999e12bbSAnthony Liguori } 1444999e12bbSAnthony Liguori 14458c43a6f0SAndreas Färber static const TypeInfo stellaris_i2c_info = { 1446d94a4015SAndreas Färber .name = TYPE_STELLARIS_I2C, 144739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 144839bffca2SAnthony Liguori .instance_size = sizeof(stellaris_i2c_state), 144915c4fff5Sxiaoqiang.zhao .instance_init = stellaris_i2c_init, 1450999e12bbSAnthony Liguori .class_init = stellaris_i2c_class_init, 1451999e12bbSAnthony Liguori }; 1452999e12bbSAnthony Liguori 1453999e12bbSAnthony Liguori static void stellaris_adc_class_init(ObjectClass *klass, void *data) 1454999e12bbSAnthony Liguori { 145515c4fff5Sxiaoqiang.zhao DeviceClass *dc = DEVICE_CLASS(klass); 1456bebd89e1SPhilippe Mathieu-Daudé ResettableClass *rc = RESETTABLE_CLASS(klass); 1457999e12bbSAnthony Liguori 1458bebd89e1SPhilippe Mathieu-Daudé rc->phases.hold = stellaris_adc_reset_hold; 145915c4fff5Sxiaoqiang.zhao dc->vmsd = &vmstate_stellaris_adc; 1460999e12bbSAnthony Liguori } 1461999e12bbSAnthony Liguori 14628c43a6f0SAndreas Färber static const TypeInfo stellaris_adc_info = { 14637df7f67aSAndreas Färber .name = TYPE_STELLARIS_ADC, 146439bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1465d6b109daSPhilippe Mathieu-Daudé .instance_size = sizeof(StellarisADCState), 146615c4fff5Sxiaoqiang.zhao .instance_init = stellaris_adc_init, 1467999e12bbSAnthony Liguori .class_init = stellaris_adc_class_init, 1468999e12bbSAnthony Liguori }; 1469999e12bbSAnthony Liguori 14704bebb9adSPeter Maydell static void stellaris_sys_class_init(ObjectClass *klass, void *data) 14714bebb9adSPeter Maydell { 14724bebb9adSPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 14734bebb9adSPeter Maydell ResettableClass *rc = RESETTABLE_CLASS(klass); 14744bebb9adSPeter Maydell 14754bebb9adSPeter Maydell dc->vmsd = &vmstate_stellaris_sys; 14764bebb9adSPeter Maydell rc->phases.enter = stellaris_sys_reset_enter; 14774bebb9adSPeter Maydell rc->phases.hold = stellaris_sys_reset_hold; 14784bebb9adSPeter Maydell rc->phases.exit = stellaris_sys_reset_exit; 14794bebb9adSPeter Maydell device_class_set_props(dc, stellaris_sys_properties); 14804bebb9adSPeter Maydell } 14814bebb9adSPeter Maydell 14824bebb9adSPeter Maydell static const TypeInfo stellaris_sys_info = { 14834bebb9adSPeter Maydell .name = TYPE_STELLARIS_SYS, 14844bebb9adSPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 14854bebb9adSPeter Maydell .instance_size = sizeof(ssys_state), 14864bebb9adSPeter Maydell .instance_init = stellaris_sys_instance_init, 14874bebb9adSPeter Maydell .class_init = stellaris_sys_class_init, 14884bebb9adSPeter Maydell }; 14894bebb9adSPeter Maydell 149083f7d43aSAndreas Färber static void stellaris_register_types(void) 14911de9610cSPaul Brook { 149239bffca2SAnthony Liguori type_register_static(&stellaris_i2c_info); 149339bffca2SAnthony Liguori type_register_static(&stellaris_adc_info); 14944bebb9adSPeter Maydell type_register_static(&stellaris_sys_info); 14951de9610cSPaul Brook } 14961de9610cSPaul Brook 149783f7d43aSAndreas Färber type_init(stellaris_register_types) 1498