xref: /qemu/hw/arm/stellaris.c (revision 683754c7b61f9e2ff098720ec80c9ab86c54663d)
19ee6e8bbSpbrook /*
21654b2d6Saurel32  * Luminary Micro Stellaris peripherals
39ee6e8bbSpbrook  *
49ee6e8bbSpbrook  * Copyright (c) 2006 CodeSourcery.
59ee6e8bbSpbrook  * Written by Paul Brook
69ee6e8bbSpbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
89ee6e8bbSpbrook  */
99ee6e8bbSpbrook 
1012b16722SPeter Maydell #include "qemu/osdep.h"
11da34e65cSMarkus Armbruster #include "qapi/error.h"
1283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
138fd06719SAlistair Francis #include "hw/ssi/ssi.h"
1412ec8bd5SPeter Maydell #include "hw/arm/boot.h"
151de7afc9SPaolo Bonzini #include "qemu/timer.h"
160d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
171422e32dSPaolo Bonzini #include "net/net.h"
1883c9f4caSPaolo Bonzini #include "hw/boards.h"
1903dd024fSPaolo Bonzini #include "qemu/log.h"
20022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
21d69ffb5bSMichael Davidsaver #include "sysemu/sysemu.h"
22f04d4465SPeter Maydell #include "hw/arm/armv7m.h"
23f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h"
2498fa3327SPhilippe Mathieu-Daudé #include "hw/input/gamepad.h"
2564552b6bSMarkus Armbruster #include "hw/irq.h"
26566528f8SMichel Heily #include "hw/watchdog/cmsdk-apb-watchdog.h"
27d6454270SMarkus Armbruster #include "migration/vmstate.h"
28aecfbbc9SPeter Maydell #include "hw/misc/unimp.h"
29f3eb7557SPeter Maydell #include "hw/timer/stellaris-gptm.h"
301e31d8eeSPeter Maydell #include "hw/qdev-clock.h"
31db1015e9SEduardo Habkost #include "qom/object.h"
329ee6e8bbSpbrook 
33cf0dbb21Spbrook #define GPIO_A 0
34cf0dbb21Spbrook #define GPIO_B 1
35cf0dbb21Spbrook #define GPIO_C 2
36cf0dbb21Spbrook #define GPIO_D 3
37cf0dbb21Spbrook #define GPIO_E 4
38cf0dbb21Spbrook #define GPIO_F 5
39cf0dbb21Spbrook #define GPIO_G 6
40cf0dbb21Spbrook 
41cf0dbb21Spbrook #define BP_OLED_I2C  0x01
42cf0dbb21Spbrook #define BP_OLED_SSI  0x02
43cf0dbb21Spbrook #define BP_GAMEPAD   0x04
44cf0dbb21Spbrook 
458b47b7daSAlistair Francis #define NUM_IRQ_LINES 64
468b47b7daSAlistair Francis 
479ee6e8bbSpbrook typedef const struct {
489ee6e8bbSpbrook     const char *name;
499ee6e8bbSpbrook     uint32_t did0;
509ee6e8bbSpbrook     uint32_t did1;
519ee6e8bbSpbrook     uint32_t dc0;
529ee6e8bbSpbrook     uint32_t dc1;
539ee6e8bbSpbrook     uint32_t dc2;
549ee6e8bbSpbrook     uint32_t dc3;
559ee6e8bbSpbrook     uint32_t dc4;
56cf0dbb21Spbrook     uint32_t peripherals;
579ee6e8bbSpbrook } stellaris_board_info;
589ee6e8bbSpbrook 
599ee6e8bbSpbrook /* System controller.  */
609ee6e8bbSpbrook 
614bebb9adSPeter Maydell #define TYPE_STELLARIS_SYS "stellaris-sys"
624bebb9adSPeter Maydell OBJECT_DECLARE_SIMPLE_TYPE(ssys_state, STELLARIS_SYS)
634bebb9adSPeter Maydell 
644bebb9adSPeter Maydell struct ssys_state {
654bebb9adSPeter Maydell     SysBusDevice parent_obj;
664bebb9adSPeter Maydell 
675699301fSBenoît Canet     MemoryRegion iomem;
689ee6e8bbSpbrook     uint32_t pborctl;
699ee6e8bbSpbrook     uint32_t ldopctl;
709ee6e8bbSpbrook     uint32_t int_status;
719ee6e8bbSpbrook     uint32_t int_mask;
729ee6e8bbSpbrook     uint32_t resc;
739ee6e8bbSpbrook     uint32_t rcc;
74dc804ab7SEngin AYDOGAN     uint32_t rcc2;
759ee6e8bbSpbrook     uint32_t rcgc[3];
769ee6e8bbSpbrook     uint32_t scgc[3];
779ee6e8bbSpbrook     uint32_t dcgc[3];
789ee6e8bbSpbrook     uint32_t clkvclr;
799ee6e8bbSpbrook     uint32_t ldoarst;
804bebb9adSPeter Maydell     qemu_irq irq;
811e31d8eeSPeter Maydell     Clock *sysclk;
824bebb9adSPeter Maydell     /* Properties (all read-only registers) */
83eea589ccSpbrook     uint32_t user0;
84eea589ccSpbrook     uint32_t user1;
854bebb9adSPeter Maydell     uint32_t did0;
864bebb9adSPeter Maydell     uint32_t did1;
874bebb9adSPeter Maydell     uint32_t dc0;
884bebb9adSPeter Maydell     uint32_t dc1;
894bebb9adSPeter Maydell     uint32_t dc2;
904bebb9adSPeter Maydell     uint32_t dc3;
914bebb9adSPeter Maydell     uint32_t dc4;
924bebb9adSPeter Maydell };
939ee6e8bbSpbrook 
949ee6e8bbSpbrook static void ssys_update(ssys_state *s)
959ee6e8bbSpbrook {
969ee6e8bbSpbrook   qemu_set_irq(s->irq, (s->int_status & s->int_mask) != 0);
979ee6e8bbSpbrook }
989ee6e8bbSpbrook 
999ee6e8bbSpbrook static uint32_t pllcfg_sandstorm[16] = {
1009ee6e8bbSpbrook     0x31c0, /* 1 Mhz */
1019ee6e8bbSpbrook     0x1ae0, /* 1.8432 Mhz */
1029ee6e8bbSpbrook     0x18c0, /* 2 Mhz */
1039ee6e8bbSpbrook     0xd573, /* 2.4576 Mhz */
1049ee6e8bbSpbrook     0x37a6, /* 3.57954 Mhz */
1059ee6e8bbSpbrook     0x1ae2, /* 3.6864 Mhz */
1069ee6e8bbSpbrook     0x0c40, /* 4 Mhz */
1079ee6e8bbSpbrook     0x98bc, /* 4.906 Mhz */
1089ee6e8bbSpbrook     0x935b, /* 4.9152 Mhz */
1099ee6e8bbSpbrook     0x09c0, /* 5 Mhz */
1109ee6e8bbSpbrook     0x4dee, /* 5.12 Mhz */
1119ee6e8bbSpbrook     0x0c41, /* 6 Mhz */
1129ee6e8bbSpbrook     0x75db, /* 6.144 Mhz */
1139ee6e8bbSpbrook     0x1ae6, /* 7.3728 Mhz */
1149ee6e8bbSpbrook     0x0600, /* 8 Mhz */
1159ee6e8bbSpbrook     0x585b /* 8.192 Mhz */
1169ee6e8bbSpbrook };
1179ee6e8bbSpbrook 
1189ee6e8bbSpbrook static uint32_t pllcfg_fury[16] = {
1199ee6e8bbSpbrook     0x3200, /* 1 Mhz */
1209ee6e8bbSpbrook     0x1b20, /* 1.8432 Mhz */
1219ee6e8bbSpbrook     0x1900, /* 2 Mhz */
1229ee6e8bbSpbrook     0xf42b, /* 2.4576 Mhz */
1239ee6e8bbSpbrook     0x37e3, /* 3.57954 Mhz */
1249ee6e8bbSpbrook     0x1b21, /* 3.6864 Mhz */
1259ee6e8bbSpbrook     0x0c80, /* 4 Mhz */
1269ee6e8bbSpbrook     0x98ee, /* 4.906 Mhz */
1279ee6e8bbSpbrook     0xd5b4, /* 4.9152 Mhz */
1289ee6e8bbSpbrook     0x0a00, /* 5 Mhz */
1299ee6e8bbSpbrook     0x4e27, /* 5.12 Mhz */
1309ee6e8bbSpbrook     0x1902, /* 6 Mhz */
1319ee6e8bbSpbrook     0xec1c, /* 6.144 Mhz */
1329ee6e8bbSpbrook     0x1b23, /* 7.3728 Mhz */
1339ee6e8bbSpbrook     0x0640, /* 8 Mhz */
1349ee6e8bbSpbrook     0xb11c /* 8.192 Mhz */
1359ee6e8bbSpbrook };
1369ee6e8bbSpbrook 
137dc804ab7SEngin AYDOGAN #define DID0_VER_MASK        0x70000000
138dc804ab7SEngin AYDOGAN #define DID0_VER_0           0x00000000
139dc804ab7SEngin AYDOGAN #define DID0_VER_1           0x10000000
140dc804ab7SEngin AYDOGAN 
141dc804ab7SEngin AYDOGAN #define DID0_CLASS_MASK      0x00FF0000
142dc804ab7SEngin AYDOGAN #define DID0_CLASS_SANDSTORM 0x00000000
143dc804ab7SEngin AYDOGAN #define DID0_CLASS_FURY      0x00010000
144dc804ab7SEngin AYDOGAN 
145dc804ab7SEngin AYDOGAN static int ssys_board_class(const ssys_state *s)
146dc804ab7SEngin AYDOGAN {
1474bebb9adSPeter Maydell     uint32_t did0 = s->did0;
148dc804ab7SEngin AYDOGAN     switch (did0 & DID0_VER_MASK) {
149dc804ab7SEngin AYDOGAN     case DID0_VER_0:
150dc804ab7SEngin AYDOGAN         return DID0_CLASS_SANDSTORM;
151dc804ab7SEngin AYDOGAN     case DID0_VER_1:
152dc804ab7SEngin AYDOGAN         switch (did0 & DID0_CLASS_MASK) {
153dc804ab7SEngin AYDOGAN         case DID0_CLASS_SANDSTORM:
154dc804ab7SEngin AYDOGAN         case DID0_CLASS_FURY:
155dc804ab7SEngin AYDOGAN             return did0 & DID0_CLASS_MASK;
156dc804ab7SEngin AYDOGAN         }
157dc804ab7SEngin AYDOGAN         /* for unknown classes, fall through */
158dc804ab7SEngin AYDOGAN     default:
159df3692e0SPeter Maydell         /* This can only happen if the hardwired constant did0 value
160df3692e0SPeter Maydell          * in this board's stellaris_board_info struct is wrong.
161df3692e0SPeter Maydell          */
162df3692e0SPeter Maydell         g_assert_not_reached();
163dc804ab7SEngin AYDOGAN     }
164dc804ab7SEngin AYDOGAN }
165dc804ab7SEngin AYDOGAN 
166a8170e5eSAvi Kivity static uint64_t ssys_read(void *opaque, hwaddr offset,
1675699301fSBenoît Canet                           unsigned size)
1689ee6e8bbSpbrook {
1699ee6e8bbSpbrook     ssys_state *s = (ssys_state *)opaque;
1709ee6e8bbSpbrook 
1719ee6e8bbSpbrook     switch (offset) {
1729ee6e8bbSpbrook     case 0x000: /* DID0 */
1734bebb9adSPeter Maydell         return s->did0;
1749ee6e8bbSpbrook     case 0x004: /* DID1 */
1754bebb9adSPeter Maydell         return s->did1;
1769ee6e8bbSpbrook     case 0x008: /* DC0 */
1774bebb9adSPeter Maydell         return s->dc0;
1789ee6e8bbSpbrook     case 0x010: /* DC1 */
1794bebb9adSPeter Maydell         return s->dc1;
1809ee6e8bbSpbrook     case 0x014: /* DC2 */
1814bebb9adSPeter Maydell         return s->dc2;
1829ee6e8bbSpbrook     case 0x018: /* DC3 */
1834bebb9adSPeter Maydell         return s->dc3;
1849ee6e8bbSpbrook     case 0x01c: /* DC4 */
1854bebb9adSPeter Maydell         return s->dc4;
1869ee6e8bbSpbrook     case 0x030: /* PBORCTL */
1879ee6e8bbSpbrook         return s->pborctl;
1889ee6e8bbSpbrook     case 0x034: /* LDOPCTL */
1899ee6e8bbSpbrook         return s->ldopctl;
1909ee6e8bbSpbrook     case 0x040: /* SRCR0 */
1919ee6e8bbSpbrook         return 0;
1929ee6e8bbSpbrook     case 0x044: /* SRCR1 */
1939ee6e8bbSpbrook         return 0;
1949ee6e8bbSpbrook     case 0x048: /* SRCR2 */
1959ee6e8bbSpbrook         return 0;
1969ee6e8bbSpbrook     case 0x050: /* RIS */
1979ee6e8bbSpbrook         return s->int_status;
1989ee6e8bbSpbrook     case 0x054: /* IMC */
1999ee6e8bbSpbrook         return s->int_mask;
2009ee6e8bbSpbrook     case 0x058: /* MISC */
2019ee6e8bbSpbrook         return s->int_status & s->int_mask;
2029ee6e8bbSpbrook     case 0x05c: /* RESC */
2039ee6e8bbSpbrook         return s->resc;
2049ee6e8bbSpbrook     case 0x060: /* RCC */
2059ee6e8bbSpbrook         return s->rcc;
2069ee6e8bbSpbrook     case 0x064: /* PLLCFG */
2079ee6e8bbSpbrook         {
2089ee6e8bbSpbrook             int xtal;
2099ee6e8bbSpbrook             xtal = (s->rcc >> 6) & 0xf;
210dc804ab7SEngin AYDOGAN             switch (ssys_board_class(s)) {
211dc804ab7SEngin AYDOGAN             case DID0_CLASS_FURY:
2129ee6e8bbSpbrook                 return pllcfg_fury[xtal];
213dc804ab7SEngin AYDOGAN             case DID0_CLASS_SANDSTORM:
2149ee6e8bbSpbrook                 return pllcfg_sandstorm[xtal];
215dc804ab7SEngin AYDOGAN             default:
216df3692e0SPeter Maydell                 g_assert_not_reached();
2179ee6e8bbSpbrook             }
2189ee6e8bbSpbrook         }
219dc804ab7SEngin AYDOGAN     case 0x070: /* RCC2 */
220dc804ab7SEngin AYDOGAN         return s->rcc2;
2219ee6e8bbSpbrook     case 0x100: /* RCGC0 */
2229ee6e8bbSpbrook         return s->rcgc[0];
2239ee6e8bbSpbrook     case 0x104: /* RCGC1 */
2249ee6e8bbSpbrook         return s->rcgc[1];
2259ee6e8bbSpbrook     case 0x108: /* RCGC2 */
2269ee6e8bbSpbrook         return s->rcgc[2];
2279ee6e8bbSpbrook     case 0x110: /* SCGC0 */
2289ee6e8bbSpbrook         return s->scgc[0];
2299ee6e8bbSpbrook     case 0x114: /* SCGC1 */
2309ee6e8bbSpbrook         return s->scgc[1];
2319ee6e8bbSpbrook     case 0x118: /* SCGC2 */
2329ee6e8bbSpbrook         return s->scgc[2];
2339ee6e8bbSpbrook     case 0x120: /* DCGC0 */
2349ee6e8bbSpbrook         return s->dcgc[0];
2359ee6e8bbSpbrook     case 0x124: /* DCGC1 */
2369ee6e8bbSpbrook         return s->dcgc[1];
2379ee6e8bbSpbrook     case 0x128: /* DCGC2 */
2389ee6e8bbSpbrook         return s->dcgc[2];
2399ee6e8bbSpbrook     case 0x150: /* CLKVCLR */
2409ee6e8bbSpbrook         return s->clkvclr;
2419ee6e8bbSpbrook     case 0x160: /* LDOARST */
2429ee6e8bbSpbrook         return s->ldoarst;
243eea589ccSpbrook     case 0x1e0: /* USER0 */
244eea589ccSpbrook         return s->user0;
245eea589ccSpbrook     case 0x1e4: /* USER1 */
246eea589ccSpbrook         return s->user1;
2479ee6e8bbSpbrook     default:
248df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
249df3692e0SPeter Maydell                       "SSYS: read at bad offset 0x%x\n", (int)offset);
2509ee6e8bbSpbrook         return 0;
2519ee6e8bbSpbrook     }
2529ee6e8bbSpbrook }
2539ee6e8bbSpbrook 
254dc804ab7SEngin AYDOGAN static bool ssys_use_rcc2(ssys_state *s)
255dc804ab7SEngin AYDOGAN {
256dc804ab7SEngin AYDOGAN     return (s->rcc2 >> 31) & 0x1;
257dc804ab7SEngin AYDOGAN }
258dc804ab7SEngin AYDOGAN 
259dc804ab7SEngin AYDOGAN /*
2601e31d8eeSPeter Maydell  * Calculate the system clock period. We only want to propagate
2611e31d8eeSPeter Maydell  * this change to the rest of the system if we're not being called
2621e31d8eeSPeter Maydell  * from migration post-load.
263dc804ab7SEngin AYDOGAN  */
2641e31d8eeSPeter Maydell static void ssys_calculate_system_clock(ssys_state *s, bool propagate_clock)
26523e39294Spbrook {
266*683754c7SPeter Maydell     int period_ns;
2671e31d8eeSPeter Maydell     /*
2681e31d8eeSPeter Maydell      * SYSDIV field specifies divisor: 0 == /1, 1 == /2, etc.  Input
2691e31d8eeSPeter Maydell      * clock is 200MHz, which is a period of 5 ns. Dividing the clock
2701e31d8eeSPeter Maydell      * frequency by X is the same as multiplying the period by X.
2711e31d8eeSPeter Maydell      */
272dc804ab7SEngin AYDOGAN     if (ssys_use_rcc2(s)) {
273*683754c7SPeter Maydell         period_ns = 5 * (((s->rcc2 >> 23) & 0x3f) + 1);
274dc804ab7SEngin AYDOGAN     } else {
275*683754c7SPeter Maydell         period_ns = 5 * (((s->rcc >> 23) & 0xf) + 1);
27623e39294Spbrook     }
277*683754c7SPeter Maydell     clock_set_ns(s->sysclk, period_ns);
2781e31d8eeSPeter Maydell     if (propagate_clock) {
2791e31d8eeSPeter Maydell         clock_propagate(s->sysclk);
2801e31d8eeSPeter Maydell     }
281dc804ab7SEngin AYDOGAN }
28223e39294Spbrook 
283a8170e5eSAvi Kivity static void ssys_write(void *opaque, hwaddr offset,
2845699301fSBenoît Canet                        uint64_t value, unsigned size)
2859ee6e8bbSpbrook {
2869ee6e8bbSpbrook     ssys_state *s = (ssys_state *)opaque;
2879ee6e8bbSpbrook 
2889ee6e8bbSpbrook     switch (offset) {
2899ee6e8bbSpbrook     case 0x030: /* PBORCTL */
2909ee6e8bbSpbrook         s->pborctl = value & 0xffff;
2919ee6e8bbSpbrook         break;
2929ee6e8bbSpbrook     case 0x034: /* LDOPCTL */
2939ee6e8bbSpbrook         s->ldopctl = value & 0x1f;
2949ee6e8bbSpbrook         break;
2959ee6e8bbSpbrook     case 0x040: /* SRCR0 */
2969ee6e8bbSpbrook     case 0x044: /* SRCR1 */
2979ee6e8bbSpbrook     case 0x048: /* SRCR2 */
2989194524bSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "Peripheral reset not implemented\n");
2999ee6e8bbSpbrook         break;
3009ee6e8bbSpbrook     case 0x054: /* IMC */
3019ee6e8bbSpbrook         s->int_mask = value & 0x7f;
3029ee6e8bbSpbrook         break;
3039ee6e8bbSpbrook     case 0x058: /* MISC */
3049ee6e8bbSpbrook         s->int_status &= ~value;
3059ee6e8bbSpbrook         break;
3069ee6e8bbSpbrook     case 0x05c: /* RESC */
3079ee6e8bbSpbrook         s->resc = value & 0x3f;
3089ee6e8bbSpbrook         break;
3099ee6e8bbSpbrook     case 0x060: /* RCC */
3109ee6e8bbSpbrook         if ((s->rcc & (1 << 13)) != 0 && (value & (1 << 13)) == 0) {
3119ee6e8bbSpbrook             /* PLL enable.  */
3129ee6e8bbSpbrook             s->int_status |= (1 << 6);
3139ee6e8bbSpbrook         }
3149ee6e8bbSpbrook         s->rcc = value;
3151e31d8eeSPeter Maydell         ssys_calculate_system_clock(s, true);
3169ee6e8bbSpbrook         break;
317dc804ab7SEngin AYDOGAN     case 0x070: /* RCC2 */
318dc804ab7SEngin AYDOGAN         if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) {
319dc804ab7SEngin AYDOGAN             break;
320dc804ab7SEngin AYDOGAN         }
321dc804ab7SEngin AYDOGAN 
322dc804ab7SEngin AYDOGAN         if ((s->rcc2 & (1 << 13)) != 0 && (value & (1 << 13)) == 0) {
323dc804ab7SEngin AYDOGAN             /* PLL enable.  */
324dc804ab7SEngin AYDOGAN             s->int_status |= (1 << 6);
325dc804ab7SEngin AYDOGAN         }
326dc804ab7SEngin AYDOGAN         s->rcc2 = value;
3271e31d8eeSPeter Maydell         ssys_calculate_system_clock(s, true);
328dc804ab7SEngin AYDOGAN         break;
3299ee6e8bbSpbrook     case 0x100: /* RCGC0 */
3309ee6e8bbSpbrook         s->rcgc[0] = value;
3319ee6e8bbSpbrook         break;
3329ee6e8bbSpbrook     case 0x104: /* RCGC1 */
3339ee6e8bbSpbrook         s->rcgc[1] = value;
3349ee6e8bbSpbrook         break;
3359ee6e8bbSpbrook     case 0x108: /* RCGC2 */
3369ee6e8bbSpbrook         s->rcgc[2] = value;
3379ee6e8bbSpbrook         break;
3389ee6e8bbSpbrook     case 0x110: /* SCGC0 */
3399ee6e8bbSpbrook         s->scgc[0] = value;
3409ee6e8bbSpbrook         break;
3419ee6e8bbSpbrook     case 0x114: /* SCGC1 */
3429ee6e8bbSpbrook         s->scgc[1] = value;
3439ee6e8bbSpbrook         break;
3449ee6e8bbSpbrook     case 0x118: /* SCGC2 */
3459ee6e8bbSpbrook         s->scgc[2] = value;
3469ee6e8bbSpbrook         break;
3479ee6e8bbSpbrook     case 0x120: /* DCGC0 */
3489ee6e8bbSpbrook         s->dcgc[0] = value;
3499ee6e8bbSpbrook         break;
3509ee6e8bbSpbrook     case 0x124: /* DCGC1 */
3519ee6e8bbSpbrook         s->dcgc[1] = value;
3529ee6e8bbSpbrook         break;
3539ee6e8bbSpbrook     case 0x128: /* DCGC2 */
3549ee6e8bbSpbrook         s->dcgc[2] = value;
3559ee6e8bbSpbrook         break;
3569ee6e8bbSpbrook     case 0x150: /* CLKVCLR */
3579ee6e8bbSpbrook         s->clkvclr = value;
3589ee6e8bbSpbrook         break;
3599ee6e8bbSpbrook     case 0x160: /* LDOARST */
3609ee6e8bbSpbrook         s->ldoarst = value;
3619ee6e8bbSpbrook         break;
3629ee6e8bbSpbrook     default:
363df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
364df3692e0SPeter Maydell                       "SSYS: write at bad offset 0x%x\n", (int)offset);
3659ee6e8bbSpbrook     }
3669ee6e8bbSpbrook     ssys_update(s);
3679ee6e8bbSpbrook }
3689ee6e8bbSpbrook 
3695699301fSBenoît Canet static const MemoryRegionOps ssys_ops = {
3705699301fSBenoît Canet     .read = ssys_read,
3715699301fSBenoît Canet     .write = ssys_write,
3725699301fSBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
3739ee6e8bbSpbrook };
3749ee6e8bbSpbrook 
3754bebb9adSPeter Maydell static void stellaris_sys_reset_enter(Object *obj, ResetType type)
3769ee6e8bbSpbrook {
3774bebb9adSPeter Maydell     ssys_state *s = STELLARIS_SYS(obj);
3789ee6e8bbSpbrook 
3799ee6e8bbSpbrook     s->pborctl = 0x7ffd;
3809ee6e8bbSpbrook     s->rcc = 0x078e3ac0;
381dc804ab7SEngin AYDOGAN 
382dc804ab7SEngin AYDOGAN     if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) {
383dc804ab7SEngin AYDOGAN         s->rcc2 = 0;
384dc804ab7SEngin AYDOGAN     } else {
385dc804ab7SEngin AYDOGAN         s->rcc2 = 0x07802810;
386dc804ab7SEngin AYDOGAN     }
3879ee6e8bbSpbrook     s->rcgc[0] = 1;
3889ee6e8bbSpbrook     s->scgc[0] = 1;
3899ee6e8bbSpbrook     s->dcgc[0] = 1;
3904bebb9adSPeter Maydell }
3914bebb9adSPeter Maydell 
3924bebb9adSPeter Maydell static void stellaris_sys_reset_hold(Object *obj)
3934bebb9adSPeter Maydell {
3944bebb9adSPeter Maydell     ssys_state *s = STELLARIS_SYS(obj);
3954bebb9adSPeter Maydell 
3961e31d8eeSPeter Maydell     /* OK to propagate clocks from the hold phase */
3971e31d8eeSPeter Maydell     ssys_calculate_system_clock(s, true);
3989ee6e8bbSpbrook }
3999ee6e8bbSpbrook 
4004bebb9adSPeter Maydell static void stellaris_sys_reset_exit(Object *obj)
4014bebb9adSPeter Maydell {
4024bebb9adSPeter Maydell }
4034bebb9adSPeter Maydell 
404293c16aaSJuan Quintela static int stellaris_sys_post_load(void *opaque, int version_id)
40523e39294Spbrook {
406293c16aaSJuan Quintela     ssys_state *s = opaque;
40723e39294Spbrook 
4081e31d8eeSPeter Maydell     ssys_calculate_system_clock(s, false);
40923e39294Spbrook 
41023e39294Spbrook     return 0;
41123e39294Spbrook }
41223e39294Spbrook 
413293c16aaSJuan Quintela static const VMStateDescription vmstate_stellaris_sys = {
414293c16aaSJuan Quintela     .name = "stellaris_sys",
415dc804ab7SEngin AYDOGAN     .version_id = 2,
416293c16aaSJuan Quintela     .minimum_version_id = 1,
417293c16aaSJuan Quintela     .post_load = stellaris_sys_post_load,
418293c16aaSJuan Quintela     .fields = (VMStateField[]) {
419293c16aaSJuan Quintela         VMSTATE_UINT32(pborctl, ssys_state),
420293c16aaSJuan Quintela         VMSTATE_UINT32(ldopctl, ssys_state),
421293c16aaSJuan Quintela         VMSTATE_UINT32(int_mask, ssys_state),
422293c16aaSJuan Quintela         VMSTATE_UINT32(int_status, ssys_state),
423293c16aaSJuan Quintela         VMSTATE_UINT32(resc, ssys_state),
424293c16aaSJuan Quintela         VMSTATE_UINT32(rcc, ssys_state),
425dc804ab7SEngin AYDOGAN         VMSTATE_UINT32_V(rcc2, ssys_state, 2),
426293c16aaSJuan Quintela         VMSTATE_UINT32_ARRAY(rcgc, ssys_state, 3),
427293c16aaSJuan Quintela         VMSTATE_UINT32_ARRAY(scgc, ssys_state, 3),
428293c16aaSJuan Quintela         VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3),
429293c16aaSJuan Quintela         VMSTATE_UINT32(clkvclr, ssys_state),
430293c16aaSJuan Quintela         VMSTATE_UINT32(ldoarst, ssys_state),
4311e31d8eeSPeter Maydell         /* No field for sysclk -- handled in post-load instead */
432293c16aaSJuan Quintela         VMSTATE_END_OF_LIST()
433293c16aaSJuan Quintela     }
434293c16aaSJuan Quintela };
435293c16aaSJuan Quintela 
4364bebb9adSPeter Maydell static Property stellaris_sys_properties[] = {
4374bebb9adSPeter Maydell     DEFINE_PROP_UINT32("user0", ssys_state, user0, 0),
4384bebb9adSPeter Maydell     DEFINE_PROP_UINT32("user1", ssys_state, user1, 0),
4394bebb9adSPeter Maydell     DEFINE_PROP_UINT32("did0", ssys_state, did0, 0),
4404bebb9adSPeter Maydell     DEFINE_PROP_UINT32("did1", ssys_state, did1, 0),
4414bebb9adSPeter Maydell     DEFINE_PROP_UINT32("dc0", ssys_state, dc0, 0),
4424bebb9adSPeter Maydell     DEFINE_PROP_UINT32("dc1", ssys_state, dc1, 0),
4434bebb9adSPeter Maydell     DEFINE_PROP_UINT32("dc2", ssys_state, dc2, 0),
4444bebb9adSPeter Maydell     DEFINE_PROP_UINT32("dc3", ssys_state, dc3, 0),
4454bebb9adSPeter Maydell     DEFINE_PROP_UINT32("dc4", ssys_state, dc4, 0),
4464bebb9adSPeter Maydell     DEFINE_PROP_END_OF_LIST()
4474bebb9adSPeter Maydell };
4484bebb9adSPeter Maydell 
4494bebb9adSPeter Maydell static void stellaris_sys_instance_init(Object *obj)
4504bebb9adSPeter Maydell {
4514bebb9adSPeter Maydell     ssys_state *s = STELLARIS_SYS(obj);
4524bebb9adSPeter Maydell     SysBusDevice *sbd = SYS_BUS_DEVICE(s);
4534bebb9adSPeter Maydell 
4544bebb9adSPeter Maydell     memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000);
4554bebb9adSPeter Maydell     sysbus_init_mmio(sbd, &s->iomem);
4564bebb9adSPeter Maydell     sysbus_init_irq(sbd, &s->irq);
4571e31d8eeSPeter Maydell     s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK");
4584bebb9adSPeter Maydell }
4594bebb9adSPeter Maydell 
4609ee6e8bbSpbrook /* I2C controller.  */
4619ee6e8bbSpbrook 
462d94a4015SAndreas Färber #define TYPE_STELLARIS_I2C "stellaris-i2c"
4638063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(stellaris_i2c_state, STELLARIS_I2C)
464d94a4015SAndreas Färber 
465db1015e9SEduardo Habkost struct stellaris_i2c_state {
466d94a4015SAndreas Färber     SysBusDevice parent_obj;
467d94a4015SAndreas Färber 
468a5c82852SAndreas Färber     I2CBus *bus;
4699ee6e8bbSpbrook     qemu_irq irq;
4708ea72f38SBenoît Canet     MemoryRegion iomem;
4719ee6e8bbSpbrook     uint32_t msa;
4729ee6e8bbSpbrook     uint32_t mcs;
4739ee6e8bbSpbrook     uint32_t mdr;
4749ee6e8bbSpbrook     uint32_t mtpr;
4759ee6e8bbSpbrook     uint32_t mimr;
4769ee6e8bbSpbrook     uint32_t mris;
4779ee6e8bbSpbrook     uint32_t mcr;
478db1015e9SEduardo Habkost };
4799ee6e8bbSpbrook 
4809ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSY    0x01
4819ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ERROR   0x02
4829ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ADRACK  0x04
4839ee6e8bbSpbrook #define STELLARIS_I2C_MCS_DATACK  0x08
4849ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ARBLST  0x10
4859ee6e8bbSpbrook #define STELLARIS_I2C_MCS_IDLE    0x20
4869ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSBSY  0x40
4879ee6e8bbSpbrook 
488a8170e5eSAvi Kivity static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset,
4898ea72f38SBenoît Canet                                    unsigned size)
4909ee6e8bbSpbrook {
4919ee6e8bbSpbrook     stellaris_i2c_state *s = (stellaris_i2c_state *)opaque;
4929ee6e8bbSpbrook 
4939ee6e8bbSpbrook     switch (offset) {
4949ee6e8bbSpbrook     case 0x00: /* MSA */
4959ee6e8bbSpbrook         return s->msa;
4969ee6e8bbSpbrook     case 0x04: /* MCS */
4979ee6e8bbSpbrook         /* We don't emulate timing, so the controller is never busy.  */
4989ee6e8bbSpbrook         return s->mcs | STELLARIS_I2C_MCS_IDLE;
4999ee6e8bbSpbrook     case 0x08: /* MDR */
5009ee6e8bbSpbrook         return s->mdr;
5019ee6e8bbSpbrook     case 0x0c: /* MTPR */
5029ee6e8bbSpbrook         return s->mtpr;
5039ee6e8bbSpbrook     case 0x10: /* MIMR */
5049ee6e8bbSpbrook         return s->mimr;
5059ee6e8bbSpbrook     case 0x14: /* MRIS */
5069ee6e8bbSpbrook         return s->mris;
5079ee6e8bbSpbrook     case 0x18: /* MMIS */
5089ee6e8bbSpbrook         return s->mris & s->mimr;
5099ee6e8bbSpbrook     case 0x20: /* MCR */
5109ee6e8bbSpbrook         return s->mcr;
5119ee6e8bbSpbrook     default:
512df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
513df3692e0SPeter Maydell                       "stellaris_i2c: read at bad offset 0x%x\n", (int)offset);
5149ee6e8bbSpbrook         return 0;
5159ee6e8bbSpbrook     }
5169ee6e8bbSpbrook }
5179ee6e8bbSpbrook 
5189ee6e8bbSpbrook static void stellaris_i2c_update(stellaris_i2c_state *s)
5199ee6e8bbSpbrook {
5209ee6e8bbSpbrook     int level;
5219ee6e8bbSpbrook 
5229ee6e8bbSpbrook     level = (s->mris & s->mimr) != 0;
5239ee6e8bbSpbrook     qemu_set_irq(s->irq, level);
5249ee6e8bbSpbrook }
5259ee6e8bbSpbrook 
526a8170e5eSAvi Kivity static void stellaris_i2c_write(void *opaque, hwaddr offset,
5278ea72f38SBenoît Canet                                 uint64_t value, unsigned size)
5289ee6e8bbSpbrook {
5299ee6e8bbSpbrook     stellaris_i2c_state *s = (stellaris_i2c_state *)opaque;
5309ee6e8bbSpbrook 
5319ee6e8bbSpbrook     switch (offset) {
5329ee6e8bbSpbrook     case 0x00: /* MSA */
5339ee6e8bbSpbrook         s->msa = value & 0xff;
5349ee6e8bbSpbrook         break;
5359ee6e8bbSpbrook     case 0x04: /* MCS */
5369ee6e8bbSpbrook         if ((s->mcr & 0x10) == 0) {
5379ee6e8bbSpbrook             /* Disabled.  Do nothing.  */
5389ee6e8bbSpbrook             break;
5399ee6e8bbSpbrook         }
5409ee6e8bbSpbrook         /* Grab the bus if this is starting a transfer.  */
5419ee6e8bbSpbrook         if ((value & 2) && (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) {
5429ee6e8bbSpbrook             if (i2c_start_transfer(s->bus, s->msa >> 1, s->msa & 1)) {
5439ee6e8bbSpbrook                 s->mcs |= STELLARIS_I2C_MCS_ARBLST;
5449ee6e8bbSpbrook             } else {
5459ee6e8bbSpbrook                 s->mcs &= ~STELLARIS_I2C_MCS_ARBLST;
5469ee6e8bbSpbrook                 s->mcs |= STELLARIS_I2C_MCS_BUSBSY;
5479ee6e8bbSpbrook             }
5489ee6e8bbSpbrook         }
5499ee6e8bbSpbrook         /* If we don't have the bus then indicate an error.  */
5509ee6e8bbSpbrook         if (!i2c_bus_busy(s->bus)
5519ee6e8bbSpbrook                 || (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) {
5529ee6e8bbSpbrook             s->mcs |= STELLARIS_I2C_MCS_ERROR;
5539ee6e8bbSpbrook             break;
5549ee6e8bbSpbrook         }
5559ee6e8bbSpbrook         s->mcs &= ~STELLARIS_I2C_MCS_ERROR;
5569ee6e8bbSpbrook         if (value & 1) {
5579ee6e8bbSpbrook             /* Transfer a byte.  */
5589ee6e8bbSpbrook             /* TODO: Handle errors.  */
5599ee6e8bbSpbrook             if (s->msa & 1) {
5609ee6e8bbSpbrook                 /* Recv */
56105f9f17eSCorey Minyard                 s->mdr = i2c_recv(s->bus);
5629ee6e8bbSpbrook             } else {
5639ee6e8bbSpbrook                 /* Send */
5649ee6e8bbSpbrook                 i2c_send(s->bus, s->mdr);
5659ee6e8bbSpbrook             }
5669ee6e8bbSpbrook             /* Raise an interrupt.  */
5679ee6e8bbSpbrook             s->mris |= 1;
5689ee6e8bbSpbrook         }
5699ee6e8bbSpbrook         if (value & 4) {
5709ee6e8bbSpbrook             /* Finish transfer.  */
5719ee6e8bbSpbrook             i2c_end_transfer(s->bus);
5729ee6e8bbSpbrook             s->mcs &= ~STELLARIS_I2C_MCS_BUSBSY;
5739ee6e8bbSpbrook         }
5749ee6e8bbSpbrook         break;
5759ee6e8bbSpbrook     case 0x08: /* MDR */
5769ee6e8bbSpbrook         s->mdr = value & 0xff;
5779ee6e8bbSpbrook         break;
5789ee6e8bbSpbrook     case 0x0c: /* MTPR */
5799ee6e8bbSpbrook         s->mtpr = value & 0xff;
5809ee6e8bbSpbrook         break;
5819ee6e8bbSpbrook     case 0x10: /* MIMR */
5829ee6e8bbSpbrook         s->mimr = 1;
5839ee6e8bbSpbrook         break;
5849ee6e8bbSpbrook     case 0x1c: /* MICR */
5859ee6e8bbSpbrook         s->mris &= ~value;
5869ee6e8bbSpbrook         break;
5879ee6e8bbSpbrook     case 0x20: /* MCR */
588df3692e0SPeter Maydell         if (value & 1) {
5899492e4b2SPhilippe Mathieu-Daudé             qemu_log_mask(LOG_UNIMP,
5909492e4b2SPhilippe Mathieu-Daudé                           "stellaris_i2c: Loopback not implemented\n");
591df3692e0SPeter Maydell         }
592df3692e0SPeter Maydell         if (value & 0x20) {
593df3692e0SPeter Maydell             qemu_log_mask(LOG_UNIMP,
5949492e4b2SPhilippe Mathieu-Daudé                           "stellaris_i2c: Slave mode not implemented\n");
595df3692e0SPeter Maydell         }
5969ee6e8bbSpbrook         s->mcr = value & 0x31;
5979ee6e8bbSpbrook         break;
5989ee6e8bbSpbrook     default:
599df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
600df3692e0SPeter Maydell                       "stellaris_i2c: write at bad offset 0x%x\n", (int)offset);
6019ee6e8bbSpbrook     }
6029ee6e8bbSpbrook     stellaris_i2c_update(s);
6039ee6e8bbSpbrook }
6049ee6e8bbSpbrook 
6059ee6e8bbSpbrook static void stellaris_i2c_reset(stellaris_i2c_state *s)
6069ee6e8bbSpbrook {
6079ee6e8bbSpbrook     if (s->mcs & STELLARIS_I2C_MCS_BUSBSY)
6089ee6e8bbSpbrook         i2c_end_transfer(s->bus);
6099ee6e8bbSpbrook 
6109ee6e8bbSpbrook     s->msa = 0;
6119ee6e8bbSpbrook     s->mcs = 0;
6129ee6e8bbSpbrook     s->mdr = 0;
6139ee6e8bbSpbrook     s->mtpr = 1;
6149ee6e8bbSpbrook     s->mimr = 0;
6159ee6e8bbSpbrook     s->mris = 0;
6169ee6e8bbSpbrook     s->mcr = 0;
6179ee6e8bbSpbrook     stellaris_i2c_update(s);
6189ee6e8bbSpbrook }
6199ee6e8bbSpbrook 
6208ea72f38SBenoît Canet static const MemoryRegionOps stellaris_i2c_ops = {
6218ea72f38SBenoît Canet     .read = stellaris_i2c_read,
6228ea72f38SBenoît Canet     .write = stellaris_i2c_write,
6238ea72f38SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
6249ee6e8bbSpbrook };
6259ee6e8bbSpbrook 
626ff269cd0SJuan Quintela static const VMStateDescription vmstate_stellaris_i2c = {
627ff269cd0SJuan Quintela     .name = "stellaris_i2c",
628ff269cd0SJuan Quintela     .version_id = 1,
629ff269cd0SJuan Quintela     .minimum_version_id = 1,
630ff269cd0SJuan Quintela     .fields = (VMStateField[]) {
631ff269cd0SJuan Quintela         VMSTATE_UINT32(msa, stellaris_i2c_state),
632ff269cd0SJuan Quintela         VMSTATE_UINT32(mcs, stellaris_i2c_state),
633ff269cd0SJuan Quintela         VMSTATE_UINT32(mdr, stellaris_i2c_state),
634ff269cd0SJuan Quintela         VMSTATE_UINT32(mtpr, stellaris_i2c_state),
635ff269cd0SJuan Quintela         VMSTATE_UINT32(mimr, stellaris_i2c_state),
636ff269cd0SJuan Quintela         VMSTATE_UINT32(mris, stellaris_i2c_state),
637ff269cd0SJuan Quintela         VMSTATE_UINT32(mcr, stellaris_i2c_state),
638ff269cd0SJuan Quintela         VMSTATE_END_OF_LIST()
63923e39294Spbrook     }
640ff269cd0SJuan Quintela };
64123e39294Spbrook 
64215c4fff5Sxiaoqiang.zhao static void stellaris_i2c_init(Object *obj)
6439ee6e8bbSpbrook {
64415c4fff5Sxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
64515c4fff5Sxiaoqiang.zhao     stellaris_i2c_state *s = STELLARIS_I2C(obj);
64615c4fff5Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
647a5c82852SAndreas Färber     I2CBus *bus;
6489ee6e8bbSpbrook 
649d94a4015SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
650d94a4015SAndreas Färber     bus = i2c_init_bus(dev, "i2c");
6519ee6e8bbSpbrook     s->bus = bus;
6529ee6e8bbSpbrook 
65315c4fff5Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &stellaris_i2c_ops, s,
6548ea72f38SBenoît Canet                           "i2c", 0x1000);
655d94a4015SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
6569ee6e8bbSpbrook     /* ??? For now we only implement the master interface.  */
6579ee6e8bbSpbrook     stellaris_i2c_reset(s);
6589ee6e8bbSpbrook }
6599ee6e8bbSpbrook 
6609ee6e8bbSpbrook /* Analogue to Digital Converter.  This is only partially implemented,
6619ee6e8bbSpbrook    enough for applications that use a combined ADC and timer tick.  */
6629ee6e8bbSpbrook 
6639ee6e8bbSpbrook #define STELLARIS_ADC_EM_CONTROLLER 0
6649ee6e8bbSpbrook #define STELLARIS_ADC_EM_COMP       1
6659ee6e8bbSpbrook #define STELLARIS_ADC_EM_EXTERNAL   4
6669ee6e8bbSpbrook #define STELLARIS_ADC_EM_TIMER      5
6679ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM0       6
6689ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM1       7
6699ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM2       8
6709ee6e8bbSpbrook 
6719ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_EMPTY    0x0100
6729ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_FULL     0x1000
6739ee6e8bbSpbrook 
6747df7f67aSAndreas Färber #define TYPE_STELLARIS_ADC "stellaris-adc"
675db1015e9SEduardo Habkost typedef struct StellarisADCState stellaris_adc_state;
6768110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(stellaris_adc_state, STELLARIS_ADC,
6778110fa1dSEduardo Habkost                          TYPE_STELLARIS_ADC)
6787df7f67aSAndreas Färber 
679db1015e9SEduardo Habkost struct StellarisADCState {
6807df7f67aSAndreas Färber     SysBusDevice parent_obj;
6817df7f67aSAndreas Färber 
68271a2df05SBenoît Canet     MemoryRegion iomem;
6839ee6e8bbSpbrook     uint32_t actss;
6849ee6e8bbSpbrook     uint32_t ris;
6859ee6e8bbSpbrook     uint32_t im;
6869ee6e8bbSpbrook     uint32_t emux;
6879ee6e8bbSpbrook     uint32_t ostat;
6889ee6e8bbSpbrook     uint32_t ustat;
6899ee6e8bbSpbrook     uint32_t sspri;
6909ee6e8bbSpbrook     uint32_t sac;
6919ee6e8bbSpbrook     struct {
6929ee6e8bbSpbrook         uint32_t state;
6939ee6e8bbSpbrook         uint32_t data[16];
6949ee6e8bbSpbrook     } fifo[4];
6959ee6e8bbSpbrook     uint32_t ssmux[4];
6969ee6e8bbSpbrook     uint32_t ssctl[4];
69723e39294Spbrook     uint32_t noise;
6982c6554bcSPaul Brook     qemu_irq irq[4];
699db1015e9SEduardo Habkost };
7009ee6e8bbSpbrook 
7019ee6e8bbSpbrook static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n)
7029ee6e8bbSpbrook {
7039ee6e8bbSpbrook     int tail;
7049ee6e8bbSpbrook 
7059ee6e8bbSpbrook     tail = s->fifo[n].state & 0xf;
7069ee6e8bbSpbrook     if (s->fifo[n].state & STELLARIS_ADC_FIFO_EMPTY) {
7079ee6e8bbSpbrook         s->ustat |= 1 << n;
7089ee6e8bbSpbrook     } else {
7099ee6e8bbSpbrook         s->fifo[n].state = (s->fifo[n].state & ~0xf) | ((tail + 1) & 0xf);
7109ee6e8bbSpbrook         s->fifo[n].state &= ~STELLARIS_ADC_FIFO_FULL;
7119ee6e8bbSpbrook         if (tail + 1 == ((s->fifo[n].state >> 4) & 0xf))
7129ee6e8bbSpbrook             s->fifo[n].state |= STELLARIS_ADC_FIFO_EMPTY;
7139ee6e8bbSpbrook     }
7149ee6e8bbSpbrook     return s->fifo[n].data[tail];
7159ee6e8bbSpbrook }
7169ee6e8bbSpbrook 
7179ee6e8bbSpbrook static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n,
7189ee6e8bbSpbrook                                      uint32_t value)
7199ee6e8bbSpbrook {
7209ee6e8bbSpbrook     int head;
7219ee6e8bbSpbrook 
7222c6554bcSPaul Brook     /* TODO: Real hardware has limited size FIFOs.  We have a full 16 entry
7232c6554bcSPaul Brook        FIFO fir each sequencer.  */
7249ee6e8bbSpbrook     head = (s->fifo[n].state >> 4) & 0xf;
7259ee6e8bbSpbrook     if (s->fifo[n].state & STELLARIS_ADC_FIFO_FULL) {
7269ee6e8bbSpbrook         s->ostat |= 1 << n;
7279ee6e8bbSpbrook         return;
7289ee6e8bbSpbrook     }
7299ee6e8bbSpbrook     s->fifo[n].data[head] = value;
7309ee6e8bbSpbrook     head = (head + 1) & 0xf;
7319ee6e8bbSpbrook     s->fifo[n].state &= ~STELLARIS_ADC_FIFO_EMPTY;
7329ee6e8bbSpbrook     s->fifo[n].state = (s->fifo[n].state & ~0xf0) | (head << 4);
7339ee6e8bbSpbrook     if ((s->fifo[n].state & 0xf) == head)
7349ee6e8bbSpbrook         s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL;
7359ee6e8bbSpbrook }
7369ee6e8bbSpbrook 
7379ee6e8bbSpbrook static void stellaris_adc_update(stellaris_adc_state *s)
7389ee6e8bbSpbrook {
7399ee6e8bbSpbrook     int level;
7402c6554bcSPaul Brook     int n;
7419ee6e8bbSpbrook 
7422c6554bcSPaul Brook     for (n = 0; n < 4; n++) {
7432c6554bcSPaul Brook         level = (s->ris & s->im & (1 << n)) != 0;
7442c6554bcSPaul Brook         qemu_set_irq(s->irq[n], level);
7452c6554bcSPaul Brook     }
7469ee6e8bbSpbrook }
7479ee6e8bbSpbrook 
7489ee6e8bbSpbrook static void stellaris_adc_trigger(void *opaque, int irq, int level)
7499ee6e8bbSpbrook {
7509ee6e8bbSpbrook     stellaris_adc_state *s = (stellaris_adc_state *)opaque;
7512c6554bcSPaul Brook     int n;
7529ee6e8bbSpbrook 
7532c6554bcSPaul Brook     for (n = 0; n < 4; n++) {
7542c6554bcSPaul Brook         if ((s->actss & (1 << n)) == 0) {
7552c6554bcSPaul Brook             continue;
7562c6554bcSPaul Brook         }
7572c6554bcSPaul Brook 
7582c6554bcSPaul Brook         if (((s->emux >> (n * 4)) & 0xff) != 5) {
7592c6554bcSPaul Brook             continue;
7609ee6e8bbSpbrook         }
7619ee6e8bbSpbrook 
76223e39294Spbrook         /* Some applications use the ADC as a random number source, so introduce
76323e39294Spbrook            some variation into the signal.  */
76423e39294Spbrook         s->noise = s->noise * 314159 + 1;
7659ee6e8bbSpbrook         /* ??? actual inputs not implemented.  Return an arbitrary value.  */
7662c6554bcSPaul Brook         stellaris_adc_fifo_write(s, n, 0x200 + ((s->noise >> 16) & 7));
7672c6554bcSPaul Brook         s->ris |= (1 << n);
7689ee6e8bbSpbrook         stellaris_adc_update(s);
7699ee6e8bbSpbrook     }
7702c6554bcSPaul Brook }
7719ee6e8bbSpbrook 
7729ee6e8bbSpbrook static void stellaris_adc_reset(stellaris_adc_state *s)
7739ee6e8bbSpbrook {
7749ee6e8bbSpbrook     int n;
7759ee6e8bbSpbrook 
7769ee6e8bbSpbrook     for (n = 0; n < 4; n++) {
7779ee6e8bbSpbrook         s->ssmux[n] = 0;
7789ee6e8bbSpbrook         s->ssctl[n] = 0;
7799ee6e8bbSpbrook         s->fifo[n].state = STELLARIS_ADC_FIFO_EMPTY;
7809ee6e8bbSpbrook     }
7819ee6e8bbSpbrook }
7829ee6e8bbSpbrook 
783a8170e5eSAvi Kivity static uint64_t stellaris_adc_read(void *opaque, hwaddr offset,
78471a2df05SBenoît Canet                                    unsigned size)
7859ee6e8bbSpbrook {
7869ee6e8bbSpbrook     stellaris_adc_state *s = (stellaris_adc_state *)opaque;
7879ee6e8bbSpbrook 
7889ee6e8bbSpbrook     /* TODO: Implement this.  */
7899ee6e8bbSpbrook     if (offset >= 0x40 && offset < 0xc0) {
7909ee6e8bbSpbrook         int n;
7919ee6e8bbSpbrook         n = (offset - 0x40) >> 5;
7929ee6e8bbSpbrook         switch (offset & 0x1f) {
7939ee6e8bbSpbrook         case 0x00: /* SSMUX */
7949ee6e8bbSpbrook             return s->ssmux[n];
7959ee6e8bbSpbrook         case 0x04: /* SSCTL */
7969ee6e8bbSpbrook             return s->ssctl[n];
7979ee6e8bbSpbrook         case 0x08: /* SSFIFO */
7989ee6e8bbSpbrook             return stellaris_adc_fifo_read(s, n);
7999ee6e8bbSpbrook         case 0x0c: /* SSFSTAT */
8009ee6e8bbSpbrook             return s->fifo[n].state;
8019ee6e8bbSpbrook         default:
8029ee6e8bbSpbrook             break;
8039ee6e8bbSpbrook         }
8049ee6e8bbSpbrook     }
8059ee6e8bbSpbrook     switch (offset) {
8069ee6e8bbSpbrook     case 0x00: /* ACTSS */
8079ee6e8bbSpbrook         return s->actss;
8089ee6e8bbSpbrook     case 0x04: /* RIS */
8099ee6e8bbSpbrook         return s->ris;
8109ee6e8bbSpbrook     case 0x08: /* IM */
8119ee6e8bbSpbrook         return s->im;
8129ee6e8bbSpbrook     case 0x0c: /* ISC */
8139ee6e8bbSpbrook         return s->ris & s->im;
8149ee6e8bbSpbrook     case 0x10: /* OSTAT */
8159ee6e8bbSpbrook         return s->ostat;
8169ee6e8bbSpbrook     case 0x14: /* EMUX */
8179ee6e8bbSpbrook         return s->emux;
8189ee6e8bbSpbrook     case 0x18: /* USTAT */
8199ee6e8bbSpbrook         return s->ustat;
8209ee6e8bbSpbrook     case 0x20: /* SSPRI */
8219ee6e8bbSpbrook         return s->sspri;
8229ee6e8bbSpbrook     case 0x30: /* SAC */
8239ee6e8bbSpbrook         return s->sac;
8249ee6e8bbSpbrook     default:
825df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
826df3692e0SPeter Maydell                       "stellaris_adc: read at bad offset 0x%x\n", (int)offset);
8279ee6e8bbSpbrook         return 0;
8289ee6e8bbSpbrook     }
8299ee6e8bbSpbrook }
8309ee6e8bbSpbrook 
831a8170e5eSAvi Kivity static void stellaris_adc_write(void *opaque, hwaddr offset,
83271a2df05SBenoît Canet                                 uint64_t value, unsigned size)
8339ee6e8bbSpbrook {
8349ee6e8bbSpbrook     stellaris_adc_state *s = (stellaris_adc_state *)opaque;
8359ee6e8bbSpbrook 
8369ee6e8bbSpbrook     /* TODO: Implement this.  */
8379ee6e8bbSpbrook     if (offset >= 0x40 && offset < 0xc0) {
8389ee6e8bbSpbrook         int n;
8399ee6e8bbSpbrook         n = (offset - 0x40) >> 5;
8409ee6e8bbSpbrook         switch (offset & 0x1f) {
8419ee6e8bbSpbrook         case 0x00: /* SSMUX */
8429ee6e8bbSpbrook             s->ssmux[n] = value & 0x33333333;
8439ee6e8bbSpbrook             return;
8449ee6e8bbSpbrook         case 0x04: /* SSCTL */
8459ee6e8bbSpbrook             if (value != 6) {
846df3692e0SPeter Maydell                 qemu_log_mask(LOG_UNIMP,
847df3692e0SPeter Maydell                               "ADC: Unimplemented sequence %" PRIx64 "\n",
8489ee6e8bbSpbrook                               value);
8499ee6e8bbSpbrook             }
8509ee6e8bbSpbrook             s->ssctl[n] = value;
8519ee6e8bbSpbrook             return;
8529ee6e8bbSpbrook         default:
8539ee6e8bbSpbrook             break;
8549ee6e8bbSpbrook         }
8559ee6e8bbSpbrook     }
8569ee6e8bbSpbrook     switch (offset) {
8579ee6e8bbSpbrook     case 0x00: /* ACTSS */
8589ee6e8bbSpbrook         s->actss = value & 0xf;
8599ee6e8bbSpbrook         break;
8609ee6e8bbSpbrook     case 0x08: /* IM */
8619ee6e8bbSpbrook         s->im = value;
8629ee6e8bbSpbrook         break;
8639ee6e8bbSpbrook     case 0x0c: /* ISC */
8649ee6e8bbSpbrook         s->ris &= ~value;
8659ee6e8bbSpbrook         break;
8669ee6e8bbSpbrook     case 0x10: /* OSTAT */
8679ee6e8bbSpbrook         s->ostat &= ~value;
8689ee6e8bbSpbrook         break;
8699ee6e8bbSpbrook     case 0x14: /* EMUX */
8709ee6e8bbSpbrook         s->emux = value;
8719ee6e8bbSpbrook         break;
8729ee6e8bbSpbrook     case 0x18: /* USTAT */
8739ee6e8bbSpbrook         s->ustat &= ~value;
8749ee6e8bbSpbrook         break;
8759ee6e8bbSpbrook     case 0x20: /* SSPRI */
8769ee6e8bbSpbrook         s->sspri = value;
8779ee6e8bbSpbrook         break;
8789ee6e8bbSpbrook     case 0x28: /* PSSI */
8799492e4b2SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented\n");
8809ee6e8bbSpbrook         break;
8819ee6e8bbSpbrook     case 0x30: /* SAC */
8829ee6e8bbSpbrook         s->sac = value;
8839ee6e8bbSpbrook         break;
8849ee6e8bbSpbrook     default:
885df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
886df3692e0SPeter Maydell                       "stellaris_adc: write at bad offset 0x%x\n", (int)offset);
8879ee6e8bbSpbrook     }
8889ee6e8bbSpbrook     stellaris_adc_update(s);
8899ee6e8bbSpbrook }
8909ee6e8bbSpbrook 
89171a2df05SBenoît Canet static const MemoryRegionOps stellaris_adc_ops = {
89271a2df05SBenoît Canet     .read = stellaris_adc_read,
89371a2df05SBenoît Canet     .write = stellaris_adc_write,
89471a2df05SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
8959ee6e8bbSpbrook };
8969ee6e8bbSpbrook 
897cf1d31dcSJuan Quintela static const VMStateDescription vmstate_stellaris_adc = {
898cf1d31dcSJuan Quintela     .name = "stellaris_adc",
899cf1d31dcSJuan Quintela     .version_id = 1,
900cf1d31dcSJuan Quintela     .minimum_version_id = 1,
901cf1d31dcSJuan Quintela     .fields = (VMStateField[]) {
902cf1d31dcSJuan Quintela         VMSTATE_UINT32(actss, stellaris_adc_state),
903cf1d31dcSJuan Quintela         VMSTATE_UINT32(ris, stellaris_adc_state),
904cf1d31dcSJuan Quintela         VMSTATE_UINT32(im, stellaris_adc_state),
905cf1d31dcSJuan Quintela         VMSTATE_UINT32(emux, stellaris_adc_state),
906cf1d31dcSJuan Quintela         VMSTATE_UINT32(ostat, stellaris_adc_state),
907cf1d31dcSJuan Quintela         VMSTATE_UINT32(ustat, stellaris_adc_state),
908cf1d31dcSJuan Quintela         VMSTATE_UINT32(sspri, stellaris_adc_state),
909cf1d31dcSJuan Quintela         VMSTATE_UINT32(sac, stellaris_adc_state),
910cf1d31dcSJuan Quintela         VMSTATE_UINT32(fifo[0].state, stellaris_adc_state),
911cf1d31dcSJuan Quintela         VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16),
912cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssmux[0], stellaris_adc_state),
913cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssctl[0], stellaris_adc_state),
914cf1d31dcSJuan Quintela         VMSTATE_UINT32(fifo[1].state, stellaris_adc_state),
915cf1d31dcSJuan Quintela         VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16),
916cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssmux[1], stellaris_adc_state),
917cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssctl[1], stellaris_adc_state),
918cf1d31dcSJuan Quintela         VMSTATE_UINT32(fifo[2].state, stellaris_adc_state),
919cf1d31dcSJuan Quintela         VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16),
920cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssmux[2], stellaris_adc_state),
921cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssctl[2], stellaris_adc_state),
922cf1d31dcSJuan Quintela         VMSTATE_UINT32(fifo[3].state, stellaris_adc_state),
923cf1d31dcSJuan Quintela         VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16),
924cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssmux[3], stellaris_adc_state),
925cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssctl[3], stellaris_adc_state),
926cf1d31dcSJuan Quintela         VMSTATE_UINT32(noise, stellaris_adc_state),
927cf1d31dcSJuan Quintela         VMSTATE_END_OF_LIST()
92823e39294Spbrook     }
929cf1d31dcSJuan Quintela };
93023e39294Spbrook 
93115c4fff5Sxiaoqiang.zhao static void stellaris_adc_init(Object *obj)
9329ee6e8bbSpbrook {
93315c4fff5Sxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
93415c4fff5Sxiaoqiang.zhao     stellaris_adc_state *s = STELLARIS_ADC(obj);
93515c4fff5Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
9362c6554bcSPaul Brook     int n;
9379ee6e8bbSpbrook 
9382c6554bcSPaul Brook     for (n = 0; n < 4; n++) {
9397df7f67aSAndreas Färber         sysbus_init_irq(sbd, &s->irq[n]);
9402c6554bcSPaul Brook     }
9419ee6e8bbSpbrook 
94215c4fff5Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &stellaris_adc_ops, s,
94371a2df05SBenoît Canet                           "adc", 0x1000);
9447df7f67aSAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
9459ee6e8bbSpbrook     stellaris_adc_reset(s);
9467df7f67aSAndreas Färber     qdev_init_gpio_in(dev, stellaris_adc_trigger, 1);
9479ee6e8bbSpbrook }
9489ee6e8bbSpbrook 
9499ee6e8bbSpbrook /* Board init.  */
9509ee6e8bbSpbrook static stellaris_board_info stellaris_boards[] = {
9519ee6e8bbSpbrook   { "LM3S811EVB",
9529ee6e8bbSpbrook     0,
9539ee6e8bbSpbrook     0x0032000e,
9549ee6e8bbSpbrook     0x001f001f, /* dc0 */
9559ee6e8bbSpbrook     0x001132bf,
9569ee6e8bbSpbrook     0x01071013,
9579ee6e8bbSpbrook     0x3f0f01ff,
9589ee6e8bbSpbrook     0x0000001f,
959cf0dbb21Spbrook     BP_OLED_I2C
9609ee6e8bbSpbrook   },
9619ee6e8bbSpbrook   { "LM3S6965EVB",
9629ee6e8bbSpbrook     0x10010002,
9639ee6e8bbSpbrook     0x1073402e,
9649ee6e8bbSpbrook     0x00ff007f, /* dc0 */
9659ee6e8bbSpbrook     0x001133ff,
9669ee6e8bbSpbrook     0x030f5317,
9679ee6e8bbSpbrook     0x0f0f87ff,
9689ee6e8bbSpbrook     0x5000007f,
969cf0dbb21Spbrook     BP_OLED_SSI | BP_GAMEPAD
9709ee6e8bbSpbrook   }
9719ee6e8bbSpbrook };
9729ee6e8bbSpbrook 
973ba1ba5ccSIgor Mammedov static void stellaris_init(MachineState *ms, stellaris_board_info *board)
9749ee6e8bbSpbrook {
9759ee6e8bbSpbrook     static const int uart_irq[] = {5, 6, 33, 34};
9769ee6e8bbSpbrook     static const int timer_irq[] = {19, 21, 23, 35};
9779ee6e8bbSpbrook     static const uint32_t gpio_addr[7] =
9789ee6e8bbSpbrook       { 0x40004000, 0x40005000, 0x40006000, 0x40007000,
9799ee6e8bbSpbrook         0x40024000, 0x40025000, 0x40026000};
9809ee6e8bbSpbrook     static const int gpio_irq[7] = {0, 1, 2, 3, 4, 30, 31};
9819ee6e8bbSpbrook 
982394c8bbfSPeter Maydell     /* Memory map of SoC devices, from
983394c8bbfSPeter Maydell      * Stellaris LM3S6965 Microcontroller Data Sheet (rev I)
984394c8bbfSPeter Maydell      * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf
985394c8bbfSPeter Maydell      *
986566528f8SMichel Heily      * 40000000 wdtimer
987394c8bbfSPeter Maydell      * 40002000 i2c (unimplemented)
988394c8bbfSPeter Maydell      * 40004000 GPIO
989394c8bbfSPeter Maydell      * 40005000 GPIO
990394c8bbfSPeter Maydell      * 40006000 GPIO
991394c8bbfSPeter Maydell      * 40007000 GPIO
992394c8bbfSPeter Maydell      * 40008000 SSI
993394c8bbfSPeter Maydell      * 4000c000 UART
994394c8bbfSPeter Maydell      * 4000d000 UART
995394c8bbfSPeter Maydell      * 4000e000 UART
996394c8bbfSPeter Maydell      * 40020000 i2c
997394c8bbfSPeter Maydell      * 40021000 i2c (unimplemented)
998394c8bbfSPeter Maydell      * 40024000 GPIO
999394c8bbfSPeter Maydell      * 40025000 GPIO
1000394c8bbfSPeter Maydell      * 40026000 GPIO
1001394c8bbfSPeter Maydell      * 40028000 PWM (unimplemented)
1002394c8bbfSPeter Maydell      * 4002c000 QEI (unimplemented)
1003394c8bbfSPeter Maydell      * 4002d000 QEI (unimplemented)
1004394c8bbfSPeter Maydell      * 40030000 gptimer
1005394c8bbfSPeter Maydell      * 40031000 gptimer
1006394c8bbfSPeter Maydell      * 40032000 gptimer
1007394c8bbfSPeter Maydell      * 40033000 gptimer
1008394c8bbfSPeter Maydell      * 40038000 ADC
1009394c8bbfSPeter Maydell      * 4003c000 analogue comparator (unimplemented)
1010394c8bbfSPeter Maydell      * 40048000 ethernet
1011394c8bbfSPeter Maydell      * 400fc000 hibernation module (unimplemented)
1012394c8bbfSPeter Maydell      * 400fd000 flash memory control (unimplemented)
1013394c8bbfSPeter Maydell      * 400fe000 system control
1014394c8bbfSPeter Maydell      */
1015394c8bbfSPeter Maydell 
101620c59c38SMichael Davidsaver     DeviceState *gpio_dev[7], *nvic;
101740905a6aSPaul Brook     qemu_irq gpio_in[7][8];
101840905a6aSPaul Brook     qemu_irq gpio_out[7][8];
10199ee6e8bbSpbrook     qemu_irq adc;
10209ee6e8bbSpbrook     int sram_size;
10219ee6e8bbSpbrook     int flash_size;
1022a5c82852SAndreas Färber     I2CBus *i2c;
102340905a6aSPaul Brook     DeviceState *dev;
10241e31d8eeSPeter Maydell     DeviceState *ssys_dev;
10259ee6e8bbSpbrook     int i;
102640905a6aSPaul Brook     int j;
10278ecda75fSPeter Maydell     const uint8_t *macaddr;
10289ee6e8bbSpbrook 
1029fe6ac447SAlistair Francis     MemoryRegion *sram = g_new(MemoryRegion, 1);
1030fe6ac447SAlistair Francis     MemoryRegion *flash = g_new(MemoryRegion, 1);
1031fe6ac447SAlistair Francis     MemoryRegion *system_memory = get_system_memory();
1032fe6ac447SAlistair Francis 
1033fe6ac447SAlistair Francis     flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024;
1034fe6ac447SAlistair Francis     sram_size = ((board->dc0 >> 18) + 1) * 1024;
1035fe6ac447SAlistair Francis 
1036fe6ac447SAlistair Francis     /* Flash programming is done via the SCU, so pretend it is ROM.  */
103716260006SPhilippe Mathieu-Daudé     memory_region_init_rom(flash, NULL, "stellaris.flash", flash_size,
1038f8ed85acSMarkus Armbruster                            &error_fatal);
1039fe6ac447SAlistair Francis     memory_region_add_subregion(system_memory, 0, flash);
1040fe6ac447SAlistair Francis 
104198a99ce0SPeter Maydell     memory_region_init_ram(sram, NULL, "stellaris.sram", sram_size,
1042f8ed85acSMarkus Armbruster                            &error_fatal);
1043fe6ac447SAlistair Francis     memory_region_add_subregion(system_memory, 0x20000000, sram);
1044fe6ac447SAlistair Francis 
1045a861b3e9SPeter Maydell     /*
1046a861b3e9SPeter Maydell      * Create the system-registers object early, because we will
1047a861b3e9SPeter Maydell      * need its sysclk output.
1048a861b3e9SPeter Maydell      */
1049a861b3e9SPeter Maydell     ssys_dev = qdev_new(TYPE_STELLARIS_SYS);
1050a861b3e9SPeter Maydell     /* Most devices come preprogrammed with a MAC address in the user data. */
1051a861b3e9SPeter Maydell     macaddr = nd_table[0].macaddr.a;
1052a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "user0",
1053a861b3e9SPeter Maydell                          macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16));
1054a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "user1",
1055a861b3e9SPeter Maydell                          macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16));
1056a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "did0", board->did0);
1057a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "did1", board->did1);
1058a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "dc0", board->dc0);
1059a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "dc1", board->dc1);
1060a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "dc2", board->dc2);
1061a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "dc3", board->dc3);
1062a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "dc4", board->dc4);
1063a861b3e9SPeter Maydell     sysbus_realize_and_unref(SYS_BUS_DEVICE(ssys_dev), &error_fatal);
1064a861b3e9SPeter Maydell 
10653e80f690SMarkus Armbruster     nvic = qdev_new(TYPE_ARMV7M);
1066f04d4465SPeter Maydell     qdev_prop_set_uint32(nvic, "num-irq", NUM_IRQ_LINES);
1067f04d4465SPeter Maydell     qdev_prop_set_string(nvic, "cpu-type", ms->cpu_type);
1068a1c5a062SStefan Hajnoczi     qdev_prop_set_bit(nvic, "enable-bitband", true);
10698ecda75fSPeter Maydell     qdev_connect_clock_in(nvic, "cpuclk",
10708ecda75fSPeter Maydell                           qdev_get_clock_out(ssys_dev, "SYSCLK"));
10718ecda75fSPeter Maydell     /* This SoC does not connect the systick reference clock */
10725325cc34SMarkus Armbruster     object_property_set_link(OBJECT(nvic), "memory",
10735325cc34SMarkus Armbruster                              OBJECT(get_system_memory()), &error_abort);
1074f04d4465SPeter Maydell     /* This will exit with an error if the user passed us a bad cpu_type */
10753c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(nvic), &error_fatal);
10769ee6e8bbSpbrook 
1077a861b3e9SPeter Maydell     /* Now we can wire up the IRQ and MMIO of the system registers */
1078a861b3e9SPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(ssys_dev), 0, 0x400fe000);
1079a861b3e9SPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(ssys_dev), 0, qdev_get_gpio_in(nvic, 28));
1080a861b3e9SPeter Maydell 
10819ee6e8bbSpbrook     if (board->dc1 & (1 << 16)) {
10827df7f67aSAndreas Färber         dev = sysbus_create_varargs(TYPE_STELLARIS_ADC, 0x40038000,
108320c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 14),
108420c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 15),
108520c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 16),
108620c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 17),
108720c59c38SMichael Davidsaver                                     NULL);
108840905a6aSPaul Brook         adc = qdev_get_gpio_in(dev, 0);
10899ee6e8bbSpbrook     } else {
10909ee6e8bbSpbrook         adc = NULL;
10919ee6e8bbSpbrook     }
10929ee6e8bbSpbrook     for (i = 0; i < 4; i++) {
10939ee6e8bbSpbrook         if (board->dc2 & (0x10000 << i)) {
1094d18fdd69SPeter Maydell             SysBusDevice *sbd;
1095d18fdd69SPeter Maydell 
1096d18fdd69SPeter Maydell             dev = qdev_new(TYPE_STELLARIS_GPTM);
1097d18fdd69SPeter Maydell             sbd = SYS_BUS_DEVICE(dev);
1098d18fdd69SPeter Maydell             qdev_connect_clock_in(dev, "clk",
1099d18fdd69SPeter Maydell                                   qdev_get_clock_out(ssys_dev, "SYSCLK"));
1100d18fdd69SPeter Maydell             sysbus_realize_and_unref(sbd, &error_fatal);
1101d18fdd69SPeter Maydell             sysbus_mmio_map(sbd, 0, 0x40030000 + i * 0x1000);
1102d18fdd69SPeter Maydell             sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(nvic, timer_irq[i]));
110340905a6aSPaul Brook             /* TODO: This is incorrect, but we get away with it because
110440905a6aSPaul Brook                the ADC output is only ever pulsed.  */
110540905a6aSPaul Brook             qdev_connect_gpio_out(dev, 0, adc);
11069ee6e8bbSpbrook         }
11079ee6e8bbSpbrook     }
11089ee6e8bbSpbrook 
1109566528f8SMichel Heily     if (board->dc1 & (1 << 3)) { /* watchdog present */
11103e80f690SMarkus Armbruster         dev = qdev_new(TYPE_LUMINARY_WATCHDOG);
1111566528f8SMichel Heily 
11121e31d8eeSPeter Maydell         qdev_connect_clock_in(dev, "WDOGCLK",
11131e31d8eeSPeter Maydell                               qdev_get_clock_out(ssys_dev, "SYSCLK"));
1114566528f8SMichel Heily 
11153c6ef471SMarkus Armbruster         sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
1116566528f8SMichel Heily         sysbus_mmio_map(SYS_BUS_DEVICE(dev),
1117566528f8SMichel Heily                         0,
1118566528f8SMichel Heily                         0x40000000u);
1119566528f8SMichel Heily         sysbus_connect_irq(SYS_BUS_DEVICE(dev),
1120566528f8SMichel Heily                            0,
1121566528f8SMichel Heily                            qdev_get_gpio_in(nvic, 18));
1122566528f8SMichel Heily     }
1123566528f8SMichel Heily 
1124566528f8SMichel Heily 
11259ee6e8bbSpbrook     for (i = 0; i < 7; i++) {
11269ee6e8bbSpbrook         if (board->dc4 & (1 << i)) {
11277063f49fSPeter Maydell             gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i],
112820c59c38SMichael Davidsaver                                                qdev_get_gpio_in(nvic,
112920c59c38SMichael Davidsaver                                                                 gpio_irq[i]));
113040905a6aSPaul Brook             for (j = 0; j < 8; j++) {
113140905a6aSPaul Brook                 gpio_in[i][j] = qdev_get_gpio_in(gpio_dev[i], j);
113240905a6aSPaul Brook                 gpio_out[i][j] = NULL;
113340905a6aSPaul Brook             }
11349ee6e8bbSpbrook         }
11359ee6e8bbSpbrook     }
11369ee6e8bbSpbrook 
11379ee6e8bbSpbrook     if (board->dc2 & (1 << 12)) {
113820c59c38SMichael Davidsaver         dev = sysbus_create_simple(TYPE_STELLARIS_I2C, 0x40020000,
113920c59c38SMichael Davidsaver                                    qdev_get_gpio_in(nvic, 8));
1140a5c82852SAndreas Färber         i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
1141cf0dbb21Spbrook         if (board->peripherals & BP_OLED_I2C) {
11421373b15bSPhilippe Mathieu-Daudé             i2c_slave_create_simple(i2c, "ssd0303", 0x3d);
11439ee6e8bbSpbrook         }
11449ee6e8bbSpbrook     }
11459ee6e8bbSpbrook 
11469ee6e8bbSpbrook     for (i = 0; i < 4; i++) {
11479ee6e8bbSpbrook         if (board->dc2 & (1 << i)) {
1148f0d1d2c1Sxiaoqiang zhao             pl011_luminary_create(0x4000c000 + i * 0x1000,
1149f0d1d2c1Sxiaoqiang zhao                                   qdev_get_gpio_in(nvic, uart_irq[i]),
11509bca0edbSPeter Maydell                                   serial_hd(i));
11519ee6e8bbSpbrook         }
11529ee6e8bbSpbrook     }
11539ee6e8bbSpbrook     if (board->dc2 & (1 << 4)) {
115420c59c38SMichael Davidsaver         dev = sysbus_create_simple("pl022", 0x40008000,
115520c59c38SMichael Davidsaver                                    qdev_get_gpio_in(nvic, 7));
1156cf0dbb21Spbrook         if (board->peripherals & BP_OLED_SSI) {
11575493e33fSPaul Brook             void *bus;
11588120e714SPeter A. G. Crosthwaite             DeviceState *sddev;
11598120e714SPeter A. G. Crosthwaite             DeviceState *ssddev;
1160775616c3Spbrook 
11615092e014SPeter Maydell             /*
11625092e014SPeter Maydell              * Some boards have both an OLED controller and SD card connected to
11638120e714SPeter A. G. Crosthwaite              * the same SSI port, with the SD card chip select connected to a
11648120e714SPeter A. G. Crosthwaite              * GPIO pin.  Technically the OLED chip select is connected to the
11658120e714SPeter A. G. Crosthwaite              * SSI Fss pin.  We do not bother emulating that as both devices
11668120e714SPeter A. G. Crosthwaite              * should never be selected simultaneously, and our OLED controller
11678120e714SPeter A. G. Crosthwaite              * ignores stray 0xff commands that occur when deselecting the SD
11688120e714SPeter A. G. Crosthwaite              * card.
11695092e014SPeter Maydell              *
11705092e014SPeter Maydell              * The h/w wiring is:
11715092e014SPeter Maydell              *  - GPIO pin D0 is wired to the active-low SD card chip select
11725092e014SPeter Maydell              *  - GPIO pin A3 is wired to the active-low OLED chip select
11735092e014SPeter Maydell              *  - The SoC wiring of the PL061 "auxiliary function" for A3 is
11745092e014SPeter Maydell              *    SSI0Fss ("frame signal"), which is an output from the SoC's
11755092e014SPeter Maydell              *    SSI controller. The SSI controller takes SSI0Fss low when it
11765092e014SPeter Maydell              *    transmits a frame, so it can work as a chip-select signal.
11775092e014SPeter Maydell              *  - GPIO A4 is aux-function SSI0Rx, and wired to the SD card Tx
11785092e014SPeter Maydell              *    (the OLED never sends data to the CPU, so no wiring needed)
11795092e014SPeter Maydell              *  - GPIO A5 is aux-function SSI0Tx, and wired to the SD card Rx
11805092e014SPeter Maydell              *    and the OLED display-data-in
11815092e014SPeter Maydell              *  - GPIO A2 is aux-function SSI0Clk, wired to SD card and OLED
11825092e014SPeter Maydell              *    serial-clock input
11835092e014SPeter Maydell              * So a guest that wants to use the OLED can configure the PL061
11845092e014SPeter Maydell              * to make pins A2, A3, A5 aux-function, so they are connected
11855092e014SPeter Maydell              * directly to the SSI controller. When the SSI controller sends
11865092e014SPeter Maydell              * data it asserts SSI0Fss which selects the OLED.
11875092e014SPeter Maydell              * A guest that wants to use the SD card configures A2, A4 and A5
11885092e014SPeter Maydell              * as aux-function, but leaves A3 as a software-controlled GPIO
11895092e014SPeter Maydell              * line. It asserts the SD card chip-select by using the PL061
11905092e014SPeter Maydell              * to control pin D0, and lets the SSI controller handle Clk, Tx
11915092e014SPeter Maydell              * and Rx. (The SSI controller asserts Fss during tx cycles as
11925092e014SPeter Maydell              * usual, but because A3 is not set to aux-function this is not
11935092e014SPeter Maydell              * forwarded to the OLED, and so the OLED stays unselected.)
11945092e014SPeter Maydell              *
11955092e014SPeter Maydell              * The QEMU implementation instead is:
11965092e014SPeter Maydell              *  - GPIO pin D0 is wired to the active-low SD card chip select,
11975092e014SPeter Maydell              *    and also to the OLED chip-select which is implemented
11985092e014SPeter Maydell              *    as *active-high*
11995092e014SPeter Maydell              *  - SSI controller signals go to the devices regardless of
12005092e014SPeter Maydell              *    whether the guest programs A2, A4, A5 as aux-function or not
12015092e014SPeter Maydell              *
12025092e014SPeter Maydell              * The problem with this implementation is if the guest doesn't
12035092e014SPeter Maydell              * care about the SD card and only uses the OLED. In that case it
12045092e014SPeter Maydell              * may choose never to do anything with D0 (leaving it in its
12055092e014SPeter Maydell              * default floating state, which reliably leaves the card disabled
12065092e014SPeter Maydell              * because an SD card has a pullup on CS within the card itself),
12075092e014SPeter Maydell              * and only set up A2, A3, A5. This for us would mean the OLED
12085092e014SPeter Maydell              * never gets the chip-select assert it needs. We work around
12095092e014SPeter Maydell              * this with a manual raise of D0 here (despite board creation
12105092e014SPeter Maydell              * code being the wrong place to raise IRQ lines) to put the OLED
12115092e014SPeter Maydell              * into an initially selected state.
12125092e014SPeter Maydell              *
12135092e014SPeter Maydell              * In theory the right way to model this would be:
12145092e014SPeter Maydell              *  - Implement aux-function support in the PL061, with an
12155092e014SPeter Maydell              *    extra set of AFIN and AFOUT GPIO lines (set up so that
12165092e014SPeter Maydell              *    if a GPIO line is in auxfn mode the main GPIO in and out
12175092e014SPeter Maydell              *    track the AFIN and AFOUT lines)
12185092e014SPeter Maydell              *  - Wire the AFOUT for D0 up to either a line from the
12195092e014SPeter Maydell              *    SSI controller that's pulled low around every transmit,
12205092e014SPeter Maydell              *    or at least to an always-0 line here on the board
12215092e014SPeter Maydell              *  - Make the ssd0323 OLED controller chipselect active-low
12228120e714SPeter A. G. Crosthwaite              */
12235493e33fSPaul Brook             bus = qdev_get_child_bus(dev, "ssi");
1224775616c3Spbrook 
1225ec7e429bSPhilippe Mathieu-Daudé             sddev = ssi_create_peripheral(bus, "ssi-sd");
1226ec7e429bSPhilippe Mathieu-Daudé             ssddev = ssi_create_peripheral(bus, "ssd0323");
1227de77914eSPeter Crosthwaite             gpio_out[GPIO_D][0] = qemu_irq_split(
1228de77914eSPeter Crosthwaite                     qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0),
1229de77914eSPeter Crosthwaite                     qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0));
1230de77914eSPeter Crosthwaite             gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0);
12315493e33fSPaul Brook 
1232775616c3Spbrook             /* Make sure the select pin is high.  */
1233775616c3Spbrook             qemu_irq_raise(gpio_out[GPIO_D][0]);
12349ee6e8bbSpbrook         }
12359ee6e8bbSpbrook     }
1236a5580466SPaul Brook     if (board->dc4 & (1 << 28)) {
1237a5580466SPaul Brook         DeviceState *enet;
1238a5580466SPaul Brook 
1239a5580466SPaul Brook         qemu_check_nic_model(&nd_table[0], "stellaris");
1240a5580466SPaul Brook 
12413e80f690SMarkus Armbruster         enet = qdev_new("stellaris_enet");
1242540f006aSGerd Hoffmann         qdev_set_nic_properties(enet, &nd_table[0]);
12433c6ef471SMarkus Armbruster         sysbus_realize_and_unref(SYS_BUS_DEVICE(enet), &error_fatal);
12441356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(enet), 0, 0x40048000);
124520c59c38SMichael Davidsaver         sysbus_connect_irq(SYS_BUS_DEVICE(enet), 0, qdev_get_gpio_in(nvic, 42));
1246a5580466SPaul Brook     }
1247cf0dbb21Spbrook     if (board->peripherals & BP_GAMEPAD) {
1248cf0dbb21Spbrook         qemu_irq gpad_irq[5];
1249cf0dbb21Spbrook         static const int gpad_keycode[5] = { 0xc8, 0xd0, 0xcb, 0xcd, 0x1d };
1250cf0dbb21Spbrook 
1251cf0dbb21Spbrook         gpad_irq[0] = qemu_irq_invert(gpio_in[GPIO_E][0]); /* up */
1252cf0dbb21Spbrook         gpad_irq[1] = qemu_irq_invert(gpio_in[GPIO_E][1]); /* down */
1253cf0dbb21Spbrook         gpad_irq[2] = qemu_irq_invert(gpio_in[GPIO_E][2]); /* left */
1254cf0dbb21Spbrook         gpad_irq[3] = qemu_irq_invert(gpio_in[GPIO_E][3]); /* right */
1255cf0dbb21Spbrook         gpad_irq[4] = qemu_irq_invert(gpio_in[GPIO_F][1]); /* select */
1256cf0dbb21Spbrook 
1257cf0dbb21Spbrook         stellaris_gamepad_init(5, gpad_irq, gpad_keycode);
1258cf0dbb21Spbrook     }
125940905a6aSPaul Brook     for (i = 0; i < 7; i++) {
126040905a6aSPaul Brook         if (board->dc4 & (1 << i)) {
126140905a6aSPaul Brook             for (j = 0; j < 8; j++) {
126240905a6aSPaul Brook                 if (gpio_out[i][j]) {
126340905a6aSPaul Brook                     qdev_connect_gpio_out(gpio_dev[i], j, gpio_out[i][j]);
126440905a6aSPaul Brook                 }
126540905a6aSPaul Brook             }
126640905a6aSPaul Brook         }
126740905a6aSPaul Brook     }
1268aecfbbc9SPeter Maydell 
1269aecfbbc9SPeter Maydell     /* Add dummy regions for the devices we don't implement yet,
1270aecfbbc9SPeter Maydell      * so guest accesses don't cause unlogged crashes.
1271aecfbbc9SPeter Maydell      */
1272aecfbbc9SPeter Maydell     create_unimplemented_device("i2c-0", 0x40002000, 0x1000);
1273aecfbbc9SPeter Maydell     create_unimplemented_device("i2c-2", 0x40021000, 0x1000);
1274aecfbbc9SPeter Maydell     create_unimplemented_device("PWM", 0x40028000, 0x1000);
1275aecfbbc9SPeter Maydell     create_unimplemented_device("QEI-0", 0x4002c000, 0x1000);
1276aecfbbc9SPeter Maydell     create_unimplemented_device("QEI-1", 0x4002d000, 0x1000);
1277aecfbbc9SPeter Maydell     create_unimplemented_device("analogue-comparator", 0x4003c000, 0x1000);
1278aecfbbc9SPeter Maydell     create_unimplemented_device("hibernation", 0x400fc000, 0x1000);
1279aecfbbc9SPeter Maydell     create_unimplemented_device("flash-control", 0x400fd000, 0x1000);
1280f04d4465SPeter Maydell 
1281f04d4465SPeter Maydell     armv7m_load_kernel(ARM_CPU(first_cpu), ms->kernel_filename, flash_size);
12829ee6e8bbSpbrook }
12839ee6e8bbSpbrook 
12849ee6e8bbSpbrook /* FIXME: Figure out how to generate these from stellaris_boards.  */
12853ef96221SMarcel Apfelbaum static void lm3s811evb_init(MachineState *machine)
12869ee6e8bbSpbrook {
1287ba1ba5ccSIgor Mammedov     stellaris_init(machine, &stellaris_boards[0]);
12889ee6e8bbSpbrook }
12899ee6e8bbSpbrook 
12903ef96221SMarcel Apfelbaum static void lm3s6965evb_init(MachineState *machine)
12919ee6e8bbSpbrook {
1292ba1ba5ccSIgor Mammedov     stellaris_init(machine, &stellaris_boards[1]);
12939ee6e8bbSpbrook }
12949ee6e8bbSpbrook 
12958a661aeaSAndreas Färber static void lm3s811evb_class_init(ObjectClass *oc, void *data)
1296f80f9ec9SAnthony Liguori {
12978a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
12988a661aeaSAndreas Färber 
1299fd8f71b9SPhilippe Mathieu-Daudé     mc->desc = "Stellaris LM3S811EVB (Cortex-M3)";
1300e264d29dSEduardo Habkost     mc->init = lm3s811evb_init;
13014672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
1302ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
1303f80f9ec9SAnthony Liguori }
1304f80f9ec9SAnthony Liguori 
13058a661aeaSAndreas Färber static const TypeInfo lm3s811evb_type = {
13068a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lm3s811evb"),
13078a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
13088a661aeaSAndreas Färber     .class_init = lm3s811evb_class_init,
13098a661aeaSAndreas Färber };
1310e264d29dSEduardo Habkost 
13118a661aeaSAndreas Färber static void lm3s6965evb_class_init(ObjectClass *oc, void *data)
1312e264d29dSEduardo Habkost {
13138a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
13148a661aeaSAndreas Färber 
1315fd8f71b9SPhilippe Mathieu-Daudé     mc->desc = "Stellaris LM3S6965EVB (Cortex-M3)";
1316e264d29dSEduardo Habkost     mc->init = lm3s6965evb_init;
13174672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
1318ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
1319e264d29dSEduardo Habkost }
1320e264d29dSEduardo Habkost 
13218a661aeaSAndreas Färber static const TypeInfo lm3s6965evb_type = {
13228a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lm3s6965evb"),
13238a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
13248a661aeaSAndreas Färber     .class_init = lm3s6965evb_class_init,
13258a661aeaSAndreas Färber };
13268a661aeaSAndreas Färber 
13278a661aeaSAndreas Färber static void stellaris_machine_init(void)
13288a661aeaSAndreas Färber {
13298a661aeaSAndreas Färber     type_register_static(&lm3s811evb_type);
13308a661aeaSAndreas Färber     type_register_static(&lm3s6965evb_type);
13318a661aeaSAndreas Färber }
13328a661aeaSAndreas Färber 
13330e6aac87SEduardo Habkost type_init(stellaris_machine_init)
1334f80f9ec9SAnthony Liguori 
1335999e12bbSAnthony Liguori static void stellaris_i2c_class_init(ObjectClass *klass, void *data)
1336999e12bbSAnthony Liguori {
133715c4fff5Sxiaoqiang.zhao     DeviceClass *dc = DEVICE_CLASS(klass);
1338999e12bbSAnthony Liguori 
133915c4fff5Sxiaoqiang.zhao     dc->vmsd = &vmstate_stellaris_i2c;
1340999e12bbSAnthony Liguori }
1341999e12bbSAnthony Liguori 
13428c43a6f0SAndreas Färber static const TypeInfo stellaris_i2c_info = {
1343d94a4015SAndreas Färber     .name          = TYPE_STELLARIS_I2C,
134439bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
134539bffca2SAnthony Liguori     .instance_size = sizeof(stellaris_i2c_state),
134615c4fff5Sxiaoqiang.zhao     .instance_init = stellaris_i2c_init,
1347999e12bbSAnthony Liguori     .class_init    = stellaris_i2c_class_init,
1348999e12bbSAnthony Liguori };
1349999e12bbSAnthony Liguori 
1350999e12bbSAnthony Liguori static void stellaris_adc_class_init(ObjectClass *klass, void *data)
1351999e12bbSAnthony Liguori {
135215c4fff5Sxiaoqiang.zhao     DeviceClass *dc = DEVICE_CLASS(klass);
1353999e12bbSAnthony Liguori 
135415c4fff5Sxiaoqiang.zhao     dc->vmsd = &vmstate_stellaris_adc;
1355999e12bbSAnthony Liguori }
1356999e12bbSAnthony Liguori 
13578c43a6f0SAndreas Färber static const TypeInfo stellaris_adc_info = {
13587df7f67aSAndreas Färber     .name          = TYPE_STELLARIS_ADC,
135939bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
136039bffca2SAnthony Liguori     .instance_size = sizeof(stellaris_adc_state),
136115c4fff5Sxiaoqiang.zhao     .instance_init = stellaris_adc_init,
1362999e12bbSAnthony Liguori     .class_init    = stellaris_adc_class_init,
1363999e12bbSAnthony Liguori };
1364999e12bbSAnthony Liguori 
13654bebb9adSPeter Maydell static void stellaris_sys_class_init(ObjectClass *klass, void *data)
13664bebb9adSPeter Maydell {
13674bebb9adSPeter Maydell     DeviceClass *dc = DEVICE_CLASS(klass);
13684bebb9adSPeter Maydell     ResettableClass *rc = RESETTABLE_CLASS(klass);
13694bebb9adSPeter Maydell 
13704bebb9adSPeter Maydell     dc->vmsd = &vmstate_stellaris_sys;
13714bebb9adSPeter Maydell     rc->phases.enter = stellaris_sys_reset_enter;
13724bebb9adSPeter Maydell     rc->phases.hold = stellaris_sys_reset_hold;
13734bebb9adSPeter Maydell     rc->phases.exit = stellaris_sys_reset_exit;
13744bebb9adSPeter Maydell     device_class_set_props(dc, stellaris_sys_properties);
13754bebb9adSPeter Maydell }
13764bebb9adSPeter Maydell 
13774bebb9adSPeter Maydell static const TypeInfo stellaris_sys_info = {
13784bebb9adSPeter Maydell     .name = TYPE_STELLARIS_SYS,
13794bebb9adSPeter Maydell     .parent = TYPE_SYS_BUS_DEVICE,
13804bebb9adSPeter Maydell     .instance_size = sizeof(ssys_state),
13814bebb9adSPeter Maydell     .instance_init = stellaris_sys_instance_init,
13824bebb9adSPeter Maydell     .class_init = stellaris_sys_class_init,
13834bebb9adSPeter Maydell };
13844bebb9adSPeter Maydell 
138583f7d43aSAndreas Färber static void stellaris_register_types(void)
13861de9610cSPaul Brook {
138739bffca2SAnthony Liguori     type_register_static(&stellaris_i2c_info);
138839bffca2SAnthony Liguori     type_register_static(&stellaris_adc_info);
13894bebb9adSPeter Maydell     type_register_static(&stellaris_sys_info);
13901de9610cSPaul Brook }
13911de9610cSPaul Brook 
139283f7d43aSAndreas Färber type_init(stellaris_register_types)
1393