19ee6e8bbSpbrook /* 21654b2d6Saurel32 * Luminary Micro Stellaris peripherals 39ee6e8bbSpbrook * 49ee6e8bbSpbrook * Copyright (c) 2006 CodeSourcery. 59ee6e8bbSpbrook * Written by Paul Brook 69ee6e8bbSpbrook * 78e31bf38SMatthew Fernandez * This code is licensed under the GPL. 89ee6e8bbSpbrook */ 99ee6e8bbSpbrook 1012b16722SPeter Maydell #include "qemu/osdep.h" 11da34e65cSMarkus Armbruster #include "qapi/error.h" 1283c9f4caSPaolo Bonzini #include "hw/sysbus.h" 138fd06719SAlistair Francis #include "hw/ssi/ssi.h" 1412ec8bd5SPeter Maydell #include "hw/arm/boot.h" 151de7afc9SPaolo Bonzini #include "qemu/timer.h" 160d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 171422e32dSPaolo Bonzini #include "net/net.h" 1883c9f4caSPaolo Bonzini #include "hw/boards.h" 1903dd024fSPaolo Bonzini #include "qemu/log.h" 20022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 21d69ffb5bSMichael Davidsaver #include "sysemu/sysemu.h" 22f04d4465SPeter Maydell #include "hw/arm/armv7m.h" 23f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h" 2498fa3327SPhilippe Mathieu-Daudé #include "hw/input/gamepad.h" 2564552b6bSMarkus Armbruster #include "hw/irq.h" 26566528f8SMichel Heily #include "hw/watchdog/cmsdk-apb-watchdog.h" 27d6454270SMarkus Armbruster #include "migration/vmstate.h" 28aecfbbc9SPeter Maydell #include "hw/misc/unimp.h" 29ba1ba5ccSIgor Mammedov #include "cpu.h" 30db1015e9SEduardo Habkost #include "qom/object.h" 319ee6e8bbSpbrook 32cf0dbb21Spbrook #define GPIO_A 0 33cf0dbb21Spbrook #define GPIO_B 1 34cf0dbb21Spbrook #define GPIO_C 2 35cf0dbb21Spbrook #define GPIO_D 3 36cf0dbb21Spbrook #define GPIO_E 4 37cf0dbb21Spbrook #define GPIO_F 5 38cf0dbb21Spbrook #define GPIO_G 6 39cf0dbb21Spbrook 40cf0dbb21Spbrook #define BP_OLED_I2C 0x01 41cf0dbb21Spbrook #define BP_OLED_SSI 0x02 42cf0dbb21Spbrook #define BP_GAMEPAD 0x04 43cf0dbb21Spbrook 448b47b7daSAlistair Francis #define NUM_IRQ_LINES 64 458b47b7daSAlistair Francis 469ee6e8bbSpbrook typedef const struct { 479ee6e8bbSpbrook const char *name; 489ee6e8bbSpbrook uint32_t did0; 499ee6e8bbSpbrook uint32_t did1; 509ee6e8bbSpbrook uint32_t dc0; 519ee6e8bbSpbrook uint32_t dc1; 529ee6e8bbSpbrook uint32_t dc2; 539ee6e8bbSpbrook uint32_t dc3; 549ee6e8bbSpbrook uint32_t dc4; 55cf0dbb21Spbrook uint32_t peripherals; 569ee6e8bbSpbrook } stellaris_board_info; 579ee6e8bbSpbrook 589ee6e8bbSpbrook /* General purpose timer module. */ 599ee6e8bbSpbrook 608ef1d394SAndreas Färber #define TYPE_STELLARIS_GPTM "stellaris-gptm" 618063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(gptm_state, STELLARIS_GPTM) 628ef1d394SAndreas Färber 63db1015e9SEduardo Habkost struct gptm_state { 648ef1d394SAndreas Färber SysBusDevice parent_obj; 658ef1d394SAndreas Färber 662443fa27SBenoît Canet MemoryRegion iomem; 679ee6e8bbSpbrook uint32_t config; 689ee6e8bbSpbrook uint32_t mode[2]; 699ee6e8bbSpbrook uint32_t control; 709ee6e8bbSpbrook uint32_t state; 719ee6e8bbSpbrook uint32_t mask; 729ee6e8bbSpbrook uint32_t load[2]; 739ee6e8bbSpbrook uint32_t match[2]; 749ee6e8bbSpbrook uint32_t prescale[2]; 759ee6e8bbSpbrook uint32_t match_prescale[2]; 769ee6e8bbSpbrook uint32_t rtc; 779ee6e8bbSpbrook int64_t tick[2]; 789ee6e8bbSpbrook struct gptm_state *opaque[2]; 799ee6e8bbSpbrook QEMUTimer *timer[2]; 809ee6e8bbSpbrook /* The timers have an alternate output used to trigger the ADC. */ 819ee6e8bbSpbrook qemu_irq trigger; 829ee6e8bbSpbrook qemu_irq irq; 83db1015e9SEduardo Habkost }; 849ee6e8bbSpbrook 859ee6e8bbSpbrook static void gptm_update_irq(gptm_state *s) 869ee6e8bbSpbrook { 879ee6e8bbSpbrook int level; 889ee6e8bbSpbrook level = (s->state & s->mask) != 0; 899ee6e8bbSpbrook qemu_set_irq(s->irq, level); 909ee6e8bbSpbrook } 919ee6e8bbSpbrook 929ee6e8bbSpbrook static void gptm_stop(gptm_state *s, int n) 939ee6e8bbSpbrook { 94bc72ad67SAlex Bligh timer_del(s->timer[n]); 959ee6e8bbSpbrook } 969ee6e8bbSpbrook 979ee6e8bbSpbrook static void gptm_reload(gptm_state *s, int n, int reset) 989ee6e8bbSpbrook { 999ee6e8bbSpbrook int64_t tick; 1009ee6e8bbSpbrook if (reset) 101bc72ad67SAlex Bligh tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 1029ee6e8bbSpbrook else 1039ee6e8bbSpbrook tick = s->tick[n]; 1049ee6e8bbSpbrook 1059ee6e8bbSpbrook if (s->config == 0) { 1069ee6e8bbSpbrook /* 32-bit CountDown. */ 1079ee6e8bbSpbrook uint32_t count; 1089ee6e8bbSpbrook count = s->load[0] | (s->load[1] << 16); 109e57ec016Spbrook tick += (int64_t)count * system_clock_scale; 1109ee6e8bbSpbrook } else if (s->config == 1) { 1119ee6e8bbSpbrook /* 32-bit RTC. 1Hz tick. */ 11273bcb24dSRutuja Shah tick += NANOSECONDS_PER_SECOND; 1139ee6e8bbSpbrook } else if (s->mode[n] == 0xa) { 1149ee6e8bbSpbrook /* PWM mode. Not implemented. */ 1159ee6e8bbSpbrook } else { 116df3692e0SPeter Maydell qemu_log_mask(LOG_UNIMP, 117df3692e0SPeter Maydell "GPTM: 16-bit timer mode unimplemented: 0x%x\n", 118df3692e0SPeter Maydell s->mode[n]); 119df3692e0SPeter Maydell return; 1209ee6e8bbSpbrook } 1219ee6e8bbSpbrook s->tick[n] = tick; 122bc72ad67SAlex Bligh timer_mod(s->timer[n], tick); 1239ee6e8bbSpbrook } 1249ee6e8bbSpbrook 1259ee6e8bbSpbrook static void gptm_tick(void *opaque) 1269ee6e8bbSpbrook { 1279ee6e8bbSpbrook gptm_state **p = (gptm_state **)opaque; 1289ee6e8bbSpbrook gptm_state *s; 1299ee6e8bbSpbrook int n; 1309ee6e8bbSpbrook 1319ee6e8bbSpbrook s = *p; 1329ee6e8bbSpbrook n = p - s->opaque; 1339ee6e8bbSpbrook if (s->config == 0) { 1349ee6e8bbSpbrook s->state |= 1; 1359ee6e8bbSpbrook if ((s->control & 0x20)) { 1369ee6e8bbSpbrook /* Output trigger. */ 13740905a6aSPaul Brook qemu_irq_pulse(s->trigger); 1389ee6e8bbSpbrook } 1399ee6e8bbSpbrook if (s->mode[0] & 1) { 1409ee6e8bbSpbrook /* One-shot. */ 1419ee6e8bbSpbrook s->control &= ~1; 1429ee6e8bbSpbrook } else { 1439ee6e8bbSpbrook /* Periodic. */ 1449ee6e8bbSpbrook gptm_reload(s, 0, 0); 1459ee6e8bbSpbrook } 1469ee6e8bbSpbrook } else if (s->config == 1) { 1479ee6e8bbSpbrook /* RTC. */ 1489ee6e8bbSpbrook uint32_t match; 1499ee6e8bbSpbrook s->rtc++; 1509ee6e8bbSpbrook match = s->match[0] | (s->match[1] << 16); 1519ee6e8bbSpbrook if (s->rtc > match) 1529ee6e8bbSpbrook s->rtc = 0; 1539ee6e8bbSpbrook if (s->rtc == 0) { 1549ee6e8bbSpbrook s->state |= 8; 1559ee6e8bbSpbrook } 1569ee6e8bbSpbrook gptm_reload(s, 0, 0); 1579ee6e8bbSpbrook } else if (s->mode[n] == 0xa) { 1589ee6e8bbSpbrook /* PWM mode. Not implemented. */ 1599ee6e8bbSpbrook } else { 160df3692e0SPeter Maydell qemu_log_mask(LOG_UNIMP, 161df3692e0SPeter Maydell "GPTM: 16-bit timer mode unimplemented: 0x%x\n", 162df3692e0SPeter Maydell s->mode[n]); 1639ee6e8bbSpbrook } 1649ee6e8bbSpbrook gptm_update_irq(s); 1659ee6e8bbSpbrook } 1669ee6e8bbSpbrook 167a8170e5eSAvi Kivity static uint64_t gptm_read(void *opaque, hwaddr offset, 1682443fa27SBenoît Canet unsigned size) 1699ee6e8bbSpbrook { 1709ee6e8bbSpbrook gptm_state *s = (gptm_state *)opaque; 1719ee6e8bbSpbrook 1729ee6e8bbSpbrook switch (offset) { 1739ee6e8bbSpbrook case 0x00: /* CFG */ 1749ee6e8bbSpbrook return s->config; 1759ee6e8bbSpbrook case 0x04: /* TAMR */ 1769ee6e8bbSpbrook return s->mode[0]; 1779ee6e8bbSpbrook case 0x08: /* TBMR */ 1789ee6e8bbSpbrook return s->mode[1]; 1799ee6e8bbSpbrook case 0x0c: /* CTL */ 1809ee6e8bbSpbrook return s->control; 1819ee6e8bbSpbrook case 0x18: /* IMR */ 1829ee6e8bbSpbrook return s->mask; 1839ee6e8bbSpbrook case 0x1c: /* RIS */ 1849ee6e8bbSpbrook return s->state; 1859ee6e8bbSpbrook case 0x20: /* MIS */ 1869ee6e8bbSpbrook return s->state & s->mask; 1879ee6e8bbSpbrook case 0x24: /* CR */ 1889ee6e8bbSpbrook return 0; 1899ee6e8bbSpbrook case 0x28: /* TAILR */ 1909ee6e8bbSpbrook return s->load[0] | ((s->config < 4) ? (s->load[1] << 16) : 0); 1919ee6e8bbSpbrook case 0x2c: /* TBILR */ 1929ee6e8bbSpbrook return s->load[1]; 1939ee6e8bbSpbrook case 0x30: /* TAMARCHR */ 1949ee6e8bbSpbrook return s->match[0] | ((s->config < 4) ? (s->match[1] << 16) : 0); 1959ee6e8bbSpbrook case 0x34: /* TBMATCHR */ 1969ee6e8bbSpbrook return s->match[1]; 1979ee6e8bbSpbrook case 0x38: /* TAPR */ 1989ee6e8bbSpbrook return s->prescale[0]; 1999ee6e8bbSpbrook case 0x3c: /* TBPR */ 2009ee6e8bbSpbrook return s->prescale[1]; 2019ee6e8bbSpbrook case 0x40: /* TAPMR */ 2029ee6e8bbSpbrook return s->match_prescale[0]; 2039ee6e8bbSpbrook case 0x44: /* TBPMR */ 2049ee6e8bbSpbrook return s->match_prescale[1]; 2059ee6e8bbSpbrook case 0x48: /* TAR */ 2061a791721SPeter Maydell if (s->config == 1) { 2079ee6e8bbSpbrook return s->rtc; 2081a791721SPeter Maydell } 2091a791721SPeter Maydell qemu_log_mask(LOG_UNIMP, 2109492e4b2SPhilippe Mathieu-Daudé "GPTM: read of TAR but timer read not supported\n"); 2111a791721SPeter Maydell return 0; 2129ee6e8bbSpbrook case 0x4c: /* TBR */ 2131a791721SPeter Maydell qemu_log_mask(LOG_UNIMP, 2149492e4b2SPhilippe Mathieu-Daudé "GPTM: read of TBR but timer read not supported\n"); 2151a791721SPeter Maydell return 0; 2169ee6e8bbSpbrook default: 2171a791721SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 218d29183d3SPhilippe Mathieu-Daudé "GPTM: read at bad offset 0x02%" HWADDR_PRIx "\n", 219d29183d3SPhilippe Mathieu-Daudé offset); 2209ee6e8bbSpbrook return 0; 2219ee6e8bbSpbrook } 2229ee6e8bbSpbrook } 2239ee6e8bbSpbrook 224a8170e5eSAvi Kivity static void gptm_write(void *opaque, hwaddr offset, 2252443fa27SBenoît Canet uint64_t value, unsigned size) 2269ee6e8bbSpbrook { 2279ee6e8bbSpbrook gptm_state *s = (gptm_state *)opaque; 2289ee6e8bbSpbrook uint32_t oldval; 2299ee6e8bbSpbrook 2309ee6e8bbSpbrook /* The timers should be disabled before changing the configuration. 2319ee6e8bbSpbrook We take advantage of this and defer everything until the timer 2329ee6e8bbSpbrook is enabled. */ 2339ee6e8bbSpbrook switch (offset) { 2349ee6e8bbSpbrook case 0x00: /* CFG */ 2359ee6e8bbSpbrook s->config = value; 2369ee6e8bbSpbrook break; 2379ee6e8bbSpbrook case 0x04: /* TAMR */ 2389ee6e8bbSpbrook s->mode[0] = value; 2399ee6e8bbSpbrook break; 2409ee6e8bbSpbrook case 0x08: /* TBMR */ 2419ee6e8bbSpbrook s->mode[1] = value; 2429ee6e8bbSpbrook break; 2439ee6e8bbSpbrook case 0x0c: /* CTL */ 2449ee6e8bbSpbrook oldval = s->control; 2459ee6e8bbSpbrook s->control = value; 2469ee6e8bbSpbrook /* TODO: Implement pause. */ 2479ee6e8bbSpbrook if ((oldval ^ value) & 1) { 2489ee6e8bbSpbrook if (value & 1) { 2499ee6e8bbSpbrook gptm_reload(s, 0, 1); 2509ee6e8bbSpbrook } else { 2519ee6e8bbSpbrook gptm_stop(s, 0); 2529ee6e8bbSpbrook } 2539ee6e8bbSpbrook } 2549ee6e8bbSpbrook if (((oldval ^ value) & 0x100) && s->config >= 4) { 2559ee6e8bbSpbrook if (value & 0x100) { 2569ee6e8bbSpbrook gptm_reload(s, 1, 1); 2579ee6e8bbSpbrook } else { 2589ee6e8bbSpbrook gptm_stop(s, 1); 2599ee6e8bbSpbrook } 2609ee6e8bbSpbrook } 2619ee6e8bbSpbrook break; 2629ee6e8bbSpbrook case 0x18: /* IMR */ 2639ee6e8bbSpbrook s->mask = value & 0x77; 2649ee6e8bbSpbrook gptm_update_irq(s); 2659ee6e8bbSpbrook break; 2669ee6e8bbSpbrook case 0x24: /* CR */ 2679ee6e8bbSpbrook s->state &= ~value; 2689ee6e8bbSpbrook break; 2699ee6e8bbSpbrook case 0x28: /* TAILR */ 2709ee6e8bbSpbrook s->load[0] = value & 0xffff; 2719ee6e8bbSpbrook if (s->config < 4) { 2729ee6e8bbSpbrook s->load[1] = value >> 16; 2739ee6e8bbSpbrook } 2749ee6e8bbSpbrook break; 2759ee6e8bbSpbrook case 0x2c: /* TBILR */ 2769ee6e8bbSpbrook s->load[1] = value & 0xffff; 2779ee6e8bbSpbrook break; 2789ee6e8bbSpbrook case 0x30: /* TAMARCHR */ 2799ee6e8bbSpbrook s->match[0] = value & 0xffff; 2809ee6e8bbSpbrook if (s->config < 4) { 2819ee6e8bbSpbrook s->match[1] = value >> 16; 2829ee6e8bbSpbrook } 2839ee6e8bbSpbrook break; 2849ee6e8bbSpbrook case 0x34: /* TBMATCHR */ 2859ee6e8bbSpbrook s->match[1] = value >> 16; 2869ee6e8bbSpbrook break; 2879ee6e8bbSpbrook case 0x38: /* TAPR */ 2889ee6e8bbSpbrook s->prescale[0] = value; 2899ee6e8bbSpbrook break; 2909ee6e8bbSpbrook case 0x3c: /* TBPR */ 2919ee6e8bbSpbrook s->prescale[1] = value; 2929ee6e8bbSpbrook break; 2939ee6e8bbSpbrook case 0x40: /* TAPMR */ 2949ee6e8bbSpbrook s->match_prescale[0] = value; 2959ee6e8bbSpbrook break; 2969ee6e8bbSpbrook case 0x44: /* TBPMR */ 2979ee6e8bbSpbrook s->match_prescale[0] = value; 2989ee6e8bbSpbrook break; 2999ee6e8bbSpbrook default: 300df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 301d29183d3SPhilippe Mathieu-Daudé "GPTM: write at bad offset 0x02%" HWADDR_PRIx "\n", 302d29183d3SPhilippe Mathieu-Daudé offset); 3039ee6e8bbSpbrook } 3049ee6e8bbSpbrook gptm_update_irq(s); 3059ee6e8bbSpbrook } 3069ee6e8bbSpbrook 3072443fa27SBenoît Canet static const MemoryRegionOps gptm_ops = { 3082443fa27SBenoît Canet .read = gptm_read, 3092443fa27SBenoît Canet .write = gptm_write, 3102443fa27SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 3119ee6e8bbSpbrook }; 3129ee6e8bbSpbrook 31310f85a29SJuan Quintela static const VMStateDescription vmstate_stellaris_gptm = { 31410f85a29SJuan Quintela .name = "stellaris_gptm", 31510f85a29SJuan Quintela .version_id = 1, 31610f85a29SJuan Quintela .minimum_version_id = 1, 31710f85a29SJuan Quintela .fields = (VMStateField[]) { 31810f85a29SJuan Quintela VMSTATE_UINT32(config, gptm_state), 31910f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(mode, gptm_state, 2), 32010f85a29SJuan Quintela VMSTATE_UINT32(control, gptm_state), 32110f85a29SJuan Quintela VMSTATE_UINT32(state, gptm_state), 32210f85a29SJuan Quintela VMSTATE_UINT32(mask, gptm_state), 323dd8a4dcdSJuan Quintela VMSTATE_UNUSED(8), 32410f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(load, gptm_state, 2), 32510f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(match, gptm_state, 2), 32610f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(prescale, gptm_state, 2), 32710f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(match_prescale, gptm_state, 2), 32810f85a29SJuan Quintela VMSTATE_UINT32(rtc, gptm_state), 32910f85a29SJuan Quintela VMSTATE_INT64_ARRAY(tick, gptm_state, 2), 330e720677eSPaolo Bonzini VMSTATE_TIMER_PTR_ARRAY(timer, gptm_state, 2), 33110f85a29SJuan Quintela VMSTATE_END_OF_LIST() 33223e39294Spbrook } 33310f85a29SJuan Quintela }; 33423e39294Spbrook 33515c4fff5Sxiaoqiang.zhao static void stellaris_gptm_init(Object *obj) 3369ee6e8bbSpbrook { 33715c4fff5Sxiaoqiang.zhao DeviceState *dev = DEVICE(obj); 33815c4fff5Sxiaoqiang.zhao gptm_state *s = STELLARIS_GPTM(obj); 33915c4fff5Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 3409ee6e8bbSpbrook 3418ef1d394SAndreas Färber sysbus_init_irq(sbd, &s->irq); 3428ef1d394SAndreas Färber qdev_init_gpio_out(dev, &s->trigger, 1); 3439ee6e8bbSpbrook 34415c4fff5Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &gptm_ops, s, 3452443fa27SBenoît Canet "gptm", 0x1000); 3468ef1d394SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 34740905a6aSPaul Brook 34840905a6aSPaul Brook s->opaque[0] = s->opaque[1] = s; 349af6c91b4SPan Nengyuan } 350af6c91b4SPan Nengyuan 351af6c91b4SPan Nengyuan static void stellaris_gptm_realize(DeviceState *dev, Error **errp) 352af6c91b4SPan Nengyuan { 353af6c91b4SPan Nengyuan gptm_state *s = STELLARIS_GPTM(dev); 354bc72ad67SAlex Bligh s->timer[0] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[0]); 355bc72ad67SAlex Bligh s->timer[1] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[1]); 3569ee6e8bbSpbrook } 3579ee6e8bbSpbrook 3589ee6e8bbSpbrook /* System controller. */ 3599ee6e8bbSpbrook 360*4bebb9adSPeter Maydell #define TYPE_STELLARIS_SYS "stellaris-sys" 361*4bebb9adSPeter Maydell OBJECT_DECLARE_SIMPLE_TYPE(ssys_state, STELLARIS_SYS) 362*4bebb9adSPeter Maydell 363*4bebb9adSPeter Maydell struct ssys_state { 364*4bebb9adSPeter Maydell SysBusDevice parent_obj; 365*4bebb9adSPeter Maydell 3665699301fSBenoît Canet MemoryRegion iomem; 3679ee6e8bbSpbrook uint32_t pborctl; 3689ee6e8bbSpbrook uint32_t ldopctl; 3699ee6e8bbSpbrook uint32_t int_status; 3709ee6e8bbSpbrook uint32_t int_mask; 3719ee6e8bbSpbrook uint32_t resc; 3729ee6e8bbSpbrook uint32_t rcc; 373dc804ab7SEngin AYDOGAN uint32_t rcc2; 3749ee6e8bbSpbrook uint32_t rcgc[3]; 3759ee6e8bbSpbrook uint32_t scgc[3]; 3769ee6e8bbSpbrook uint32_t dcgc[3]; 3779ee6e8bbSpbrook uint32_t clkvclr; 3789ee6e8bbSpbrook uint32_t ldoarst; 379*4bebb9adSPeter Maydell qemu_irq irq; 380*4bebb9adSPeter Maydell /* Properties (all read-only registers) */ 381eea589ccSpbrook uint32_t user0; 382eea589ccSpbrook uint32_t user1; 383*4bebb9adSPeter Maydell uint32_t did0; 384*4bebb9adSPeter Maydell uint32_t did1; 385*4bebb9adSPeter Maydell uint32_t dc0; 386*4bebb9adSPeter Maydell uint32_t dc1; 387*4bebb9adSPeter Maydell uint32_t dc2; 388*4bebb9adSPeter Maydell uint32_t dc3; 389*4bebb9adSPeter Maydell uint32_t dc4; 390*4bebb9adSPeter Maydell }; 3919ee6e8bbSpbrook 3929ee6e8bbSpbrook static void ssys_update(ssys_state *s) 3939ee6e8bbSpbrook { 3949ee6e8bbSpbrook qemu_set_irq(s->irq, (s->int_status & s->int_mask) != 0); 3959ee6e8bbSpbrook } 3969ee6e8bbSpbrook 3979ee6e8bbSpbrook static uint32_t pllcfg_sandstorm[16] = { 3989ee6e8bbSpbrook 0x31c0, /* 1 Mhz */ 3999ee6e8bbSpbrook 0x1ae0, /* 1.8432 Mhz */ 4009ee6e8bbSpbrook 0x18c0, /* 2 Mhz */ 4019ee6e8bbSpbrook 0xd573, /* 2.4576 Mhz */ 4029ee6e8bbSpbrook 0x37a6, /* 3.57954 Mhz */ 4039ee6e8bbSpbrook 0x1ae2, /* 3.6864 Mhz */ 4049ee6e8bbSpbrook 0x0c40, /* 4 Mhz */ 4059ee6e8bbSpbrook 0x98bc, /* 4.906 Mhz */ 4069ee6e8bbSpbrook 0x935b, /* 4.9152 Mhz */ 4079ee6e8bbSpbrook 0x09c0, /* 5 Mhz */ 4089ee6e8bbSpbrook 0x4dee, /* 5.12 Mhz */ 4099ee6e8bbSpbrook 0x0c41, /* 6 Mhz */ 4109ee6e8bbSpbrook 0x75db, /* 6.144 Mhz */ 4119ee6e8bbSpbrook 0x1ae6, /* 7.3728 Mhz */ 4129ee6e8bbSpbrook 0x0600, /* 8 Mhz */ 4139ee6e8bbSpbrook 0x585b /* 8.192 Mhz */ 4149ee6e8bbSpbrook }; 4159ee6e8bbSpbrook 4169ee6e8bbSpbrook static uint32_t pllcfg_fury[16] = { 4179ee6e8bbSpbrook 0x3200, /* 1 Mhz */ 4189ee6e8bbSpbrook 0x1b20, /* 1.8432 Mhz */ 4199ee6e8bbSpbrook 0x1900, /* 2 Mhz */ 4209ee6e8bbSpbrook 0xf42b, /* 2.4576 Mhz */ 4219ee6e8bbSpbrook 0x37e3, /* 3.57954 Mhz */ 4229ee6e8bbSpbrook 0x1b21, /* 3.6864 Mhz */ 4239ee6e8bbSpbrook 0x0c80, /* 4 Mhz */ 4249ee6e8bbSpbrook 0x98ee, /* 4.906 Mhz */ 4259ee6e8bbSpbrook 0xd5b4, /* 4.9152 Mhz */ 4269ee6e8bbSpbrook 0x0a00, /* 5 Mhz */ 4279ee6e8bbSpbrook 0x4e27, /* 5.12 Mhz */ 4289ee6e8bbSpbrook 0x1902, /* 6 Mhz */ 4299ee6e8bbSpbrook 0xec1c, /* 6.144 Mhz */ 4309ee6e8bbSpbrook 0x1b23, /* 7.3728 Mhz */ 4319ee6e8bbSpbrook 0x0640, /* 8 Mhz */ 4329ee6e8bbSpbrook 0xb11c /* 8.192 Mhz */ 4339ee6e8bbSpbrook }; 4349ee6e8bbSpbrook 435dc804ab7SEngin AYDOGAN #define DID0_VER_MASK 0x70000000 436dc804ab7SEngin AYDOGAN #define DID0_VER_0 0x00000000 437dc804ab7SEngin AYDOGAN #define DID0_VER_1 0x10000000 438dc804ab7SEngin AYDOGAN 439dc804ab7SEngin AYDOGAN #define DID0_CLASS_MASK 0x00FF0000 440dc804ab7SEngin AYDOGAN #define DID0_CLASS_SANDSTORM 0x00000000 441dc804ab7SEngin AYDOGAN #define DID0_CLASS_FURY 0x00010000 442dc804ab7SEngin AYDOGAN 443dc804ab7SEngin AYDOGAN static int ssys_board_class(const ssys_state *s) 444dc804ab7SEngin AYDOGAN { 445*4bebb9adSPeter Maydell uint32_t did0 = s->did0; 446dc804ab7SEngin AYDOGAN switch (did0 & DID0_VER_MASK) { 447dc804ab7SEngin AYDOGAN case DID0_VER_0: 448dc804ab7SEngin AYDOGAN return DID0_CLASS_SANDSTORM; 449dc804ab7SEngin AYDOGAN case DID0_VER_1: 450dc804ab7SEngin AYDOGAN switch (did0 & DID0_CLASS_MASK) { 451dc804ab7SEngin AYDOGAN case DID0_CLASS_SANDSTORM: 452dc804ab7SEngin AYDOGAN case DID0_CLASS_FURY: 453dc804ab7SEngin AYDOGAN return did0 & DID0_CLASS_MASK; 454dc804ab7SEngin AYDOGAN } 455dc804ab7SEngin AYDOGAN /* for unknown classes, fall through */ 456dc804ab7SEngin AYDOGAN default: 457df3692e0SPeter Maydell /* This can only happen if the hardwired constant did0 value 458df3692e0SPeter Maydell * in this board's stellaris_board_info struct is wrong. 459df3692e0SPeter Maydell */ 460df3692e0SPeter Maydell g_assert_not_reached(); 461dc804ab7SEngin AYDOGAN } 462dc804ab7SEngin AYDOGAN } 463dc804ab7SEngin AYDOGAN 464a8170e5eSAvi Kivity static uint64_t ssys_read(void *opaque, hwaddr offset, 4655699301fSBenoît Canet unsigned size) 4669ee6e8bbSpbrook { 4679ee6e8bbSpbrook ssys_state *s = (ssys_state *)opaque; 4689ee6e8bbSpbrook 4699ee6e8bbSpbrook switch (offset) { 4709ee6e8bbSpbrook case 0x000: /* DID0 */ 471*4bebb9adSPeter Maydell return s->did0; 4729ee6e8bbSpbrook case 0x004: /* DID1 */ 473*4bebb9adSPeter Maydell return s->did1; 4749ee6e8bbSpbrook case 0x008: /* DC0 */ 475*4bebb9adSPeter Maydell return s->dc0; 4769ee6e8bbSpbrook case 0x010: /* DC1 */ 477*4bebb9adSPeter Maydell return s->dc1; 4789ee6e8bbSpbrook case 0x014: /* DC2 */ 479*4bebb9adSPeter Maydell return s->dc2; 4809ee6e8bbSpbrook case 0x018: /* DC3 */ 481*4bebb9adSPeter Maydell return s->dc3; 4829ee6e8bbSpbrook case 0x01c: /* DC4 */ 483*4bebb9adSPeter Maydell return s->dc4; 4849ee6e8bbSpbrook case 0x030: /* PBORCTL */ 4859ee6e8bbSpbrook return s->pborctl; 4869ee6e8bbSpbrook case 0x034: /* LDOPCTL */ 4879ee6e8bbSpbrook return s->ldopctl; 4889ee6e8bbSpbrook case 0x040: /* SRCR0 */ 4899ee6e8bbSpbrook return 0; 4909ee6e8bbSpbrook case 0x044: /* SRCR1 */ 4919ee6e8bbSpbrook return 0; 4929ee6e8bbSpbrook case 0x048: /* SRCR2 */ 4939ee6e8bbSpbrook return 0; 4949ee6e8bbSpbrook case 0x050: /* RIS */ 4959ee6e8bbSpbrook return s->int_status; 4969ee6e8bbSpbrook case 0x054: /* IMC */ 4979ee6e8bbSpbrook return s->int_mask; 4989ee6e8bbSpbrook case 0x058: /* MISC */ 4999ee6e8bbSpbrook return s->int_status & s->int_mask; 5009ee6e8bbSpbrook case 0x05c: /* RESC */ 5019ee6e8bbSpbrook return s->resc; 5029ee6e8bbSpbrook case 0x060: /* RCC */ 5039ee6e8bbSpbrook return s->rcc; 5049ee6e8bbSpbrook case 0x064: /* PLLCFG */ 5059ee6e8bbSpbrook { 5069ee6e8bbSpbrook int xtal; 5079ee6e8bbSpbrook xtal = (s->rcc >> 6) & 0xf; 508dc804ab7SEngin AYDOGAN switch (ssys_board_class(s)) { 509dc804ab7SEngin AYDOGAN case DID0_CLASS_FURY: 5109ee6e8bbSpbrook return pllcfg_fury[xtal]; 511dc804ab7SEngin AYDOGAN case DID0_CLASS_SANDSTORM: 5129ee6e8bbSpbrook return pllcfg_sandstorm[xtal]; 513dc804ab7SEngin AYDOGAN default: 514df3692e0SPeter Maydell g_assert_not_reached(); 5159ee6e8bbSpbrook } 5169ee6e8bbSpbrook } 517dc804ab7SEngin AYDOGAN case 0x070: /* RCC2 */ 518dc804ab7SEngin AYDOGAN return s->rcc2; 5199ee6e8bbSpbrook case 0x100: /* RCGC0 */ 5209ee6e8bbSpbrook return s->rcgc[0]; 5219ee6e8bbSpbrook case 0x104: /* RCGC1 */ 5229ee6e8bbSpbrook return s->rcgc[1]; 5239ee6e8bbSpbrook case 0x108: /* RCGC2 */ 5249ee6e8bbSpbrook return s->rcgc[2]; 5259ee6e8bbSpbrook case 0x110: /* SCGC0 */ 5269ee6e8bbSpbrook return s->scgc[0]; 5279ee6e8bbSpbrook case 0x114: /* SCGC1 */ 5289ee6e8bbSpbrook return s->scgc[1]; 5299ee6e8bbSpbrook case 0x118: /* SCGC2 */ 5309ee6e8bbSpbrook return s->scgc[2]; 5319ee6e8bbSpbrook case 0x120: /* DCGC0 */ 5329ee6e8bbSpbrook return s->dcgc[0]; 5339ee6e8bbSpbrook case 0x124: /* DCGC1 */ 5349ee6e8bbSpbrook return s->dcgc[1]; 5359ee6e8bbSpbrook case 0x128: /* DCGC2 */ 5369ee6e8bbSpbrook return s->dcgc[2]; 5379ee6e8bbSpbrook case 0x150: /* CLKVCLR */ 5389ee6e8bbSpbrook return s->clkvclr; 5399ee6e8bbSpbrook case 0x160: /* LDOARST */ 5409ee6e8bbSpbrook return s->ldoarst; 541eea589ccSpbrook case 0x1e0: /* USER0 */ 542eea589ccSpbrook return s->user0; 543eea589ccSpbrook case 0x1e4: /* USER1 */ 544eea589ccSpbrook return s->user1; 5459ee6e8bbSpbrook default: 546df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 547df3692e0SPeter Maydell "SSYS: read at bad offset 0x%x\n", (int)offset); 5489ee6e8bbSpbrook return 0; 5499ee6e8bbSpbrook } 5509ee6e8bbSpbrook } 5519ee6e8bbSpbrook 552dc804ab7SEngin AYDOGAN static bool ssys_use_rcc2(ssys_state *s) 553dc804ab7SEngin AYDOGAN { 554dc804ab7SEngin AYDOGAN return (s->rcc2 >> 31) & 0x1; 555dc804ab7SEngin AYDOGAN } 556dc804ab7SEngin AYDOGAN 557dc804ab7SEngin AYDOGAN /* 558dc804ab7SEngin AYDOGAN * Caculate the sys. clock period in ms. 559dc804ab7SEngin AYDOGAN */ 56023e39294Spbrook static void ssys_calculate_system_clock(ssys_state *s) 56123e39294Spbrook { 562dc804ab7SEngin AYDOGAN if (ssys_use_rcc2(s)) { 563dc804ab7SEngin AYDOGAN system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1); 564dc804ab7SEngin AYDOGAN } else { 56523e39294Spbrook system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1); 56623e39294Spbrook } 567dc804ab7SEngin AYDOGAN } 56823e39294Spbrook 569a8170e5eSAvi Kivity static void ssys_write(void *opaque, hwaddr offset, 5705699301fSBenoît Canet uint64_t value, unsigned size) 5719ee6e8bbSpbrook { 5729ee6e8bbSpbrook ssys_state *s = (ssys_state *)opaque; 5739ee6e8bbSpbrook 5749ee6e8bbSpbrook switch (offset) { 5759ee6e8bbSpbrook case 0x030: /* PBORCTL */ 5769ee6e8bbSpbrook s->pborctl = value & 0xffff; 5779ee6e8bbSpbrook break; 5789ee6e8bbSpbrook case 0x034: /* LDOPCTL */ 5799ee6e8bbSpbrook s->ldopctl = value & 0x1f; 5809ee6e8bbSpbrook break; 5819ee6e8bbSpbrook case 0x040: /* SRCR0 */ 5829ee6e8bbSpbrook case 0x044: /* SRCR1 */ 5839ee6e8bbSpbrook case 0x048: /* SRCR2 */ 5849194524bSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "Peripheral reset not implemented\n"); 5859ee6e8bbSpbrook break; 5869ee6e8bbSpbrook case 0x054: /* IMC */ 5879ee6e8bbSpbrook s->int_mask = value & 0x7f; 5889ee6e8bbSpbrook break; 5899ee6e8bbSpbrook case 0x058: /* MISC */ 5909ee6e8bbSpbrook s->int_status &= ~value; 5919ee6e8bbSpbrook break; 5929ee6e8bbSpbrook case 0x05c: /* RESC */ 5939ee6e8bbSpbrook s->resc = value & 0x3f; 5949ee6e8bbSpbrook break; 5959ee6e8bbSpbrook case 0x060: /* RCC */ 5969ee6e8bbSpbrook if ((s->rcc & (1 << 13)) != 0 && (value & (1 << 13)) == 0) { 5979ee6e8bbSpbrook /* PLL enable. */ 5989ee6e8bbSpbrook s->int_status |= (1 << 6); 5999ee6e8bbSpbrook } 6009ee6e8bbSpbrook s->rcc = value; 60123e39294Spbrook ssys_calculate_system_clock(s); 6029ee6e8bbSpbrook break; 603dc804ab7SEngin AYDOGAN case 0x070: /* RCC2 */ 604dc804ab7SEngin AYDOGAN if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { 605dc804ab7SEngin AYDOGAN break; 606dc804ab7SEngin AYDOGAN } 607dc804ab7SEngin AYDOGAN 608dc804ab7SEngin AYDOGAN if ((s->rcc2 & (1 << 13)) != 0 && (value & (1 << 13)) == 0) { 609dc804ab7SEngin AYDOGAN /* PLL enable. */ 610dc804ab7SEngin AYDOGAN s->int_status |= (1 << 6); 611dc804ab7SEngin AYDOGAN } 612dc804ab7SEngin AYDOGAN s->rcc2 = value; 613dc804ab7SEngin AYDOGAN ssys_calculate_system_clock(s); 614dc804ab7SEngin AYDOGAN break; 6159ee6e8bbSpbrook case 0x100: /* RCGC0 */ 6169ee6e8bbSpbrook s->rcgc[0] = value; 6179ee6e8bbSpbrook break; 6189ee6e8bbSpbrook case 0x104: /* RCGC1 */ 6199ee6e8bbSpbrook s->rcgc[1] = value; 6209ee6e8bbSpbrook break; 6219ee6e8bbSpbrook case 0x108: /* RCGC2 */ 6229ee6e8bbSpbrook s->rcgc[2] = value; 6239ee6e8bbSpbrook break; 6249ee6e8bbSpbrook case 0x110: /* SCGC0 */ 6259ee6e8bbSpbrook s->scgc[0] = value; 6269ee6e8bbSpbrook break; 6279ee6e8bbSpbrook case 0x114: /* SCGC1 */ 6289ee6e8bbSpbrook s->scgc[1] = value; 6299ee6e8bbSpbrook break; 6309ee6e8bbSpbrook case 0x118: /* SCGC2 */ 6319ee6e8bbSpbrook s->scgc[2] = value; 6329ee6e8bbSpbrook break; 6339ee6e8bbSpbrook case 0x120: /* DCGC0 */ 6349ee6e8bbSpbrook s->dcgc[0] = value; 6359ee6e8bbSpbrook break; 6369ee6e8bbSpbrook case 0x124: /* DCGC1 */ 6379ee6e8bbSpbrook s->dcgc[1] = value; 6389ee6e8bbSpbrook break; 6399ee6e8bbSpbrook case 0x128: /* DCGC2 */ 6409ee6e8bbSpbrook s->dcgc[2] = value; 6419ee6e8bbSpbrook break; 6429ee6e8bbSpbrook case 0x150: /* CLKVCLR */ 6439ee6e8bbSpbrook s->clkvclr = value; 6449ee6e8bbSpbrook break; 6459ee6e8bbSpbrook case 0x160: /* LDOARST */ 6469ee6e8bbSpbrook s->ldoarst = value; 6479ee6e8bbSpbrook break; 6489ee6e8bbSpbrook default: 649df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 650df3692e0SPeter Maydell "SSYS: write at bad offset 0x%x\n", (int)offset); 6519ee6e8bbSpbrook } 6529ee6e8bbSpbrook ssys_update(s); 6539ee6e8bbSpbrook } 6549ee6e8bbSpbrook 6555699301fSBenoît Canet static const MemoryRegionOps ssys_ops = { 6565699301fSBenoît Canet .read = ssys_read, 6575699301fSBenoît Canet .write = ssys_write, 6585699301fSBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 6599ee6e8bbSpbrook }; 6609ee6e8bbSpbrook 661*4bebb9adSPeter Maydell static void stellaris_sys_reset_enter(Object *obj, ResetType type) 6629ee6e8bbSpbrook { 663*4bebb9adSPeter Maydell ssys_state *s = STELLARIS_SYS(obj); 6649ee6e8bbSpbrook 6659ee6e8bbSpbrook s->pborctl = 0x7ffd; 6669ee6e8bbSpbrook s->rcc = 0x078e3ac0; 667dc804ab7SEngin AYDOGAN 668dc804ab7SEngin AYDOGAN if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { 669dc804ab7SEngin AYDOGAN s->rcc2 = 0; 670dc804ab7SEngin AYDOGAN } else { 671dc804ab7SEngin AYDOGAN s->rcc2 = 0x07802810; 672dc804ab7SEngin AYDOGAN } 6739ee6e8bbSpbrook s->rcgc[0] = 1; 6749ee6e8bbSpbrook s->scgc[0] = 1; 6759ee6e8bbSpbrook s->dcgc[0] = 1; 676*4bebb9adSPeter Maydell } 677*4bebb9adSPeter Maydell 678*4bebb9adSPeter Maydell static void stellaris_sys_reset_hold(Object *obj) 679*4bebb9adSPeter Maydell { 680*4bebb9adSPeter Maydell ssys_state *s = STELLARIS_SYS(obj); 681*4bebb9adSPeter Maydell 682bfc213afSPeter Maydell ssys_calculate_system_clock(s); 6839ee6e8bbSpbrook } 6849ee6e8bbSpbrook 685*4bebb9adSPeter Maydell static void stellaris_sys_reset_exit(Object *obj) 686*4bebb9adSPeter Maydell { 687*4bebb9adSPeter Maydell } 688*4bebb9adSPeter Maydell 689293c16aaSJuan Quintela static int stellaris_sys_post_load(void *opaque, int version_id) 69023e39294Spbrook { 691293c16aaSJuan Quintela ssys_state *s = opaque; 69223e39294Spbrook 69323e39294Spbrook ssys_calculate_system_clock(s); 69423e39294Spbrook 69523e39294Spbrook return 0; 69623e39294Spbrook } 69723e39294Spbrook 698293c16aaSJuan Quintela static const VMStateDescription vmstate_stellaris_sys = { 699293c16aaSJuan Quintela .name = "stellaris_sys", 700dc804ab7SEngin AYDOGAN .version_id = 2, 701293c16aaSJuan Quintela .minimum_version_id = 1, 702293c16aaSJuan Quintela .post_load = stellaris_sys_post_load, 703293c16aaSJuan Quintela .fields = (VMStateField[]) { 704293c16aaSJuan Quintela VMSTATE_UINT32(pborctl, ssys_state), 705293c16aaSJuan Quintela VMSTATE_UINT32(ldopctl, ssys_state), 706293c16aaSJuan Quintela VMSTATE_UINT32(int_mask, ssys_state), 707293c16aaSJuan Quintela VMSTATE_UINT32(int_status, ssys_state), 708293c16aaSJuan Quintela VMSTATE_UINT32(resc, ssys_state), 709293c16aaSJuan Quintela VMSTATE_UINT32(rcc, ssys_state), 710dc804ab7SEngin AYDOGAN VMSTATE_UINT32_V(rcc2, ssys_state, 2), 711293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(rcgc, ssys_state, 3), 712293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(scgc, ssys_state, 3), 713293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3), 714293c16aaSJuan Quintela VMSTATE_UINT32(clkvclr, ssys_state), 715293c16aaSJuan Quintela VMSTATE_UINT32(ldoarst, ssys_state), 716293c16aaSJuan Quintela VMSTATE_END_OF_LIST() 717293c16aaSJuan Quintela } 718293c16aaSJuan Quintela }; 719293c16aaSJuan Quintela 720*4bebb9adSPeter Maydell static Property stellaris_sys_properties[] = { 721*4bebb9adSPeter Maydell DEFINE_PROP_UINT32("user0", ssys_state, user0, 0), 722*4bebb9adSPeter Maydell DEFINE_PROP_UINT32("user1", ssys_state, user1, 0), 723*4bebb9adSPeter Maydell DEFINE_PROP_UINT32("did0", ssys_state, did0, 0), 724*4bebb9adSPeter Maydell DEFINE_PROP_UINT32("did1", ssys_state, did1, 0), 725*4bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc0", ssys_state, dc0, 0), 726*4bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc1", ssys_state, dc1, 0), 727*4bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc2", ssys_state, dc2, 0), 728*4bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc3", ssys_state, dc3, 0), 729*4bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc4", ssys_state, dc4, 0), 730*4bebb9adSPeter Maydell DEFINE_PROP_END_OF_LIST() 731*4bebb9adSPeter Maydell }; 732*4bebb9adSPeter Maydell 733*4bebb9adSPeter Maydell static void stellaris_sys_instance_init(Object *obj) 734*4bebb9adSPeter Maydell { 735*4bebb9adSPeter Maydell ssys_state *s = STELLARIS_SYS(obj); 736*4bebb9adSPeter Maydell SysBusDevice *sbd = SYS_BUS_DEVICE(s); 737*4bebb9adSPeter Maydell 738*4bebb9adSPeter Maydell memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); 739*4bebb9adSPeter Maydell sysbus_init_mmio(sbd, &s->iomem); 740*4bebb9adSPeter Maydell sysbus_init_irq(sbd, &s->irq); 741*4bebb9adSPeter Maydell } 742*4bebb9adSPeter Maydell 74381a322d4SGerd Hoffmann static int stellaris_sys_init(uint32_t base, qemu_irq irq, 744eea589ccSpbrook stellaris_board_info * board, 745eea589ccSpbrook uint8_t *macaddr) 7469ee6e8bbSpbrook { 747*4bebb9adSPeter Maydell DeviceState *dev = qdev_new(TYPE_STELLARIS_SYS); 748*4bebb9adSPeter Maydell SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 7499ee6e8bbSpbrook 750eea589ccSpbrook /* Most devices come preprogrammed with a MAC address in the user data. */ 751*4bebb9adSPeter Maydell qdev_prop_set_uint32(dev, "user0", 752*4bebb9adSPeter Maydell macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16)); 753*4bebb9adSPeter Maydell qdev_prop_set_uint32(dev, "user1", 754*4bebb9adSPeter Maydell macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16)); 755*4bebb9adSPeter Maydell qdev_prop_set_uint32(dev, "did0", board->did0); 756*4bebb9adSPeter Maydell qdev_prop_set_uint32(dev, "did1", board->did1); 757*4bebb9adSPeter Maydell qdev_prop_set_uint32(dev, "dc0", board->dc0); 758*4bebb9adSPeter Maydell qdev_prop_set_uint32(dev, "dc1", board->dc1); 759*4bebb9adSPeter Maydell qdev_prop_set_uint32(dev, "dc2", board->dc2); 760*4bebb9adSPeter Maydell qdev_prop_set_uint32(dev, "dc3", board->dc3); 761*4bebb9adSPeter Maydell qdev_prop_set_uint32(dev, "dc4", board->dc4); 7629ee6e8bbSpbrook 763*4bebb9adSPeter Maydell sysbus_realize_and_unref(sbd, &error_fatal); 764*4bebb9adSPeter Maydell sysbus_mmio_map(sbd, 0, base); 765*4bebb9adSPeter Maydell sysbus_connect_irq(sbd, 0, irq); 766*4bebb9adSPeter Maydell 767*4bebb9adSPeter Maydell /* 768*4bebb9adSPeter Maydell * Normally we should not be resetting devices like this during 769*4bebb9adSPeter Maydell * board creation. For the moment we need to do so, because 770*4bebb9adSPeter Maydell * system_clock_scale will only get set when the STELLARIS_SYS 771*4bebb9adSPeter Maydell * device is reset, and we need its initial value to pass to 772*4bebb9adSPeter Maydell * the watchdog device. This hack can be removed once the 773*4bebb9adSPeter Maydell * watchdog has been converted to use a Clock input instead. 774*4bebb9adSPeter Maydell */ 775*4bebb9adSPeter Maydell device_cold_reset(dev); 776*4bebb9adSPeter Maydell 77781a322d4SGerd Hoffmann return 0; 7789ee6e8bbSpbrook } 7799ee6e8bbSpbrook 7809ee6e8bbSpbrook /* I2C controller. */ 7819ee6e8bbSpbrook 782d94a4015SAndreas Färber #define TYPE_STELLARIS_I2C "stellaris-i2c" 7838063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(stellaris_i2c_state, STELLARIS_I2C) 784d94a4015SAndreas Färber 785db1015e9SEduardo Habkost struct stellaris_i2c_state { 786d94a4015SAndreas Färber SysBusDevice parent_obj; 787d94a4015SAndreas Färber 788a5c82852SAndreas Färber I2CBus *bus; 7899ee6e8bbSpbrook qemu_irq irq; 7908ea72f38SBenoît Canet MemoryRegion iomem; 7919ee6e8bbSpbrook uint32_t msa; 7929ee6e8bbSpbrook uint32_t mcs; 7939ee6e8bbSpbrook uint32_t mdr; 7949ee6e8bbSpbrook uint32_t mtpr; 7959ee6e8bbSpbrook uint32_t mimr; 7969ee6e8bbSpbrook uint32_t mris; 7979ee6e8bbSpbrook uint32_t mcr; 798db1015e9SEduardo Habkost }; 7999ee6e8bbSpbrook 8009ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSY 0x01 8019ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ERROR 0x02 8029ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ADRACK 0x04 8039ee6e8bbSpbrook #define STELLARIS_I2C_MCS_DATACK 0x08 8049ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ARBLST 0x10 8059ee6e8bbSpbrook #define STELLARIS_I2C_MCS_IDLE 0x20 8069ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSBSY 0x40 8079ee6e8bbSpbrook 808a8170e5eSAvi Kivity static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset, 8098ea72f38SBenoît Canet unsigned size) 8109ee6e8bbSpbrook { 8119ee6e8bbSpbrook stellaris_i2c_state *s = (stellaris_i2c_state *)opaque; 8129ee6e8bbSpbrook 8139ee6e8bbSpbrook switch (offset) { 8149ee6e8bbSpbrook case 0x00: /* MSA */ 8159ee6e8bbSpbrook return s->msa; 8169ee6e8bbSpbrook case 0x04: /* MCS */ 8179ee6e8bbSpbrook /* We don't emulate timing, so the controller is never busy. */ 8189ee6e8bbSpbrook return s->mcs | STELLARIS_I2C_MCS_IDLE; 8199ee6e8bbSpbrook case 0x08: /* MDR */ 8209ee6e8bbSpbrook return s->mdr; 8219ee6e8bbSpbrook case 0x0c: /* MTPR */ 8229ee6e8bbSpbrook return s->mtpr; 8239ee6e8bbSpbrook case 0x10: /* MIMR */ 8249ee6e8bbSpbrook return s->mimr; 8259ee6e8bbSpbrook case 0x14: /* MRIS */ 8269ee6e8bbSpbrook return s->mris; 8279ee6e8bbSpbrook case 0x18: /* MMIS */ 8289ee6e8bbSpbrook return s->mris & s->mimr; 8299ee6e8bbSpbrook case 0x20: /* MCR */ 8309ee6e8bbSpbrook return s->mcr; 8319ee6e8bbSpbrook default: 832df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 833df3692e0SPeter Maydell "stellaris_i2c: read at bad offset 0x%x\n", (int)offset); 8349ee6e8bbSpbrook return 0; 8359ee6e8bbSpbrook } 8369ee6e8bbSpbrook } 8379ee6e8bbSpbrook 8389ee6e8bbSpbrook static void stellaris_i2c_update(stellaris_i2c_state *s) 8399ee6e8bbSpbrook { 8409ee6e8bbSpbrook int level; 8419ee6e8bbSpbrook 8429ee6e8bbSpbrook level = (s->mris & s->mimr) != 0; 8439ee6e8bbSpbrook qemu_set_irq(s->irq, level); 8449ee6e8bbSpbrook } 8459ee6e8bbSpbrook 846a8170e5eSAvi Kivity static void stellaris_i2c_write(void *opaque, hwaddr offset, 8478ea72f38SBenoît Canet uint64_t value, unsigned size) 8489ee6e8bbSpbrook { 8499ee6e8bbSpbrook stellaris_i2c_state *s = (stellaris_i2c_state *)opaque; 8509ee6e8bbSpbrook 8519ee6e8bbSpbrook switch (offset) { 8529ee6e8bbSpbrook case 0x00: /* MSA */ 8539ee6e8bbSpbrook s->msa = value & 0xff; 8549ee6e8bbSpbrook break; 8559ee6e8bbSpbrook case 0x04: /* MCS */ 8569ee6e8bbSpbrook if ((s->mcr & 0x10) == 0) { 8579ee6e8bbSpbrook /* Disabled. Do nothing. */ 8589ee6e8bbSpbrook break; 8599ee6e8bbSpbrook } 8609ee6e8bbSpbrook /* Grab the bus if this is starting a transfer. */ 8619ee6e8bbSpbrook if ((value & 2) && (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) { 8629ee6e8bbSpbrook if (i2c_start_transfer(s->bus, s->msa >> 1, s->msa & 1)) { 8639ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_ARBLST; 8649ee6e8bbSpbrook } else { 8659ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_ARBLST; 8669ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_BUSBSY; 8679ee6e8bbSpbrook } 8689ee6e8bbSpbrook } 8699ee6e8bbSpbrook /* If we don't have the bus then indicate an error. */ 8709ee6e8bbSpbrook if (!i2c_bus_busy(s->bus) 8719ee6e8bbSpbrook || (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) { 8729ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_ERROR; 8739ee6e8bbSpbrook break; 8749ee6e8bbSpbrook } 8759ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_ERROR; 8769ee6e8bbSpbrook if (value & 1) { 8779ee6e8bbSpbrook /* Transfer a byte. */ 8789ee6e8bbSpbrook /* TODO: Handle errors. */ 8799ee6e8bbSpbrook if (s->msa & 1) { 8809ee6e8bbSpbrook /* Recv */ 88105f9f17eSCorey Minyard s->mdr = i2c_recv(s->bus); 8829ee6e8bbSpbrook } else { 8839ee6e8bbSpbrook /* Send */ 8849ee6e8bbSpbrook i2c_send(s->bus, s->mdr); 8859ee6e8bbSpbrook } 8869ee6e8bbSpbrook /* Raise an interrupt. */ 8879ee6e8bbSpbrook s->mris |= 1; 8889ee6e8bbSpbrook } 8899ee6e8bbSpbrook if (value & 4) { 8909ee6e8bbSpbrook /* Finish transfer. */ 8919ee6e8bbSpbrook i2c_end_transfer(s->bus); 8929ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_BUSBSY; 8939ee6e8bbSpbrook } 8949ee6e8bbSpbrook break; 8959ee6e8bbSpbrook case 0x08: /* MDR */ 8969ee6e8bbSpbrook s->mdr = value & 0xff; 8979ee6e8bbSpbrook break; 8989ee6e8bbSpbrook case 0x0c: /* MTPR */ 8999ee6e8bbSpbrook s->mtpr = value & 0xff; 9009ee6e8bbSpbrook break; 9019ee6e8bbSpbrook case 0x10: /* MIMR */ 9029ee6e8bbSpbrook s->mimr = 1; 9039ee6e8bbSpbrook break; 9049ee6e8bbSpbrook case 0x1c: /* MICR */ 9059ee6e8bbSpbrook s->mris &= ~value; 9069ee6e8bbSpbrook break; 9079ee6e8bbSpbrook case 0x20: /* MCR */ 908df3692e0SPeter Maydell if (value & 1) { 9099492e4b2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 9109492e4b2SPhilippe Mathieu-Daudé "stellaris_i2c: Loopback not implemented\n"); 911df3692e0SPeter Maydell } 912df3692e0SPeter Maydell if (value & 0x20) { 913df3692e0SPeter Maydell qemu_log_mask(LOG_UNIMP, 9149492e4b2SPhilippe Mathieu-Daudé "stellaris_i2c: Slave mode not implemented\n"); 915df3692e0SPeter Maydell } 9169ee6e8bbSpbrook s->mcr = value & 0x31; 9179ee6e8bbSpbrook break; 9189ee6e8bbSpbrook default: 919df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 920df3692e0SPeter Maydell "stellaris_i2c: write at bad offset 0x%x\n", (int)offset); 9219ee6e8bbSpbrook } 9229ee6e8bbSpbrook stellaris_i2c_update(s); 9239ee6e8bbSpbrook } 9249ee6e8bbSpbrook 9259ee6e8bbSpbrook static void stellaris_i2c_reset(stellaris_i2c_state *s) 9269ee6e8bbSpbrook { 9279ee6e8bbSpbrook if (s->mcs & STELLARIS_I2C_MCS_BUSBSY) 9289ee6e8bbSpbrook i2c_end_transfer(s->bus); 9299ee6e8bbSpbrook 9309ee6e8bbSpbrook s->msa = 0; 9319ee6e8bbSpbrook s->mcs = 0; 9329ee6e8bbSpbrook s->mdr = 0; 9339ee6e8bbSpbrook s->mtpr = 1; 9349ee6e8bbSpbrook s->mimr = 0; 9359ee6e8bbSpbrook s->mris = 0; 9369ee6e8bbSpbrook s->mcr = 0; 9379ee6e8bbSpbrook stellaris_i2c_update(s); 9389ee6e8bbSpbrook } 9399ee6e8bbSpbrook 9408ea72f38SBenoît Canet static const MemoryRegionOps stellaris_i2c_ops = { 9418ea72f38SBenoît Canet .read = stellaris_i2c_read, 9428ea72f38SBenoît Canet .write = stellaris_i2c_write, 9438ea72f38SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 9449ee6e8bbSpbrook }; 9459ee6e8bbSpbrook 946ff269cd0SJuan Quintela static const VMStateDescription vmstate_stellaris_i2c = { 947ff269cd0SJuan Quintela .name = "stellaris_i2c", 948ff269cd0SJuan Quintela .version_id = 1, 949ff269cd0SJuan Quintela .minimum_version_id = 1, 950ff269cd0SJuan Quintela .fields = (VMStateField[]) { 951ff269cd0SJuan Quintela VMSTATE_UINT32(msa, stellaris_i2c_state), 952ff269cd0SJuan Quintela VMSTATE_UINT32(mcs, stellaris_i2c_state), 953ff269cd0SJuan Quintela VMSTATE_UINT32(mdr, stellaris_i2c_state), 954ff269cd0SJuan Quintela VMSTATE_UINT32(mtpr, stellaris_i2c_state), 955ff269cd0SJuan Quintela VMSTATE_UINT32(mimr, stellaris_i2c_state), 956ff269cd0SJuan Quintela VMSTATE_UINT32(mris, stellaris_i2c_state), 957ff269cd0SJuan Quintela VMSTATE_UINT32(mcr, stellaris_i2c_state), 958ff269cd0SJuan Quintela VMSTATE_END_OF_LIST() 95923e39294Spbrook } 960ff269cd0SJuan Quintela }; 96123e39294Spbrook 96215c4fff5Sxiaoqiang.zhao static void stellaris_i2c_init(Object *obj) 9639ee6e8bbSpbrook { 96415c4fff5Sxiaoqiang.zhao DeviceState *dev = DEVICE(obj); 96515c4fff5Sxiaoqiang.zhao stellaris_i2c_state *s = STELLARIS_I2C(obj); 96615c4fff5Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 967a5c82852SAndreas Färber I2CBus *bus; 9689ee6e8bbSpbrook 969d94a4015SAndreas Färber sysbus_init_irq(sbd, &s->irq); 970d94a4015SAndreas Färber bus = i2c_init_bus(dev, "i2c"); 9719ee6e8bbSpbrook s->bus = bus; 9729ee6e8bbSpbrook 97315c4fff5Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &stellaris_i2c_ops, s, 9748ea72f38SBenoît Canet "i2c", 0x1000); 975d94a4015SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 9769ee6e8bbSpbrook /* ??? For now we only implement the master interface. */ 9779ee6e8bbSpbrook stellaris_i2c_reset(s); 9789ee6e8bbSpbrook } 9799ee6e8bbSpbrook 9809ee6e8bbSpbrook /* Analogue to Digital Converter. This is only partially implemented, 9819ee6e8bbSpbrook enough for applications that use a combined ADC and timer tick. */ 9829ee6e8bbSpbrook 9839ee6e8bbSpbrook #define STELLARIS_ADC_EM_CONTROLLER 0 9849ee6e8bbSpbrook #define STELLARIS_ADC_EM_COMP 1 9859ee6e8bbSpbrook #define STELLARIS_ADC_EM_EXTERNAL 4 9869ee6e8bbSpbrook #define STELLARIS_ADC_EM_TIMER 5 9879ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM0 6 9889ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM1 7 9899ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM2 8 9909ee6e8bbSpbrook 9919ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_EMPTY 0x0100 9929ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_FULL 0x1000 9939ee6e8bbSpbrook 9947df7f67aSAndreas Färber #define TYPE_STELLARIS_ADC "stellaris-adc" 995db1015e9SEduardo Habkost typedef struct StellarisADCState stellaris_adc_state; 9968110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(stellaris_adc_state, STELLARIS_ADC, 9978110fa1dSEduardo Habkost TYPE_STELLARIS_ADC) 9987df7f67aSAndreas Färber 999db1015e9SEduardo Habkost struct StellarisADCState { 10007df7f67aSAndreas Färber SysBusDevice parent_obj; 10017df7f67aSAndreas Färber 100271a2df05SBenoît Canet MemoryRegion iomem; 10039ee6e8bbSpbrook uint32_t actss; 10049ee6e8bbSpbrook uint32_t ris; 10059ee6e8bbSpbrook uint32_t im; 10069ee6e8bbSpbrook uint32_t emux; 10079ee6e8bbSpbrook uint32_t ostat; 10089ee6e8bbSpbrook uint32_t ustat; 10099ee6e8bbSpbrook uint32_t sspri; 10109ee6e8bbSpbrook uint32_t sac; 10119ee6e8bbSpbrook struct { 10129ee6e8bbSpbrook uint32_t state; 10139ee6e8bbSpbrook uint32_t data[16]; 10149ee6e8bbSpbrook } fifo[4]; 10159ee6e8bbSpbrook uint32_t ssmux[4]; 10169ee6e8bbSpbrook uint32_t ssctl[4]; 101723e39294Spbrook uint32_t noise; 10182c6554bcSPaul Brook qemu_irq irq[4]; 1019db1015e9SEduardo Habkost }; 10209ee6e8bbSpbrook 10219ee6e8bbSpbrook static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) 10229ee6e8bbSpbrook { 10239ee6e8bbSpbrook int tail; 10249ee6e8bbSpbrook 10259ee6e8bbSpbrook tail = s->fifo[n].state & 0xf; 10269ee6e8bbSpbrook if (s->fifo[n].state & STELLARIS_ADC_FIFO_EMPTY) { 10279ee6e8bbSpbrook s->ustat |= 1 << n; 10289ee6e8bbSpbrook } else { 10299ee6e8bbSpbrook s->fifo[n].state = (s->fifo[n].state & ~0xf) | ((tail + 1) & 0xf); 10309ee6e8bbSpbrook s->fifo[n].state &= ~STELLARIS_ADC_FIFO_FULL; 10319ee6e8bbSpbrook if (tail + 1 == ((s->fifo[n].state >> 4) & 0xf)) 10329ee6e8bbSpbrook s->fifo[n].state |= STELLARIS_ADC_FIFO_EMPTY; 10339ee6e8bbSpbrook } 10349ee6e8bbSpbrook return s->fifo[n].data[tail]; 10359ee6e8bbSpbrook } 10369ee6e8bbSpbrook 10379ee6e8bbSpbrook static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, 10389ee6e8bbSpbrook uint32_t value) 10399ee6e8bbSpbrook { 10409ee6e8bbSpbrook int head; 10419ee6e8bbSpbrook 10422c6554bcSPaul Brook /* TODO: Real hardware has limited size FIFOs. We have a full 16 entry 10432c6554bcSPaul Brook FIFO fir each sequencer. */ 10449ee6e8bbSpbrook head = (s->fifo[n].state >> 4) & 0xf; 10459ee6e8bbSpbrook if (s->fifo[n].state & STELLARIS_ADC_FIFO_FULL) { 10469ee6e8bbSpbrook s->ostat |= 1 << n; 10479ee6e8bbSpbrook return; 10489ee6e8bbSpbrook } 10499ee6e8bbSpbrook s->fifo[n].data[head] = value; 10509ee6e8bbSpbrook head = (head + 1) & 0xf; 10519ee6e8bbSpbrook s->fifo[n].state &= ~STELLARIS_ADC_FIFO_EMPTY; 10529ee6e8bbSpbrook s->fifo[n].state = (s->fifo[n].state & ~0xf0) | (head << 4); 10539ee6e8bbSpbrook if ((s->fifo[n].state & 0xf) == head) 10549ee6e8bbSpbrook s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; 10559ee6e8bbSpbrook } 10569ee6e8bbSpbrook 10579ee6e8bbSpbrook static void stellaris_adc_update(stellaris_adc_state *s) 10589ee6e8bbSpbrook { 10599ee6e8bbSpbrook int level; 10602c6554bcSPaul Brook int n; 10619ee6e8bbSpbrook 10622c6554bcSPaul Brook for (n = 0; n < 4; n++) { 10632c6554bcSPaul Brook level = (s->ris & s->im & (1 << n)) != 0; 10642c6554bcSPaul Brook qemu_set_irq(s->irq[n], level); 10652c6554bcSPaul Brook } 10669ee6e8bbSpbrook } 10679ee6e8bbSpbrook 10689ee6e8bbSpbrook static void stellaris_adc_trigger(void *opaque, int irq, int level) 10699ee6e8bbSpbrook { 10709ee6e8bbSpbrook stellaris_adc_state *s = (stellaris_adc_state *)opaque; 10712c6554bcSPaul Brook int n; 10729ee6e8bbSpbrook 10732c6554bcSPaul Brook for (n = 0; n < 4; n++) { 10742c6554bcSPaul Brook if ((s->actss & (1 << n)) == 0) { 10752c6554bcSPaul Brook continue; 10762c6554bcSPaul Brook } 10772c6554bcSPaul Brook 10782c6554bcSPaul Brook if (((s->emux >> (n * 4)) & 0xff) != 5) { 10792c6554bcSPaul Brook continue; 10809ee6e8bbSpbrook } 10819ee6e8bbSpbrook 108223e39294Spbrook /* Some applications use the ADC as a random number source, so introduce 108323e39294Spbrook some variation into the signal. */ 108423e39294Spbrook s->noise = s->noise * 314159 + 1; 10859ee6e8bbSpbrook /* ??? actual inputs not implemented. Return an arbitrary value. */ 10862c6554bcSPaul Brook stellaris_adc_fifo_write(s, n, 0x200 + ((s->noise >> 16) & 7)); 10872c6554bcSPaul Brook s->ris |= (1 << n); 10889ee6e8bbSpbrook stellaris_adc_update(s); 10899ee6e8bbSpbrook } 10902c6554bcSPaul Brook } 10919ee6e8bbSpbrook 10929ee6e8bbSpbrook static void stellaris_adc_reset(stellaris_adc_state *s) 10939ee6e8bbSpbrook { 10949ee6e8bbSpbrook int n; 10959ee6e8bbSpbrook 10969ee6e8bbSpbrook for (n = 0; n < 4; n++) { 10979ee6e8bbSpbrook s->ssmux[n] = 0; 10989ee6e8bbSpbrook s->ssctl[n] = 0; 10999ee6e8bbSpbrook s->fifo[n].state = STELLARIS_ADC_FIFO_EMPTY; 11009ee6e8bbSpbrook } 11019ee6e8bbSpbrook } 11029ee6e8bbSpbrook 1103a8170e5eSAvi Kivity static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, 110471a2df05SBenoît Canet unsigned size) 11059ee6e8bbSpbrook { 11069ee6e8bbSpbrook stellaris_adc_state *s = (stellaris_adc_state *)opaque; 11079ee6e8bbSpbrook 11089ee6e8bbSpbrook /* TODO: Implement this. */ 11099ee6e8bbSpbrook if (offset >= 0x40 && offset < 0xc0) { 11109ee6e8bbSpbrook int n; 11119ee6e8bbSpbrook n = (offset - 0x40) >> 5; 11129ee6e8bbSpbrook switch (offset & 0x1f) { 11139ee6e8bbSpbrook case 0x00: /* SSMUX */ 11149ee6e8bbSpbrook return s->ssmux[n]; 11159ee6e8bbSpbrook case 0x04: /* SSCTL */ 11169ee6e8bbSpbrook return s->ssctl[n]; 11179ee6e8bbSpbrook case 0x08: /* SSFIFO */ 11189ee6e8bbSpbrook return stellaris_adc_fifo_read(s, n); 11199ee6e8bbSpbrook case 0x0c: /* SSFSTAT */ 11209ee6e8bbSpbrook return s->fifo[n].state; 11219ee6e8bbSpbrook default: 11229ee6e8bbSpbrook break; 11239ee6e8bbSpbrook } 11249ee6e8bbSpbrook } 11259ee6e8bbSpbrook switch (offset) { 11269ee6e8bbSpbrook case 0x00: /* ACTSS */ 11279ee6e8bbSpbrook return s->actss; 11289ee6e8bbSpbrook case 0x04: /* RIS */ 11299ee6e8bbSpbrook return s->ris; 11309ee6e8bbSpbrook case 0x08: /* IM */ 11319ee6e8bbSpbrook return s->im; 11329ee6e8bbSpbrook case 0x0c: /* ISC */ 11339ee6e8bbSpbrook return s->ris & s->im; 11349ee6e8bbSpbrook case 0x10: /* OSTAT */ 11359ee6e8bbSpbrook return s->ostat; 11369ee6e8bbSpbrook case 0x14: /* EMUX */ 11379ee6e8bbSpbrook return s->emux; 11389ee6e8bbSpbrook case 0x18: /* USTAT */ 11399ee6e8bbSpbrook return s->ustat; 11409ee6e8bbSpbrook case 0x20: /* SSPRI */ 11419ee6e8bbSpbrook return s->sspri; 11429ee6e8bbSpbrook case 0x30: /* SAC */ 11439ee6e8bbSpbrook return s->sac; 11449ee6e8bbSpbrook default: 1145df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 1146df3692e0SPeter Maydell "stellaris_adc: read at bad offset 0x%x\n", (int)offset); 11479ee6e8bbSpbrook return 0; 11489ee6e8bbSpbrook } 11499ee6e8bbSpbrook } 11509ee6e8bbSpbrook 1151a8170e5eSAvi Kivity static void stellaris_adc_write(void *opaque, hwaddr offset, 115271a2df05SBenoît Canet uint64_t value, unsigned size) 11539ee6e8bbSpbrook { 11549ee6e8bbSpbrook stellaris_adc_state *s = (stellaris_adc_state *)opaque; 11559ee6e8bbSpbrook 11569ee6e8bbSpbrook /* TODO: Implement this. */ 11579ee6e8bbSpbrook if (offset >= 0x40 && offset < 0xc0) { 11589ee6e8bbSpbrook int n; 11599ee6e8bbSpbrook n = (offset - 0x40) >> 5; 11609ee6e8bbSpbrook switch (offset & 0x1f) { 11619ee6e8bbSpbrook case 0x00: /* SSMUX */ 11629ee6e8bbSpbrook s->ssmux[n] = value & 0x33333333; 11639ee6e8bbSpbrook return; 11649ee6e8bbSpbrook case 0x04: /* SSCTL */ 11659ee6e8bbSpbrook if (value != 6) { 1166df3692e0SPeter Maydell qemu_log_mask(LOG_UNIMP, 1167df3692e0SPeter Maydell "ADC: Unimplemented sequence %" PRIx64 "\n", 11689ee6e8bbSpbrook value); 11699ee6e8bbSpbrook } 11709ee6e8bbSpbrook s->ssctl[n] = value; 11719ee6e8bbSpbrook return; 11729ee6e8bbSpbrook default: 11739ee6e8bbSpbrook break; 11749ee6e8bbSpbrook } 11759ee6e8bbSpbrook } 11769ee6e8bbSpbrook switch (offset) { 11779ee6e8bbSpbrook case 0x00: /* ACTSS */ 11789ee6e8bbSpbrook s->actss = value & 0xf; 11799ee6e8bbSpbrook break; 11809ee6e8bbSpbrook case 0x08: /* IM */ 11819ee6e8bbSpbrook s->im = value; 11829ee6e8bbSpbrook break; 11839ee6e8bbSpbrook case 0x0c: /* ISC */ 11849ee6e8bbSpbrook s->ris &= ~value; 11859ee6e8bbSpbrook break; 11869ee6e8bbSpbrook case 0x10: /* OSTAT */ 11879ee6e8bbSpbrook s->ostat &= ~value; 11889ee6e8bbSpbrook break; 11899ee6e8bbSpbrook case 0x14: /* EMUX */ 11909ee6e8bbSpbrook s->emux = value; 11919ee6e8bbSpbrook break; 11929ee6e8bbSpbrook case 0x18: /* USTAT */ 11939ee6e8bbSpbrook s->ustat &= ~value; 11949ee6e8bbSpbrook break; 11959ee6e8bbSpbrook case 0x20: /* SSPRI */ 11969ee6e8bbSpbrook s->sspri = value; 11979ee6e8bbSpbrook break; 11989ee6e8bbSpbrook case 0x28: /* PSSI */ 11999492e4b2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented\n"); 12009ee6e8bbSpbrook break; 12019ee6e8bbSpbrook case 0x30: /* SAC */ 12029ee6e8bbSpbrook s->sac = value; 12039ee6e8bbSpbrook break; 12049ee6e8bbSpbrook default: 1205df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 1206df3692e0SPeter Maydell "stellaris_adc: write at bad offset 0x%x\n", (int)offset); 12079ee6e8bbSpbrook } 12089ee6e8bbSpbrook stellaris_adc_update(s); 12099ee6e8bbSpbrook } 12109ee6e8bbSpbrook 121171a2df05SBenoît Canet static const MemoryRegionOps stellaris_adc_ops = { 121271a2df05SBenoît Canet .read = stellaris_adc_read, 121371a2df05SBenoît Canet .write = stellaris_adc_write, 121471a2df05SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 12159ee6e8bbSpbrook }; 12169ee6e8bbSpbrook 1217cf1d31dcSJuan Quintela static const VMStateDescription vmstate_stellaris_adc = { 1218cf1d31dcSJuan Quintela .name = "stellaris_adc", 1219cf1d31dcSJuan Quintela .version_id = 1, 1220cf1d31dcSJuan Quintela .minimum_version_id = 1, 1221cf1d31dcSJuan Quintela .fields = (VMStateField[]) { 1222cf1d31dcSJuan Quintela VMSTATE_UINT32(actss, stellaris_adc_state), 1223cf1d31dcSJuan Quintela VMSTATE_UINT32(ris, stellaris_adc_state), 1224cf1d31dcSJuan Quintela VMSTATE_UINT32(im, stellaris_adc_state), 1225cf1d31dcSJuan Quintela VMSTATE_UINT32(emux, stellaris_adc_state), 1226cf1d31dcSJuan Quintela VMSTATE_UINT32(ostat, stellaris_adc_state), 1227cf1d31dcSJuan Quintela VMSTATE_UINT32(ustat, stellaris_adc_state), 1228cf1d31dcSJuan Quintela VMSTATE_UINT32(sspri, stellaris_adc_state), 1229cf1d31dcSJuan Quintela VMSTATE_UINT32(sac, stellaris_adc_state), 1230cf1d31dcSJuan Quintela VMSTATE_UINT32(fifo[0].state, stellaris_adc_state), 1231cf1d31dcSJuan Quintela VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16), 1232cf1d31dcSJuan Quintela VMSTATE_UINT32(ssmux[0], stellaris_adc_state), 1233cf1d31dcSJuan Quintela VMSTATE_UINT32(ssctl[0], stellaris_adc_state), 1234cf1d31dcSJuan Quintela VMSTATE_UINT32(fifo[1].state, stellaris_adc_state), 1235cf1d31dcSJuan Quintela VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16), 1236cf1d31dcSJuan Quintela VMSTATE_UINT32(ssmux[1], stellaris_adc_state), 1237cf1d31dcSJuan Quintela VMSTATE_UINT32(ssctl[1], stellaris_adc_state), 1238cf1d31dcSJuan Quintela VMSTATE_UINT32(fifo[2].state, stellaris_adc_state), 1239cf1d31dcSJuan Quintela VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16), 1240cf1d31dcSJuan Quintela VMSTATE_UINT32(ssmux[2], stellaris_adc_state), 1241cf1d31dcSJuan Quintela VMSTATE_UINT32(ssctl[2], stellaris_adc_state), 1242cf1d31dcSJuan Quintela VMSTATE_UINT32(fifo[3].state, stellaris_adc_state), 1243cf1d31dcSJuan Quintela VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16), 1244cf1d31dcSJuan Quintela VMSTATE_UINT32(ssmux[3], stellaris_adc_state), 1245cf1d31dcSJuan Quintela VMSTATE_UINT32(ssctl[3], stellaris_adc_state), 1246cf1d31dcSJuan Quintela VMSTATE_UINT32(noise, stellaris_adc_state), 1247cf1d31dcSJuan Quintela VMSTATE_END_OF_LIST() 124823e39294Spbrook } 1249cf1d31dcSJuan Quintela }; 125023e39294Spbrook 125115c4fff5Sxiaoqiang.zhao static void stellaris_adc_init(Object *obj) 12529ee6e8bbSpbrook { 125315c4fff5Sxiaoqiang.zhao DeviceState *dev = DEVICE(obj); 125415c4fff5Sxiaoqiang.zhao stellaris_adc_state *s = STELLARIS_ADC(obj); 125515c4fff5Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 12562c6554bcSPaul Brook int n; 12579ee6e8bbSpbrook 12582c6554bcSPaul Brook for (n = 0; n < 4; n++) { 12597df7f67aSAndreas Färber sysbus_init_irq(sbd, &s->irq[n]); 12602c6554bcSPaul Brook } 12619ee6e8bbSpbrook 126215c4fff5Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &stellaris_adc_ops, s, 126371a2df05SBenoît Canet "adc", 0x1000); 12647df7f67aSAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 12659ee6e8bbSpbrook stellaris_adc_reset(s); 12667df7f67aSAndreas Färber qdev_init_gpio_in(dev, stellaris_adc_trigger, 1); 12679ee6e8bbSpbrook } 12689ee6e8bbSpbrook 12699ee6e8bbSpbrook /* Board init. */ 12709ee6e8bbSpbrook static stellaris_board_info stellaris_boards[] = { 12719ee6e8bbSpbrook { "LM3S811EVB", 12729ee6e8bbSpbrook 0, 12739ee6e8bbSpbrook 0x0032000e, 12749ee6e8bbSpbrook 0x001f001f, /* dc0 */ 12759ee6e8bbSpbrook 0x001132bf, 12769ee6e8bbSpbrook 0x01071013, 12779ee6e8bbSpbrook 0x3f0f01ff, 12789ee6e8bbSpbrook 0x0000001f, 1279cf0dbb21Spbrook BP_OLED_I2C 12809ee6e8bbSpbrook }, 12819ee6e8bbSpbrook { "LM3S6965EVB", 12829ee6e8bbSpbrook 0x10010002, 12839ee6e8bbSpbrook 0x1073402e, 12849ee6e8bbSpbrook 0x00ff007f, /* dc0 */ 12859ee6e8bbSpbrook 0x001133ff, 12869ee6e8bbSpbrook 0x030f5317, 12879ee6e8bbSpbrook 0x0f0f87ff, 12889ee6e8bbSpbrook 0x5000007f, 1289cf0dbb21Spbrook BP_OLED_SSI | BP_GAMEPAD 12909ee6e8bbSpbrook } 12919ee6e8bbSpbrook }; 12929ee6e8bbSpbrook 1293ba1ba5ccSIgor Mammedov static void stellaris_init(MachineState *ms, stellaris_board_info *board) 12949ee6e8bbSpbrook { 12959ee6e8bbSpbrook static const int uart_irq[] = {5, 6, 33, 34}; 12969ee6e8bbSpbrook static const int timer_irq[] = {19, 21, 23, 35}; 12979ee6e8bbSpbrook static const uint32_t gpio_addr[7] = 12989ee6e8bbSpbrook { 0x40004000, 0x40005000, 0x40006000, 0x40007000, 12999ee6e8bbSpbrook 0x40024000, 0x40025000, 0x40026000}; 13009ee6e8bbSpbrook static const int gpio_irq[7] = {0, 1, 2, 3, 4, 30, 31}; 13019ee6e8bbSpbrook 1302394c8bbfSPeter Maydell /* Memory map of SoC devices, from 1303394c8bbfSPeter Maydell * Stellaris LM3S6965 Microcontroller Data Sheet (rev I) 1304394c8bbfSPeter Maydell * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf 1305394c8bbfSPeter Maydell * 1306566528f8SMichel Heily * 40000000 wdtimer 1307394c8bbfSPeter Maydell * 40002000 i2c (unimplemented) 1308394c8bbfSPeter Maydell * 40004000 GPIO 1309394c8bbfSPeter Maydell * 40005000 GPIO 1310394c8bbfSPeter Maydell * 40006000 GPIO 1311394c8bbfSPeter Maydell * 40007000 GPIO 1312394c8bbfSPeter Maydell * 40008000 SSI 1313394c8bbfSPeter Maydell * 4000c000 UART 1314394c8bbfSPeter Maydell * 4000d000 UART 1315394c8bbfSPeter Maydell * 4000e000 UART 1316394c8bbfSPeter Maydell * 40020000 i2c 1317394c8bbfSPeter Maydell * 40021000 i2c (unimplemented) 1318394c8bbfSPeter Maydell * 40024000 GPIO 1319394c8bbfSPeter Maydell * 40025000 GPIO 1320394c8bbfSPeter Maydell * 40026000 GPIO 1321394c8bbfSPeter Maydell * 40028000 PWM (unimplemented) 1322394c8bbfSPeter Maydell * 4002c000 QEI (unimplemented) 1323394c8bbfSPeter Maydell * 4002d000 QEI (unimplemented) 1324394c8bbfSPeter Maydell * 40030000 gptimer 1325394c8bbfSPeter Maydell * 40031000 gptimer 1326394c8bbfSPeter Maydell * 40032000 gptimer 1327394c8bbfSPeter Maydell * 40033000 gptimer 1328394c8bbfSPeter Maydell * 40038000 ADC 1329394c8bbfSPeter Maydell * 4003c000 analogue comparator (unimplemented) 1330394c8bbfSPeter Maydell * 40048000 ethernet 1331394c8bbfSPeter Maydell * 400fc000 hibernation module (unimplemented) 1332394c8bbfSPeter Maydell * 400fd000 flash memory control (unimplemented) 1333394c8bbfSPeter Maydell * 400fe000 system control 1334394c8bbfSPeter Maydell */ 1335394c8bbfSPeter Maydell 133620c59c38SMichael Davidsaver DeviceState *gpio_dev[7], *nvic; 133740905a6aSPaul Brook qemu_irq gpio_in[7][8]; 133840905a6aSPaul Brook qemu_irq gpio_out[7][8]; 13399ee6e8bbSpbrook qemu_irq adc; 13409ee6e8bbSpbrook int sram_size; 13419ee6e8bbSpbrook int flash_size; 1342a5c82852SAndreas Färber I2CBus *i2c; 134340905a6aSPaul Brook DeviceState *dev; 13449ee6e8bbSpbrook int i; 134540905a6aSPaul Brook int j; 13469ee6e8bbSpbrook 1347fe6ac447SAlistair Francis MemoryRegion *sram = g_new(MemoryRegion, 1); 1348fe6ac447SAlistair Francis MemoryRegion *flash = g_new(MemoryRegion, 1); 1349fe6ac447SAlistair Francis MemoryRegion *system_memory = get_system_memory(); 1350fe6ac447SAlistair Francis 1351fe6ac447SAlistair Francis flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024; 1352fe6ac447SAlistair Francis sram_size = ((board->dc0 >> 18) + 1) * 1024; 1353fe6ac447SAlistair Francis 1354fe6ac447SAlistair Francis /* Flash programming is done via the SCU, so pretend it is ROM. */ 135516260006SPhilippe Mathieu-Daudé memory_region_init_rom(flash, NULL, "stellaris.flash", flash_size, 1356f8ed85acSMarkus Armbruster &error_fatal); 1357fe6ac447SAlistair Francis memory_region_add_subregion(system_memory, 0, flash); 1358fe6ac447SAlistair Francis 135998a99ce0SPeter Maydell memory_region_init_ram(sram, NULL, "stellaris.sram", sram_size, 1360f8ed85acSMarkus Armbruster &error_fatal); 1361fe6ac447SAlistair Francis memory_region_add_subregion(system_memory, 0x20000000, sram); 1362fe6ac447SAlistair Francis 13633e80f690SMarkus Armbruster nvic = qdev_new(TYPE_ARMV7M); 1364f04d4465SPeter Maydell qdev_prop_set_uint32(nvic, "num-irq", NUM_IRQ_LINES); 1365f04d4465SPeter Maydell qdev_prop_set_string(nvic, "cpu-type", ms->cpu_type); 1366a1c5a062SStefan Hajnoczi qdev_prop_set_bit(nvic, "enable-bitband", true); 13675325cc34SMarkus Armbruster object_property_set_link(OBJECT(nvic), "memory", 13685325cc34SMarkus Armbruster OBJECT(get_system_memory()), &error_abort); 1369f04d4465SPeter Maydell /* This will exit with an error if the user passed us a bad cpu_type */ 13703c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(nvic), &error_fatal); 13719ee6e8bbSpbrook 13729ee6e8bbSpbrook if (board->dc1 & (1 << 16)) { 13737df7f67aSAndreas Färber dev = sysbus_create_varargs(TYPE_STELLARIS_ADC, 0x40038000, 137420c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 14), 137520c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 15), 137620c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 16), 137720c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 17), 137820c59c38SMichael Davidsaver NULL); 137940905a6aSPaul Brook adc = qdev_get_gpio_in(dev, 0); 13809ee6e8bbSpbrook } else { 13819ee6e8bbSpbrook adc = NULL; 13829ee6e8bbSpbrook } 13839ee6e8bbSpbrook for (i = 0; i < 4; i++) { 13849ee6e8bbSpbrook if (board->dc2 & (0x10000 << i)) { 13858ef1d394SAndreas Färber dev = sysbus_create_simple(TYPE_STELLARIS_GPTM, 138640905a6aSPaul Brook 0x40030000 + i * 0x1000, 138720c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, timer_irq[i])); 138840905a6aSPaul Brook /* TODO: This is incorrect, but we get away with it because 138940905a6aSPaul Brook the ADC output is only ever pulsed. */ 139040905a6aSPaul Brook qdev_connect_gpio_out(dev, 0, adc); 13919ee6e8bbSpbrook } 13929ee6e8bbSpbrook } 13939ee6e8bbSpbrook 139420c59c38SMichael Davidsaver stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), 139520c59c38SMichael Davidsaver board, nd_table[0].macaddr.a); 13969ee6e8bbSpbrook 1397566528f8SMichel Heily 1398566528f8SMichel Heily if (board->dc1 & (1 << 3)) { /* watchdog present */ 13993e80f690SMarkus Armbruster dev = qdev_new(TYPE_LUMINARY_WATCHDOG); 1400566528f8SMichel Heily 1401566528f8SMichel Heily /* system_clock_scale is valid now */ 1402566528f8SMichel Heily uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; 1403566528f8SMichel Heily qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); 1404566528f8SMichel Heily 14053c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 1406566528f8SMichel Heily sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1407566528f8SMichel Heily 0, 1408566528f8SMichel Heily 0x40000000u); 1409566528f8SMichel Heily sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1410566528f8SMichel Heily 0, 1411566528f8SMichel Heily qdev_get_gpio_in(nvic, 18)); 1412566528f8SMichel Heily } 1413566528f8SMichel Heily 1414566528f8SMichel Heily 14159ee6e8bbSpbrook for (i = 0; i < 7; i++) { 14169ee6e8bbSpbrook if (board->dc4 & (1 << i)) { 14177063f49fSPeter Maydell gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i], 141820c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 141920c59c38SMichael Davidsaver gpio_irq[i])); 142040905a6aSPaul Brook for (j = 0; j < 8; j++) { 142140905a6aSPaul Brook gpio_in[i][j] = qdev_get_gpio_in(gpio_dev[i], j); 142240905a6aSPaul Brook gpio_out[i][j] = NULL; 142340905a6aSPaul Brook } 14249ee6e8bbSpbrook } 14259ee6e8bbSpbrook } 14269ee6e8bbSpbrook 14279ee6e8bbSpbrook if (board->dc2 & (1 << 12)) { 142820c59c38SMichael Davidsaver dev = sysbus_create_simple(TYPE_STELLARIS_I2C, 0x40020000, 142920c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 8)); 1430a5c82852SAndreas Färber i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); 1431cf0dbb21Spbrook if (board->peripherals & BP_OLED_I2C) { 14321373b15bSPhilippe Mathieu-Daudé i2c_slave_create_simple(i2c, "ssd0303", 0x3d); 14339ee6e8bbSpbrook } 14349ee6e8bbSpbrook } 14359ee6e8bbSpbrook 14369ee6e8bbSpbrook for (i = 0; i < 4; i++) { 14379ee6e8bbSpbrook if (board->dc2 & (1 << i)) { 1438f0d1d2c1Sxiaoqiang zhao pl011_luminary_create(0x4000c000 + i * 0x1000, 1439f0d1d2c1Sxiaoqiang zhao qdev_get_gpio_in(nvic, uart_irq[i]), 14409bca0edbSPeter Maydell serial_hd(i)); 14419ee6e8bbSpbrook } 14429ee6e8bbSpbrook } 14439ee6e8bbSpbrook if (board->dc2 & (1 << 4)) { 144420c59c38SMichael Davidsaver dev = sysbus_create_simple("pl022", 0x40008000, 144520c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 7)); 1446cf0dbb21Spbrook if (board->peripherals & BP_OLED_SSI) { 14475493e33fSPaul Brook void *bus; 14488120e714SPeter A. G. Crosthwaite DeviceState *sddev; 14498120e714SPeter A. G. Crosthwaite DeviceState *ssddev; 1450775616c3Spbrook 14518120e714SPeter A. G. Crosthwaite /* Some boards have both an OLED controller and SD card connected to 14528120e714SPeter A. G. Crosthwaite * the same SSI port, with the SD card chip select connected to a 14538120e714SPeter A. G. Crosthwaite * GPIO pin. Technically the OLED chip select is connected to the 14548120e714SPeter A. G. Crosthwaite * SSI Fss pin. We do not bother emulating that as both devices 14558120e714SPeter A. G. Crosthwaite * should never be selected simultaneously, and our OLED controller 14568120e714SPeter A. G. Crosthwaite * ignores stray 0xff commands that occur when deselecting the SD 14578120e714SPeter A. G. Crosthwaite * card. 14588120e714SPeter A. G. Crosthwaite */ 14595493e33fSPaul Brook bus = qdev_get_child_bus(dev, "ssi"); 1460775616c3Spbrook 1461ec7e429bSPhilippe Mathieu-Daudé sddev = ssi_create_peripheral(bus, "ssi-sd"); 1462ec7e429bSPhilippe Mathieu-Daudé ssddev = ssi_create_peripheral(bus, "ssd0323"); 1463de77914eSPeter Crosthwaite gpio_out[GPIO_D][0] = qemu_irq_split( 1464de77914eSPeter Crosthwaite qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0), 1465de77914eSPeter Crosthwaite qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0)); 1466de77914eSPeter Crosthwaite gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0); 14675493e33fSPaul Brook 1468775616c3Spbrook /* Make sure the select pin is high. */ 1469775616c3Spbrook qemu_irq_raise(gpio_out[GPIO_D][0]); 14709ee6e8bbSpbrook } 14719ee6e8bbSpbrook } 1472a5580466SPaul Brook if (board->dc4 & (1 << 28)) { 1473a5580466SPaul Brook DeviceState *enet; 1474a5580466SPaul Brook 1475a5580466SPaul Brook qemu_check_nic_model(&nd_table[0], "stellaris"); 1476a5580466SPaul Brook 14773e80f690SMarkus Armbruster enet = qdev_new("stellaris_enet"); 1478540f006aSGerd Hoffmann qdev_set_nic_properties(enet, &nd_table[0]); 14793c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(enet), &error_fatal); 14801356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(enet), 0, 0x40048000); 148120c59c38SMichael Davidsaver sysbus_connect_irq(SYS_BUS_DEVICE(enet), 0, qdev_get_gpio_in(nvic, 42)); 1482a5580466SPaul Brook } 1483cf0dbb21Spbrook if (board->peripherals & BP_GAMEPAD) { 1484cf0dbb21Spbrook qemu_irq gpad_irq[5]; 1485cf0dbb21Spbrook static const int gpad_keycode[5] = { 0xc8, 0xd0, 0xcb, 0xcd, 0x1d }; 1486cf0dbb21Spbrook 1487cf0dbb21Spbrook gpad_irq[0] = qemu_irq_invert(gpio_in[GPIO_E][0]); /* up */ 1488cf0dbb21Spbrook gpad_irq[1] = qemu_irq_invert(gpio_in[GPIO_E][1]); /* down */ 1489cf0dbb21Spbrook gpad_irq[2] = qemu_irq_invert(gpio_in[GPIO_E][2]); /* left */ 1490cf0dbb21Spbrook gpad_irq[3] = qemu_irq_invert(gpio_in[GPIO_E][3]); /* right */ 1491cf0dbb21Spbrook gpad_irq[4] = qemu_irq_invert(gpio_in[GPIO_F][1]); /* select */ 1492cf0dbb21Spbrook 1493cf0dbb21Spbrook stellaris_gamepad_init(5, gpad_irq, gpad_keycode); 1494cf0dbb21Spbrook } 149540905a6aSPaul Brook for (i = 0; i < 7; i++) { 149640905a6aSPaul Brook if (board->dc4 & (1 << i)) { 149740905a6aSPaul Brook for (j = 0; j < 8; j++) { 149840905a6aSPaul Brook if (gpio_out[i][j]) { 149940905a6aSPaul Brook qdev_connect_gpio_out(gpio_dev[i], j, gpio_out[i][j]); 150040905a6aSPaul Brook } 150140905a6aSPaul Brook } 150240905a6aSPaul Brook } 150340905a6aSPaul Brook } 1504aecfbbc9SPeter Maydell 1505aecfbbc9SPeter Maydell /* Add dummy regions for the devices we don't implement yet, 1506aecfbbc9SPeter Maydell * so guest accesses don't cause unlogged crashes. 1507aecfbbc9SPeter Maydell */ 1508aecfbbc9SPeter Maydell create_unimplemented_device("i2c-0", 0x40002000, 0x1000); 1509aecfbbc9SPeter Maydell create_unimplemented_device("i2c-2", 0x40021000, 0x1000); 1510aecfbbc9SPeter Maydell create_unimplemented_device("PWM", 0x40028000, 0x1000); 1511aecfbbc9SPeter Maydell create_unimplemented_device("QEI-0", 0x4002c000, 0x1000); 1512aecfbbc9SPeter Maydell create_unimplemented_device("QEI-1", 0x4002d000, 0x1000); 1513aecfbbc9SPeter Maydell create_unimplemented_device("analogue-comparator", 0x4003c000, 0x1000); 1514aecfbbc9SPeter Maydell create_unimplemented_device("hibernation", 0x400fc000, 0x1000); 1515aecfbbc9SPeter Maydell create_unimplemented_device("flash-control", 0x400fd000, 0x1000); 1516f04d4465SPeter Maydell 1517f04d4465SPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), ms->kernel_filename, flash_size); 15189ee6e8bbSpbrook } 15199ee6e8bbSpbrook 15209ee6e8bbSpbrook /* FIXME: Figure out how to generate these from stellaris_boards. */ 15213ef96221SMarcel Apfelbaum static void lm3s811evb_init(MachineState *machine) 15229ee6e8bbSpbrook { 1523ba1ba5ccSIgor Mammedov stellaris_init(machine, &stellaris_boards[0]); 15249ee6e8bbSpbrook } 15259ee6e8bbSpbrook 15263ef96221SMarcel Apfelbaum static void lm3s6965evb_init(MachineState *machine) 15279ee6e8bbSpbrook { 1528ba1ba5ccSIgor Mammedov stellaris_init(machine, &stellaris_boards[1]); 15299ee6e8bbSpbrook } 15309ee6e8bbSpbrook 15318a661aeaSAndreas Färber static void lm3s811evb_class_init(ObjectClass *oc, void *data) 1532f80f9ec9SAnthony Liguori { 15338a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 15348a661aeaSAndreas Färber 1535e264d29dSEduardo Habkost mc->desc = "Stellaris LM3S811EVB"; 1536e264d29dSEduardo Habkost mc->init = lm3s811evb_init; 15374672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 1538ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 1539f80f9ec9SAnthony Liguori } 1540f80f9ec9SAnthony Liguori 15418a661aeaSAndreas Färber static const TypeInfo lm3s811evb_type = { 15428a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("lm3s811evb"), 15438a661aeaSAndreas Färber .parent = TYPE_MACHINE, 15448a661aeaSAndreas Färber .class_init = lm3s811evb_class_init, 15458a661aeaSAndreas Färber }; 1546e264d29dSEduardo Habkost 15478a661aeaSAndreas Färber static void lm3s6965evb_class_init(ObjectClass *oc, void *data) 1548e264d29dSEduardo Habkost { 15498a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 15508a661aeaSAndreas Färber 1551e264d29dSEduardo Habkost mc->desc = "Stellaris LM3S6965EVB"; 1552e264d29dSEduardo Habkost mc->init = lm3s6965evb_init; 15534672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 1554ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 1555e264d29dSEduardo Habkost } 1556e264d29dSEduardo Habkost 15578a661aeaSAndreas Färber static const TypeInfo lm3s6965evb_type = { 15588a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("lm3s6965evb"), 15598a661aeaSAndreas Färber .parent = TYPE_MACHINE, 15608a661aeaSAndreas Färber .class_init = lm3s6965evb_class_init, 15618a661aeaSAndreas Färber }; 15628a661aeaSAndreas Färber 15638a661aeaSAndreas Färber static void stellaris_machine_init(void) 15648a661aeaSAndreas Färber { 15658a661aeaSAndreas Färber type_register_static(&lm3s811evb_type); 15668a661aeaSAndreas Färber type_register_static(&lm3s6965evb_type); 15678a661aeaSAndreas Färber } 15688a661aeaSAndreas Färber 15690e6aac87SEduardo Habkost type_init(stellaris_machine_init) 1570f80f9ec9SAnthony Liguori 1571999e12bbSAnthony Liguori static void stellaris_i2c_class_init(ObjectClass *klass, void *data) 1572999e12bbSAnthony Liguori { 157315c4fff5Sxiaoqiang.zhao DeviceClass *dc = DEVICE_CLASS(klass); 1574999e12bbSAnthony Liguori 157515c4fff5Sxiaoqiang.zhao dc->vmsd = &vmstate_stellaris_i2c; 1576999e12bbSAnthony Liguori } 1577999e12bbSAnthony Liguori 15788c43a6f0SAndreas Färber static const TypeInfo stellaris_i2c_info = { 1579d94a4015SAndreas Färber .name = TYPE_STELLARIS_I2C, 158039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 158139bffca2SAnthony Liguori .instance_size = sizeof(stellaris_i2c_state), 158215c4fff5Sxiaoqiang.zhao .instance_init = stellaris_i2c_init, 1583999e12bbSAnthony Liguori .class_init = stellaris_i2c_class_init, 1584999e12bbSAnthony Liguori }; 1585999e12bbSAnthony Liguori 1586999e12bbSAnthony Liguori static void stellaris_gptm_class_init(ObjectClass *klass, void *data) 1587999e12bbSAnthony Liguori { 158815c4fff5Sxiaoqiang.zhao DeviceClass *dc = DEVICE_CLASS(klass); 1589999e12bbSAnthony Liguori 159015c4fff5Sxiaoqiang.zhao dc->vmsd = &vmstate_stellaris_gptm; 1591af6c91b4SPan Nengyuan dc->realize = stellaris_gptm_realize; 1592999e12bbSAnthony Liguori } 1593999e12bbSAnthony Liguori 15948c43a6f0SAndreas Färber static const TypeInfo stellaris_gptm_info = { 15958ef1d394SAndreas Färber .name = TYPE_STELLARIS_GPTM, 159639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 159739bffca2SAnthony Liguori .instance_size = sizeof(gptm_state), 159815c4fff5Sxiaoqiang.zhao .instance_init = stellaris_gptm_init, 1599999e12bbSAnthony Liguori .class_init = stellaris_gptm_class_init, 1600999e12bbSAnthony Liguori }; 1601999e12bbSAnthony Liguori 1602999e12bbSAnthony Liguori static void stellaris_adc_class_init(ObjectClass *klass, void *data) 1603999e12bbSAnthony Liguori { 160415c4fff5Sxiaoqiang.zhao DeviceClass *dc = DEVICE_CLASS(klass); 1605999e12bbSAnthony Liguori 160615c4fff5Sxiaoqiang.zhao dc->vmsd = &vmstate_stellaris_adc; 1607999e12bbSAnthony Liguori } 1608999e12bbSAnthony Liguori 16098c43a6f0SAndreas Färber static const TypeInfo stellaris_adc_info = { 16107df7f67aSAndreas Färber .name = TYPE_STELLARIS_ADC, 161139bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 161239bffca2SAnthony Liguori .instance_size = sizeof(stellaris_adc_state), 161315c4fff5Sxiaoqiang.zhao .instance_init = stellaris_adc_init, 1614999e12bbSAnthony Liguori .class_init = stellaris_adc_class_init, 1615999e12bbSAnthony Liguori }; 1616999e12bbSAnthony Liguori 1617*4bebb9adSPeter Maydell static void stellaris_sys_class_init(ObjectClass *klass, void *data) 1618*4bebb9adSPeter Maydell { 1619*4bebb9adSPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 1620*4bebb9adSPeter Maydell ResettableClass *rc = RESETTABLE_CLASS(klass); 1621*4bebb9adSPeter Maydell 1622*4bebb9adSPeter Maydell dc->vmsd = &vmstate_stellaris_sys; 1623*4bebb9adSPeter Maydell rc->phases.enter = stellaris_sys_reset_enter; 1624*4bebb9adSPeter Maydell rc->phases.hold = stellaris_sys_reset_hold; 1625*4bebb9adSPeter Maydell rc->phases.exit = stellaris_sys_reset_exit; 1626*4bebb9adSPeter Maydell device_class_set_props(dc, stellaris_sys_properties); 1627*4bebb9adSPeter Maydell } 1628*4bebb9adSPeter Maydell 1629*4bebb9adSPeter Maydell static const TypeInfo stellaris_sys_info = { 1630*4bebb9adSPeter Maydell .name = TYPE_STELLARIS_SYS, 1631*4bebb9adSPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 1632*4bebb9adSPeter Maydell .instance_size = sizeof(ssys_state), 1633*4bebb9adSPeter Maydell .instance_init = stellaris_sys_instance_init, 1634*4bebb9adSPeter Maydell .class_init = stellaris_sys_class_init, 1635*4bebb9adSPeter Maydell }; 1636*4bebb9adSPeter Maydell 163783f7d43aSAndreas Färber static void stellaris_register_types(void) 16381de9610cSPaul Brook { 163939bffca2SAnthony Liguori type_register_static(&stellaris_i2c_info); 164039bffca2SAnthony Liguori type_register_static(&stellaris_gptm_info); 164139bffca2SAnthony Liguori type_register_static(&stellaris_adc_info); 1642*4bebb9adSPeter Maydell type_register_static(&stellaris_sys_info); 16431de9610cSPaul Brook } 16441de9610cSPaul Brook 164583f7d43aSAndreas Färber type_init(stellaris_register_types) 1646