19ee6e8bbSpbrook /* 21654b2d6Saurel32 * Luminary Micro Stellaris peripherals 39ee6e8bbSpbrook * 49ee6e8bbSpbrook * Copyright (c) 2006 CodeSourcery. 59ee6e8bbSpbrook * Written by Paul Brook 69ee6e8bbSpbrook * 78e31bf38SMatthew Fernandez * This code is licensed under the GPL. 89ee6e8bbSpbrook */ 99ee6e8bbSpbrook 1012b16722SPeter Maydell #include "qemu/osdep.h" 11da34e65cSMarkus Armbruster #include "qapi/error.h" 12d0a030d8SZongyuan Li #include "hw/core/split-irq.h" 1383c9f4caSPaolo Bonzini #include "hw/sysbus.h" 1436aa285fSMarkus Armbruster #include "hw/sd/sd.h" 158fd06719SAlistair Francis #include "hw/ssi/ssi.h" 1612ec8bd5SPeter Maydell #include "hw/arm/boot.h" 171de7afc9SPaolo Bonzini #include "qemu/timer.h" 180d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 191422e32dSPaolo Bonzini #include "net/net.h" 2083c9f4caSPaolo Bonzini #include "hw/boards.h" 2103dd024fSPaolo Bonzini #include "qemu/log.h" 22022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 23d69ffb5bSMichael Davidsaver #include "sysemu/sysemu.h" 24f04d4465SPeter Maydell #include "hw/arm/armv7m.h" 25f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h" 26c45460deSPeter Maydell #include "hw/input/stellaris_gamepad.h" 2764552b6bSMarkus Armbruster #include "hw/irq.h" 28566528f8SMichel Heily #include "hw/watchdog/cmsdk-apb-watchdog.h" 29d6454270SMarkus Armbruster #include "migration/vmstate.h" 30aecfbbc9SPeter Maydell #include "hw/misc/unimp.h" 31f3eb7557SPeter Maydell #include "hw/timer/stellaris-gptm.h" 321e31d8eeSPeter Maydell #include "hw/qdev-clock.h" 33db1015e9SEduardo Habkost #include "qom/object.h" 34a75f336bSPeter Maydell #include "qapi/qmp/qlist.h" 357c76f397SPeter Maydell #include "ui/input.h" 369ee6e8bbSpbrook 37cf0dbb21Spbrook #define GPIO_A 0 38cf0dbb21Spbrook #define GPIO_B 1 39cf0dbb21Spbrook #define GPIO_C 2 40cf0dbb21Spbrook #define GPIO_D 3 41cf0dbb21Spbrook #define GPIO_E 4 42cf0dbb21Spbrook #define GPIO_F 5 43cf0dbb21Spbrook #define GPIO_G 6 44cf0dbb21Spbrook 45cf0dbb21Spbrook #define BP_OLED_I2C 0x01 46cf0dbb21Spbrook #define BP_OLED_SSI 0x02 47cf0dbb21Spbrook #define BP_GAMEPAD 0x04 48cf0dbb21Spbrook 498b47b7daSAlistair Francis #define NUM_IRQ_LINES 64 50*4a04655cSSamuel Tardieu #define NUM_PRIO_BITS 3 518b47b7daSAlistair Francis 529ee6e8bbSpbrook typedef const struct { 539ee6e8bbSpbrook const char *name; 549ee6e8bbSpbrook uint32_t did0; 559ee6e8bbSpbrook uint32_t did1; 569ee6e8bbSpbrook uint32_t dc0; 579ee6e8bbSpbrook uint32_t dc1; 589ee6e8bbSpbrook uint32_t dc2; 599ee6e8bbSpbrook uint32_t dc3; 609ee6e8bbSpbrook uint32_t dc4; 61cf0dbb21Spbrook uint32_t peripherals; 629ee6e8bbSpbrook } stellaris_board_info; 639ee6e8bbSpbrook 649ee6e8bbSpbrook /* System controller. */ 659ee6e8bbSpbrook 664bebb9adSPeter Maydell #define TYPE_STELLARIS_SYS "stellaris-sys" 674bebb9adSPeter Maydell OBJECT_DECLARE_SIMPLE_TYPE(ssys_state, STELLARIS_SYS) 684bebb9adSPeter Maydell 694bebb9adSPeter Maydell struct ssys_state { 704bebb9adSPeter Maydell SysBusDevice parent_obj; 714bebb9adSPeter Maydell 725699301fSBenoît Canet MemoryRegion iomem; 739ee6e8bbSpbrook uint32_t pborctl; 749ee6e8bbSpbrook uint32_t ldopctl; 759ee6e8bbSpbrook uint32_t int_status; 769ee6e8bbSpbrook uint32_t int_mask; 779ee6e8bbSpbrook uint32_t resc; 789ee6e8bbSpbrook uint32_t rcc; 79dc804ab7SEngin AYDOGAN uint32_t rcc2; 809ee6e8bbSpbrook uint32_t rcgc[3]; 819ee6e8bbSpbrook uint32_t scgc[3]; 829ee6e8bbSpbrook uint32_t dcgc[3]; 839ee6e8bbSpbrook uint32_t clkvclr; 849ee6e8bbSpbrook uint32_t ldoarst; 854bebb9adSPeter Maydell qemu_irq irq; 861e31d8eeSPeter Maydell Clock *sysclk; 874bebb9adSPeter Maydell /* Properties (all read-only registers) */ 88eea589ccSpbrook uint32_t user0; 89eea589ccSpbrook uint32_t user1; 904bebb9adSPeter Maydell uint32_t did0; 914bebb9adSPeter Maydell uint32_t did1; 924bebb9adSPeter Maydell uint32_t dc0; 934bebb9adSPeter Maydell uint32_t dc1; 944bebb9adSPeter Maydell uint32_t dc2; 954bebb9adSPeter Maydell uint32_t dc3; 964bebb9adSPeter Maydell uint32_t dc4; 974bebb9adSPeter Maydell }; 989ee6e8bbSpbrook 999ee6e8bbSpbrook static void ssys_update(ssys_state *s) 1009ee6e8bbSpbrook { 1019ee6e8bbSpbrook qemu_set_irq(s->irq, (s->int_status & s->int_mask) != 0); 1029ee6e8bbSpbrook } 1039ee6e8bbSpbrook 1049ee6e8bbSpbrook static uint32_t pllcfg_sandstorm[16] = { 1059ee6e8bbSpbrook 0x31c0, /* 1 Mhz */ 1069ee6e8bbSpbrook 0x1ae0, /* 1.8432 Mhz */ 1079ee6e8bbSpbrook 0x18c0, /* 2 Mhz */ 1089ee6e8bbSpbrook 0xd573, /* 2.4576 Mhz */ 1099ee6e8bbSpbrook 0x37a6, /* 3.57954 Mhz */ 1109ee6e8bbSpbrook 0x1ae2, /* 3.6864 Mhz */ 1119ee6e8bbSpbrook 0x0c40, /* 4 Mhz */ 1129ee6e8bbSpbrook 0x98bc, /* 4.906 Mhz */ 1139ee6e8bbSpbrook 0x935b, /* 4.9152 Mhz */ 1149ee6e8bbSpbrook 0x09c0, /* 5 Mhz */ 1159ee6e8bbSpbrook 0x4dee, /* 5.12 Mhz */ 1169ee6e8bbSpbrook 0x0c41, /* 6 Mhz */ 1179ee6e8bbSpbrook 0x75db, /* 6.144 Mhz */ 1189ee6e8bbSpbrook 0x1ae6, /* 7.3728 Mhz */ 1199ee6e8bbSpbrook 0x0600, /* 8 Mhz */ 1209ee6e8bbSpbrook 0x585b /* 8.192 Mhz */ 1219ee6e8bbSpbrook }; 1229ee6e8bbSpbrook 1239ee6e8bbSpbrook static uint32_t pllcfg_fury[16] = { 1249ee6e8bbSpbrook 0x3200, /* 1 Mhz */ 1259ee6e8bbSpbrook 0x1b20, /* 1.8432 Mhz */ 1269ee6e8bbSpbrook 0x1900, /* 2 Mhz */ 1279ee6e8bbSpbrook 0xf42b, /* 2.4576 Mhz */ 1289ee6e8bbSpbrook 0x37e3, /* 3.57954 Mhz */ 1299ee6e8bbSpbrook 0x1b21, /* 3.6864 Mhz */ 1309ee6e8bbSpbrook 0x0c80, /* 4 Mhz */ 1319ee6e8bbSpbrook 0x98ee, /* 4.906 Mhz */ 1329ee6e8bbSpbrook 0xd5b4, /* 4.9152 Mhz */ 1339ee6e8bbSpbrook 0x0a00, /* 5 Mhz */ 1349ee6e8bbSpbrook 0x4e27, /* 5.12 Mhz */ 1359ee6e8bbSpbrook 0x1902, /* 6 Mhz */ 1369ee6e8bbSpbrook 0xec1c, /* 6.144 Mhz */ 1379ee6e8bbSpbrook 0x1b23, /* 7.3728 Mhz */ 1389ee6e8bbSpbrook 0x0640, /* 8 Mhz */ 1399ee6e8bbSpbrook 0xb11c /* 8.192 Mhz */ 1409ee6e8bbSpbrook }; 1419ee6e8bbSpbrook 142dc804ab7SEngin AYDOGAN #define DID0_VER_MASK 0x70000000 143dc804ab7SEngin AYDOGAN #define DID0_VER_0 0x00000000 144dc804ab7SEngin AYDOGAN #define DID0_VER_1 0x10000000 145dc804ab7SEngin AYDOGAN 146dc804ab7SEngin AYDOGAN #define DID0_CLASS_MASK 0x00FF0000 147dc804ab7SEngin AYDOGAN #define DID0_CLASS_SANDSTORM 0x00000000 148dc804ab7SEngin AYDOGAN #define DID0_CLASS_FURY 0x00010000 149dc804ab7SEngin AYDOGAN 150dc804ab7SEngin AYDOGAN static int ssys_board_class(const ssys_state *s) 151dc804ab7SEngin AYDOGAN { 1524bebb9adSPeter Maydell uint32_t did0 = s->did0; 153dc804ab7SEngin AYDOGAN switch (did0 & DID0_VER_MASK) { 154dc804ab7SEngin AYDOGAN case DID0_VER_0: 155dc804ab7SEngin AYDOGAN return DID0_CLASS_SANDSTORM; 156dc804ab7SEngin AYDOGAN case DID0_VER_1: 157dc804ab7SEngin AYDOGAN switch (did0 & DID0_CLASS_MASK) { 158dc804ab7SEngin AYDOGAN case DID0_CLASS_SANDSTORM: 159dc804ab7SEngin AYDOGAN case DID0_CLASS_FURY: 160dc804ab7SEngin AYDOGAN return did0 & DID0_CLASS_MASK; 161dc804ab7SEngin AYDOGAN } 162dc804ab7SEngin AYDOGAN /* for unknown classes, fall through */ 163dc804ab7SEngin AYDOGAN default: 164df3692e0SPeter Maydell /* This can only happen if the hardwired constant did0 value 165df3692e0SPeter Maydell * in this board's stellaris_board_info struct is wrong. 166df3692e0SPeter Maydell */ 167df3692e0SPeter Maydell g_assert_not_reached(); 168dc804ab7SEngin AYDOGAN } 169dc804ab7SEngin AYDOGAN } 170dc804ab7SEngin AYDOGAN 171a8170e5eSAvi Kivity static uint64_t ssys_read(void *opaque, hwaddr offset, 1725699301fSBenoît Canet unsigned size) 1739ee6e8bbSpbrook { 1749ee6e8bbSpbrook ssys_state *s = (ssys_state *)opaque; 1759ee6e8bbSpbrook 1769ee6e8bbSpbrook switch (offset) { 1779ee6e8bbSpbrook case 0x000: /* DID0 */ 1784bebb9adSPeter Maydell return s->did0; 1799ee6e8bbSpbrook case 0x004: /* DID1 */ 1804bebb9adSPeter Maydell return s->did1; 1819ee6e8bbSpbrook case 0x008: /* DC0 */ 1824bebb9adSPeter Maydell return s->dc0; 1839ee6e8bbSpbrook case 0x010: /* DC1 */ 1844bebb9adSPeter Maydell return s->dc1; 1859ee6e8bbSpbrook case 0x014: /* DC2 */ 1864bebb9adSPeter Maydell return s->dc2; 1879ee6e8bbSpbrook case 0x018: /* DC3 */ 1884bebb9adSPeter Maydell return s->dc3; 1899ee6e8bbSpbrook case 0x01c: /* DC4 */ 1904bebb9adSPeter Maydell return s->dc4; 1919ee6e8bbSpbrook case 0x030: /* PBORCTL */ 1929ee6e8bbSpbrook return s->pborctl; 1939ee6e8bbSpbrook case 0x034: /* LDOPCTL */ 1949ee6e8bbSpbrook return s->ldopctl; 1959ee6e8bbSpbrook case 0x040: /* SRCR0 */ 1969ee6e8bbSpbrook return 0; 1979ee6e8bbSpbrook case 0x044: /* SRCR1 */ 1989ee6e8bbSpbrook return 0; 1999ee6e8bbSpbrook case 0x048: /* SRCR2 */ 2009ee6e8bbSpbrook return 0; 2019ee6e8bbSpbrook case 0x050: /* RIS */ 2029ee6e8bbSpbrook return s->int_status; 2039ee6e8bbSpbrook case 0x054: /* IMC */ 2049ee6e8bbSpbrook return s->int_mask; 2059ee6e8bbSpbrook case 0x058: /* MISC */ 2069ee6e8bbSpbrook return s->int_status & s->int_mask; 2079ee6e8bbSpbrook case 0x05c: /* RESC */ 2089ee6e8bbSpbrook return s->resc; 2099ee6e8bbSpbrook case 0x060: /* RCC */ 2109ee6e8bbSpbrook return s->rcc; 2119ee6e8bbSpbrook case 0x064: /* PLLCFG */ 2129ee6e8bbSpbrook { 2139ee6e8bbSpbrook int xtal; 2149ee6e8bbSpbrook xtal = (s->rcc >> 6) & 0xf; 215dc804ab7SEngin AYDOGAN switch (ssys_board_class(s)) { 216dc804ab7SEngin AYDOGAN case DID0_CLASS_FURY: 2179ee6e8bbSpbrook return pllcfg_fury[xtal]; 218dc804ab7SEngin AYDOGAN case DID0_CLASS_SANDSTORM: 2199ee6e8bbSpbrook return pllcfg_sandstorm[xtal]; 220dc804ab7SEngin AYDOGAN default: 221df3692e0SPeter Maydell g_assert_not_reached(); 2229ee6e8bbSpbrook } 2239ee6e8bbSpbrook } 224dc804ab7SEngin AYDOGAN case 0x070: /* RCC2 */ 225dc804ab7SEngin AYDOGAN return s->rcc2; 2269ee6e8bbSpbrook case 0x100: /* RCGC0 */ 2279ee6e8bbSpbrook return s->rcgc[0]; 2289ee6e8bbSpbrook case 0x104: /* RCGC1 */ 2299ee6e8bbSpbrook return s->rcgc[1]; 2309ee6e8bbSpbrook case 0x108: /* RCGC2 */ 2319ee6e8bbSpbrook return s->rcgc[2]; 2329ee6e8bbSpbrook case 0x110: /* SCGC0 */ 2339ee6e8bbSpbrook return s->scgc[0]; 2349ee6e8bbSpbrook case 0x114: /* SCGC1 */ 2359ee6e8bbSpbrook return s->scgc[1]; 2369ee6e8bbSpbrook case 0x118: /* SCGC2 */ 2379ee6e8bbSpbrook return s->scgc[2]; 2389ee6e8bbSpbrook case 0x120: /* DCGC0 */ 2399ee6e8bbSpbrook return s->dcgc[0]; 2409ee6e8bbSpbrook case 0x124: /* DCGC1 */ 2419ee6e8bbSpbrook return s->dcgc[1]; 2429ee6e8bbSpbrook case 0x128: /* DCGC2 */ 2439ee6e8bbSpbrook return s->dcgc[2]; 2449ee6e8bbSpbrook case 0x150: /* CLKVCLR */ 2459ee6e8bbSpbrook return s->clkvclr; 2469ee6e8bbSpbrook case 0x160: /* LDOARST */ 2479ee6e8bbSpbrook return s->ldoarst; 248eea589ccSpbrook case 0x1e0: /* USER0 */ 249eea589ccSpbrook return s->user0; 250eea589ccSpbrook case 0x1e4: /* USER1 */ 251eea589ccSpbrook return s->user1; 2529ee6e8bbSpbrook default: 253df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 254df3692e0SPeter Maydell "SSYS: read at bad offset 0x%x\n", (int)offset); 2559ee6e8bbSpbrook return 0; 2569ee6e8bbSpbrook } 2579ee6e8bbSpbrook } 2589ee6e8bbSpbrook 259dc804ab7SEngin AYDOGAN static bool ssys_use_rcc2(ssys_state *s) 260dc804ab7SEngin AYDOGAN { 261dc804ab7SEngin AYDOGAN return (s->rcc2 >> 31) & 0x1; 262dc804ab7SEngin AYDOGAN } 263dc804ab7SEngin AYDOGAN 264dc804ab7SEngin AYDOGAN /* 2651e31d8eeSPeter Maydell * Calculate the system clock period. We only want to propagate 2661e31d8eeSPeter Maydell * this change to the rest of the system if we're not being called 2671e31d8eeSPeter Maydell * from migration post-load. 268dc804ab7SEngin AYDOGAN */ 2691e31d8eeSPeter Maydell static void ssys_calculate_system_clock(ssys_state *s, bool propagate_clock) 27023e39294Spbrook { 271683754c7SPeter Maydell int period_ns; 2721e31d8eeSPeter Maydell /* 2731e31d8eeSPeter Maydell * SYSDIV field specifies divisor: 0 == /1, 1 == /2, etc. Input 2741e31d8eeSPeter Maydell * clock is 200MHz, which is a period of 5 ns. Dividing the clock 2751e31d8eeSPeter Maydell * frequency by X is the same as multiplying the period by X. 2761e31d8eeSPeter Maydell */ 277dc804ab7SEngin AYDOGAN if (ssys_use_rcc2(s)) { 278683754c7SPeter Maydell period_ns = 5 * (((s->rcc2 >> 23) & 0x3f) + 1); 279dc804ab7SEngin AYDOGAN } else { 280683754c7SPeter Maydell period_ns = 5 * (((s->rcc >> 23) & 0xf) + 1); 28123e39294Spbrook } 282683754c7SPeter Maydell clock_set_ns(s->sysclk, period_ns); 2831e31d8eeSPeter Maydell if (propagate_clock) { 2841e31d8eeSPeter Maydell clock_propagate(s->sysclk); 2851e31d8eeSPeter Maydell } 286dc804ab7SEngin AYDOGAN } 28723e39294Spbrook 288a8170e5eSAvi Kivity static void ssys_write(void *opaque, hwaddr offset, 2895699301fSBenoît Canet uint64_t value, unsigned size) 2909ee6e8bbSpbrook { 2919ee6e8bbSpbrook ssys_state *s = (ssys_state *)opaque; 2929ee6e8bbSpbrook 2939ee6e8bbSpbrook switch (offset) { 2949ee6e8bbSpbrook case 0x030: /* PBORCTL */ 2959ee6e8bbSpbrook s->pborctl = value & 0xffff; 2969ee6e8bbSpbrook break; 2979ee6e8bbSpbrook case 0x034: /* LDOPCTL */ 2989ee6e8bbSpbrook s->ldopctl = value & 0x1f; 2999ee6e8bbSpbrook break; 3009ee6e8bbSpbrook case 0x040: /* SRCR0 */ 3019ee6e8bbSpbrook case 0x044: /* SRCR1 */ 3029ee6e8bbSpbrook case 0x048: /* SRCR2 */ 3039194524bSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "Peripheral reset not implemented\n"); 3049ee6e8bbSpbrook break; 3059ee6e8bbSpbrook case 0x054: /* IMC */ 3069ee6e8bbSpbrook s->int_mask = value & 0x7f; 3079ee6e8bbSpbrook break; 3089ee6e8bbSpbrook case 0x058: /* MISC */ 3099ee6e8bbSpbrook s->int_status &= ~value; 3109ee6e8bbSpbrook break; 3119ee6e8bbSpbrook case 0x05c: /* RESC */ 3129ee6e8bbSpbrook s->resc = value & 0x3f; 3139ee6e8bbSpbrook break; 3149ee6e8bbSpbrook case 0x060: /* RCC */ 3159ee6e8bbSpbrook if ((s->rcc & (1 << 13)) != 0 && (value & (1 << 13)) == 0) { 3169ee6e8bbSpbrook /* PLL enable. */ 3179ee6e8bbSpbrook s->int_status |= (1 << 6); 3189ee6e8bbSpbrook } 3199ee6e8bbSpbrook s->rcc = value; 3201e31d8eeSPeter Maydell ssys_calculate_system_clock(s, true); 3219ee6e8bbSpbrook break; 322dc804ab7SEngin AYDOGAN case 0x070: /* RCC2 */ 323dc804ab7SEngin AYDOGAN if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { 324dc804ab7SEngin AYDOGAN break; 325dc804ab7SEngin AYDOGAN } 326dc804ab7SEngin AYDOGAN 327dc804ab7SEngin AYDOGAN if ((s->rcc2 & (1 << 13)) != 0 && (value & (1 << 13)) == 0) { 328dc804ab7SEngin AYDOGAN /* PLL enable. */ 329dc804ab7SEngin AYDOGAN s->int_status |= (1 << 6); 330dc804ab7SEngin AYDOGAN } 331dc804ab7SEngin AYDOGAN s->rcc2 = value; 3321e31d8eeSPeter Maydell ssys_calculate_system_clock(s, true); 333dc804ab7SEngin AYDOGAN break; 3349ee6e8bbSpbrook case 0x100: /* RCGC0 */ 3359ee6e8bbSpbrook s->rcgc[0] = value; 3369ee6e8bbSpbrook break; 3379ee6e8bbSpbrook case 0x104: /* RCGC1 */ 3389ee6e8bbSpbrook s->rcgc[1] = value; 3399ee6e8bbSpbrook break; 3409ee6e8bbSpbrook case 0x108: /* RCGC2 */ 3419ee6e8bbSpbrook s->rcgc[2] = value; 3429ee6e8bbSpbrook break; 3439ee6e8bbSpbrook case 0x110: /* SCGC0 */ 3449ee6e8bbSpbrook s->scgc[0] = value; 3459ee6e8bbSpbrook break; 3469ee6e8bbSpbrook case 0x114: /* SCGC1 */ 3479ee6e8bbSpbrook s->scgc[1] = value; 3489ee6e8bbSpbrook break; 3499ee6e8bbSpbrook case 0x118: /* SCGC2 */ 3509ee6e8bbSpbrook s->scgc[2] = value; 3519ee6e8bbSpbrook break; 3529ee6e8bbSpbrook case 0x120: /* DCGC0 */ 3539ee6e8bbSpbrook s->dcgc[0] = value; 3549ee6e8bbSpbrook break; 3559ee6e8bbSpbrook case 0x124: /* DCGC1 */ 3569ee6e8bbSpbrook s->dcgc[1] = value; 3579ee6e8bbSpbrook break; 3589ee6e8bbSpbrook case 0x128: /* DCGC2 */ 3599ee6e8bbSpbrook s->dcgc[2] = value; 3609ee6e8bbSpbrook break; 3619ee6e8bbSpbrook case 0x150: /* CLKVCLR */ 3629ee6e8bbSpbrook s->clkvclr = value; 3639ee6e8bbSpbrook break; 3649ee6e8bbSpbrook case 0x160: /* LDOARST */ 3659ee6e8bbSpbrook s->ldoarst = value; 3669ee6e8bbSpbrook break; 3679ee6e8bbSpbrook default: 368df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 369df3692e0SPeter Maydell "SSYS: write at bad offset 0x%x\n", (int)offset); 3709ee6e8bbSpbrook } 3719ee6e8bbSpbrook ssys_update(s); 3729ee6e8bbSpbrook } 3739ee6e8bbSpbrook 3745699301fSBenoît Canet static const MemoryRegionOps ssys_ops = { 3755699301fSBenoît Canet .read = ssys_read, 3765699301fSBenoît Canet .write = ssys_write, 3775699301fSBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 3789ee6e8bbSpbrook }; 3799ee6e8bbSpbrook 3804bebb9adSPeter Maydell static void stellaris_sys_reset_enter(Object *obj, ResetType type) 3819ee6e8bbSpbrook { 3824bebb9adSPeter Maydell ssys_state *s = STELLARIS_SYS(obj); 3839ee6e8bbSpbrook 3849ee6e8bbSpbrook s->pborctl = 0x7ffd; 3859ee6e8bbSpbrook s->rcc = 0x078e3ac0; 386dc804ab7SEngin AYDOGAN 387dc804ab7SEngin AYDOGAN if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { 388dc804ab7SEngin AYDOGAN s->rcc2 = 0; 389dc804ab7SEngin AYDOGAN } else { 390dc804ab7SEngin AYDOGAN s->rcc2 = 0x07802810; 391dc804ab7SEngin AYDOGAN } 3929ee6e8bbSpbrook s->rcgc[0] = 1; 3939ee6e8bbSpbrook s->scgc[0] = 1; 3949ee6e8bbSpbrook s->dcgc[0] = 1; 3954bebb9adSPeter Maydell } 3964bebb9adSPeter Maydell 3974bebb9adSPeter Maydell static void stellaris_sys_reset_hold(Object *obj) 3984bebb9adSPeter Maydell { 3994bebb9adSPeter Maydell ssys_state *s = STELLARIS_SYS(obj); 4004bebb9adSPeter Maydell 4011e31d8eeSPeter Maydell /* OK to propagate clocks from the hold phase */ 4021e31d8eeSPeter Maydell ssys_calculate_system_clock(s, true); 4039ee6e8bbSpbrook } 4049ee6e8bbSpbrook 4054bebb9adSPeter Maydell static void stellaris_sys_reset_exit(Object *obj) 4064bebb9adSPeter Maydell { 4074bebb9adSPeter Maydell } 4084bebb9adSPeter Maydell 409293c16aaSJuan Quintela static int stellaris_sys_post_load(void *opaque, int version_id) 41023e39294Spbrook { 411293c16aaSJuan Quintela ssys_state *s = opaque; 41223e39294Spbrook 4131e31d8eeSPeter Maydell ssys_calculate_system_clock(s, false); 41423e39294Spbrook 41523e39294Spbrook return 0; 41623e39294Spbrook } 41723e39294Spbrook 418293c16aaSJuan Quintela static const VMStateDescription vmstate_stellaris_sys = { 419293c16aaSJuan Quintela .name = "stellaris_sys", 420dc804ab7SEngin AYDOGAN .version_id = 2, 421293c16aaSJuan Quintela .minimum_version_id = 1, 422293c16aaSJuan Quintela .post_load = stellaris_sys_post_load, 423607ef570SRichard Henderson .fields = (const VMStateField[]) { 424293c16aaSJuan Quintela VMSTATE_UINT32(pborctl, ssys_state), 425293c16aaSJuan Quintela VMSTATE_UINT32(ldopctl, ssys_state), 426293c16aaSJuan Quintela VMSTATE_UINT32(int_mask, ssys_state), 427293c16aaSJuan Quintela VMSTATE_UINT32(int_status, ssys_state), 428293c16aaSJuan Quintela VMSTATE_UINT32(resc, ssys_state), 429293c16aaSJuan Quintela VMSTATE_UINT32(rcc, ssys_state), 430dc804ab7SEngin AYDOGAN VMSTATE_UINT32_V(rcc2, ssys_state, 2), 431293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(rcgc, ssys_state, 3), 432293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(scgc, ssys_state, 3), 433293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3), 434293c16aaSJuan Quintela VMSTATE_UINT32(clkvclr, ssys_state), 435293c16aaSJuan Quintela VMSTATE_UINT32(ldoarst, ssys_state), 4361e31d8eeSPeter Maydell /* No field for sysclk -- handled in post-load instead */ 437293c16aaSJuan Quintela VMSTATE_END_OF_LIST() 438293c16aaSJuan Quintela } 439293c16aaSJuan Quintela }; 440293c16aaSJuan Quintela 4414bebb9adSPeter Maydell static Property stellaris_sys_properties[] = { 4424bebb9adSPeter Maydell DEFINE_PROP_UINT32("user0", ssys_state, user0, 0), 4434bebb9adSPeter Maydell DEFINE_PROP_UINT32("user1", ssys_state, user1, 0), 4444bebb9adSPeter Maydell DEFINE_PROP_UINT32("did0", ssys_state, did0, 0), 4454bebb9adSPeter Maydell DEFINE_PROP_UINT32("did1", ssys_state, did1, 0), 4464bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc0", ssys_state, dc0, 0), 4474bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc1", ssys_state, dc1, 0), 4484bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc2", ssys_state, dc2, 0), 4494bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc3", ssys_state, dc3, 0), 4504bebb9adSPeter Maydell DEFINE_PROP_UINT32("dc4", ssys_state, dc4, 0), 4514bebb9adSPeter Maydell DEFINE_PROP_END_OF_LIST() 4524bebb9adSPeter Maydell }; 4534bebb9adSPeter Maydell 4544bebb9adSPeter Maydell static void stellaris_sys_instance_init(Object *obj) 4554bebb9adSPeter Maydell { 4564bebb9adSPeter Maydell ssys_state *s = STELLARIS_SYS(obj); 4574bebb9adSPeter Maydell SysBusDevice *sbd = SYS_BUS_DEVICE(s); 4584bebb9adSPeter Maydell 4594bebb9adSPeter Maydell memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000); 4604bebb9adSPeter Maydell sysbus_init_mmio(sbd, &s->iomem); 4614bebb9adSPeter Maydell sysbus_init_irq(sbd, &s->irq); 4621e31d8eeSPeter Maydell s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK"); 4634bebb9adSPeter Maydell } 4644bebb9adSPeter Maydell 4659ee6e8bbSpbrook /* I2C controller. */ 4669ee6e8bbSpbrook 467d94a4015SAndreas Färber #define TYPE_STELLARIS_I2C "stellaris-i2c" 4688063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(stellaris_i2c_state, STELLARIS_I2C) 469d94a4015SAndreas Färber 470db1015e9SEduardo Habkost struct stellaris_i2c_state { 471d94a4015SAndreas Färber SysBusDevice parent_obj; 472d94a4015SAndreas Färber 473a5c82852SAndreas Färber I2CBus *bus; 4749ee6e8bbSpbrook qemu_irq irq; 4758ea72f38SBenoît Canet MemoryRegion iomem; 4769ee6e8bbSpbrook uint32_t msa; 4779ee6e8bbSpbrook uint32_t mcs; 4789ee6e8bbSpbrook uint32_t mdr; 4799ee6e8bbSpbrook uint32_t mtpr; 4809ee6e8bbSpbrook uint32_t mimr; 4819ee6e8bbSpbrook uint32_t mris; 4829ee6e8bbSpbrook uint32_t mcr; 483db1015e9SEduardo Habkost }; 4849ee6e8bbSpbrook 4859ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSY 0x01 4869ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ERROR 0x02 4879ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ADRACK 0x04 4889ee6e8bbSpbrook #define STELLARIS_I2C_MCS_DATACK 0x08 4899ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ARBLST 0x10 4909ee6e8bbSpbrook #define STELLARIS_I2C_MCS_IDLE 0x20 4919ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSBSY 0x40 4929ee6e8bbSpbrook 493a8170e5eSAvi Kivity static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset, 4948ea72f38SBenoît Canet unsigned size) 4959ee6e8bbSpbrook { 4969ee6e8bbSpbrook stellaris_i2c_state *s = (stellaris_i2c_state *)opaque; 4979ee6e8bbSpbrook 4989ee6e8bbSpbrook switch (offset) { 4999ee6e8bbSpbrook case 0x00: /* MSA */ 5009ee6e8bbSpbrook return s->msa; 5019ee6e8bbSpbrook case 0x04: /* MCS */ 5029ee6e8bbSpbrook /* We don't emulate timing, so the controller is never busy. */ 5039ee6e8bbSpbrook return s->mcs | STELLARIS_I2C_MCS_IDLE; 5049ee6e8bbSpbrook case 0x08: /* MDR */ 5059ee6e8bbSpbrook return s->mdr; 5069ee6e8bbSpbrook case 0x0c: /* MTPR */ 5079ee6e8bbSpbrook return s->mtpr; 5089ee6e8bbSpbrook case 0x10: /* MIMR */ 5099ee6e8bbSpbrook return s->mimr; 5109ee6e8bbSpbrook case 0x14: /* MRIS */ 5119ee6e8bbSpbrook return s->mris; 5129ee6e8bbSpbrook case 0x18: /* MMIS */ 5139ee6e8bbSpbrook return s->mris & s->mimr; 5149ee6e8bbSpbrook case 0x20: /* MCR */ 5159ee6e8bbSpbrook return s->mcr; 5169ee6e8bbSpbrook default: 517df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 518df3692e0SPeter Maydell "stellaris_i2c: read at bad offset 0x%x\n", (int)offset); 5199ee6e8bbSpbrook return 0; 5209ee6e8bbSpbrook } 5219ee6e8bbSpbrook } 5229ee6e8bbSpbrook 5239ee6e8bbSpbrook static void stellaris_i2c_update(stellaris_i2c_state *s) 5249ee6e8bbSpbrook { 5259ee6e8bbSpbrook int level; 5269ee6e8bbSpbrook 5279ee6e8bbSpbrook level = (s->mris & s->mimr) != 0; 5289ee6e8bbSpbrook qemu_set_irq(s->irq, level); 5299ee6e8bbSpbrook } 5309ee6e8bbSpbrook 531a8170e5eSAvi Kivity static void stellaris_i2c_write(void *opaque, hwaddr offset, 5328ea72f38SBenoît Canet uint64_t value, unsigned size) 5339ee6e8bbSpbrook { 5349ee6e8bbSpbrook stellaris_i2c_state *s = (stellaris_i2c_state *)opaque; 5359ee6e8bbSpbrook 5369ee6e8bbSpbrook switch (offset) { 5379ee6e8bbSpbrook case 0x00: /* MSA */ 5389ee6e8bbSpbrook s->msa = value & 0xff; 5399ee6e8bbSpbrook break; 5409ee6e8bbSpbrook case 0x04: /* MCS */ 5419ee6e8bbSpbrook if ((s->mcr & 0x10) == 0) { 5429ee6e8bbSpbrook /* Disabled. Do nothing. */ 5439ee6e8bbSpbrook break; 5449ee6e8bbSpbrook } 5459ee6e8bbSpbrook /* Grab the bus if this is starting a transfer. */ 5469ee6e8bbSpbrook if ((value & 2) && (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) { 5479ee6e8bbSpbrook if (i2c_start_transfer(s->bus, s->msa >> 1, s->msa & 1)) { 5489ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_ARBLST; 5499ee6e8bbSpbrook } else { 5509ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_ARBLST; 5519ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_BUSBSY; 5529ee6e8bbSpbrook } 5539ee6e8bbSpbrook } 5549ee6e8bbSpbrook /* If we don't have the bus then indicate an error. */ 5559ee6e8bbSpbrook if (!i2c_bus_busy(s->bus) 5569ee6e8bbSpbrook || (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) { 5579ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_ERROR; 5589ee6e8bbSpbrook break; 5599ee6e8bbSpbrook } 5609ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_ERROR; 5619ee6e8bbSpbrook if (value & 1) { 5629ee6e8bbSpbrook /* Transfer a byte. */ 5639ee6e8bbSpbrook /* TODO: Handle errors. */ 5649ee6e8bbSpbrook if (s->msa & 1) { 5659ee6e8bbSpbrook /* Recv */ 56605f9f17eSCorey Minyard s->mdr = i2c_recv(s->bus); 5679ee6e8bbSpbrook } else { 5689ee6e8bbSpbrook /* Send */ 5699ee6e8bbSpbrook i2c_send(s->bus, s->mdr); 5709ee6e8bbSpbrook } 5719ee6e8bbSpbrook /* Raise an interrupt. */ 5729ee6e8bbSpbrook s->mris |= 1; 5739ee6e8bbSpbrook } 5749ee6e8bbSpbrook if (value & 4) { 5759ee6e8bbSpbrook /* Finish transfer. */ 5769ee6e8bbSpbrook i2c_end_transfer(s->bus); 5779ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_BUSBSY; 5789ee6e8bbSpbrook } 5799ee6e8bbSpbrook break; 5809ee6e8bbSpbrook case 0x08: /* MDR */ 5819ee6e8bbSpbrook s->mdr = value & 0xff; 5829ee6e8bbSpbrook break; 5839ee6e8bbSpbrook case 0x0c: /* MTPR */ 5849ee6e8bbSpbrook s->mtpr = value & 0xff; 5859ee6e8bbSpbrook break; 5869ee6e8bbSpbrook case 0x10: /* MIMR */ 5879ee6e8bbSpbrook s->mimr = 1; 5889ee6e8bbSpbrook break; 5899ee6e8bbSpbrook case 0x1c: /* MICR */ 5909ee6e8bbSpbrook s->mris &= ~value; 5919ee6e8bbSpbrook break; 5929ee6e8bbSpbrook case 0x20: /* MCR */ 593df3692e0SPeter Maydell if (value & 1) { 5949492e4b2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 5959492e4b2SPhilippe Mathieu-Daudé "stellaris_i2c: Loopback not implemented\n"); 596df3692e0SPeter Maydell } 597df3692e0SPeter Maydell if (value & 0x20) { 598df3692e0SPeter Maydell qemu_log_mask(LOG_UNIMP, 5999492e4b2SPhilippe Mathieu-Daudé "stellaris_i2c: Slave mode not implemented\n"); 600df3692e0SPeter Maydell } 6019ee6e8bbSpbrook s->mcr = value & 0x31; 6029ee6e8bbSpbrook break; 6039ee6e8bbSpbrook default: 604df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 605df3692e0SPeter Maydell "stellaris_i2c: write at bad offset 0x%x\n", (int)offset); 6069ee6e8bbSpbrook } 6079ee6e8bbSpbrook stellaris_i2c_update(s); 6089ee6e8bbSpbrook } 6099ee6e8bbSpbrook 6109ee6e8bbSpbrook static void stellaris_i2c_reset(stellaris_i2c_state *s) 6119ee6e8bbSpbrook { 6129ee6e8bbSpbrook if (s->mcs & STELLARIS_I2C_MCS_BUSBSY) 6139ee6e8bbSpbrook i2c_end_transfer(s->bus); 6149ee6e8bbSpbrook 6159ee6e8bbSpbrook s->msa = 0; 6169ee6e8bbSpbrook s->mcs = 0; 6179ee6e8bbSpbrook s->mdr = 0; 6189ee6e8bbSpbrook s->mtpr = 1; 6199ee6e8bbSpbrook s->mimr = 0; 6209ee6e8bbSpbrook s->mris = 0; 6219ee6e8bbSpbrook s->mcr = 0; 6229ee6e8bbSpbrook stellaris_i2c_update(s); 6239ee6e8bbSpbrook } 6249ee6e8bbSpbrook 6258ea72f38SBenoît Canet static const MemoryRegionOps stellaris_i2c_ops = { 6268ea72f38SBenoît Canet .read = stellaris_i2c_read, 6278ea72f38SBenoît Canet .write = stellaris_i2c_write, 6288ea72f38SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 6299ee6e8bbSpbrook }; 6309ee6e8bbSpbrook 631ff269cd0SJuan Quintela static const VMStateDescription vmstate_stellaris_i2c = { 632ff269cd0SJuan Quintela .name = "stellaris_i2c", 633ff269cd0SJuan Quintela .version_id = 1, 634ff269cd0SJuan Quintela .minimum_version_id = 1, 635607ef570SRichard Henderson .fields = (const VMStateField[]) { 636ff269cd0SJuan Quintela VMSTATE_UINT32(msa, stellaris_i2c_state), 637ff269cd0SJuan Quintela VMSTATE_UINT32(mcs, stellaris_i2c_state), 638ff269cd0SJuan Quintela VMSTATE_UINT32(mdr, stellaris_i2c_state), 639ff269cd0SJuan Quintela VMSTATE_UINT32(mtpr, stellaris_i2c_state), 640ff269cd0SJuan Quintela VMSTATE_UINT32(mimr, stellaris_i2c_state), 641ff269cd0SJuan Quintela VMSTATE_UINT32(mris, stellaris_i2c_state), 642ff269cd0SJuan Quintela VMSTATE_UINT32(mcr, stellaris_i2c_state), 643ff269cd0SJuan Quintela VMSTATE_END_OF_LIST() 64423e39294Spbrook } 645ff269cd0SJuan Quintela }; 64623e39294Spbrook 64715c4fff5Sxiaoqiang.zhao static void stellaris_i2c_init(Object *obj) 6489ee6e8bbSpbrook { 64915c4fff5Sxiaoqiang.zhao DeviceState *dev = DEVICE(obj); 65015c4fff5Sxiaoqiang.zhao stellaris_i2c_state *s = STELLARIS_I2C(obj); 65115c4fff5Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 652a5c82852SAndreas Färber I2CBus *bus; 6539ee6e8bbSpbrook 654d94a4015SAndreas Färber sysbus_init_irq(sbd, &s->irq); 655d94a4015SAndreas Färber bus = i2c_init_bus(dev, "i2c"); 6569ee6e8bbSpbrook s->bus = bus; 6579ee6e8bbSpbrook 65815c4fff5Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &stellaris_i2c_ops, s, 6598ea72f38SBenoît Canet "i2c", 0x1000); 660d94a4015SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 6619ee6e8bbSpbrook /* ??? For now we only implement the master interface. */ 6629ee6e8bbSpbrook stellaris_i2c_reset(s); 6639ee6e8bbSpbrook } 6649ee6e8bbSpbrook 6659ee6e8bbSpbrook /* Analogue to Digital Converter. This is only partially implemented, 6669ee6e8bbSpbrook enough for applications that use a combined ADC and timer tick. */ 6679ee6e8bbSpbrook 6689ee6e8bbSpbrook #define STELLARIS_ADC_EM_CONTROLLER 0 6699ee6e8bbSpbrook #define STELLARIS_ADC_EM_COMP 1 6709ee6e8bbSpbrook #define STELLARIS_ADC_EM_EXTERNAL 4 6719ee6e8bbSpbrook #define STELLARIS_ADC_EM_TIMER 5 6729ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM0 6 6739ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM1 7 6749ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM2 8 6759ee6e8bbSpbrook 6769ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_EMPTY 0x0100 6779ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_FULL 0x1000 6789ee6e8bbSpbrook 6797df7f67aSAndreas Färber #define TYPE_STELLARIS_ADC "stellaris-adc" 680d6b109daSPhilippe Mathieu-Daudé typedef struct StellarisADCState StellarisADCState; 681d6b109daSPhilippe Mathieu-Daudé DECLARE_INSTANCE_CHECKER(StellarisADCState, STELLARIS_ADC, TYPE_STELLARIS_ADC) 6827df7f67aSAndreas Färber 683db1015e9SEduardo Habkost struct StellarisADCState { 6847df7f67aSAndreas Färber SysBusDevice parent_obj; 6857df7f67aSAndreas Färber 68671a2df05SBenoît Canet MemoryRegion iomem; 6879ee6e8bbSpbrook uint32_t actss; 6889ee6e8bbSpbrook uint32_t ris; 6899ee6e8bbSpbrook uint32_t im; 6909ee6e8bbSpbrook uint32_t emux; 6919ee6e8bbSpbrook uint32_t ostat; 6929ee6e8bbSpbrook uint32_t ustat; 6939ee6e8bbSpbrook uint32_t sspri; 6949ee6e8bbSpbrook uint32_t sac; 6959ee6e8bbSpbrook struct { 6969ee6e8bbSpbrook uint32_t state; 6979ee6e8bbSpbrook uint32_t data[16]; 6989ee6e8bbSpbrook } fifo[4]; 6999ee6e8bbSpbrook uint32_t ssmux[4]; 7009ee6e8bbSpbrook uint32_t ssctl[4]; 70123e39294Spbrook uint32_t noise; 7022c6554bcSPaul Brook qemu_irq irq[4]; 703db1015e9SEduardo Habkost }; 7049ee6e8bbSpbrook 705d6b109daSPhilippe Mathieu-Daudé static uint32_t stellaris_adc_fifo_read(StellarisADCState *s, int n) 7069ee6e8bbSpbrook { 7079ee6e8bbSpbrook int tail; 7089ee6e8bbSpbrook 7099ee6e8bbSpbrook tail = s->fifo[n].state & 0xf; 7109ee6e8bbSpbrook if (s->fifo[n].state & STELLARIS_ADC_FIFO_EMPTY) { 7119ee6e8bbSpbrook s->ustat |= 1 << n; 7129ee6e8bbSpbrook } else { 7139ee6e8bbSpbrook s->fifo[n].state = (s->fifo[n].state & ~0xf) | ((tail + 1) & 0xf); 7149ee6e8bbSpbrook s->fifo[n].state &= ~STELLARIS_ADC_FIFO_FULL; 7159ee6e8bbSpbrook if (tail + 1 == ((s->fifo[n].state >> 4) & 0xf)) 7169ee6e8bbSpbrook s->fifo[n].state |= STELLARIS_ADC_FIFO_EMPTY; 7179ee6e8bbSpbrook } 7189ee6e8bbSpbrook return s->fifo[n].data[tail]; 7199ee6e8bbSpbrook } 7209ee6e8bbSpbrook 721d6b109daSPhilippe Mathieu-Daudé static void stellaris_adc_fifo_write(StellarisADCState *s, int n, 7229ee6e8bbSpbrook uint32_t value) 7239ee6e8bbSpbrook { 7249ee6e8bbSpbrook int head; 7259ee6e8bbSpbrook 7262c6554bcSPaul Brook /* TODO: Real hardware has limited size FIFOs. We have a full 16 entry 7272c6554bcSPaul Brook FIFO fir each sequencer. */ 7289ee6e8bbSpbrook head = (s->fifo[n].state >> 4) & 0xf; 7299ee6e8bbSpbrook if (s->fifo[n].state & STELLARIS_ADC_FIFO_FULL) { 7309ee6e8bbSpbrook s->ostat |= 1 << n; 7319ee6e8bbSpbrook return; 7329ee6e8bbSpbrook } 7339ee6e8bbSpbrook s->fifo[n].data[head] = value; 7349ee6e8bbSpbrook head = (head + 1) & 0xf; 7359ee6e8bbSpbrook s->fifo[n].state &= ~STELLARIS_ADC_FIFO_EMPTY; 7369ee6e8bbSpbrook s->fifo[n].state = (s->fifo[n].state & ~0xf0) | (head << 4); 7379ee6e8bbSpbrook if ((s->fifo[n].state & 0xf) == head) 7389ee6e8bbSpbrook s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; 7399ee6e8bbSpbrook } 7409ee6e8bbSpbrook 741d6b109daSPhilippe Mathieu-Daudé static void stellaris_adc_update(StellarisADCState *s) 7429ee6e8bbSpbrook { 7439ee6e8bbSpbrook int level; 7442c6554bcSPaul Brook int n; 7459ee6e8bbSpbrook 7462c6554bcSPaul Brook for (n = 0; n < 4; n++) { 7472c6554bcSPaul Brook level = (s->ris & s->im & (1 << n)) != 0; 7482c6554bcSPaul Brook qemu_set_irq(s->irq[n], level); 7492c6554bcSPaul Brook } 7509ee6e8bbSpbrook } 7519ee6e8bbSpbrook 7529ee6e8bbSpbrook static void stellaris_adc_trigger(void *opaque, int irq, int level) 7539ee6e8bbSpbrook { 754d6b109daSPhilippe Mathieu-Daudé StellarisADCState *s = opaque; 7552c6554bcSPaul Brook int n; 7569ee6e8bbSpbrook 7572c6554bcSPaul Brook for (n = 0; n < 4; n++) { 7582c6554bcSPaul Brook if ((s->actss & (1 << n)) == 0) { 7592c6554bcSPaul Brook continue; 7602c6554bcSPaul Brook } 7612c6554bcSPaul Brook 7622c6554bcSPaul Brook if (((s->emux >> (n * 4)) & 0xff) != 5) { 7632c6554bcSPaul Brook continue; 7649ee6e8bbSpbrook } 7659ee6e8bbSpbrook 76623e39294Spbrook /* Some applications use the ADC as a random number source, so introduce 76723e39294Spbrook some variation into the signal. */ 76823e39294Spbrook s->noise = s->noise * 314159 + 1; 7699ee6e8bbSpbrook /* ??? actual inputs not implemented. Return an arbitrary value. */ 7702c6554bcSPaul Brook stellaris_adc_fifo_write(s, n, 0x200 + ((s->noise >> 16) & 7)); 7712c6554bcSPaul Brook s->ris |= (1 << n); 7729ee6e8bbSpbrook stellaris_adc_update(s); 7739ee6e8bbSpbrook } 7742c6554bcSPaul Brook } 7759ee6e8bbSpbrook 776d6b109daSPhilippe Mathieu-Daudé static void stellaris_adc_reset(StellarisADCState *s) 7779ee6e8bbSpbrook { 7789ee6e8bbSpbrook int n; 7799ee6e8bbSpbrook 7809ee6e8bbSpbrook for (n = 0; n < 4; n++) { 7819ee6e8bbSpbrook s->ssmux[n] = 0; 7829ee6e8bbSpbrook s->ssctl[n] = 0; 7839ee6e8bbSpbrook s->fifo[n].state = STELLARIS_ADC_FIFO_EMPTY; 7849ee6e8bbSpbrook } 7859ee6e8bbSpbrook } 7869ee6e8bbSpbrook 787a8170e5eSAvi Kivity static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, 78871a2df05SBenoît Canet unsigned size) 7899ee6e8bbSpbrook { 790d6b109daSPhilippe Mathieu-Daudé StellarisADCState *s = opaque; 7919ee6e8bbSpbrook 7929ee6e8bbSpbrook /* TODO: Implement this. */ 7939ee6e8bbSpbrook if (offset >= 0x40 && offset < 0xc0) { 7949ee6e8bbSpbrook int n; 7959ee6e8bbSpbrook n = (offset - 0x40) >> 5; 7969ee6e8bbSpbrook switch (offset & 0x1f) { 7979ee6e8bbSpbrook case 0x00: /* SSMUX */ 7989ee6e8bbSpbrook return s->ssmux[n]; 7999ee6e8bbSpbrook case 0x04: /* SSCTL */ 8009ee6e8bbSpbrook return s->ssctl[n]; 8019ee6e8bbSpbrook case 0x08: /* SSFIFO */ 8029ee6e8bbSpbrook return stellaris_adc_fifo_read(s, n); 8039ee6e8bbSpbrook case 0x0c: /* SSFSTAT */ 8049ee6e8bbSpbrook return s->fifo[n].state; 8059ee6e8bbSpbrook default: 8069ee6e8bbSpbrook break; 8079ee6e8bbSpbrook } 8089ee6e8bbSpbrook } 8099ee6e8bbSpbrook switch (offset) { 8109ee6e8bbSpbrook case 0x00: /* ACTSS */ 8119ee6e8bbSpbrook return s->actss; 8129ee6e8bbSpbrook case 0x04: /* RIS */ 8139ee6e8bbSpbrook return s->ris; 8149ee6e8bbSpbrook case 0x08: /* IM */ 8159ee6e8bbSpbrook return s->im; 8169ee6e8bbSpbrook case 0x0c: /* ISC */ 8179ee6e8bbSpbrook return s->ris & s->im; 8189ee6e8bbSpbrook case 0x10: /* OSTAT */ 8199ee6e8bbSpbrook return s->ostat; 8209ee6e8bbSpbrook case 0x14: /* EMUX */ 8219ee6e8bbSpbrook return s->emux; 8229ee6e8bbSpbrook case 0x18: /* USTAT */ 8239ee6e8bbSpbrook return s->ustat; 8249ee6e8bbSpbrook case 0x20: /* SSPRI */ 8259ee6e8bbSpbrook return s->sspri; 8269ee6e8bbSpbrook case 0x30: /* SAC */ 8279ee6e8bbSpbrook return s->sac; 8289ee6e8bbSpbrook default: 829df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 830df3692e0SPeter Maydell "stellaris_adc: read at bad offset 0x%x\n", (int)offset); 8319ee6e8bbSpbrook return 0; 8329ee6e8bbSpbrook } 8339ee6e8bbSpbrook } 8349ee6e8bbSpbrook 835a8170e5eSAvi Kivity static void stellaris_adc_write(void *opaque, hwaddr offset, 83671a2df05SBenoît Canet uint64_t value, unsigned size) 8379ee6e8bbSpbrook { 838d6b109daSPhilippe Mathieu-Daudé StellarisADCState *s = opaque; 8399ee6e8bbSpbrook 8409ee6e8bbSpbrook /* TODO: Implement this. */ 8419ee6e8bbSpbrook if (offset >= 0x40 && offset < 0xc0) { 8429ee6e8bbSpbrook int n; 8439ee6e8bbSpbrook n = (offset - 0x40) >> 5; 8449ee6e8bbSpbrook switch (offset & 0x1f) { 8459ee6e8bbSpbrook case 0x00: /* SSMUX */ 8469ee6e8bbSpbrook s->ssmux[n] = value & 0x33333333; 8479ee6e8bbSpbrook return; 8489ee6e8bbSpbrook case 0x04: /* SSCTL */ 8499ee6e8bbSpbrook if (value != 6) { 850df3692e0SPeter Maydell qemu_log_mask(LOG_UNIMP, 851df3692e0SPeter Maydell "ADC: Unimplemented sequence %" PRIx64 "\n", 8529ee6e8bbSpbrook value); 8539ee6e8bbSpbrook } 8549ee6e8bbSpbrook s->ssctl[n] = value; 8559ee6e8bbSpbrook return; 8569ee6e8bbSpbrook default: 8579ee6e8bbSpbrook break; 8589ee6e8bbSpbrook } 8599ee6e8bbSpbrook } 8609ee6e8bbSpbrook switch (offset) { 8619ee6e8bbSpbrook case 0x00: /* ACTSS */ 8629ee6e8bbSpbrook s->actss = value & 0xf; 8639ee6e8bbSpbrook break; 8649ee6e8bbSpbrook case 0x08: /* IM */ 8659ee6e8bbSpbrook s->im = value; 8669ee6e8bbSpbrook break; 8679ee6e8bbSpbrook case 0x0c: /* ISC */ 8689ee6e8bbSpbrook s->ris &= ~value; 8699ee6e8bbSpbrook break; 8709ee6e8bbSpbrook case 0x10: /* OSTAT */ 8719ee6e8bbSpbrook s->ostat &= ~value; 8729ee6e8bbSpbrook break; 8739ee6e8bbSpbrook case 0x14: /* EMUX */ 8749ee6e8bbSpbrook s->emux = value; 8759ee6e8bbSpbrook break; 8769ee6e8bbSpbrook case 0x18: /* USTAT */ 8779ee6e8bbSpbrook s->ustat &= ~value; 8789ee6e8bbSpbrook break; 8799ee6e8bbSpbrook case 0x20: /* SSPRI */ 8809ee6e8bbSpbrook s->sspri = value; 8819ee6e8bbSpbrook break; 8829ee6e8bbSpbrook case 0x28: /* PSSI */ 8839492e4b2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented\n"); 8849ee6e8bbSpbrook break; 8859ee6e8bbSpbrook case 0x30: /* SAC */ 8869ee6e8bbSpbrook s->sac = value; 8879ee6e8bbSpbrook break; 8889ee6e8bbSpbrook default: 889df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 890df3692e0SPeter Maydell "stellaris_adc: write at bad offset 0x%x\n", (int)offset); 8919ee6e8bbSpbrook } 8929ee6e8bbSpbrook stellaris_adc_update(s); 8939ee6e8bbSpbrook } 8949ee6e8bbSpbrook 89571a2df05SBenoît Canet static const MemoryRegionOps stellaris_adc_ops = { 89671a2df05SBenoît Canet .read = stellaris_adc_read, 89771a2df05SBenoît Canet .write = stellaris_adc_write, 89871a2df05SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 8999ee6e8bbSpbrook }; 9009ee6e8bbSpbrook 901cf1d31dcSJuan Quintela static const VMStateDescription vmstate_stellaris_adc = { 902cf1d31dcSJuan Quintela .name = "stellaris_adc", 903cf1d31dcSJuan Quintela .version_id = 1, 904cf1d31dcSJuan Quintela .minimum_version_id = 1, 905607ef570SRichard Henderson .fields = (const VMStateField[]) { 906d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(actss, StellarisADCState), 907d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ris, StellarisADCState), 908d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(im, StellarisADCState), 909d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(emux, StellarisADCState), 910d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ostat, StellarisADCState), 911d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ustat, StellarisADCState), 912d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(sspri, StellarisADCState), 913d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(sac, StellarisADCState), 914d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(fifo[0].state, StellarisADCState), 915d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32_ARRAY(fifo[0].data, StellarisADCState, 16), 916d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssmux[0], StellarisADCState), 917d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssctl[0], StellarisADCState), 918d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(fifo[1].state, StellarisADCState), 919d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32_ARRAY(fifo[1].data, StellarisADCState, 16), 920d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssmux[1], StellarisADCState), 921d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssctl[1], StellarisADCState), 922d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(fifo[2].state, StellarisADCState), 923d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32_ARRAY(fifo[2].data, StellarisADCState, 16), 924d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssmux[2], StellarisADCState), 925d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssctl[2], StellarisADCState), 926d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(fifo[3].state, StellarisADCState), 927d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32_ARRAY(fifo[3].data, StellarisADCState, 16), 928d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssmux[3], StellarisADCState), 929d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(ssctl[3], StellarisADCState), 930d6b109daSPhilippe Mathieu-Daudé VMSTATE_UINT32(noise, StellarisADCState), 931cf1d31dcSJuan Quintela VMSTATE_END_OF_LIST() 93223e39294Spbrook } 933cf1d31dcSJuan Quintela }; 93423e39294Spbrook 93515c4fff5Sxiaoqiang.zhao static void stellaris_adc_init(Object *obj) 9369ee6e8bbSpbrook { 93715c4fff5Sxiaoqiang.zhao DeviceState *dev = DEVICE(obj); 938d6b109daSPhilippe Mathieu-Daudé StellarisADCState *s = STELLARIS_ADC(obj); 93915c4fff5Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 9402c6554bcSPaul Brook int n; 9419ee6e8bbSpbrook 9422c6554bcSPaul Brook for (n = 0; n < 4; n++) { 9437df7f67aSAndreas Färber sysbus_init_irq(sbd, &s->irq[n]); 9442c6554bcSPaul Brook } 9459ee6e8bbSpbrook 94615c4fff5Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &stellaris_adc_ops, s, 94771a2df05SBenoît Canet "adc", 0x1000); 9487df7f67aSAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 9499ee6e8bbSpbrook stellaris_adc_reset(s); 9507df7f67aSAndreas Färber qdev_init_gpio_in(dev, stellaris_adc_trigger, 1); 9519ee6e8bbSpbrook } 9529ee6e8bbSpbrook 9539ee6e8bbSpbrook /* Board init. */ 9549ee6e8bbSpbrook static stellaris_board_info stellaris_boards[] = { 9559ee6e8bbSpbrook { "LM3S811EVB", 9569ee6e8bbSpbrook 0, 9579ee6e8bbSpbrook 0x0032000e, 9589ee6e8bbSpbrook 0x001f001f, /* dc0 */ 9599ee6e8bbSpbrook 0x001132bf, 9609ee6e8bbSpbrook 0x01071013, 9619ee6e8bbSpbrook 0x3f0f01ff, 9629ee6e8bbSpbrook 0x0000001f, 963cf0dbb21Spbrook BP_OLED_I2C 9649ee6e8bbSpbrook }, 9659ee6e8bbSpbrook { "LM3S6965EVB", 9669ee6e8bbSpbrook 0x10010002, 9679ee6e8bbSpbrook 0x1073402e, 9689ee6e8bbSpbrook 0x00ff007f, /* dc0 */ 9699ee6e8bbSpbrook 0x001133ff, 9709ee6e8bbSpbrook 0x030f5317, 9719ee6e8bbSpbrook 0x0f0f87ff, 9729ee6e8bbSpbrook 0x5000007f, 973cf0dbb21Spbrook BP_OLED_SSI | BP_GAMEPAD 9749ee6e8bbSpbrook } 9759ee6e8bbSpbrook }; 9769ee6e8bbSpbrook 977ba1ba5ccSIgor Mammedov static void stellaris_init(MachineState *ms, stellaris_board_info *board) 9789ee6e8bbSpbrook { 9799ee6e8bbSpbrook static const int uart_irq[] = {5, 6, 33, 34}; 9809ee6e8bbSpbrook static const int timer_irq[] = {19, 21, 23, 35}; 9819ee6e8bbSpbrook static const uint32_t gpio_addr[7] = 9829ee6e8bbSpbrook { 0x40004000, 0x40005000, 0x40006000, 0x40007000, 9839ee6e8bbSpbrook 0x40024000, 0x40025000, 0x40026000}; 9849ee6e8bbSpbrook static const int gpio_irq[7] = {0, 1, 2, 3, 4, 30, 31}; 9859ee6e8bbSpbrook 986394c8bbfSPeter Maydell /* Memory map of SoC devices, from 987394c8bbfSPeter Maydell * Stellaris LM3S6965 Microcontroller Data Sheet (rev I) 988394c8bbfSPeter Maydell * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf 989394c8bbfSPeter Maydell * 990566528f8SMichel Heily * 40000000 wdtimer 991394c8bbfSPeter Maydell * 40002000 i2c (unimplemented) 992394c8bbfSPeter Maydell * 40004000 GPIO 993394c8bbfSPeter Maydell * 40005000 GPIO 994394c8bbfSPeter Maydell * 40006000 GPIO 995394c8bbfSPeter Maydell * 40007000 GPIO 996394c8bbfSPeter Maydell * 40008000 SSI 997394c8bbfSPeter Maydell * 4000c000 UART 998394c8bbfSPeter Maydell * 4000d000 UART 999394c8bbfSPeter Maydell * 4000e000 UART 1000394c8bbfSPeter Maydell * 40020000 i2c 1001394c8bbfSPeter Maydell * 40021000 i2c (unimplemented) 1002394c8bbfSPeter Maydell * 40024000 GPIO 1003394c8bbfSPeter Maydell * 40025000 GPIO 1004394c8bbfSPeter Maydell * 40026000 GPIO 1005394c8bbfSPeter Maydell * 40028000 PWM (unimplemented) 1006394c8bbfSPeter Maydell * 4002c000 QEI (unimplemented) 1007394c8bbfSPeter Maydell * 4002d000 QEI (unimplemented) 1008394c8bbfSPeter Maydell * 40030000 gptimer 1009394c8bbfSPeter Maydell * 40031000 gptimer 1010394c8bbfSPeter Maydell * 40032000 gptimer 1011394c8bbfSPeter Maydell * 40033000 gptimer 1012394c8bbfSPeter Maydell * 40038000 ADC 1013394c8bbfSPeter Maydell * 4003c000 analogue comparator (unimplemented) 1014394c8bbfSPeter Maydell * 40048000 ethernet 1015394c8bbfSPeter Maydell * 400fc000 hibernation module (unimplemented) 1016394c8bbfSPeter Maydell * 400fd000 flash memory control (unimplemented) 1017394c8bbfSPeter Maydell * 400fe000 system control 1018394c8bbfSPeter Maydell */ 1019394c8bbfSPeter Maydell 102020c59c38SMichael Davidsaver DeviceState *gpio_dev[7], *nvic; 102140905a6aSPaul Brook qemu_irq gpio_in[7][8]; 102240905a6aSPaul Brook qemu_irq gpio_out[7][8]; 10239ee6e8bbSpbrook qemu_irq adc; 10249ee6e8bbSpbrook int sram_size; 10259ee6e8bbSpbrook int flash_size; 1026a5c82852SAndreas Färber I2CBus *i2c; 102740905a6aSPaul Brook DeviceState *dev; 10281e31d8eeSPeter Maydell DeviceState *ssys_dev; 10299ee6e8bbSpbrook int i; 103040905a6aSPaul Brook int j; 10318ecda75fSPeter Maydell const uint8_t *macaddr; 10329ee6e8bbSpbrook 1033fe6ac447SAlistair Francis MemoryRegion *sram = g_new(MemoryRegion, 1); 1034fe6ac447SAlistair Francis MemoryRegion *flash = g_new(MemoryRegion, 1); 1035fe6ac447SAlistair Francis MemoryRegion *system_memory = get_system_memory(); 1036fe6ac447SAlistair Francis 1037fe6ac447SAlistair Francis flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024; 1038fe6ac447SAlistair Francis sram_size = ((board->dc0 >> 18) + 1) * 1024; 1039fe6ac447SAlistair Francis 1040fe6ac447SAlistair Francis /* Flash programming is done via the SCU, so pretend it is ROM. */ 104116260006SPhilippe Mathieu-Daudé memory_region_init_rom(flash, NULL, "stellaris.flash", flash_size, 1042f8ed85acSMarkus Armbruster &error_fatal); 1043fe6ac447SAlistair Francis memory_region_add_subregion(system_memory, 0, flash); 1044fe6ac447SAlistair Francis 104598a99ce0SPeter Maydell memory_region_init_ram(sram, NULL, "stellaris.sram", sram_size, 1046f8ed85acSMarkus Armbruster &error_fatal); 1047fe6ac447SAlistair Francis memory_region_add_subregion(system_memory, 0x20000000, sram); 1048fe6ac447SAlistair Francis 1049a861b3e9SPeter Maydell /* 1050a861b3e9SPeter Maydell * Create the system-registers object early, because we will 1051a861b3e9SPeter Maydell * need its sysclk output. 1052a861b3e9SPeter Maydell */ 1053a861b3e9SPeter Maydell ssys_dev = qdev_new(TYPE_STELLARIS_SYS); 1054a861b3e9SPeter Maydell /* Most devices come preprogrammed with a MAC address in the user data. */ 1055a861b3e9SPeter Maydell macaddr = nd_table[0].macaddr.a; 1056a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "user0", 1057a861b3e9SPeter Maydell macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16)); 1058a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "user1", 1059a861b3e9SPeter Maydell macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16)); 1060a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "did0", board->did0); 1061a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "did1", board->did1); 1062a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "dc0", board->dc0); 1063a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "dc1", board->dc1); 1064a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "dc2", board->dc2); 1065a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "dc3", board->dc3); 1066a861b3e9SPeter Maydell qdev_prop_set_uint32(ssys_dev, "dc4", board->dc4); 1067a861b3e9SPeter Maydell sysbus_realize_and_unref(SYS_BUS_DEVICE(ssys_dev), &error_fatal); 1068a861b3e9SPeter Maydell 10693e80f690SMarkus Armbruster nvic = qdev_new(TYPE_ARMV7M); 1070f04d4465SPeter Maydell qdev_prop_set_uint32(nvic, "num-irq", NUM_IRQ_LINES); 1071*4a04655cSSamuel Tardieu qdev_prop_set_uint8(nvic, "num-prio-bits", NUM_PRIO_BITS); 1072f04d4465SPeter Maydell qdev_prop_set_string(nvic, "cpu-type", ms->cpu_type); 1073a1c5a062SStefan Hajnoczi qdev_prop_set_bit(nvic, "enable-bitband", true); 10748ecda75fSPeter Maydell qdev_connect_clock_in(nvic, "cpuclk", 10758ecda75fSPeter Maydell qdev_get_clock_out(ssys_dev, "SYSCLK")); 10768ecda75fSPeter Maydell /* This SoC does not connect the systick reference clock */ 10775325cc34SMarkus Armbruster object_property_set_link(OBJECT(nvic), "memory", 10785325cc34SMarkus Armbruster OBJECT(get_system_memory()), &error_abort); 1079f04d4465SPeter Maydell /* This will exit with an error if the user passed us a bad cpu_type */ 10803c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(nvic), &error_fatal); 10819ee6e8bbSpbrook 1082a861b3e9SPeter Maydell /* Now we can wire up the IRQ and MMIO of the system registers */ 1083a861b3e9SPeter Maydell sysbus_mmio_map(SYS_BUS_DEVICE(ssys_dev), 0, 0x400fe000); 1084a861b3e9SPeter Maydell sysbus_connect_irq(SYS_BUS_DEVICE(ssys_dev), 0, qdev_get_gpio_in(nvic, 28)); 1085a861b3e9SPeter Maydell 10869ee6e8bbSpbrook if (board->dc1 & (1 << 16)) { 10877df7f67aSAndreas Färber dev = sysbus_create_varargs(TYPE_STELLARIS_ADC, 0x40038000, 108820c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 14), 108920c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 15), 109020c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 16), 109120c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 17), 109220c59c38SMichael Davidsaver NULL); 109340905a6aSPaul Brook adc = qdev_get_gpio_in(dev, 0); 10949ee6e8bbSpbrook } else { 10959ee6e8bbSpbrook adc = NULL; 10969ee6e8bbSpbrook } 10979ee6e8bbSpbrook for (i = 0; i < 4; i++) { 10989ee6e8bbSpbrook if (board->dc2 & (0x10000 << i)) { 1099d18fdd69SPeter Maydell SysBusDevice *sbd; 1100d18fdd69SPeter Maydell 1101d18fdd69SPeter Maydell dev = qdev_new(TYPE_STELLARIS_GPTM); 1102d18fdd69SPeter Maydell sbd = SYS_BUS_DEVICE(dev); 1103d18fdd69SPeter Maydell qdev_connect_clock_in(dev, "clk", 1104d18fdd69SPeter Maydell qdev_get_clock_out(ssys_dev, "SYSCLK")); 1105d18fdd69SPeter Maydell sysbus_realize_and_unref(sbd, &error_fatal); 1106d18fdd69SPeter Maydell sysbus_mmio_map(sbd, 0, 0x40030000 + i * 0x1000); 1107d18fdd69SPeter Maydell sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(nvic, timer_irq[i])); 110840905a6aSPaul Brook /* TODO: This is incorrect, but we get away with it because 110940905a6aSPaul Brook the ADC output is only ever pulsed. */ 111040905a6aSPaul Brook qdev_connect_gpio_out(dev, 0, adc); 11119ee6e8bbSpbrook } 11129ee6e8bbSpbrook } 11139ee6e8bbSpbrook 1114566528f8SMichel Heily if (board->dc1 & (1 << 3)) { /* watchdog present */ 11153e80f690SMarkus Armbruster dev = qdev_new(TYPE_LUMINARY_WATCHDOG); 1116566528f8SMichel Heily 11171e31d8eeSPeter Maydell qdev_connect_clock_in(dev, "WDOGCLK", 11181e31d8eeSPeter Maydell qdev_get_clock_out(ssys_dev, "SYSCLK")); 1119566528f8SMichel Heily 11203c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 1121566528f8SMichel Heily sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1122566528f8SMichel Heily 0, 1123566528f8SMichel Heily 0x40000000u); 1124566528f8SMichel Heily sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1125566528f8SMichel Heily 0, 1126566528f8SMichel Heily qdev_get_gpio_in(nvic, 18)); 1127566528f8SMichel Heily } 1128566528f8SMichel Heily 1129566528f8SMichel Heily 11309ee6e8bbSpbrook for (i = 0; i < 7; i++) { 11319ee6e8bbSpbrook if (board->dc4 & (1 << i)) { 11327063f49fSPeter Maydell gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i], 113320c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 113420c59c38SMichael Davidsaver gpio_irq[i])); 113540905a6aSPaul Brook for (j = 0; j < 8; j++) { 113640905a6aSPaul Brook gpio_in[i][j] = qdev_get_gpio_in(gpio_dev[i], j); 113740905a6aSPaul Brook gpio_out[i][j] = NULL; 113840905a6aSPaul Brook } 11399ee6e8bbSpbrook } 11409ee6e8bbSpbrook } 11419ee6e8bbSpbrook 11429ee6e8bbSpbrook if (board->dc2 & (1 << 12)) { 114320c59c38SMichael Davidsaver dev = sysbus_create_simple(TYPE_STELLARIS_I2C, 0x40020000, 114420c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 8)); 1145a5c82852SAndreas Färber i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); 1146cf0dbb21Spbrook if (board->peripherals & BP_OLED_I2C) { 11471373b15bSPhilippe Mathieu-Daudé i2c_slave_create_simple(i2c, "ssd0303", 0x3d); 11489ee6e8bbSpbrook } 11499ee6e8bbSpbrook } 11509ee6e8bbSpbrook 11519ee6e8bbSpbrook for (i = 0; i < 4; i++) { 11529ee6e8bbSpbrook if (board->dc2 & (1 << i)) { 1153b7f93098SPhilippe Mathieu-Daudé SysBusDevice *sbd; 1154b7f93098SPhilippe Mathieu-Daudé 1155b7f93098SPhilippe Mathieu-Daudé dev = qdev_new("pl011_luminary"); 1156b7f93098SPhilippe Mathieu-Daudé sbd = SYS_BUS_DEVICE(dev); 1157b7f93098SPhilippe Mathieu-Daudé qdev_prop_set_chr(dev, "chardev", serial_hd(i)); 1158b7f93098SPhilippe Mathieu-Daudé sysbus_realize_and_unref(sbd, &error_fatal); 1159b7f93098SPhilippe Mathieu-Daudé sysbus_mmio_map(sbd, 0, 0x4000c000 + i * 0x1000); 1160b7f93098SPhilippe Mathieu-Daudé sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(nvic, uart_irq[i])); 11619ee6e8bbSpbrook } 11629ee6e8bbSpbrook } 11639ee6e8bbSpbrook if (board->dc2 & (1 << 4)) { 116420c59c38SMichael Davidsaver dev = sysbus_create_simple("pl022", 0x40008000, 116520c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 7)); 1166cf0dbb21Spbrook if (board->peripherals & BP_OLED_SSI) { 11675493e33fSPaul Brook void *bus; 11688120e714SPeter A. G. Crosthwaite DeviceState *sddev; 11698120e714SPeter A. G. Crosthwaite DeviceState *ssddev; 117036aa285fSMarkus Armbruster DriveInfo *dinfo; 117136aa285fSMarkus Armbruster DeviceState *carddev; 1172d0a030d8SZongyuan Li DeviceState *gpio_d_splitter; 117336aa285fSMarkus Armbruster BlockBackend *blk; 1174775616c3Spbrook 11755092e014SPeter Maydell /* 11765092e014SPeter Maydell * Some boards have both an OLED controller and SD card connected to 11778120e714SPeter A. G. Crosthwaite * the same SSI port, with the SD card chip select connected to a 11788120e714SPeter A. G. Crosthwaite * GPIO pin. Technically the OLED chip select is connected to the 11798120e714SPeter A. G. Crosthwaite * SSI Fss pin. We do not bother emulating that as both devices 11808120e714SPeter A. G. Crosthwaite * should never be selected simultaneously, and our OLED controller 11818120e714SPeter A. G. Crosthwaite * ignores stray 0xff commands that occur when deselecting the SD 11828120e714SPeter A. G. Crosthwaite * card. 11835092e014SPeter Maydell * 11845092e014SPeter Maydell * The h/w wiring is: 11855092e014SPeter Maydell * - GPIO pin D0 is wired to the active-low SD card chip select 11865092e014SPeter Maydell * - GPIO pin A3 is wired to the active-low OLED chip select 11875092e014SPeter Maydell * - The SoC wiring of the PL061 "auxiliary function" for A3 is 11885092e014SPeter Maydell * SSI0Fss ("frame signal"), which is an output from the SoC's 11895092e014SPeter Maydell * SSI controller. The SSI controller takes SSI0Fss low when it 11905092e014SPeter Maydell * transmits a frame, so it can work as a chip-select signal. 11915092e014SPeter Maydell * - GPIO A4 is aux-function SSI0Rx, and wired to the SD card Tx 11925092e014SPeter Maydell * (the OLED never sends data to the CPU, so no wiring needed) 11935092e014SPeter Maydell * - GPIO A5 is aux-function SSI0Tx, and wired to the SD card Rx 11945092e014SPeter Maydell * and the OLED display-data-in 11955092e014SPeter Maydell * - GPIO A2 is aux-function SSI0Clk, wired to SD card and OLED 11965092e014SPeter Maydell * serial-clock input 11975092e014SPeter Maydell * So a guest that wants to use the OLED can configure the PL061 11985092e014SPeter Maydell * to make pins A2, A3, A5 aux-function, so they are connected 11995092e014SPeter Maydell * directly to the SSI controller. When the SSI controller sends 12005092e014SPeter Maydell * data it asserts SSI0Fss which selects the OLED. 12015092e014SPeter Maydell * A guest that wants to use the SD card configures A2, A4 and A5 12025092e014SPeter Maydell * as aux-function, but leaves A3 as a software-controlled GPIO 12035092e014SPeter Maydell * line. It asserts the SD card chip-select by using the PL061 12045092e014SPeter Maydell * to control pin D0, and lets the SSI controller handle Clk, Tx 12055092e014SPeter Maydell * and Rx. (The SSI controller asserts Fss during tx cycles as 12065092e014SPeter Maydell * usual, but because A3 is not set to aux-function this is not 12075092e014SPeter Maydell * forwarded to the OLED, and so the OLED stays unselected.) 12085092e014SPeter Maydell * 12095092e014SPeter Maydell * The QEMU implementation instead is: 12105092e014SPeter Maydell * - GPIO pin D0 is wired to the active-low SD card chip select, 12115092e014SPeter Maydell * and also to the OLED chip-select which is implemented 12125092e014SPeter Maydell * as *active-high* 12135092e014SPeter Maydell * - SSI controller signals go to the devices regardless of 12145092e014SPeter Maydell * whether the guest programs A2, A4, A5 as aux-function or not 12155092e014SPeter Maydell * 12165092e014SPeter Maydell * The problem with this implementation is if the guest doesn't 12175092e014SPeter Maydell * care about the SD card and only uses the OLED. In that case it 12185092e014SPeter Maydell * may choose never to do anything with D0 (leaving it in its 12195092e014SPeter Maydell * default floating state, which reliably leaves the card disabled 12205092e014SPeter Maydell * because an SD card has a pullup on CS within the card itself), 12215092e014SPeter Maydell * and only set up A2, A3, A5. This for us would mean the OLED 12225092e014SPeter Maydell * never gets the chip-select assert it needs. We work around 12235092e014SPeter Maydell * this with a manual raise of D0 here (despite board creation 12245092e014SPeter Maydell * code being the wrong place to raise IRQ lines) to put the OLED 12255092e014SPeter Maydell * into an initially selected state. 12265092e014SPeter Maydell * 12275092e014SPeter Maydell * In theory the right way to model this would be: 12285092e014SPeter Maydell * - Implement aux-function support in the PL061, with an 12295092e014SPeter Maydell * extra set of AFIN and AFOUT GPIO lines (set up so that 12305092e014SPeter Maydell * if a GPIO line is in auxfn mode the main GPIO in and out 12315092e014SPeter Maydell * track the AFIN and AFOUT lines) 12325092e014SPeter Maydell * - Wire the AFOUT for D0 up to either a line from the 12335092e014SPeter Maydell * SSI controller that's pulled low around every transmit, 12345092e014SPeter Maydell * or at least to an always-0 line here on the board 12355092e014SPeter Maydell * - Make the ssd0323 OLED controller chipselect active-low 12368120e714SPeter A. G. Crosthwaite */ 12375493e33fSPaul Brook bus = qdev_get_child_bus(dev, "ssi"); 1238ec7e429bSPhilippe Mathieu-Daudé sddev = ssi_create_peripheral(bus, "ssi-sd"); 123936aa285fSMarkus Armbruster 124036aa285fSMarkus Armbruster dinfo = drive_get(IF_SD, 0, 0); 124136aa285fSMarkus Armbruster blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; 1242c3287c0fSCédric Le Goater carddev = qdev_new(TYPE_SD_CARD_SPI); 124336aa285fSMarkus Armbruster qdev_prop_set_drive_err(carddev, "drive", blk, &error_fatal); 124436aa285fSMarkus Armbruster qdev_realize_and_unref(carddev, 124536aa285fSMarkus Armbruster qdev_get_child_bus(sddev, "sd-bus"), 124636aa285fSMarkus Armbruster &error_fatal); 124736aa285fSMarkus Armbruster 1248a617e65fSCédric Le Goater ssddev = qdev_new("ssd0323"); 1249a617e65fSCédric Le Goater qdev_prop_set_uint8(ssddev, "cs", 1); 1250a617e65fSCédric Le Goater qdev_realize_and_unref(ssddev, bus, &error_fatal); 1251d0a030d8SZongyuan Li 1252d0a030d8SZongyuan Li gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ); 1253d0a030d8SZongyuan Li qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2); 1254d0a030d8SZongyuan Li qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal); 1255d0a030d8SZongyuan Li qdev_connect_gpio_out( 1256d0a030d8SZongyuan Li gpio_d_splitter, 0, 1257d0a030d8SZongyuan Li qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0)); 1258d0a030d8SZongyuan Li qdev_connect_gpio_out( 1259d0a030d8SZongyuan Li gpio_d_splitter, 1, 1260de77914eSPeter Crosthwaite qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0)); 1261d0a030d8SZongyuan Li gpio_out[GPIO_D][0] = qdev_get_gpio_in(gpio_d_splitter, 0); 1262d0a030d8SZongyuan Li 1263de77914eSPeter Crosthwaite gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0); 12645493e33fSPaul Brook 1265775616c3Spbrook /* Make sure the select pin is high. */ 1266775616c3Spbrook qemu_irq_raise(gpio_out[GPIO_D][0]); 12679ee6e8bbSpbrook } 12689ee6e8bbSpbrook } 1269a5580466SPaul Brook if (board->dc4 & (1 << 28)) { 1270a5580466SPaul Brook DeviceState *enet; 1271a5580466SPaul Brook 1272a5580466SPaul Brook qemu_check_nic_model(&nd_table[0], "stellaris"); 1273a5580466SPaul Brook 12743e80f690SMarkus Armbruster enet = qdev_new("stellaris_enet"); 1275540f006aSGerd Hoffmann qdev_set_nic_properties(enet, &nd_table[0]); 12763c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(enet), &error_fatal); 12771356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(enet), 0, 0x40048000); 127820c59c38SMichael Davidsaver sysbus_connect_irq(SYS_BUS_DEVICE(enet), 0, qdev_get_gpio_in(nvic, 42)); 1279a5580466SPaul Brook } 1280cf0dbb21Spbrook if (board->peripherals & BP_GAMEPAD) { 1281a75f336bSPeter Maydell QList *gpad_keycode_list = qlist_new(); 12827c76f397SPeter Maydell static const int gpad_keycode[5] = { 12837c76f397SPeter Maydell Q_KEY_CODE_UP, Q_KEY_CODE_DOWN, Q_KEY_CODE_LEFT, 12847c76f397SPeter Maydell Q_KEY_CODE_RIGHT, Q_KEY_CODE_CTRL, 12857c76f397SPeter Maydell }; 1286a75f336bSPeter Maydell DeviceState *gpad; 1287cf0dbb21Spbrook 1288a75f336bSPeter Maydell gpad = qdev_new(TYPE_STELLARIS_GAMEPAD); 1289a75f336bSPeter Maydell for (i = 0; i < ARRAY_SIZE(gpad_keycode); i++) { 1290a75f336bSPeter Maydell qlist_append_int(gpad_keycode_list, gpad_keycode[i]); 1291a75f336bSPeter Maydell } 1292a75f336bSPeter Maydell qdev_prop_set_array(gpad, "keycodes", gpad_keycode_list); 1293a75f336bSPeter Maydell sysbus_realize_and_unref(SYS_BUS_DEVICE(gpad), &error_fatal); 1294cf0dbb21Spbrook 1295a75f336bSPeter Maydell qdev_connect_gpio_out(gpad, 0, 1296a75f336bSPeter Maydell qemu_irq_invert(gpio_in[GPIO_E][0])); /* up */ 1297a75f336bSPeter Maydell qdev_connect_gpio_out(gpad, 1, 1298a75f336bSPeter Maydell qemu_irq_invert(gpio_in[GPIO_E][1])); /* down */ 1299a75f336bSPeter Maydell qdev_connect_gpio_out(gpad, 2, 1300a75f336bSPeter Maydell qemu_irq_invert(gpio_in[GPIO_E][2])); /* left */ 1301a75f336bSPeter Maydell qdev_connect_gpio_out(gpad, 3, 1302a75f336bSPeter Maydell qemu_irq_invert(gpio_in[GPIO_E][3])); /* right */ 1303a75f336bSPeter Maydell qdev_connect_gpio_out(gpad, 4, 1304a75f336bSPeter Maydell qemu_irq_invert(gpio_in[GPIO_F][1])); /* select */ 1305cf0dbb21Spbrook } 130640905a6aSPaul Brook for (i = 0; i < 7; i++) { 130740905a6aSPaul Brook if (board->dc4 & (1 << i)) { 130840905a6aSPaul Brook for (j = 0; j < 8; j++) { 130940905a6aSPaul Brook if (gpio_out[i][j]) { 131040905a6aSPaul Brook qdev_connect_gpio_out(gpio_dev[i], j, gpio_out[i][j]); 131140905a6aSPaul Brook } 131240905a6aSPaul Brook } 131340905a6aSPaul Brook } 131440905a6aSPaul Brook } 1315aecfbbc9SPeter Maydell 1316aecfbbc9SPeter Maydell /* Add dummy regions for the devices we don't implement yet, 1317aecfbbc9SPeter Maydell * so guest accesses don't cause unlogged crashes. 1318aecfbbc9SPeter Maydell */ 1319aecfbbc9SPeter Maydell create_unimplemented_device("i2c-0", 0x40002000, 0x1000); 1320aecfbbc9SPeter Maydell create_unimplemented_device("i2c-2", 0x40021000, 0x1000); 1321aecfbbc9SPeter Maydell create_unimplemented_device("PWM", 0x40028000, 0x1000); 1322aecfbbc9SPeter Maydell create_unimplemented_device("QEI-0", 0x4002c000, 0x1000); 1323aecfbbc9SPeter Maydell create_unimplemented_device("QEI-1", 0x4002d000, 0x1000); 1324aecfbbc9SPeter Maydell create_unimplemented_device("analogue-comparator", 0x4003c000, 0x1000); 1325aecfbbc9SPeter Maydell create_unimplemented_device("hibernation", 0x400fc000, 0x1000); 1326aecfbbc9SPeter Maydell create_unimplemented_device("flash-control", 0x400fd000, 0x1000); 1327f04d4465SPeter Maydell 1328761c532aSPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), ms->kernel_filename, 0, flash_size); 13299ee6e8bbSpbrook } 13309ee6e8bbSpbrook 13319ee6e8bbSpbrook /* FIXME: Figure out how to generate these from stellaris_boards. */ 13323ef96221SMarcel Apfelbaum static void lm3s811evb_init(MachineState *machine) 13339ee6e8bbSpbrook { 1334ba1ba5ccSIgor Mammedov stellaris_init(machine, &stellaris_boards[0]); 13359ee6e8bbSpbrook } 13369ee6e8bbSpbrook 13373ef96221SMarcel Apfelbaum static void lm3s6965evb_init(MachineState *machine) 13389ee6e8bbSpbrook { 1339ba1ba5ccSIgor Mammedov stellaris_init(machine, &stellaris_boards[1]); 13409ee6e8bbSpbrook } 13419ee6e8bbSpbrook 13428a661aeaSAndreas Färber static void lm3s811evb_class_init(ObjectClass *oc, void *data) 1343f80f9ec9SAnthony Liguori { 13448a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 13458a661aeaSAndreas Färber 1346fd8f71b9SPhilippe Mathieu-Daudé mc->desc = "Stellaris LM3S811EVB (Cortex-M3)"; 1347e264d29dSEduardo Habkost mc->init = lm3s811evb_init; 13484672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 1349ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 1350f80f9ec9SAnthony Liguori } 1351f80f9ec9SAnthony Liguori 13528a661aeaSAndreas Färber static const TypeInfo lm3s811evb_type = { 13538a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("lm3s811evb"), 13548a661aeaSAndreas Färber .parent = TYPE_MACHINE, 13558a661aeaSAndreas Färber .class_init = lm3s811evb_class_init, 13568a661aeaSAndreas Färber }; 1357e264d29dSEduardo Habkost 13588a661aeaSAndreas Färber static void lm3s6965evb_class_init(ObjectClass *oc, void *data) 1359e264d29dSEduardo Habkost { 13608a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 13618a661aeaSAndreas Färber 1362fd8f71b9SPhilippe Mathieu-Daudé mc->desc = "Stellaris LM3S6965EVB (Cortex-M3)"; 1363e264d29dSEduardo Habkost mc->init = lm3s6965evb_init; 13644672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 1365ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 1366e264d29dSEduardo Habkost } 1367e264d29dSEduardo Habkost 13688a661aeaSAndreas Färber static const TypeInfo lm3s6965evb_type = { 13698a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("lm3s6965evb"), 13708a661aeaSAndreas Färber .parent = TYPE_MACHINE, 13718a661aeaSAndreas Färber .class_init = lm3s6965evb_class_init, 13728a661aeaSAndreas Färber }; 13738a661aeaSAndreas Färber 13748a661aeaSAndreas Färber static void stellaris_machine_init(void) 13758a661aeaSAndreas Färber { 13768a661aeaSAndreas Färber type_register_static(&lm3s811evb_type); 13778a661aeaSAndreas Färber type_register_static(&lm3s6965evb_type); 13788a661aeaSAndreas Färber } 13798a661aeaSAndreas Färber 13800e6aac87SEduardo Habkost type_init(stellaris_machine_init) 1381f80f9ec9SAnthony Liguori 1382999e12bbSAnthony Liguori static void stellaris_i2c_class_init(ObjectClass *klass, void *data) 1383999e12bbSAnthony Liguori { 138415c4fff5Sxiaoqiang.zhao DeviceClass *dc = DEVICE_CLASS(klass); 1385999e12bbSAnthony Liguori 138615c4fff5Sxiaoqiang.zhao dc->vmsd = &vmstate_stellaris_i2c; 1387999e12bbSAnthony Liguori } 1388999e12bbSAnthony Liguori 13898c43a6f0SAndreas Färber static const TypeInfo stellaris_i2c_info = { 1390d94a4015SAndreas Färber .name = TYPE_STELLARIS_I2C, 139139bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 139239bffca2SAnthony Liguori .instance_size = sizeof(stellaris_i2c_state), 139315c4fff5Sxiaoqiang.zhao .instance_init = stellaris_i2c_init, 1394999e12bbSAnthony Liguori .class_init = stellaris_i2c_class_init, 1395999e12bbSAnthony Liguori }; 1396999e12bbSAnthony Liguori 1397999e12bbSAnthony Liguori static void stellaris_adc_class_init(ObjectClass *klass, void *data) 1398999e12bbSAnthony Liguori { 139915c4fff5Sxiaoqiang.zhao DeviceClass *dc = DEVICE_CLASS(klass); 1400999e12bbSAnthony Liguori 140115c4fff5Sxiaoqiang.zhao dc->vmsd = &vmstate_stellaris_adc; 1402999e12bbSAnthony Liguori } 1403999e12bbSAnthony Liguori 14048c43a6f0SAndreas Färber static const TypeInfo stellaris_adc_info = { 14057df7f67aSAndreas Färber .name = TYPE_STELLARIS_ADC, 140639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 1407d6b109daSPhilippe Mathieu-Daudé .instance_size = sizeof(StellarisADCState), 140815c4fff5Sxiaoqiang.zhao .instance_init = stellaris_adc_init, 1409999e12bbSAnthony Liguori .class_init = stellaris_adc_class_init, 1410999e12bbSAnthony Liguori }; 1411999e12bbSAnthony Liguori 14124bebb9adSPeter Maydell static void stellaris_sys_class_init(ObjectClass *klass, void *data) 14134bebb9adSPeter Maydell { 14144bebb9adSPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass); 14154bebb9adSPeter Maydell ResettableClass *rc = RESETTABLE_CLASS(klass); 14164bebb9adSPeter Maydell 14174bebb9adSPeter Maydell dc->vmsd = &vmstate_stellaris_sys; 14184bebb9adSPeter Maydell rc->phases.enter = stellaris_sys_reset_enter; 14194bebb9adSPeter Maydell rc->phases.hold = stellaris_sys_reset_hold; 14204bebb9adSPeter Maydell rc->phases.exit = stellaris_sys_reset_exit; 14214bebb9adSPeter Maydell device_class_set_props(dc, stellaris_sys_properties); 14224bebb9adSPeter Maydell } 14234bebb9adSPeter Maydell 14244bebb9adSPeter Maydell static const TypeInfo stellaris_sys_info = { 14254bebb9adSPeter Maydell .name = TYPE_STELLARIS_SYS, 14264bebb9adSPeter Maydell .parent = TYPE_SYS_BUS_DEVICE, 14274bebb9adSPeter Maydell .instance_size = sizeof(ssys_state), 14284bebb9adSPeter Maydell .instance_init = stellaris_sys_instance_init, 14294bebb9adSPeter Maydell .class_init = stellaris_sys_class_init, 14304bebb9adSPeter Maydell }; 14314bebb9adSPeter Maydell 143283f7d43aSAndreas Färber static void stellaris_register_types(void) 14331de9610cSPaul Brook { 143439bffca2SAnthony Liguori type_register_static(&stellaris_i2c_info); 143539bffca2SAnthony Liguori type_register_static(&stellaris_adc_info); 14364bebb9adSPeter Maydell type_register_static(&stellaris_sys_info); 14371de9610cSPaul Brook } 14381de9610cSPaul Brook 143983f7d43aSAndreas Färber type_init(stellaris_register_types) 1440