xref: /qemu/hw/arm/stellaris.c (revision 32cad1ffb81dcecf6f4a8af56d6e5892682839b1)
19ee6e8bbSpbrook /*
21654b2d6Saurel32  * Luminary Micro Stellaris peripherals
39ee6e8bbSpbrook  *
49ee6e8bbSpbrook  * Copyright (c) 2006 CodeSourcery.
59ee6e8bbSpbrook  * Written by Paul Brook
69ee6e8bbSpbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
89ee6e8bbSpbrook  */
99ee6e8bbSpbrook 
1012b16722SPeter Maydell #include "qemu/osdep.h"
11da34e65cSMarkus Armbruster #include "qapi/error.h"
12d0a030d8SZongyuan Li #include "hw/core/split-irq.h"
1383c9f4caSPaolo Bonzini #include "hw/sysbus.h"
1436aa285fSMarkus Armbruster #include "hw/sd/sd.h"
158fd06719SAlistair Francis #include "hw/ssi/ssi.h"
1612ec8bd5SPeter Maydell #include "hw/arm/boot.h"
171de7afc9SPaolo Bonzini #include "qemu/timer.h"
180d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
191422e32dSPaolo Bonzini #include "net/net.h"
2083c9f4caSPaolo Bonzini #include "hw/boards.h"
2103dd024fSPaolo Bonzini #include "qemu/log.h"
22022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
23*32cad1ffSPhilippe Mathieu-Daudé #include "system/system.h"
24f04d4465SPeter Maydell #include "hw/arm/armv7m.h"
25f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h"
26c45460deSPeter Maydell #include "hw/input/stellaris_gamepad.h"
2764552b6bSMarkus Armbruster #include "hw/irq.h"
28566528f8SMichel Heily #include "hw/watchdog/cmsdk-apb-watchdog.h"
29d6454270SMarkus Armbruster #include "migration/vmstate.h"
30aecfbbc9SPeter Maydell #include "hw/misc/unimp.h"
31f3eb7557SPeter Maydell #include "hw/timer/stellaris-gptm.h"
321e31d8eeSPeter Maydell #include "hw/qdev-clock.h"
33db1015e9SEduardo Habkost #include "qom/object.h"
34a75f336bSPeter Maydell #include "qapi/qmp/qlist.h"
357c76f397SPeter Maydell #include "ui/input.h"
369ee6e8bbSpbrook 
37cf0dbb21Spbrook #define GPIO_A 0
38cf0dbb21Spbrook #define GPIO_B 1
39cf0dbb21Spbrook #define GPIO_C 2
40cf0dbb21Spbrook #define GPIO_D 3
41cf0dbb21Spbrook #define GPIO_E 4
42cf0dbb21Spbrook #define GPIO_F 5
43cf0dbb21Spbrook #define GPIO_G 6
44cf0dbb21Spbrook 
45cf0dbb21Spbrook #define BP_OLED_I2C  0x01
46cf0dbb21Spbrook #define BP_OLED_SSI  0x02
47cf0dbb21Spbrook #define BP_GAMEPAD   0x04
48cf0dbb21Spbrook 
498b47b7daSAlistair Francis #define NUM_IRQ_LINES 64
504a04655cSSamuel Tardieu #define NUM_PRIO_BITS 3
518b47b7daSAlistair Francis 
529ee6e8bbSpbrook typedef const struct {
539ee6e8bbSpbrook     const char *name;
549ee6e8bbSpbrook     uint32_t did0;
559ee6e8bbSpbrook     uint32_t did1;
569ee6e8bbSpbrook     uint32_t dc0;
579ee6e8bbSpbrook     uint32_t dc1;
589ee6e8bbSpbrook     uint32_t dc2;
599ee6e8bbSpbrook     uint32_t dc3;
609ee6e8bbSpbrook     uint32_t dc4;
61cf0dbb21Spbrook     uint32_t peripherals;
629ee6e8bbSpbrook } stellaris_board_info;
639ee6e8bbSpbrook 
649ee6e8bbSpbrook /* System controller.  */
659ee6e8bbSpbrook 
664bebb9adSPeter Maydell #define TYPE_STELLARIS_SYS "stellaris-sys"
674bebb9adSPeter Maydell OBJECT_DECLARE_SIMPLE_TYPE(ssys_state, STELLARIS_SYS)
684bebb9adSPeter Maydell 
694bebb9adSPeter Maydell struct ssys_state {
704bebb9adSPeter Maydell     SysBusDevice parent_obj;
714bebb9adSPeter Maydell 
725699301fSBenoît Canet     MemoryRegion iomem;
739ee6e8bbSpbrook     uint32_t pborctl;
749ee6e8bbSpbrook     uint32_t ldopctl;
759ee6e8bbSpbrook     uint32_t int_status;
769ee6e8bbSpbrook     uint32_t int_mask;
779ee6e8bbSpbrook     uint32_t resc;
789ee6e8bbSpbrook     uint32_t rcc;
79dc804ab7SEngin AYDOGAN     uint32_t rcc2;
809ee6e8bbSpbrook     uint32_t rcgc[3];
819ee6e8bbSpbrook     uint32_t scgc[3];
829ee6e8bbSpbrook     uint32_t dcgc[3];
839ee6e8bbSpbrook     uint32_t clkvclr;
849ee6e8bbSpbrook     uint32_t ldoarst;
854bebb9adSPeter Maydell     qemu_irq irq;
861e31d8eeSPeter Maydell     Clock *sysclk;
874bebb9adSPeter Maydell     /* Properties (all read-only registers) */
88eea589ccSpbrook     uint32_t user0;
89eea589ccSpbrook     uint32_t user1;
904bebb9adSPeter Maydell     uint32_t did0;
914bebb9adSPeter Maydell     uint32_t did1;
924bebb9adSPeter Maydell     uint32_t dc0;
934bebb9adSPeter Maydell     uint32_t dc1;
944bebb9adSPeter Maydell     uint32_t dc2;
954bebb9adSPeter Maydell     uint32_t dc3;
964bebb9adSPeter Maydell     uint32_t dc4;
974bebb9adSPeter Maydell };
989ee6e8bbSpbrook 
999ee6e8bbSpbrook static void ssys_update(ssys_state *s)
1009ee6e8bbSpbrook {
1019ee6e8bbSpbrook   qemu_set_irq(s->irq, (s->int_status & s->int_mask) != 0);
1029ee6e8bbSpbrook }
1039ee6e8bbSpbrook 
1049ee6e8bbSpbrook static uint32_t pllcfg_sandstorm[16] = {
1059ee6e8bbSpbrook     0x31c0, /* 1 Mhz */
1069ee6e8bbSpbrook     0x1ae0, /* 1.8432 Mhz */
1079ee6e8bbSpbrook     0x18c0, /* 2 Mhz */
1089ee6e8bbSpbrook     0xd573, /* 2.4576 Mhz */
1099ee6e8bbSpbrook     0x37a6, /* 3.57954 Mhz */
1109ee6e8bbSpbrook     0x1ae2, /* 3.6864 Mhz */
1119ee6e8bbSpbrook     0x0c40, /* 4 Mhz */
1129ee6e8bbSpbrook     0x98bc, /* 4.906 Mhz */
1139ee6e8bbSpbrook     0x935b, /* 4.9152 Mhz */
1149ee6e8bbSpbrook     0x09c0, /* 5 Mhz */
1159ee6e8bbSpbrook     0x4dee, /* 5.12 Mhz */
1169ee6e8bbSpbrook     0x0c41, /* 6 Mhz */
1179ee6e8bbSpbrook     0x75db, /* 6.144 Mhz */
1189ee6e8bbSpbrook     0x1ae6, /* 7.3728 Mhz */
1199ee6e8bbSpbrook     0x0600, /* 8 Mhz */
1209ee6e8bbSpbrook     0x585b /* 8.192 Mhz */
1219ee6e8bbSpbrook };
1229ee6e8bbSpbrook 
1239ee6e8bbSpbrook static uint32_t pllcfg_fury[16] = {
1249ee6e8bbSpbrook     0x3200, /* 1 Mhz */
1259ee6e8bbSpbrook     0x1b20, /* 1.8432 Mhz */
1269ee6e8bbSpbrook     0x1900, /* 2 Mhz */
1279ee6e8bbSpbrook     0xf42b, /* 2.4576 Mhz */
1289ee6e8bbSpbrook     0x37e3, /* 3.57954 Mhz */
1299ee6e8bbSpbrook     0x1b21, /* 3.6864 Mhz */
1309ee6e8bbSpbrook     0x0c80, /* 4 Mhz */
1319ee6e8bbSpbrook     0x98ee, /* 4.906 Mhz */
1329ee6e8bbSpbrook     0xd5b4, /* 4.9152 Mhz */
1339ee6e8bbSpbrook     0x0a00, /* 5 Mhz */
1349ee6e8bbSpbrook     0x4e27, /* 5.12 Mhz */
1359ee6e8bbSpbrook     0x1902, /* 6 Mhz */
1369ee6e8bbSpbrook     0xec1c, /* 6.144 Mhz */
1379ee6e8bbSpbrook     0x1b23, /* 7.3728 Mhz */
1389ee6e8bbSpbrook     0x0640, /* 8 Mhz */
1399ee6e8bbSpbrook     0xb11c /* 8.192 Mhz */
1409ee6e8bbSpbrook };
1419ee6e8bbSpbrook 
142dc804ab7SEngin AYDOGAN #define DID0_VER_MASK        0x70000000
143dc804ab7SEngin AYDOGAN #define DID0_VER_0           0x00000000
144dc804ab7SEngin AYDOGAN #define DID0_VER_1           0x10000000
145dc804ab7SEngin AYDOGAN 
146dc804ab7SEngin AYDOGAN #define DID0_CLASS_MASK      0x00FF0000
147dc804ab7SEngin AYDOGAN #define DID0_CLASS_SANDSTORM 0x00000000
148dc804ab7SEngin AYDOGAN #define DID0_CLASS_FURY      0x00010000
149dc804ab7SEngin AYDOGAN 
150dc804ab7SEngin AYDOGAN static int ssys_board_class(const ssys_state *s)
151dc804ab7SEngin AYDOGAN {
1524bebb9adSPeter Maydell     uint32_t did0 = s->did0;
153dc804ab7SEngin AYDOGAN     switch (did0 & DID0_VER_MASK) {
154dc804ab7SEngin AYDOGAN     case DID0_VER_0:
155dc804ab7SEngin AYDOGAN         return DID0_CLASS_SANDSTORM;
156dc804ab7SEngin AYDOGAN     case DID0_VER_1:
157dc804ab7SEngin AYDOGAN         switch (did0 & DID0_CLASS_MASK) {
158dc804ab7SEngin AYDOGAN         case DID0_CLASS_SANDSTORM:
159dc804ab7SEngin AYDOGAN         case DID0_CLASS_FURY:
160dc804ab7SEngin AYDOGAN             return did0 & DID0_CLASS_MASK;
161dc804ab7SEngin AYDOGAN         }
162dc804ab7SEngin AYDOGAN         /* for unknown classes, fall through */
163dc804ab7SEngin AYDOGAN     default:
164df3692e0SPeter Maydell         /* This can only happen if the hardwired constant did0 value
165df3692e0SPeter Maydell          * in this board's stellaris_board_info struct is wrong.
166df3692e0SPeter Maydell          */
167df3692e0SPeter Maydell         g_assert_not_reached();
168dc804ab7SEngin AYDOGAN     }
169dc804ab7SEngin AYDOGAN }
170dc804ab7SEngin AYDOGAN 
171a8170e5eSAvi Kivity static uint64_t ssys_read(void *opaque, hwaddr offset,
1725699301fSBenoît Canet                           unsigned size)
1739ee6e8bbSpbrook {
1749ee6e8bbSpbrook     ssys_state *s = (ssys_state *)opaque;
1759ee6e8bbSpbrook 
1769ee6e8bbSpbrook     switch (offset) {
1779ee6e8bbSpbrook     case 0x000: /* DID0 */
1784bebb9adSPeter Maydell         return s->did0;
1799ee6e8bbSpbrook     case 0x004: /* DID1 */
1804bebb9adSPeter Maydell         return s->did1;
1819ee6e8bbSpbrook     case 0x008: /* DC0 */
1824bebb9adSPeter Maydell         return s->dc0;
1839ee6e8bbSpbrook     case 0x010: /* DC1 */
1844bebb9adSPeter Maydell         return s->dc1;
1859ee6e8bbSpbrook     case 0x014: /* DC2 */
1864bebb9adSPeter Maydell         return s->dc2;
1879ee6e8bbSpbrook     case 0x018: /* DC3 */
1884bebb9adSPeter Maydell         return s->dc3;
1899ee6e8bbSpbrook     case 0x01c: /* DC4 */
1904bebb9adSPeter Maydell         return s->dc4;
1919ee6e8bbSpbrook     case 0x030: /* PBORCTL */
1929ee6e8bbSpbrook         return s->pborctl;
1939ee6e8bbSpbrook     case 0x034: /* LDOPCTL */
1949ee6e8bbSpbrook         return s->ldopctl;
1959ee6e8bbSpbrook     case 0x040: /* SRCR0 */
1969ee6e8bbSpbrook         return 0;
1979ee6e8bbSpbrook     case 0x044: /* SRCR1 */
1989ee6e8bbSpbrook         return 0;
1999ee6e8bbSpbrook     case 0x048: /* SRCR2 */
2009ee6e8bbSpbrook         return 0;
2019ee6e8bbSpbrook     case 0x050: /* RIS */
2029ee6e8bbSpbrook         return s->int_status;
2039ee6e8bbSpbrook     case 0x054: /* IMC */
2049ee6e8bbSpbrook         return s->int_mask;
2059ee6e8bbSpbrook     case 0x058: /* MISC */
2069ee6e8bbSpbrook         return s->int_status & s->int_mask;
2079ee6e8bbSpbrook     case 0x05c: /* RESC */
2089ee6e8bbSpbrook         return s->resc;
2099ee6e8bbSpbrook     case 0x060: /* RCC */
2109ee6e8bbSpbrook         return s->rcc;
2119ee6e8bbSpbrook     case 0x064: /* PLLCFG */
2129ee6e8bbSpbrook         {
2139ee6e8bbSpbrook             int xtal;
2149ee6e8bbSpbrook             xtal = (s->rcc >> 6) & 0xf;
215dc804ab7SEngin AYDOGAN             switch (ssys_board_class(s)) {
216dc804ab7SEngin AYDOGAN             case DID0_CLASS_FURY:
2179ee6e8bbSpbrook                 return pllcfg_fury[xtal];
218dc804ab7SEngin AYDOGAN             case DID0_CLASS_SANDSTORM:
2199ee6e8bbSpbrook                 return pllcfg_sandstorm[xtal];
220dc804ab7SEngin AYDOGAN             default:
221df3692e0SPeter Maydell                 g_assert_not_reached();
2229ee6e8bbSpbrook             }
2239ee6e8bbSpbrook         }
224dc804ab7SEngin AYDOGAN     case 0x070: /* RCC2 */
225dc804ab7SEngin AYDOGAN         return s->rcc2;
2269ee6e8bbSpbrook     case 0x100: /* RCGC0 */
2279ee6e8bbSpbrook         return s->rcgc[0];
2289ee6e8bbSpbrook     case 0x104: /* RCGC1 */
2299ee6e8bbSpbrook         return s->rcgc[1];
2309ee6e8bbSpbrook     case 0x108: /* RCGC2 */
2319ee6e8bbSpbrook         return s->rcgc[2];
2329ee6e8bbSpbrook     case 0x110: /* SCGC0 */
2339ee6e8bbSpbrook         return s->scgc[0];
2349ee6e8bbSpbrook     case 0x114: /* SCGC1 */
2359ee6e8bbSpbrook         return s->scgc[1];
2369ee6e8bbSpbrook     case 0x118: /* SCGC2 */
2379ee6e8bbSpbrook         return s->scgc[2];
2389ee6e8bbSpbrook     case 0x120: /* DCGC0 */
2399ee6e8bbSpbrook         return s->dcgc[0];
2409ee6e8bbSpbrook     case 0x124: /* DCGC1 */
2419ee6e8bbSpbrook         return s->dcgc[1];
2429ee6e8bbSpbrook     case 0x128: /* DCGC2 */
2439ee6e8bbSpbrook         return s->dcgc[2];
2449ee6e8bbSpbrook     case 0x150: /* CLKVCLR */
2459ee6e8bbSpbrook         return s->clkvclr;
2469ee6e8bbSpbrook     case 0x160: /* LDOARST */
2479ee6e8bbSpbrook         return s->ldoarst;
248eea589ccSpbrook     case 0x1e0: /* USER0 */
249eea589ccSpbrook         return s->user0;
250eea589ccSpbrook     case 0x1e4: /* USER1 */
251eea589ccSpbrook         return s->user1;
2529ee6e8bbSpbrook     default:
253df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
254df3692e0SPeter Maydell                       "SSYS: read at bad offset 0x%x\n", (int)offset);
2559ee6e8bbSpbrook         return 0;
2569ee6e8bbSpbrook     }
2579ee6e8bbSpbrook }
2589ee6e8bbSpbrook 
259dc804ab7SEngin AYDOGAN static bool ssys_use_rcc2(ssys_state *s)
260dc804ab7SEngin AYDOGAN {
261dc804ab7SEngin AYDOGAN     return (s->rcc2 >> 31) & 0x1;
262dc804ab7SEngin AYDOGAN }
263dc804ab7SEngin AYDOGAN 
264dc804ab7SEngin AYDOGAN /*
2651e31d8eeSPeter Maydell  * Calculate the system clock period. We only want to propagate
2661e31d8eeSPeter Maydell  * this change to the rest of the system if we're not being called
2671e31d8eeSPeter Maydell  * from migration post-load.
268dc804ab7SEngin AYDOGAN  */
2691e31d8eeSPeter Maydell static void ssys_calculate_system_clock(ssys_state *s, bool propagate_clock)
27023e39294Spbrook {
271683754c7SPeter Maydell     int period_ns;
2721e31d8eeSPeter Maydell     /*
2731e31d8eeSPeter Maydell      * SYSDIV field specifies divisor: 0 == /1, 1 == /2, etc.  Input
2741e31d8eeSPeter Maydell      * clock is 200MHz, which is a period of 5 ns. Dividing the clock
2751e31d8eeSPeter Maydell      * frequency by X is the same as multiplying the period by X.
2761e31d8eeSPeter Maydell      */
277dc804ab7SEngin AYDOGAN     if (ssys_use_rcc2(s)) {
278683754c7SPeter Maydell         period_ns = 5 * (((s->rcc2 >> 23) & 0x3f) + 1);
279dc804ab7SEngin AYDOGAN     } else {
280683754c7SPeter Maydell         period_ns = 5 * (((s->rcc >> 23) & 0xf) + 1);
28123e39294Spbrook     }
282683754c7SPeter Maydell     clock_set_ns(s->sysclk, period_ns);
2831e31d8eeSPeter Maydell     if (propagate_clock) {
2841e31d8eeSPeter Maydell         clock_propagate(s->sysclk);
2851e31d8eeSPeter Maydell     }
286dc804ab7SEngin AYDOGAN }
28723e39294Spbrook 
288a8170e5eSAvi Kivity static void ssys_write(void *opaque, hwaddr offset,
2895699301fSBenoît Canet                        uint64_t value, unsigned size)
2909ee6e8bbSpbrook {
2919ee6e8bbSpbrook     ssys_state *s = (ssys_state *)opaque;
2929ee6e8bbSpbrook 
2939ee6e8bbSpbrook     switch (offset) {
2949ee6e8bbSpbrook     case 0x030: /* PBORCTL */
2959ee6e8bbSpbrook         s->pborctl = value & 0xffff;
2969ee6e8bbSpbrook         break;
2979ee6e8bbSpbrook     case 0x034: /* LDOPCTL */
2989ee6e8bbSpbrook         s->ldopctl = value & 0x1f;
2999ee6e8bbSpbrook         break;
3009ee6e8bbSpbrook     case 0x040: /* SRCR0 */
3019ee6e8bbSpbrook     case 0x044: /* SRCR1 */
3029ee6e8bbSpbrook     case 0x048: /* SRCR2 */
3039194524bSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "Peripheral reset not implemented\n");
3049ee6e8bbSpbrook         break;
3059ee6e8bbSpbrook     case 0x054: /* IMC */
3069ee6e8bbSpbrook         s->int_mask = value & 0x7f;
3079ee6e8bbSpbrook         break;
3089ee6e8bbSpbrook     case 0x058: /* MISC */
3099ee6e8bbSpbrook         s->int_status &= ~value;
3109ee6e8bbSpbrook         break;
3119ee6e8bbSpbrook     case 0x05c: /* RESC */
3129ee6e8bbSpbrook         s->resc = value & 0x3f;
3139ee6e8bbSpbrook         break;
3149ee6e8bbSpbrook     case 0x060: /* RCC */
3159ee6e8bbSpbrook         if ((s->rcc & (1 << 13)) != 0 && (value & (1 << 13)) == 0) {
3169ee6e8bbSpbrook             /* PLL enable.  */
3179ee6e8bbSpbrook             s->int_status |= (1 << 6);
3189ee6e8bbSpbrook         }
3199ee6e8bbSpbrook         s->rcc = value;
3201e31d8eeSPeter Maydell         ssys_calculate_system_clock(s, true);
3219ee6e8bbSpbrook         break;
322dc804ab7SEngin AYDOGAN     case 0x070: /* RCC2 */
323dc804ab7SEngin AYDOGAN         if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) {
324dc804ab7SEngin AYDOGAN             break;
325dc804ab7SEngin AYDOGAN         }
326dc804ab7SEngin AYDOGAN 
327dc804ab7SEngin AYDOGAN         if ((s->rcc2 & (1 << 13)) != 0 && (value & (1 << 13)) == 0) {
328dc804ab7SEngin AYDOGAN             /* PLL enable.  */
329dc804ab7SEngin AYDOGAN             s->int_status |= (1 << 6);
330dc804ab7SEngin AYDOGAN         }
331dc804ab7SEngin AYDOGAN         s->rcc2 = value;
3321e31d8eeSPeter Maydell         ssys_calculate_system_clock(s, true);
333dc804ab7SEngin AYDOGAN         break;
3349ee6e8bbSpbrook     case 0x100: /* RCGC0 */
3359ee6e8bbSpbrook         s->rcgc[0] = value;
3369ee6e8bbSpbrook         break;
3379ee6e8bbSpbrook     case 0x104: /* RCGC1 */
3389ee6e8bbSpbrook         s->rcgc[1] = value;
3399ee6e8bbSpbrook         break;
3409ee6e8bbSpbrook     case 0x108: /* RCGC2 */
3419ee6e8bbSpbrook         s->rcgc[2] = value;
3429ee6e8bbSpbrook         break;
3439ee6e8bbSpbrook     case 0x110: /* SCGC0 */
3449ee6e8bbSpbrook         s->scgc[0] = value;
3459ee6e8bbSpbrook         break;
3469ee6e8bbSpbrook     case 0x114: /* SCGC1 */
3479ee6e8bbSpbrook         s->scgc[1] = value;
3489ee6e8bbSpbrook         break;
3499ee6e8bbSpbrook     case 0x118: /* SCGC2 */
3509ee6e8bbSpbrook         s->scgc[2] = value;
3519ee6e8bbSpbrook         break;
3529ee6e8bbSpbrook     case 0x120: /* DCGC0 */
3539ee6e8bbSpbrook         s->dcgc[0] = value;
3549ee6e8bbSpbrook         break;
3559ee6e8bbSpbrook     case 0x124: /* DCGC1 */
3569ee6e8bbSpbrook         s->dcgc[1] = value;
3579ee6e8bbSpbrook         break;
3589ee6e8bbSpbrook     case 0x128: /* DCGC2 */
3599ee6e8bbSpbrook         s->dcgc[2] = value;
3609ee6e8bbSpbrook         break;
3619ee6e8bbSpbrook     case 0x150: /* CLKVCLR */
3629ee6e8bbSpbrook         s->clkvclr = value;
3639ee6e8bbSpbrook         break;
3649ee6e8bbSpbrook     case 0x160: /* LDOARST */
3659ee6e8bbSpbrook         s->ldoarst = value;
3669ee6e8bbSpbrook         break;
3679ee6e8bbSpbrook     default:
368df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
369df3692e0SPeter Maydell                       "SSYS: write at bad offset 0x%x\n", (int)offset);
3709ee6e8bbSpbrook     }
3719ee6e8bbSpbrook     ssys_update(s);
3729ee6e8bbSpbrook }
3739ee6e8bbSpbrook 
3745699301fSBenoît Canet static const MemoryRegionOps ssys_ops = {
3755699301fSBenoît Canet     .read = ssys_read,
3765699301fSBenoît Canet     .write = ssys_write,
3775699301fSBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
3789ee6e8bbSpbrook };
3799ee6e8bbSpbrook 
3804bebb9adSPeter Maydell static void stellaris_sys_reset_enter(Object *obj, ResetType type)
3819ee6e8bbSpbrook {
3824bebb9adSPeter Maydell     ssys_state *s = STELLARIS_SYS(obj);
3839ee6e8bbSpbrook 
3849ee6e8bbSpbrook     s->pborctl = 0x7ffd;
3859ee6e8bbSpbrook     s->rcc = 0x078e3ac0;
386dc804ab7SEngin AYDOGAN 
387dc804ab7SEngin AYDOGAN     if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) {
388dc804ab7SEngin AYDOGAN         s->rcc2 = 0;
389dc804ab7SEngin AYDOGAN     } else {
390dc804ab7SEngin AYDOGAN         s->rcc2 = 0x07802810;
391dc804ab7SEngin AYDOGAN     }
3929ee6e8bbSpbrook     s->rcgc[0] = 1;
3939ee6e8bbSpbrook     s->scgc[0] = 1;
3949ee6e8bbSpbrook     s->dcgc[0] = 1;
3954bebb9adSPeter Maydell }
3964bebb9adSPeter Maydell 
397ad80e367SPeter Maydell static void stellaris_sys_reset_hold(Object *obj, ResetType type)
3984bebb9adSPeter Maydell {
3994bebb9adSPeter Maydell     ssys_state *s = STELLARIS_SYS(obj);
4004bebb9adSPeter Maydell 
4011e31d8eeSPeter Maydell     /* OK to propagate clocks from the hold phase */
4021e31d8eeSPeter Maydell     ssys_calculate_system_clock(s, true);
4039ee6e8bbSpbrook }
4049ee6e8bbSpbrook 
405ad80e367SPeter Maydell static void stellaris_sys_reset_exit(Object *obj, ResetType type)
4064bebb9adSPeter Maydell {
4074bebb9adSPeter Maydell }
4084bebb9adSPeter Maydell 
409293c16aaSJuan Quintela static int stellaris_sys_post_load(void *opaque, int version_id)
41023e39294Spbrook {
411293c16aaSJuan Quintela     ssys_state *s = opaque;
41223e39294Spbrook 
4131e31d8eeSPeter Maydell     ssys_calculate_system_clock(s, false);
41423e39294Spbrook 
41523e39294Spbrook     return 0;
41623e39294Spbrook }
41723e39294Spbrook 
418293c16aaSJuan Quintela static const VMStateDescription vmstate_stellaris_sys = {
419293c16aaSJuan Quintela     .name = "stellaris_sys",
420dc804ab7SEngin AYDOGAN     .version_id = 2,
421293c16aaSJuan Quintela     .minimum_version_id = 1,
422293c16aaSJuan Quintela     .post_load = stellaris_sys_post_load,
423607ef570SRichard Henderson     .fields = (const VMStateField[]) {
424293c16aaSJuan Quintela         VMSTATE_UINT32(pborctl, ssys_state),
425293c16aaSJuan Quintela         VMSTATE_UINT32(ldopctl, ssys_state),
426293c16aaSJuan Quintela         VMSTATE_UINT32(int_mask, ssys_state),
427293c16aaSJuan Quintela         VMSTATE_UINT32(int_status, ssys_state),
428293c16aaSJuan Quintela         VMSTATE_UINT32(resc, ssys_state),
429293c16aaSJuan Quintela         VMSTATE_UINT32(rcc, ssys_state),
430dc804ab7SEngin AYDOGAN         VMSTATE_UINT32_V(rcc2, ssys_state, 2),
431293c16aaSJuan Quintela         VMSTATE_UINT32_ARRAY(rcgc, ssys_state, 3),
432293c16aaSJuan Quintela         VMSTATE_UINT32_ARRAY(scgc, ssys_state, 3),
433293c16aaSJuan Quintela         VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3),
434293c16aaSJuan Quintela         VMSTATE_UINT32(clkvclr, ssys_state),
435293c16aaSJuan Quintela         VMSTATE_UINT32(ldoarst, ssys_state),
4361e31d8eeSPeter Maydell         /* No field for sysclk -- handled in post-load instead */
437293c16aaSJuan Quintela         VMSTATE_END_OF_LIST()
438293c16aaSJuan Quintela     }
439293c16aaSJuan Quintela };
440293c16aaSJuan Quintela 
441e15bd5ddSRichard Henderson static const Property stellaris_sys_properties[] = {
4424bebb9adSPeter Maydell     DEFINE_PROP_UINT32("user0", ssys_state, user0, 0),
4434bebb9adSPeter Maydell     DEFINE_PROP_UINT32("user1", ssys_state, user1, 0),
4444bebb9adSPeter Maydell     DEFINE_PROP_UINT32("did0", ssys_state, did0, 0),
4454bebb9adSPeter Maydell     DEFINE_PROP_UINT32("did1", ssys_state, did1, 0),
4464bebb9adSPeter Maydell     DEFINE_PROP_UINT32("dc0", ssys_state, dc0, 0),
4474bebb9adSPeter Maydell     DEFINE_PROP_UINT32("dc1", ssys_state, dc1, 0),
4484bebb9adSPeter Maydell     DEFINE_PROP_UINT32("dc2", ssys_state, dc2, 0),
4494bebb9adSPeter Maydell     DEFINE_PROP_UINT32("dc3", ssys_state, dc3, 0),
4504bebb9adSPeter Maydell     DEFINE_PROP_UINT32("dc4", ssys_state, dc4, 0),
4514bebb9adSPeter Maydell     DEFINE_PROP_END_OF_LIST()
4524bebb9adSPeter Maydell };
4534bebb9adSPeter Maydell 
4544bebb9adSPeter Maydell static void stellaris_sys_instance_init(Object *obj)
4554bebb9adSPeter Maydell {
4564bebb9adSPeter Maydell     ssys_state *s = STELLARIS_SYS(obj);
4574bebb9adSPeter Maydell     SysBusDevice *sbd = SYS_BUS_DEVICE(s);
4584bebb9adSPeter Maydell 
4594bebb9adSPeter Maydell     memory_region_init_io(&s->iomem, obj, &ssys_ops, s, "ssys", 0x00001000);
4604bebb9adSPeter Maydell     sysbus_init_mmio(sbd, &s->iomem);
4614bebb9adSPeter Maydell     sysbus_init_irq(sbd, &s->irq);
4621e31d8eeSPeter Maydell     s->sysclk = qdev_init_clock_out(DEVICE(s), "SYSCLK");
4634bebb9adSPeter Maydell }
4644bebb9adSPeter Maydell 
465cee78fa5SPhilippe Mathieu-Daudé /*
466cee78fa5SPhilippe Mathieu-Daudé  * I2C controller.
467cee78fa5SPhilippe Mathieu-Daudé  * ??? For now we only implement the master interface.
468cee78fa5SPhilippe Mathieu-Daudé  */
4699ee6e8bbSpbrook 
470d94a4015SAndreas Färber #define TYPE_STELLARIS_I2C "stellaris-i2c"
4718063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(stellaris_i2c_state, STELLARIS_I2C)
472d94a4015SAndreas Färber 
473db1015e9SEduardo Habkost struct stellaris_i2c_state {
474d94a4015SAndreas Färber     SysBusDevice parent_obj;
475d94a4015SAndreas Färber 
476a5c82852SAndreas Färber     I2CBus *bus;
4779ee6e8bbSpbrook     qemu_irq irq;
4788ea72f38SBenoît Canet     MemoryRegion iomem;
4799ee6e8bbSpbrook     uint32_t msa;
4809ee6e8bbSpbrook     uint32_t mcs;
4819ee6e8bbSpbrook     uint32_t mdr;
4829ee6e8bbSpbrook     uint32_t mtpr;
4839ee6e8bbSpbrook     uint32_t mimr;
4849ee6e8bbSpbrook     uint32_t mris;
4859ee6e8bbSpbrook     uint32_t mcr;
486db1015e9SEduardo Habkost };
4879ee6e8bbSpbrook 
4889ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSY    0x01
4899ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ERROR   0x02
4909ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ADRACK  0x04
4919ee6e8bbSpbrook #define STELLARIS_I2C_MCS_DATACK  0x08
4929ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ARBLST  0x10
4939ee6e8bbSpbrook #define STELLARIS_I2C_MCS_IDLE    0x20
4949ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSBSY  0x40
4959ee6e8bbSpbrook 
496a8170e5eSAvi Kivity static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset,
4978ea72f38SBenoît Canet                                    unsigned size)
4989ee6e8bbSpbrook {
4999ee6e8bbSpbrook     stellaris_i2c_state *s = (stellaris_i2c_state *)opaque;
5009ee6e8bbSpbrook 
5019ee6e8bbSpbrook     switch (offset) {
5029ee6e8bbSpbrook     case 0x00: /* MSA */
5039ee6e8bbSpbrook         return s->msa;
5049ee6e8bbSpbrook     case 0x04: /* MCS */
5059ee6e8bbSpbrook         /* We don't emulate timing, so the controller is never busy.  */
5069ee6e8bbSpbrook         return s->mcs | STELLARIS_I2C_MCS_IDLE;
5079ee6e8bbSpbrook     case 0x08: /* MDR */
5089ee6e8bbSpbrook         return s->mdr;
5099ee6e8bbSpbrook     case 0x0c: /* MTPR */
5109ee6e8bbSpbrook         return s->mtpr;
5119ee6e8bbSpbrook     case 0x10: /* MIMR */
5129ee6e8bbSpbrook         return s->mimr;
5139ee6e8bbSpbrook     case 0x14: /* MRIS */
5149ee6e8bbSpbrook         return s->mris;
5159ee6e8bbSpbrook     case 0x18: /* MMIS */
5169ee6e8bbSpbrook         return s->mris & s->mimr;
5179ee6e8bbSpbrook     case 0x20: /* MCR */
5189ee6e8bbSpbrook         return s->mcr;
5199ee6e8bbSpbrook     default:
520df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
521df3692e0SPeter Maydell                       "stellaris_i2c: read at bad offset 0x%x\n", (int)offset);
5229ee6e8bbSpbrook         return 0;
5239ee6e8bbSpbrook     }
5249ee6e8bbSpbrook }
5259ee6e8bbSpbrook 
5269ee6e8bbSpbrook static void stellaris_i2c_update(stellaris_i2c_state *s)
5279ee6e8bbSpbrook {
5289ee6e8bbSpbrook     int level;
5299ee6e8bbSpbrook 
5309ee6e8bbSpbrook     level = (s->mris & s->mimr) != 0;
5319ee6e8bbSpbrook     qemu_set_irq(s->irq, level);
5329ee6e8bbSpbrook }
5339ee6e8bbSpbrook 
534a8170e5eSAvi Kivity static void stellaris_i2c_write(void *opaque, hwaddr offset,
5358ea72f38SBenoît Canet                                 uint64_t value, unsigned size)
5369ee6e8bbSpbrook {
5379ee6e8bbSpbrook     stellaris_i2c_state *s = (stellaris_i2c_state *)opaque;
5389ee6e8bbSpbrook 
5399ee6e8bbSpbrook     switch (offset) {
5409ee6e8bbSpbrook     case 0x00: /* MSA */
5419ee6e8bbSpbrook         s->msa = value & 0xff;
5429ee6e8bbSpbrook         break;
5439ee6e8bbSpbrook     case 0x04: /* MCS */
5449ee6e8bbSpbrook         if ((s->mcr & 0x10) == 0) {
5459ee6e8bbSpbrook             /* Disabled.  Do nothing.  */
5469ee6e8bbSpbrook             break;
5479ee6e8bbSpbrook         }
5489ee6e8bbSpbrook         /* Grab the bus if this is starting a transfer.  */
5499ee6e8bbSpbrook         if ((value & 2) && (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) {
5509ee6e8bbSpbrook             if (i2c_start_transfer(s->bus, s->msa >> 1, s->msa & 1)) {
5519ee6e8bbSpbrook                 s->mcs |= STELLARIS_I2C_MCS_ARBLST;
5529ee6e8bbSpbrook             } else {
5539ee6e8bbSpbrook                 s->mcs &= ~STELLARIS_I2C_MCS_ARBLST;
5549ee6e8bbSpbrook                 s->mcs |= STELLARIS_I2C_MCS_BUSBSY;
5559ee6e8bbSpbrook             }
5569ee6e8bbSpbrook         }
5579ee6e8bbSpbrook         /* If we don't have the bus then indicate an error.  */
5589ee6e8bbSpbrook         if (!i2c_bus_busy(s->bus)
5599ee6e8bbSpbrook                 || (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) {
5609ee6e8bbSpbrook             s->mcs |= STELLARIS_I2C_MCS_ERROR;
5619ee6e8bbSpbrook             break;
5629ee6e8bbSpbrook         }
5639ee6e8bbSpbrook         s->mcs &= ~STELLARIS_I2C_MCS_ERROR;
5649ee6e8bbSpbrook         if (value & 1) {
5659ee6e8bbSpbrook             /* Transfer a byte.  */
5669ee6e8bbSpbrook             /* TODO: Handle errors.  */
5679ee6e8bbSpbrook             if (s->msa & 1) {
5689ee6e8bbSpbrook                 /* Recv */
56905f9f17eSCorey Minyard                 s->mdr = i2c_recv(s->bus);
5709ee6e8bbSpbrook             } else {
5719ee6e8bbSpbrook                 /* Send */
5729ee6e8bbSpbrook                 i2c_send(s->bus, s->mdr);
5739ee6e8bbSpbrook             }
5749ee6e8bbSpbrook             /* Raise an interrupt.  */
5759ee6e8bbSpbrook             s->mris |= 1;
5769ee6e8bbSpbrook         }
5779ee6e8bbSpbrook         if (value & 4) {
5789ee6e8bbSpbrook             /* Finish transfer.  */
5799ee6e8bbSpbrook             i2c_end_transfer(s->bus);
5809ee6e8bbSpbrook             s->mcs &= ~STELLARIS_I2C_MCS_BUSBSY;
5819ee6e8bbSpbrook         }
5829ee6e8bbSpbrook         break;
5839ee6e8bbSpbrook     case 0x08: /* MDR */
5849ee6e8bbSpbrook         s->mdr = value & 0xff;
5859ee6e8bbSpbrook         break;
5869ee6e8bbSpbrook     case 0x0c: /* MTPR */
5879ee6e8bbSpbrook         s->mtpr = value & 0xff;
5889ee6e8bbSpbrook         break;
5899ee6e8bbSpbrook     case 0x10: /* MIMR */
5909ee6e8bbSpbrook         s->mimr = 1;
5919ee6e8bbSpbrook         break;
5929ee6e8bbSpbrook     case 0x1c: /* MICR */
5939ee6e8bbSpbrook         s->mris &= ~value;
5949ee6e8bbSpbrook         break;
5959ee6e8bbSpbrook     case 0x20: /* MCR */
596df3692e0SPeter Maydell         if (value & 1) {
5979492e4b2SPhilippe Mathieu-Daudé             qemu_log_mask(LOG_UNIMP,
5989492e4b2SPhilippe Mathieu-Daudé                           "stellaris_i2c: Loopback not implemented\n");
599df3692e0SPeter Maydell         }
600df3692e0SPeter Maydell         if (value & 0x20) {
601df3692e0SPeter Maydell             qemu_log_mask(LOG_UNIMP,
6029492e4b2SPhilippe Mathieu-Daudé                           "stellaris_i2c: Slave mode not implemented\n");
603df3692e0SPeter Maydell         }
6049ee6e8bbSpbrook         s->mcr = value & 0x31;
6059ee6e8bbSpbrook         break;
6069ee6e8bbSpbrook     default:
607df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
608df3692e0SPeter Maydell                       "stellaris_i2c: write at bad offset 0x%x\n", (int)offset);
6099ee6e8bbSpbrook     }
6109ee6e8bbSpbrook     stellaris_i2c_update(s);
6119ee6e8bbSpbrook }
6129ee6e8bbSpbrook 
613cee78fa5SPhilippe Mathieu-Daudé static void stellaris_i2c_reset_enter(Object *obj, ResetType type)
6149ee6e8bbSpbrook {
615cee78fa5SPhilippe Mathieu-Daudé     stellaris_i2c_state *s = STELLARIS_I2C(obj);
616cee78fa5SPhilippe Mathieu-Daudé 
6179ee6e8bbSpbrook     if (s->mcs & STELLARIS_I2C_MCS_BUSBSY)
6189ee6e8bbSpbrook         i2c_end_transfer(s->bus);
619cee78fa5SPhilippe Mathieu-Daudé }
620cee78fa5SPhilippe Mathieu-Daudé 
621ad80e367SPeter Maydell static void stellaris_i2c_reset_hold(Object *obj, ResetType type)
622cee78fa5SPhilippe Mathieu-Daudé {
623cee78fa5SPhilippe Mathieu-Daudé     stellaris_i2c_state *s = STELLARIS_I2C(obj);
6249ee6e8bbSpbrook 
6259ee6e8bbSpbrook     s->msa = 0;
6269ee6e8bbSpbrook     s->mcs = 0;
6279ee6e8bbSpbrook     s->mdr = 0;
6289ee6e8bbSpbrook     s->mtpr = 1;
6299ee6e8bbSpbrook     s->mimr = 0;
6309ee6e8bbSpbrook     s->mris = 0;
6319ee6e8bbSpbrook     s->mcr = 0;
632cee78fa5SPhilippe Mathieu-Daudé }
633cee78fa5SPhilippe Mathieu-Daudé 
634ad80e367SPeter Maydell static void stellaris_i2c_reset_exit(Object *obj, ResetType type)
635cee78fa5SPhilippe Mathieu-Daudé {
636cee78fa5SPhilippe Mathieu-Daudé     stellaris_i2c_state *s = STELLARIS_I2C(obj);
637cee78fa5SPhilippe Mathieu-Daudé 
6389ee6e8bbSpbrook     stellaris_i2c_update(s);
6399ee6e8bbSpbrook }
6409ee6e8bbSpbrook 
6418ea72f38SBenoît Canet static const MemoryRegionOps stellaris_i2c_ops = {
6428ea72f38SBenoît Canet     .read = stellaris_i2c_read,
6438ea72f38SBenoît Canet     .write = stellaris_i2c_write,
6448ea72f38SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
6459ee6e8bbSpbrook };
6469ee6e8bbSpbrook 
647ff269cd0SJuan Quintela static const VMStateDescription vmstate_stellaris_i2c = {
648ff269cd0SJuan Quintela     .name = "stellaris_i2c",
649ff269cd0SJuan Quintela     .version_id = 1,
650ff269cd0SJuan Quintela     .minimum_version_id = 1,
651607ef570SRichard Henderson     .fields = (const VMStateField[]) {
652ff269cd0SJuan Quintela         VMSTATE_UINT32(msa, stellaris_i2c_state),
653ff269cd0SJuan Quintela         VMSTATE_UINT32(mcs, stellaris_i2c_state),
654ff269cd0SJuan Quintela         VMSTATE_UINT32(mdr, stellaris_i2c_state),
655ff269cd0SJuan Quintela         VMSTATE_UINT32(mtpr, stellaris_i2c_state),
656ff269cd0SJuan Quintela         VMSTATE_UINT32(mimr, stellaris_i2c_state),
657ff269cd0SJuan Quintela         VMSTATE_UINT32(mris, stellaris_i2c_state),
658ff269cd0SJuan Quintela         VMSTATE_UINT32(mcr, stellaris_i2c_state),
659ff269cd0SJuan Quintela         VMSTATE_END_OF_LIST()
66023e39294Spbrook     }
661ff269cd0SJuan Quintela };
66223e39294Spbrook 
66315c4fff5Sxiaoqiang.zhao static void stellaris_i2c_init(Object *obj)
6649ee6e8bbSpbrook {
66515c4fff5Sxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
66615c4fff5Sxiaoqiang.zhao     stellaris_i2c_state *s = STELLARIS_I2C(obj);
66715c4fff5Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
668a5c82852SAndreas Färber     I2CBus *bus;
6699ee6e8bbSpbrook 
670d94a4015SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
671d94a4015SAndreas Färber     bus = i2c_init_bus(dev, "i2c");
6729ee6e8bbSpbrook     s->bus = bus;
6739ee6e8bbSpbrook 
67415c4fff5Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &stellaris_i2c_ops, s,
6758ea72f38SBenoît Canet                           "i2c", 0x1000);
676d94a4015SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
6779ee6e8bbSpbrook }
6789ee6e8bbSpbrook 
6799ee6e8bbSpbrook /* Analogue to Digital Converter.  This is only partially implemented,
6809ee6e8bbSpbrook    enough for applications that use a combined ADC and timer tick.  */
6819ee6e8bbSpbrook 
6829ee6e8bbSpbrook #define STELLARIS_ADC_EM_CONTROLLER 0
6839ee6e8bbSpbrook #define STELLARIS_ADC_EM_COMP       1
6849ee6e8bbSpbrook #define STELLARIS_ADC_EM_EXTERNAL   4
6859ee6e8bbSpbrook #define STELLARIS_ADC_EM_TIMER      5
6869ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM0       6
6879ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM1       7
6889ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM2       8
6899ee6e8bbSpbrook 
6909ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_EMPTY    0x0100
6919ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_FULL     0x1000
6929ee6e8bbSpbrook 
6937df7f67aSAndreas Färber #define TYPE_STELLARIS_ADC "stellaris-adc"
694d6b109daSPhilippe Mathieu-Daudé typedef struct StellarisADCState StellarisADCState;
695d6b109daSPhilippe Mathieu-Daudé DECLARE_INSTANCE_CHECKER(StellarisADCState, STELLARIS_ADC, TYPE_STELLARIS_ADC)
6967df7f67aSAndreas Färber 
697db1015e9SEduardo Habkost struct StellarisADCState {
6987df7f67aSAndreas Färber     SysBusDevice parent_obj;
6997df7f67aSAndreas Färber 
70071a2df05SBenoît Canet     MemoryRegion iomem;
7019ee6e8bbSpbrook     uint32_t actss;
7029ee6e8bbSpbrook     uint32_t ris;
7039ee6e8bbSpbrook     uint32_t im;
7049ee6e8bbSpbrook     uint32_t emux;
7059ee6e8bbSpbrook     uint32_t ostat;
7069ee6e8bbSpbrook     uint32_t ustat;
7079ee6e8bbSpbrook     uint32_t sspri;
7089ee6e8bbSpbrook     uint32_t sac;
7099ee6e8bbSpbrook     struct {
7109ee6e8bbSpbrook         uint32_t state;
7119ee6e8bbSpbrook         uint32_t data[16];
7129ee6e8bbSpbrook     } fifo[4];
7139ee6e8bbSpbrook     uint32_t ssmux[4];
7149ee6e8bbSpbrook     uint32_t ssctl[4];
71523e39294Spbrook     uint32_t noise;
7162c6554bcSPaul Brook     qemu_irq irq[4];
717db1015e9SEduardo Habkost };
7189ee6e8bbSpbrook 
719d6b109daSPhilippe Mathieu-Daudé static uint32_t stellaris_adc_fifo_read(StellarisADCState *s, int n)
7209ee6e8bbSpbrook {
7219ee6e8bbSpbrook     int tail;
7229ee6e8bbSpbrook 
7239ee6e8bbSpbrook     tail = s->fifo[n].state & 0xf;
7249ee6e8bbSpbrook     if (s->fifo[n].state & STELLARIS_ADC_FIFO_EMPTY) {
7259ee6e8bbSpbrook         s->ustat |= 1 << n;
7269ee6e8bbSpbrook     } else {
7279ee6e8bbSpbrook         s->fifo[n].state = (s->fifo[n].state & ~0xf) | ((tail + 1) & 0xf);
7289ee6e8bbSpbrook         s->fifo[n].state &= ~STELLARIS_ADC_FIFO_FULL;
7299ee6e8bbSpbrook         if (tail + 1 == ((s->fifo[n].state >> 4) & 0xf))
7309ee6e8bbSpbrook             s->fifo[n].state |= STELLARIS_ADC_FIFO_EMPTY;
7319ee6e8bbSpbrook     }
7329ee6e8bbSpbrook     return s->fifo[n].data[tail];
7339ee6e8bbSpbrook }
7349ee6e8bbSpbrook 
735d6b109daSPhilippe Mathieu-Daudé static void stellaris_adc_fifo_write(StellarisADCState *s, int n,
7369ee6e8bbSpbrook                                      uint32_t value)
7379ee6e8bbSpbrook {
7389ee6e8bbSpbrook     int head;
7399ee6e8bbSpbrook 
7402c6554bcSPaul Brook     /* TODO: Real hardware has limited size FIFOs.  We have a full 16 entry
7412c6554bcSPaul Brook        FIFO fir each sequencer.  */
7429ee6e8bbSpbrook     head = (s->fifo[n].state >> 4) & 0xf;
7439ee6e8bbSpbrook     if (s->fifo[n].state & STELLARIS_ADC_FIFO_FULL) {
7449ee6e8bbSpbrook         s->ostat |= 1 << n;
7459ee6e8bbSpbrook         return;
7469ee6e8bbSpbrook     }
7479ee6e8bbSpbrook     s->fifo[n].data[head] = value;
7489ee6e8bbSpbrook     head = (head + 1) & 0xf;
7499ee6e8bbSpbrook     s->fifo[n].state &= ~STELLARIS_ADC_FIFO_EMPTY;
7509ee6e8bbSpbrook     s->fifo[n].state = (s->fifo[n].state & ~0xf0) | (head << 4);
7519ee6e8bbSpbrook     if ((s->fifo[n].state & 0xf) == head)
7529ee6e8bbSpbrook         s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL;
7539ee6e8bbSpbrook }
7549ee6e8bbSpbrook 
755d6b109daSPhilippe Mathieu-Daudé static void stellaris_adc_update(StellarisADCState *s)
7569ee6e8bbSpbrook {
7579ee6e8bbSpbrook     int level;
7582c6554bcSPaul Brook     int n;
7599ee6e8bbSpbrook 
7602c6554bcSPaul Brook     for (n = 0; n < 4; n++) {
7612c6554bcSPaul Brook         level = (s->ris & s->im & (1 << n)) != 0;
7622c6554bcSPaul Brook         qemu_set_irq(s->irq[n], level);
7632c6554bcSPaul Brook     }
7649ee6e8bbSpbrook }
7659ee6e8bbSpbrook 
7669ee6e8bbSpbrook static void stellaris_adc_trigger(void *opaque, int irq, int level)
7679ee6e8bbSpbrook {
768d6b109daSPhilippe Mathieu-Daudé     StellarisADCState *s = opaque;
7692c6554bcSPaul Brook     int n;
7709ee6e8bbSpbrook 
7712c6554bcSPaul Brook     for (n = 0; n < 4; n++) {
7722c6554bcSPaul Brook         if ((s->actss & (1 << n)) == 0) {
7732c6554bcSPaul Brook             continue;
7742c6554bcSPaul Brook         }
7752c6554bcSPaul Brook 
7762c6554bcSPaul Brook         if (((s->emux >> (n * 4)) & 0xff) != 5) {
7772c6554bcSPaul Brook             continue;
7789ee6e8bbSpbrook         }
7799ee6e8bbSpbrook 
78023e39294Spbrook         /* Some applications use the ADC as a random number source, so introduce
78123e39294Spbrook            some variation into the signal.  */
78223e39294Spbrook         s->noise = s->noise * 314159 + 1;
7839ee6e8bbSpbrook         /* ??? actual inputs not implemented.  Return an arbitrary value.  */
7842c6554bcSPaul Brook         stellaris_adc_fifo_write(s, n, 0x200 + ((s->noise >> 16) & 7));
7852c6554bcSPaul Brook         s->ris |= (1 << n);
7869ee6e8bbSpbrook         stellaris_adc_update(s);
7879ee6e8bbSpbrook     }
7882c6554bcSPaul Brook }
7899ee6e8bbSpbrook 
790ad80e367SPeter Maydell static void stellaris_adc_reset_hold(Object *obj, ResetType type)
7919ee6e8bbSpbrook {
792bebd89e1SPhilippe Mathieu-Daudé     StellarisADCState *s = STELLARIS_ADC(obj);
7939ee6e8bbSpbrook     int n;
7949ee6e8bbSpbrook 
7959ee6e8bbSpbrook     for (n = 0; n < 4; n++) {
7969ee6e8bbSpbrook         s->ssmux[n] = 0;
7979ee6e8bbSpbrook         s->ssctl[n] = 0;
7989ee6e8bbSpbrook         s->fifo[n].state = STELLARIS_ADC_FIFO_EMPTY;
7999ee6e8bbSpbrook     }
8009ee6e8bbSpbrook }
8019ee6e8bbSpbrook 
802a8170e5eSAvi Kivity static uint64_t stellaris_adc_read(void *opaque, hwaddr offset,
80371a2df05SBenoît Canet                                    unsigned size)
8049ee6e8bbSpbrook {
805d6b109daSPhilippe Mathieu-Daudé     StellarisADCState *s = opaque;
8069ee6e8bbSpbrook 
8079ee6e8bbSpbrook     /* TODO: Implement this.  */
8089ee6e8bbSpbrook     if (offset >= 0x40 && offset < 0xc0) {
8099ee6e8bbSpbrook         int n;
8109ee6e8bbSpbrook         n = (offset - 0x40) >> 5;
8119ee6e8bbSpbrook         switch (offset & 0x1f) {
8129ee6e8bbSpbrook         case 0x00: /* SSMUX */
8139ee6e8bbSpbrook             return s->ssmux[n];
8149ee6e8bbSpbrook         case 0x04: /* SSCTL */
8159ee6e8bbSpbrook             return s->ssctl[n];
8169ee6e8bbSpbrook         case 0x08: /* SSFIFO */
8179ee6e8bbSpbrook             return stellaris_adc_fifo_read(s, n);
8189ee6e8bbSpbrook         case 0x0c: /* SSFSTAT */
8199ee6e8bbSpbrook             return s->fifo[n].state;
8209ee6e8bbSpbrook         default:
8219ee6e8bbSpbrook             break;
8229ee6e8bbSpbrook         }
8239ee6e8bbSpbrook     }
8249ee6e8bbSpbrook     switch (offset) {
8259ee6e8bbSpbrook     case 0x00: /* ACTSS */
8269ee6e8bbSpbrook         return s->actss;
8279ee6e8bbSpbrook     case 0x04: /* RIS */
8289ee6e8bbSpbrook         return s->ris;
8299ee6e8bbSpbrook     case 0x08: /* IM */
8309ee6e8bbSpbrook         return s->im;
8319ee6e8bbSpbrook     case 0x0c: /* ISC */
8329ee6e8bbSpbrook         return s->ris & s->im;
8339ee6e8bbSpbrook     case 0x10: /* OSTAT */
8349ee6e8bbSpbrook         return s->ostat;
8359ee6e8bbSpbrook     case 0x14: /* EMUX */
8369ee6e8bbSpbrook         return s->emux;
8379ee6e8bbSpbrook     case 0x18: /* USTAT */
8389ee6e8bbSpbrook         return s->ustat;
8399ee6e8bbSpbrook     case 0x20: /* SSPRI */
8409ee6e8bbSpbrook         return s->sspri;
8419ee6e8bbSpbrook     case 0x30: /* SAC */
8429ee6e8bbSpbrook         return s->sac;
8439ee6e8bbSpbrook     default:
844df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
845df3692e0SPeter Maydell                       "stellaris_adc: read at bad offset 0x%x\n", (int)offset);
8469ee6e8bbSpbrook         return 0;
8479ee6e8bbSpbrook     }
8489ee6e8bbSpbrook }
8499ee6e8bbSpbrook 
850a8170e5eSAvi Kivity static void stellaris_adc_write(void *opaque, hwaddr offset,
85171a2df05SBenoît Canet                                 uint64_t value, unsigned size)
8529ee6e8bbSpbrook {
853d6b109daSPhilippe Mathieu-Daudé     StellarisADCState *s = opaque;
8549ee6e8bbSpbrook 
8559ee6e8bbSpbrook     /* TODO: Implement this.  */
8569ee6e8bbSpbrook     if (offset >= 0x40 && offset < 0xc0) {
8579ee6e8bbSpbrook         int n;
8589ee6e8bbSpbrook         n = (offset - 0x40) >> 5;
8599ee6e8bbSpbrook         switch (offset & 0x1f) {
8609ee6e8bbSpbrook         case 0x00: /* SSMUX */
8619ee6e8bbSpbrook             s->ssmux[n] = value & 0x33333333;
8629ee6e8bbSpbrook             return;
8639ee6e8bbSpbrook         case 0x04: /* SSCTL */
8649ee6e8bbSpbrook             if (value != 6) {
865df3692e0SPeter Maydell                 qemu_log_mask(LOG_UNIMP,
866df3692e0SPeter Maydell                               "ADC: Unimplemented sequence %" PRIx64 "\n",
8679ee6e8bbSpbrook                               value);
8689ee6e8bbSpbrook             }
8699ee6e8bbSpbrook             s->ssctl[n] = value;
8709ee6e8bbSpbrook             return;
8719ee6e8bbSpbrook         default:
8729ee6e8bbSpbrook             break;
8739ee6e8bbSpbrook         }
8749ee6e8bbSpbrook     }
8759ee6e8bbSpbrook     switch (offset) {
8769ee6e8bbSpbrook     case 0x00: /* ACTSS */
8779ee6e8bbSpbrook         s->actss = value & 0xf;
8789ee6e8bbSpbrook         break;
8799ee6e8bbSpbrook     case 0x08: /* IM */
8809ee6e8bbSpbrook         s->im = value;
8819ee6e8bbSpbrook         break;
8829ee6e8bbSpbrook     case 0x0c: /* ISC */
8839ee6e8bbSpbrook         s->ris &= ~value;
8849ee6e8bbSpbrook         break;
8859ee6e8bbSpbrook     case 0x10: /* OSTAT */
8869ee6e8bbSpbrook         s->ostat &= ~value;
8879ee6e8bbSpbrook         break;
8889ee6e8bbSpbrook     case 0x14: /* EMUX */
8899ee6e8bbSpbrook         s->emux = value;
8909ee6e8bbSpbrook         break;
8919ee6e8bbSpbrook     case 0x18: /* USTAT */
8929ee6e8bbSpbrook         s->ustat &= ~value;
8939ee6e8bbSpbrook         break;
8949ee6e8bbSpbrook     case 0x20: /* SSPRI */
8959ee6e8bbSpbrook         s->sspri = value;
8969ee6e8bbSpbrook         break;
8979ee6e8bbSpbrook     case 0x28: /* PSSI */
8989492e4b2SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented\n");
8999ee6e8bbSpbrook         break;
9009ee6e8bbSpbrook     case 0x30: /* SAC */
9019ee6e8bbSpbrook         s->sac = value;
9029ee6e8bbSpbrook         break;
9039ee6e8bbSpbrook     default:
904df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
905df3692e0SPeter Maydell                       "stellaris_adc: write at bad offset 0x%x\n", (int)offset);
9069ee6e8bbSpbrook     }
9079ee6e8bbSpbrook     stellaris_adc_update(s);
9089ee6e8bbSpbrook }
9099ee6e8bbSpbrook 
91071a2df05SBenoît Canet static const MemoryRegionOps stellaris_adc_ops = {
91171a2df05SBenoît Canet     .read = stellaris_adc_read,
91271a2df05SBenoît Canet     .write = stellaris_adc_write,
91371a2df05SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
9149ee6e8bbSpbrook };
9159ee6e8bbSpbrook 
916cf1d31dcSJuan Quintela static const VMStateDescription vmstate_stellaris_adc = {
917cf1d31dcSJuan Quintela     .name = "stellaris_adc",
918cf1d31dcSJuan Quintela     .version_id = 1,
919cf1d31dcSJuan Quintela     .minimum_version_id = 1,
920607ef570SRichard Henderson     .fields = (const VMStateField[]) {
921d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(actss, StellarisADCState),
922d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(ris, StellarisADCState),
923d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(im, StellarisADCState),
924d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(emux, StellarisADCState),
925d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(ostat, StellarisADCState),
926d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(ustat, StellarisADCState),
927d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(sspri, StellarisADCState),
928d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(sac, StellarisADCState),
929d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(fifo[0].state, StellarisADCState),
930d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32_ARRAY(fifo[0].data, StellarisADCState, 16),
931d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(ssmux[0], StellarisADCState),
932d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(ssctl[0], StellarisADCState),
933d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(fifo[1].state, StellarisADCState),
934d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32_ARRAY(fifo[1].data, StellarisADCState, 16),
935d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(ssmux[1], StellarisADCState),
936d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(ssctl[1], StellarisADCState),
937d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(fifo[2].state, StellarisADCState),
938d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32_ARRAY(fifo[2].data, StellarisADCState, 16),
939d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(ssmux[2], StellarisADCState),
940d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(ssctl[2], StellarisADCState),
941d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(fifo[3].state, StellarisADCState),
942d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32_ARRAY(fifo[3].data, StellarisADCState, 16),
943d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(ssmux[3], StellarisADCState),
944d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(ssctl[3], StellarisADCState),
945d6b109daSPhilippe Mathieu-Daudé         VMSTATE_UINT32(noise, StellarisADCState),
946cf1d31dcSJuan Quintela         VMSTATE_END_OF_LIST()
94723e39294Spbrook     }
948cf1d31dcSJuan Quintela };
94923e39294Spbrook 
95015c4fff5Sxiaoqiang.zhao static void stellaris_adc_init(Object *obj)
9519ee6e8bbSpbrook {
95215c4fff5Sxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
953d6b109daSPhilippe Mathieu-Daudé     StellarisADCState *s = STELLARIS_ADC(obj);
95415c4fff5Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
9552c6554bcSPaul Brook     int n;
9569ee6e8bbSpbrook 
9572c6554bcSPaul Brook     for (n = 0; n < 4; n++) {
9587df7f67aSAndreas Färber         sysbus_init_irq(sbd, &s->irq[n]);
9592c6554bcSPaul Brook     }
9609ee6e8bbSpbrook 
96115c4fff5Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &stellaris_adc_ops, s,
96271a2df05SBenoît Canet                           "adc", 0x1000);
9637df7f67aSAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
9647df7f67aSAndreas Färber     qdev_init_gpio_in(dev, stellaris_adc_trigger, 1);
9659ee6e8bbSpbrook }
9669ee6e8bbSpbrook 
9679ee6e8bbSpbrook /* Board init.  */
9689ee6e8bbSpbrook static stellaris_board_info stellaris_boards[] = {
9699ee6e8bbSpbrook   { "LM3S811EVB",
9709ee6e8bbSpbrook     0,
9719ee6e8bbSpbrook     0x0032000e,
9729ee6e8bbSpbrook     0x001f001f, /* dc0 */
9739ee6e8bbSpbrook     0x001132bf,
9749ee6e8bbSpbrook     0x01071013,
9759ee6e8bbSpbrook     0x3f0f01ff,
9769ee6e8bbSpbrook     0x0000001f,
977cf0dbb21Spbrook     BP_OLED_I2C
9789ee6e8bbSpbrook   },
9799ee6e8bbSpbrook   { "LM3S6965EVB",
9809ee6e8bbSpbrook     0x10010002,
9819ee6e8bbSpbrook     0x1073402e,
9829ee6e8bbSpbrook     0x00ff007f, /* dc0 */
9839ee6e8bbSpbrook     0x001133ff,
9849ee6e8bbSpbrook     0x030f5317,
9859ee6e8bbSpbrook     0x0f0f87ff,
9869ee6e8bbSpbrook     0x5000007f,
987cf0dbb21Spbrook     BP_OLED_SSI | BP_GAMEPAD
9889ee6e8bbSpbrook   }
9899ee6e8bbSpbrook };
9909ee6e8bbSpbrook 
991ba1ba5ccSIgor Mammedov static void stellaris_init(MachineState *ms, stellaris_board_info *board)
9929ee6e8bbSpbrook {
9939ee6e8bbSpbrook     static const int uart_irq[] = {5, 6, 33, 34};
9949ee6e8bbSpbrook     static const int timer_irq[] = {19, 21, 23, 35};
9959ee6e8bbSpbrook     static const uint32_t gpio_addr[7] =
9969ee6e8bbSpbrook       { 0x40004000, 0x40005000, 0x40006000, 0x40007000,
9979ee6e8bbSpbrook         0x40024000, 0x40025000, 0x40026000};
9989ee6e8bbSpbrook     static const int gpio_irq[7] = {0, 1, 2, 3, 4, 30, 31};
9999ee6e8bbSpbrook 
1000394c8bbfSPeter Maydell     /* Memory map of SoC devices, from
1001394c8bbfSPeter Maydell      * Stellaris LM3S6965 Microcontroller Data Sheet (rev I)
1002394c8bbfSPeter Maydell      * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf
1003394c8bbfSPeter Maydell      *
1004566528f8SMichel Heily      * 40000000 wdtimer
1005394c8bbfSPeter Maydell      * 40002000 i2c (unimplemented)
1006394c8bbfSPeter Maydell      * 40004000 GPIO
1007394c8bbfSPeter Maydell      * 40005000 GPIO
1008394c8bbfSPeter Maydell      * 40006000 GPIO
1009394c8bbfSPeter Maydell      * 40007000 GPIO
1010394c8bbfSPeter Maydell      * 40008000 SSI
1011394c8bbfSPeter Maydell      * 4000c000 UART
1012394c8bbfSPeter Maydell      * 4000d000 UART
1013394c8bbfSPeter Maydell      * 4000e000 UART
1014394c8bbfSPeter Maydell      * 40020000 i2c
1015394c8bbfSPeter Maydell      * 40021000 i2c (unimplemented)
1016394c8bbfSPeter Maydell      * 40024000 GPIO
1017394c8bbfSPeter Maydell      * 40025000 GPIO
1018394c8bbfSPeter Maydell      * 40026000 GPIO
1019394c8bbfSPeter Maydell      * 40028000 PWM (unimplemented)
1020394c8bbfSPeter Maydell      * 4002c000 QEI (unimplemented)
1021394c8bbfSPeter Maydell      * 4002d000 QEI (unimplemented)
1022394c8bbfSPeter Maydell      * 40030000 gptimer
1023394c8bbfSPeter Maydell      * 40031000 gptimer
1024394c8bbfSPeter Maydell      * 40032000 gptimer
1025394c8bbfSPeter Maydell      * 40033000 gptimer
1026394c8bbfSPeter Maydell      * 40038000 ADC
1027394c8bbfSPeter Maydell      * 4003c000 analogue comparator (unimplemented)
1028394c8bbfSPeter Maydell      * 40048000 ethernet
1029394c8bbfSPeter Maydell      * 400fc000 hibernation module (unimplemented)
1030394c8bbfSPeter Maydell      * 400fd000 flash memory control (unimplemented)
1031394c8bbfSPeter Maydell      * 400fe000 system control
1032394c8bbfSPeter Maydell      */
1033394c8bbfSPeter Maydell 
1034243b8602SPhilippe Mathieu-Daudé     Object *soc_container;
103520c59c38SMichael Davidsaver     DeviceState *gpio_dev[7], *nvic;
103640905a6aSPaul Brook     qemu_irq gpio_in[7][8];
103740905a6aSPaul Brook     qemu_irq gpio_out[7][8];
10389ee6e8bbSpbrook     qemu_irq adc;
10399ee6e8bbSpbrook     int sram_size;
10409ee6e8bbSpbrook     int flash_size;
1041a5c82852SAndreas Färber     I2CBus *i2c;
104240905a6aSPaul Brook     DeviceState *dev;
10431e31d8eeSPeter Maydell     DeviceState *ssys_dev;
10449ee6e8bbSpbrook     int i;
104540905a6aSPaul Brook     int j;
104613280845SDavid Woodhouse     NICInfo *nd;
104713280845SDavid Woodhouse     MACAddr mac;
10489ee6e8bbSpbrook 
1049fe6ac447SAlistair Francis     MemoryRegion *sram = g_new(MemoryRegion, 1);
1050fe6ac447SAlistair Francis     MemoryRegion *flash = g_new(MemoryRegion, 1);
1051fe6ac447SAlistair Francis     MemoryRegion *system_memory = get_system_memory();
1052fe6ac447SAlistair Francis 
1053fe6ac447SAlistair Francis     flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024;
1054fe6ac447SAlistair Francis     sram_size = ((board->dc0 >> 18) + 1) * 1024;
1055fe6ac447SAlistair Francis 
1056e469b331SPeter Xu     soc_container = object_new(TYPE_CONTAINER);
1057243b8602SPhilippe Mathieu-Daudé     object_property_add_child(OBJECT(ms), "soc", soc_container);
1058243b8602SPhilippe Mathieu-Daudé 
1059fe6ac447SAlistair Francis     /* Flash programming is done via the SCU, so pretend it is ROM.  */
106016260006SPhilippe Mathieu-Daudé     memory_region_init_rom(flash, NULL, "stellaris.flash", flash_size,
1061f8ed85acSMarkus Armbruster                            &error_fatal);
1062fe6ac447SAlistair Francis     memory_region_add_subregion(system_memory, 0, flash);
1063fe6ac447SAlistair Francis 
106498a99ce0SPeter Maydell     memory_region_init_ram(sram, NULL, "stellaris.sram", sram_size,
1065f8ed85acSMarkus Armbruster                            &error_fatal);
1066fe6ac447SAlistair Francis     memory_region_add_subregion(system_memory, 0x20000000, sram);
1067fe6ac447SAlistair Francis 
1068a861b3e9SPeter Maydell     /*
1069a861b3e9SPeter Maydell      * Create the system-registers object early, because we will
1070a861b3e9SPeter Maydell      * need its sysclk output.
1071a861b3e9SPeter Maydell      */
1072a861b3e9SPeter Maydell     ssys_dev = qdev_new(TYPE_STELLARIS_SYS);
1073243b8602SPhilippe Mathieu-Daudé     object_property_add_child(soc_container, "sys", OBJECT(ssys_dev));
107413280845SDavid Woodhouse 
107513280845SDavid Woodhouse     /*
107613280845SDavid Woodhouse      * Most devices come preprogrammed with a MAC address in the user data.
107713280845SDavid Woodhouse      * Generate a MAC address now, if there isn't a matching -nic for it.
107813280845SDavid Woodhouse      */
107913280845SDavid Woodhouse     nd = qemu_find_nic_info("stellaris_enet", true, "stellaris");
108013280845SDavid Woodhouse     if (nd) {
108113280845SDavid Woodhouse         memcpy(mac.a, nd->macaddr.a, sizeof(mac.a));
108213280845SDavid Woodhouse     } else {
108313280845SDavid Woodhouse         qemu_macaddr_default_if_unset(&mac);
108413280845SDavid Woodhouse     }
108513280845SDavid Woodhouse 
1086a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "user0",
108713280845SDavid Woodhouse                          mac.a[0] | (mac.a[1] << 8) | (mac.a[2] << 16));
1088a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "user1",
108913280845SDavid Woodhouse                          mac.a[3] | (mac.a[4] << 8) | (mac.a[5] << 16));
1090a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "did0", board->did0);
1091a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "did1", board->did1);
1092a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "dc0", board->dc0);
1093a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "dc1", board->dc1);
1094a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "dc2", board->dc2);
1095a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "dc3", board->dc3);
1096a861b3e9SPeter Maydell     qdev_prop_set_uint32(ssys_dev, "dc4", board->dc4);
1097a861b3e9SPeter Maydell     sysbus_realize_and_unref(SYS_BUS_DEVICE(ssys_dev), &error_fatal);
1098a861b3e9SPeter Maydell 
10993e80f690SMarkus Armbruster     nvic = qdev_new(TYPE_ARMV7M);
1100243b8602SPhilippe Mathieu-Daudé     object_property_add_child(soc_container, "v7m", OBJECT(nvic));
1101f04d4465SPeter Maydell     qdev_prop_set_uint32(nvic, "num-irq", NUM_IRQ_LINES);
11024a04655cSSamuel Tardieu     qdev_prop_set_uint8(nvic, "num-prio-bits", NUM_PRIO_BITS);
1103f04d4465SPeter Maydell     qdev_prop_set_string(nvic, "cpu-type", ms->cpu_type);
1104a1c5a062SStefan Hajnoczi     qdev_prop_set_bit(nvic, "enable-bitband", true);
11058ecda75fSPeter Maydell     qdev_connect_clock_in(nvic, "cpuclk",
11068ecda75fSPeter Maydell                           qdev_get_clock_out(ssys_dev, "SYSCLK"));
11078ecda75fSPeter Maydell     /* This SoC does not connect the systick reference clock */
11085325cc34SMarkus Armbruster     object_property_set_link(OBJECT(nvic), "memory",
11095325cc34SMarkus Armbruster                              OBJECT(get_system_memory()), &error_abort);
1110f04d4465SPeter Maydell     /* This will exit with an error if the user passed us a bad cpu_type */
11113c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(nvic), &error_fatal);
11129ee6e8bbSpbrook 
1113a861b3e9SPeter Maydell     /* Now we can wire up the IRQ and MMIO of the system registers */
1114a861b3e9SPeter Maydell     sysbus_mmio_map(SYS_BUS_DEVICE(ssys_dev), 0, 0x400fe000);
1115a861b3e9SPeter Maydell     sysbus_connect_irq(SYS_BUS_DEVICE(ssys_dev), 0, qdev_get_gpio_in(nvic, 28));
1116a861b3e9SPeter Maydell 
11179ee6e8bbSpbrook     if (board->dc1 & (1 << 16)) {
11187df7f67aSAndreas Färber         dev = sysbus_create_varargs(TYPE_STELLARIS_ADC, 0x40038000,
111920c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 14),
112020c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 15),
112120c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 16),
112220c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 17),
112320c59c38SMichael Davidsaver                                     NULL);
112440905a6aSPaul Brook         adc = qdev_get_gpio_in(dev, 0);
11259ee6e8bbSpbrook     } else {
11269ee6e8bbSpbrook         adc = NULL;
11279ee6e8bbSpbrook     }
11289ee6e8bbSpbrook     for (i = 0; i < 4; i++) {
11299ee6e8bbSpbrook         if (board->dc2 & (0x10000 << i)) {
1130d18fdd69SPeter Maydell             SysBusDevice *sbd;
1131d18fdd69SPeter Maydell 
1132d18fdd69SPeter Maydell             dev = qdev_new(TYPE_STELLARIS_GPTM);
1133d18fdd69SPeter Maydell             sbd = SYS_BUS_DEVICE(dev);
1134243b8602SPhilippe Mathieu-Daudé             object_property_add_child(soc_container, "gptm[*]", OBJECT(dev));
1135d18fdd69SPeter Maydell             qdev_connect_clock_in(dev, "clk",
1136d18fdd69SPeter Maydell                                   qdev_get_clock_out(ssys_dev, "SYSCLK"));
1137d18fdd69SPeter Maydell             sysbus_realize_and_unref(sbd, &error_fatal);
1138d18fdd69SPeter Maydell             sysbus_mmio_map(sbd, 0, 0x40030000 + i * 0x1000);
1139d18fdd69SPeter Maydell             sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(nvic, timer_irq[i]));
114040905a6aSPaul Brook             /* TODO: This is incorrect, but we get away with it because
114140905a6aSPaul Brook                the ADC output is only ever pulsed.  */
114240905a6aSPaul Brook             qdev_connect_gpio_out(dev, 0, adc);
11439ee6e8bbSpbrook         }
11449ee6e8bbSpbrook     }
11459ee6e8bbSpbrook 
1146566528f8SMichel Heily     if (board->dc1 & (1 << 3)) { /* watchdog present */
11473e80f690SMarkus Armbruster         dev = qdev_new(TYPE_LUMINARY_WATCHDOG);
1148243b8602SPhilippe Mathieu-Daudé         object_property_add_child(soc_container, "wdg", OBJECT(dev));
11491e31d8eeSPeter Maydell         qdev_connect_clock_in(dev, "WDOGCLK",
11501e31d8eeSPeter Maydell                               qdev_get_clock_out(ssys_dev, "SYSCLK"));
1151566528f8SMichel Heily 
11523c6ef471SMarkus Armbruster         sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
1153566528f8SMichel Heily         sysbus_mmio_map(SYS_BUS_DEVICE(dev),
1154566528f8SMichel Heily                         0,
1155566528f8SMichel Heily                         0x40000000u);
1156566528f8SMichel Heily         sysbus_connect_irq(SYS_BUS_DEVICE(dev),
1157566528f8SMichel Heily                            0,
1158566528f8SMichel Heily                            qdev_get_gpio_in(nvic, 18));
1159566528f8SMichel Heily     }
1160566528f8SMichel Heily 
1161566528f8SMichel Heily 
11629ee6e8bbSpbrook     for (i = 0; i < 7; i++) {
11639ee6e8bbSpbrook         if (board->dc4 & (1 << i)) {
11647063f49fSPeter Maydell             gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i],
116520c59c38SMichael Davidsaver                                                qdev_get_gpio_in(nvic,
116620c59c38SMichael Davidsaver                                                                 gpio_irq[i]));
116740905a6aSPaul Brook             for (j = 0; j < 8; j++) {
116840905a6aSPaul Brook                 gpio_in[i][j] = qdev_get_gpio_in(gpio_dev[i], j);
116940905a6aSPaul Brook                 gpio_out[i][j] = NULL;
117040905a6aSPaul Brook             }
11719ee6e8bbSpbrook         }
11729ee6e8bbSpbrook     }
11739ee6e8bbSpbrook 
11749ee6e8bbSpbrook     if (board->dc2 & (1 << 12)) {
117520c59c38SMichael Davidsaver         dev = sysbus_create_simple(TYPE_STELLARIS_I2C, 0x40020000,
117620c59c38SMichael Davidsaver                                    qdev_get_gpio_in(nvic, 8));
1177a5c82852SAndreas Färber         i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
1178cf0dbb21Spbrook         if (board->peripherals & BP_OLED_I2C) {
11791373b15bSPhilippe Mathieu-Daudé             i2c_slave_create_simple(i2c, "ssd0303", 0x3d);
11809ee6e8bbSpbrook         }
11819ee6e8bbSpbrook     }
11829ee6e8bbSpbrook 
11839ee6e8bbSpbrook     for (i = 0; i < 4; i++) {
11849ee6e8bbSpbrook         if (board->dc2 & (1 << i)) {
1185b7f93098SPhilippe Mathieu-Daudé             SysBusDevice *sbd;
1186b7f93098SPhilippe Mathieu-Daudé 
1187b7f93098SPhilippe Mathieu-Daudé             dev = qdev_new("pl011_luminary");
1188243b8602SPhilippe Mathieu-Daudé             object_property_add_child(soc_container, "uart[*]", OBJECT(dev));
1189b7f93098SPhilippe Mathieu-Daudé             sbd = SYS_BUS_DEVICE(dev);
1190b7f93098SPhilippe Mathieu-Daudé             qdev_prop_set_chr(dev, "chardev", serial_hd(i));
1191b7f93098SPhilippe Mathieu-Daudé             sysbus_realize_and_unref(sbd, &error_fatal);
1192b7f93098SPhilippe Mathieu-Daudé             sysbus_mmio_map(sbd, 0, 0x4000c000 + i * 0x1000);
1193b7f93098SPhilippe Mathieu-Daudé             sysbus_connect_irq(sbd, 0, qdev_get_gpio_in(nvic, uart_irq[i]));
11949ee6e8bbSpbrook         }
11959ee6e8bbSpbrook     }
11969ee6e8bbSpbrook     if (board->dc2 & (1 << 4)) {
119720c59c38SMichael Davidsaver         dev = sysbus_create_simple("pl022", 0x40008000,
119820c59c38SMichael Davidsaver                                    qdev_get_gpio_in(nvic, 7));
1199cf0dbb21Spbrook         if (board->peripherals & BP_OLED_SSI) {
12005493e33fSPaul Brook             void *bus;
12018120e714SPeter A. G. Crosthwaite             DeviceState *sddev;
12028120e714SPeter A. G. Crosthwaite             DeviceState *ssddev;
120336aa285fSMarkus Armbruster             DriveInfo *dinfo;
120436aa285fSMarkus Armbruster             DeviceState *carddev;
1205d0a030d8SZongyuan Li             DeviceState *gpio_d_splitter;
120636aa285fSMarkus Armbruster             BlockBackend *blk;
1207775616c3Spbrook 
12085092e014SPeter Maydell             /*
12095092e014SPeter Maydell              * Some boards have both an OLED controller and SD card connected to
12108120e714SPeter A. G. Crosthwaite              * the same SSI port, with the SD card chip select connected to a
12118120e714SPeter A. G. Crosthwaite              * GPIO pin.  Technically the OLED chip select is connected to the
12128120e714SPeter A. G. Crosthwaite              * SSI Fss pin.  We do not bother emulating that as both devices
12138120e714SPeter A. G. Crosthwaite              * should never be selected simultaneously, and our OLED controller
12148120e714SPeter A. G. Crosthwaite              * ignores stray 0xff commands that occur when deselecting the SD
12158120e714SPeter A. G. Crosthwaite              * card.
12165092e014SPeter Maydell              *
12175092e014SPeter Maydell              * The h/w wiring is:
12185092e014SPeter Maydell              *  - GPIO pin D0 is wired to the active-low SD card chip select
12195092e014SPeter Maydell              *  - GPIO pin A3 is wired to the active-low OLED chip select
12205092e014SPeter Maydell              *  - The SoC wiring of the PL061 "auxiliary function" for A3 is
12215092e014SPeter Maydell              *    SSI0Fss ("frame signal"), which is an output from the SoC's
12225092e014SPeter Maydell              *    SSI controller. The SSI controller takes SSI0Fss low when it
12235092e014SPeter Maydell              *    transmits a frame, so it can work as a chip-select signal.
12245092e014SPeter Maydell              *  - GPIO A4 is aux-function SSI0Rx, and wired to the SD card Tx
12255092e014SPeter Maydell              *    (the OLED never sends data to the CPU, so no wiring needed)
12265092e014SPeter Maydell              *  - GPIO A5 is aux-function SSI0Tx, and wired to the SD card Rx
12275092e014SPeter Maydell              *    and the OLED display-data-in
12285092e014SPeter Maydell              *  - GPIO A2 is aux-function SSI0Clk, wired to SD card and OLED
12295092e014SPeter Maydell              *    serial-clock input
12305092e014SPeter Maydell              * So a guest that wants to use the OLED can configure the PL061
12315092e014SPeter Maydell              * to make pins A2, A3, A5 aux-function, so they are connected
12325092e014SPeter Maydell              * directly to the SSI controller. When the SSI controller sends
12335092e014SPeter Maydell              * data it asserts SSI0Fss which selects the OLED.
12345092e014SPeter Maydell              * A guest that wants to use the SD card configures A2, A4 and A5
12355092e014SPeter Maydell              * as aux-function, but leaves A3 as a software-controlled GPIO
12365092e014SPeter Maydell              * line. It asserts the SD card chip-select by using the PL061
12375092e014SPeter Maydell              * to control pin D0, and lets the SSI controller handle Clk, Tx
12385092e014SPeter Maydell              * and Rx. (The SSI controller asserts Fss during tx cycles as
12395092e014SPeter Maydell              * usual, but because A3 is not set to aux-function this is not
12405092e014SPeter Maydell              * forwarded to the OLED, and so the OLED stays unselected.)
12415092e014SPeter Maydell              *
12425092e014SPeter Maydell              * The QEMU implementation instead is:
12435092e014SPeter Maydell              *  - GPIO pin D0 is wired to the active-low SD card chip select,
12445092e014SPeter Maydell              *    and also to the OLED chip-select which is implemented
12455092e014SPeter Maydell              *    as *active-high*
12465092e014SPeter Maydell              *  - SSI controller signals go to the devices regardless of
12475092e014SPeter Maydell              *    whether the guest programs A2, A4, A5 as aux-function or not
12485092e014SPeter Maydell              *
12495092e014SPeter Maydell              * The problem with this implementation is if the guest doesn't
12505092e014SPeter Maydell              * care about the SD card and only uses the OLED. In that case it
12515092e014SPeter Maydell              * may choose never to do anything with D0 (leaving it in its
12525092e014SPeter Maydell              * default floating state, which reliably leaves the card disabled
12535092e014SPeter Maydell              * because an SD card has a pullup on CS within the card itself),
12545092e014SPeter Maydell              * and only set up A2, A3, A5. This for us would mean the OLED
12555092e014SPeter Maydell              * never gets the chip-select assert it needs. We work around
12565092e014SPeter Maydell              * this with a manual raise of D0 here (despite board creation
12575092e014SPeter Maydell              * code being the wrong place to raise IRQ lines) to put the OLED
12585092e014SPeter Maydell              * into an initially selected state.
12595092e014SPeter Maydell              *
12605092e014SPeter Maydell              * In theory the right way to model this would be:
12615092e014SPeter Maydell              *  - Implement aux-function support in the PL061, with an
12625092e014SPeter Maydell              *    extra set of AFIN and AFOUT GPIO lines (set up so that
12635092e014SPeter Maydell              *    if a GPIO line is in auxfn mode the main GPIO in and out
12645092e014SPeter Maydell              *    track the AFIN and AFOUT lines)
12655092e014SPeter Maydell              *  - Wire the AFOUT for D0 up to either a line from the
12665092e014SPeter Maydell              *    SSI controller that's pulled low around every transmit,
12675092e014SPeter Maydell              *    or at least to an always-0 line here on the board
12685092e014SPeter Maydell              *  - Make the ssd0323 OLED controller chipselect active-low
12698120e714SPeter A. G. Crosthwaite              */
12705493e33fSPaul Brook             bus = qdev_get_child_bus(dev, "ssi");
1271ec7e429bSPhilippe Mathieu-Daudé             sddev = ssi_create_peripheral(bus, "ssi-sd");
127236aa285fSMarkus Armbruster 
127336aa285fSMarkus Armbruster             dinfo = drive_get(IF_SD, 0, 0);
127436aa285fSMarkus Armbruster             blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL;
1275c3287c0fSCédric Le Goater             carddev = qdev_new(TYPE_SD_CARD_SPI);
127636aa285fSMarkus Armbruster             qdev_prop_set_drive_err(carddev, "drive", blk, &error_fatal);
127736aa285fSMarkus Armbruster             qdev_realize_and_unref(carddev,
127836aa285fSMarkus Armbruster                                    qdev_get_child_bus(sddev, "sd-bus"),
127936aa285fSMarkus Armbruster                                    &error_fatal);
128036aa285fSMarkus Armbruster 
1281a617e65fSCédric Le Goater             ssddev = qdev_new("ssd0323");
12827e4a8d9dSPhilippe Mathieu-Daudé             object_property_add_child(OBJECT(ms), "oled", OBJECT(ssddev));
1283a617e65fSCédric Le Goater             qdev_prop_set_uint8(ssddev, "cs", 1);
1284a617e65fSCédric Le Goater             qdev_realize_and_unref(ssddev, bus, &error_fatal);
1285d0a030d8SZongyuan Li 
1286d0a030d8SZongyuan Li             gpio_d_splitter = qdev_new(TYPE_SPLIT_IRQ);
12877e4a8d9dSPhilippe Mathieu-Daudé             object_property_add_child(OBJECT(ms), "splitter",
12887e4a8d9dSPhilippe Mathieu-Daudé                                       OBJECT(gpio_d_splitter));
1289d0a030d8SZongyuan Li             qdev_prop_set_uint32(gpio_d_splitter, "num-lines", 2);
1290d0a030d8SZongyuan Li             qdev_realize_and_unref(gpio_d_splitter, NULL, &error_fatal);
1291d0a030d8SZongyuan Li             qdev_connect_gpio_out(
1292d0a030d8SZongyuan Li                     gpio_d_splitter, 0,
1293d0a030d8SZongyuan Li                     qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0));
1294d0a030d8SZongyuan Li             qdev_connect_gpio_out(
1295d0a030d8SZongyuan Li                     gpio_d_splitter, 1,
1296de77914eSPeter Crosthwaite                     qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0));
1297d0a030d8SZongyuan Li             gpio_out[GPIO_D][0] = qdev_get_gpio_in(gpio_d_splitter, 0);
1298d0a030d8SZongyuan Li 
1299de77914eSPeter Crosthwaite             gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0);
13005493e33fSPaul Brook 
1301775616c3Spbrook             /* Make sure the select pin is high.  */
1302775616c3Spbrook             qemu_irq_raise(gpio_out[GPIO_D][0]);
13039ee6e8bbSpbrook         }
13049ee6e8bbSpbrook     }
1305a5580466SPaul Brook     if (board->dc4 & (1 << 28)) {
1306a5580466SPaul Brook         DeviceState *enet;
1307a5580466SPaul Brook 
13083e80f690SMarkus Armbruster         enet = qdev_new("stellaris_enet");
1309243b8602SPhilippe Mathieu-Daudé         object_property_add_child(soc_container, "enet", OBJECT(enet));
131013280845SDavid Woodhouse         if (nd) {
131113280845SDavid Woodhouse             qdev_set_nic_properties(enet, nd);
131213280845SDavid Woodhouse         } else {
131313280845SDavid Woodhouse             qdev_prop_set_macaddr(enet, "mac", mac.a);
131413280845SDavid Woodhouse         }
131513280845SDavid Woodhouse 
13163c6ef471SMarkus Armbruster         sysbus_realize_and_unref(SYS_BUS_DEVICE(enet), &error_fatal);
13171356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(enet), 0, 0x40048000);
131820c59c38SMichael Davidsaver         sysbus_connect_irq(SYS_BUS_DEVICE(enet), 0, qdev_get_gpio_in(nvic, 42));
1319a5580466SPaul Brook     }
1320cf0dbb21Spbrook     if (board->peripherals & BP_GAMEPAD) {
1321a75f336bSPeter Maydell         QList *gpad_keycode_list = qlist_new();
13227c76f397SPeter Maydell         static const int gpad_keycode[5] = {
13237c76f397SPeter Maydell             Q_KEY_CODE_UP, Q_KEY_CODE_DOWN, Q_KEY_CODE_LEFT,
13247c76f397SPeter Maydell             Q_KEY_CODE_RIGHT, Q_KEY_CODE_CTRL,
13257c76f397SPeter Maydell         };
1326a75f336bSPeter Maydell         DeviceState *gpad;
1327cf0dbb21Spbrook 
1328a75f336bSPeter Maydell         gpad = qdev_new(TYPE_STELLARIS_GAMEPAD);
13297e4a8d9dSPhilippe Mathieu-Daudé         object_property_add_child(OBJECT(ms), "gamepad", OBJECT(gpad));
1330a75f336bSPeter Maydell         for (i = 0; i < ARRAY_SIZE(gpad_keycode); i++) {
1331a75f336bSPeter Maydell             qlist_append_int(gpad_keycode_list, gpad_keycode[i]);
1332a75f336bSPeter Maydell         }
1333a75f336bSPeter Maydell         qdev_prop_set_array(gpad, "keycodes", gpad_keycode_list);
1334a75f336bSPeter Maydell         sysbus_realize_and_unref(SYS_BUS_DEVICE(gpad), &error_fatal);
1335cf0dbb21Spbrook 
1336a75f336bSPeter Maydell         qdev_connect_gpio_out(gpad, 0,
1337a75f336bSPeter Maydell                               qemu_irq_invert(gpio_in[GPIO_E][0])); /* up */
1338a75f336bSPeter Maydell         qdev_connect_gpio_out(gpad, 1,
1339a75f336bSPeter Maydell                               qemu_irq_invert(gpio_in[GPIO_E][1])); /* down */
1340a75f336bSPeter Maydell         qdev_connect_gpio_out(gpad, 2,
1341a75f336bSPeter Maydell                               qemu_irq_invert(gpio_in[GPIO_E][2])); /* left */
1342a75f336bSPeter Maydell         qdev_connect_gpio_out(gpad, 3,
1343a75f336bSPeter Maydell                               qemu_irq_invert(gpio_in[GPIO_E][3])); /* right */
1344a75f336bSPeter Maydell         qdev_connect_gpio_out(gpad, 4,
1345a75f336bSPeter Maydell                               qemu_irq_invert(gpio_in[GPIO_F][1])); /* select */
1346cf0dbb21Spbrook     }
134740905a6aSPaul Brook     for (i = 0; i < 7; i++) {
134840905a6aSPaul Brook         if (board->dc4 & (1 << i)) {
134940905a6aSPaul Brook             for (j = 0; j < 8; j++) {
135040905a6aSPaul Brook                 if (gpio_out[i][j]) {
135140905a6aSPaul Brook                     qdev_connect_gpio_out(gpio_dev[i], j, gpio_out[i][j]);
135240905a6aSPaul Brook                 }
135340905a6aSPaul Brook             }
135440905a6aSPaul Brook         }
135540905a6aSPaul Brook     }
1356aecfbbc9SPeter Maydell 
1357aecfbbc9SPeter Maydell     /* Add dummy regions for the devices we don't implement yet,
1358aecfbbc9SPeter Maydell      * so guest accesses don't cause unlogged crashes.
1359aecfbbc9SPeter Maydell      */
1360aecfbbc9SPeter Maydell     create_unimplemented_device("i2c-0", 0x40002000, 0x1000);
1361aecfbbc9SPeter Maydell     create_unimplemented_device("i2c-2", 0x40021000, 0x1000);
1362aecfbbc9SPeter Maydell     create_unimplemented_device("PWM", 0x40028000, 0x1000);
1363aecfbbc9SPeter Maydell     create_unimplemented_device("QEI-0", 0x4002c000, 0x1000);
1364aecfbbc9SPeter Maydell     create_unimplemented_device("QEI-1", 0x4002d000, 0x1000);
1365aecfbbc9SPeter Maydell     create_unimplemented_device("analogue-comparator", 0x4003c000, 0x1000);
1366aecfbbc9SPeter Maydell     create_unimplemented_device("hibernation", 0x400fc000, 0x1000);
1367aecfbbc9SPeter Maydell     create_unimplemented_device("flash-control", 0x400fd000, 0x1000);
1368f04d4465SPeter Maydell 
1369761c532aSPeter Maydell     armv7m_load_kernel(ARM_CPU(first_cpu), ms->kernel_filename, 0, flash_size);
13709ee6e8bbSpbrook }
13719ee6e8bbSpbrook 
13729ee6e8bbSpbrook /* FIXME: Figure out how to generate these from stellaris_boards.  */
13733ef96221SMarcel Apfelbaum static void lm3s811evb_init(MachineState *machine)
13749ee6e8bbSpbrook {
1375ba1ba5ccSIgor Mammedov     stellaris_init(machine, &stellaris_boards[0]);
13769ee6e8bbSpbrook }
13779ee6e8bbSpbrook 
13783ef96221SMarcel Apfelbaum static void lm3s6965evb_init(MachineState *machine)
13799ee6e8bbSpbrook {
1380ba1ba5ccSIgor Mammedov     stellaris_init(machine, &stellaris_boards[1]);
13819ee6e8bbSpbrook }
13829ee6e8bbSpbrook 
13838a661aeaSAndreas Färber static void lm3s811evb_class_init(ObjectClass *oc, void *data)
1384f80f9ec9SAnthony Liguori {
13858a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
13868a661aeaSAndreas Färber 
1387fd8f71b9SPhilippe Mathieu-Daudé     mc->desc = "Stellaris LM3S811EVB (Cortex-M3)";
1388e264d29dSEduardo Habkost     mc->init = lm3s811evb_init;
13894672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
1390ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
1391f80f9ec9SAnthony Liguori }
1392f80f9ec9SAnthony Liguori 
13938a661aeaSAndreas Färber static const TypeInfo lm3s811evb_type = {
13948a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lm3s811evb"),
13958a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
13968a661aeaSAndreas Färber     .class_init = lm3s811evb_class_init,
13978a661aeaSAndreas Färber };
1398e264d29dSEduardo Habkost 
13998a661aeaSAndreas Färber static void lm3s6965evb_class_init(ObjectClass *oc, void *data)
1400e264d29dSEduardo Habkost {
14018a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
14028a661aeaSAndreas Färber 
1403fd8f71b9SPhilippe Mathieu-Daudé     mc->desc = "Stellaris LM3S6965EVB (Cortex-M3)";
1404e264d29dSEduardo Habkost     mc->init = lm3s6965evb_init;
14054672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
1406ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
1407e264d29dSEduardo Habkost }
1408e264d29dSEduardo Habkost 
14098a661aeaSAndreas Färber static const TypeInfo lm3s6965evb_type = {
14108a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lm3s6965evb"),
14118a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
14128a661aeaSAndreas Färber     .class_init = lm3s6965evb_class_init,
14138a661aeaSAndreas Färber };
14148a661aeaSAndreas Färber 
14158a661aeaSAndreas Färber static void stellaris_machine_init(void)
14168a661aeaSAndreas Färber {
14178a661aeaSAndreas Färber     type_register_static(&lm3s811evb_type);
14188a661aeaSAndreas Färber     type_register_static(&lm3s6965evb_type);
14198a661aeaSAndreas Färber }
14208a661aeaSAndreas Färber 
14210e6aac87SEduardo Habkost type_init(stellaris_machine_init)
1422f80f9ec9SAnthony Liguori 
1423999e12bbSAnthony Liguori static void stellaris_i2c_class_init(ObjectClass *klass, void *data)
1424999e12bbSAnthony Liguori {
142515c4fff5Sxiaoqiang.zhao     DeviceClass *dc = DEVICE_CLASS(klass);
1426cee78fa5SPhilippe Mathieu-Daudé     ResettableClass *rc = RESETTABLE_CLASS(klass);
1427999e12bbSAnthony Liguori 
1428cee78fa5SPhilippe Mathieu-Daudé     rc->phases.enter = stellaris_i2c_reset_enter;
1429cee78fa5SPhilippe Mathieu-Daudé     rc->phases.hold = stellaris_i2c_reset_hold;
1430cee78fa5SPhilippe Mathieu-Daudé     rc->phases.exit = stellaris_i2c_reset_exit;
143115c4fff5Sxiaoqiang.zhao     dc->vmsd = &vmstate_stellaris_i2c;
1432999e12bbSAnthony Liguori }
1433999e12bbSAnthony Liguori 
14348c43a6f0SAndreas Färber static const TypeInfo stellaris_i2c_info = {
1435d94a4015SAndreas Färber     .name          = TYPE_STELLARIS_I2C,
143639bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
143739bffca2SAnthony Liguori     .instance_size = sizeof(stellaris_i2c_state),
143815c4fff5Sxiaoqiang.zhao     .instance_init = stellaris_i2c_init,
1439999e12bbSAnthony Liguori     .class_init    = stellaris_i2c_class_init,
1440999e12bbSAnthony Liguori };
1441999e12bbSAnthony Liguori 
1442999e12bbSAnthony Liguori static void stellaris_adc_class_init(ObjectClass *klass, void *data)
1443999e12bbSAnthony Liguori {
144415c4fff5Sxiaoqiang.zhao     DeviceClass *dc = DEVICE_CLASS(klass);
1445bebd89e1SPhilippe Mathieu-Daudé     ResettableClass *rc = RESETTABLE_CLASS(klass);
1446999e12bbSAnthony Liguori 
1447bebd89e1SPhilippe Mathieu-Daudé     rc->phases.hold = stellaris_adc_reset_hold;
144815c4fff5Sxiaoqiang.zhao     dc->vmsd = &vmstate_stellaris_adc;
1449999e12bbSAnthony Liguori }
1450999e12bbSAnthony Liguori 
14518c43a6f0SAndreas Färber static const TypeInfo stellaris_adc_info = {
14527df7f67aSAndreas Färber     .name          = TYPE_STELLARIS_ADC,
145339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
1454d6b109daSPhilippe Mathieu-Daudé     .instance_size = sizeof(StellarisADCState),
145515c4fff5Sxiaoqiang.zhao     .instance_init = stellaris_adc_init,
1456999e12bbSAnthony Liguori     .class_init    = stellaris_adc_class_init,
1457999e12bbSAnthony Liguori };
1458999e12bbSAnthony Liguori 
14594bebb9adSPeter Maydell static void stellaris_sys_class_init(ObjectClass *klass, void *data)
14604bebb9adSPeter Maydell {
14614bebb9adSPeter Maydell     DeviceClass *dc = DEVICE_CLASS(klass);
14624bebb9adSPeter Maydell     ResettableClass *rc = RESETTABLE_CLASS(klass);
14634bebb9adSPeter Maydell 
14644bebb9adSPeter Maydell     dc->vmsd = &vmstate_stellaris_sys;
14654bebb9adSPeter Maydell     rc->phases.enter = stellaris_sys_reset_enter;
14664bebb9adSPeter Maydell     rc->phases.hold = stellaris_sys_reset_hold;
14674bebb9adSPeter Maydell     rc->phases.exit = stellaris_sys_reset_exit;
14684bebb9adSPeter Maydell     device_class_set_props(dc, stellaris_sys_properties);
14694bebb9adSPeter Maydell }
14704bebb9adSPeter Maydell 
14714bebb9adSPeter Maydell static const TypeInfo stellaris_sys_info = {
14724bebb9adSPeter Maydell     .name = TYPE_STELLARIS_SYS,
14734bebb9adSPeter Maydell     .parent = TYPE_SYS_BUS_DEVICE,
14744bebb9adSPeter Maydell     .instance_size = sizeof(ssys_state),
14754bebb9adSPeter Maydell     .instance_init = stellaris_sys_instance_init,
14764bebb9adSPeter Maydell     .class_init = stellaris_sys_class_init,
14774bebb9adSPeter Maydell };
14784bebb9adSPeter Maydell 
147983f7d43aSAndreas Färber static void stellaris_register_types(void)
14801de9610cSPaul Brook {
148139bffca2SAnthony Liguori     type_register_static(&stellaris_i2c_info);
148239bffca2SAnthony Liguori     type_register_static(&stellaris_adc_info);
14834bebb9adSPeter Maydell     type_register_static(&stellaris_sys_info);
14841de9610cSPaul Brook }
14851de9610cSPaul Brook 
148683f7d43aSAndreas Färber type_init(stellaris_register_types)
1487