19ee6e8bbSpbrook /* 21654b2d6Saurel32 * Luminary Micro Stellaris peripherals 39ee6e8bbSpbrook * 49ee6e8bbSpbrook * Copyright (c) 2006 CodeSourcery. 59ee6e8bbSpbrook * Written by Paul Brook 69ee6e8bbSpbrook * 78e31bf38SMatthew Fernandez * This code is licensed under the GPL. 89ee6e8bbSpbrook */ 99ee6e8bbSpbrook 1012b16722SPeter Maydell #include "qemu/osdep.h" 11da34e65cSMarkus Armbruster #include "qapi/error.h" 1283c9f4caSPaolo Bonzini #include "hw/sysbus.h" 138fd06719SAlistair Francis #include "hw/ssi/ssi.h" 1412ec8bd5SPeter Maydell #include "hw/arm/boot.h" 151de7afc9SPaolo Bonzini #include "qemu/timer.h" 160d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 171422e32dSPaolo Bonzini #include "net/net.h" 1883c9f4caSPaolo Bonzini #include "hw/boards.h" 1903dd024fSPaolo Bonzini #include "qemu/log.h" 20022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 2154d31236SMarkus Armbruster #include "sysemu/runstate.h" 22d69ffb5bSMichael Davidsaver #include "sysemu/sysemu.h" 23f04d4465SPeter Maydell #include "hw/arm/armv7m.h" 24f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h" 2598fa3327SPhilippe Mathieu-Daudé #include "hw/input/gamepad.h" 2664552b6bSMarkus Armbruster #include "hw/irq.h" 27566528f8SMichel Heily #include "hw/watchdog/cmsdk-apb-watchdog.h" 28d6454270SMarkus Armbruster #include "migration/vmstate.h" 29aecfbbc9SPeter Maydell #include "hw/misc/unimp.h" 30ba1ba5ccSIgor Mammedov #include "cpu.h" 319ee6e8bbSpbrook 32cf0dbb21Spbrook #define GPIO_A 0 33cf0dbb21Spbrook #define GPIO_B 1 34cf0dbb21Spbrook #define GPIO_C 2 35cf0dbb21Spbrook #define GPIO_D 3 36cf0dbb21Spbrook #define GPIO_E 4 37cf0dbb21Spbrook #define GPIO_F 5 38cf0dbb21Spbrook #define GPIO_G 6 39cf0dbb21Spbrook 40cf0dbb21Spbrook #define BP_OLED_I2C 0x01 41cf0dbb21Spbrook #define BP_OLED_SSI 0x02 42cf0dbb21Spbrook #define BP_GAMEPAD 0x04 43cf0dbb21Spbrook 448b47b7daSAlistair Francis #define NUM_IRQ_LINES 64 458b47b7daSAlistair Francis 469ee6e8bbSpbrook typedef const struct { 479ee6e8bbSpbrook const char *name; 489ee6e8bbSpbrook uint32_t did0; 499ee6e8bbSpbrook uint32_t did1; 509ee6e8bbSpbrook uint32_t dc0; 519ee6e8bbSpbrook uint32_t dc1; 529ee6e8bbSpbrook uint32_t dc2; 539ee6e8bbSpbrook uint32_t dc3; 549ee6e8bbSpbrook uint32_t dc4; 55cf0dbb21Spbrook uint32_t peripherals; 569ee6e8bbSpbrook } stellaris_board_info; 579ee6e8bbSpbrook 589ee6e8bbSpbrook /* General purpose timer module. */ 599ee6e8bbSpbrook 608ef1d394SAndreas Färber #define TYPE_STELLARIS_GPTM "stellaris-gptm" 618ef1d394SAndreas Färber #define STELLARIS_GPTM(obj) \ 628ef1d394SAndreas Färber OBJECT_CHECK(gptm_state, (obj), TYPE_STELLARIS_GPTM) 638ef1d394SAndreas Färber 649ee6e8bbSpbrook typedef struct gptm_state { 658ef1d394SAndreas Färber SysBusDevice parent_obj; 668ef1d394SAndreas Färber 672443fa27SBenoît Canet MemoryRegion iomem; 689ee6e8bbSpbrook uint32_t config; 699ee6e8bbSpbrook uint32_t mode[2]; 709ee6e8bbSpbrook uint32_t control; 719ee6e8bbSpbrook uint32_t state; 729ee6e8bbSpbrook uint32_t mask; 739ee6e8bbSpbrook uint32_t load[2]; 749ee6e8bbSpbrook uint32_t match[2]; 759ee6e8bbSpbrook uint32_t prescale[2]; 769ee6e8bbSpbrook uint32_t match_prescale[2]; 779ee6e8bbSpbrook uint32_t rtc; 789ee6e8bbSpbrook int64_t tick[2]; 799ee6e8bbSpbrook struct gptm_state *opaque[2]; 809ee6e8bbSpbrook QEMUTimer *timer[2]; 819ee6e8bbSpbrook /* The timers have an alternate output used to trigger the ADC. */ 829ee6e8bbSpbrook qemu_irq trigger; 839ee6e8bbSpbrook qemu_irq irq; 849ee6e8bbSpbrook } gptm_state; 859ee6e8bbSpbrook 869ee6e8bbSpbrook static void gptm_update_irq(gptm_state *s) 879ee6e8bbSpbrook { 889ee6e8bbSpbrook int level; 899ee6e8bbSpbrook level = (s->state & s->mask) != 0; 909ee6e8bbSpbrook qemu_set_irq(s->irq, level); 919ee6e8bbSpbrook } 929ee6e8bbSpbrook 939ee6e8bbSpbrook static void gptm_stop(gptm_state *s, int n) 949ee6e8bbSpbrook { 95bc72ad67SAlex Bligh timer_del(s->timer[n]); 969ee6e8bbSpbrook } 979ee6e8bbSpbrook 989ee6e8bbSpbrook static void gptm_reload(gptm_state *s, int n, int reset) 999ee6e8bbSpbrook { 1009ee6e8bbSpbrook int64_t tick; 1019ee6e8bbSpbrook if (reset) 102bc72ad67SAlex Bligh tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 1039ee6e8bbSpbrook else 1049ee6e8bbSpbrook tick = s->tick[n]; 1059ee6e8bbSpbrook 1069ee6e8bbSpbrook if (s->config == 0) { 1079ee6e8bbSpbrook /* 32-bit CountDown. */ 1089ee6e8bbSpbrook uint32_t count; 1099ee6e8bbSpbrook count = s->load[0] | (s->load[1] << 16); 110e57ec016Spbrook tick += (int64_t)count * system_clock_scale; 1119ee6e8bbSpbrook } else if (s->config == 1) { 1129ee6e8bbSpbrook /* 32-bit RTC. 1Hz tick. */ 11373bcb24dSRutuja Shah tick += NANOSECONDS_PER_SECOND; 1149ee6e8bbSpbrook } else if (s->mode[n] == 0xa) { 1159ee6e8bbSpbrook /* PWM mode. Not implemented. */ 1169ee6e8bbSpbrook } else { 117df3692e0SPeter Maydell qemu_log_mask(LOG_UNIMP, 118df3692e0SPeter Maydell "GPTM: 16-bit timer mode unimplemented: 0x%x\n", 119df3692e0SPeter Maydell s->mode[n]); 120df3692e0SPeter Maydell return; 1219ee6e8bbSpbrook } 1229ee6e8bbSpbrook s->tick[n] = tick; 123bc72ad67SAlex Bligh timer_mod(s->timer[n], tick); 1249ee6e8bbSpbrook } 1259ee6e8bbSpbrook 1269ee6e8bbSpbrook static void gptm_tick(void *opaque) 1279ee6e8bbSpbrook { 1289ee6e8bbSpbrook gptm_state **p = (gptm_state **)opaque; 1299ee6e8bbSpbrook gptm_state *s; 1309ee6e8bbSpbrook int n; 1319ee6e8bbSpbrook 1329ee6e8bbSpbrook s = *p; 1339ee6e8bbSpbrook n = p - s->opaque; 1349ee6e8bbSpbrook if (s->config == 0) { 1359ee6e8bbSpbrook s->state |= 1; 1369ee6e8bbSpbrook if ((s->control & 0x20)) { 1379ee6e8bbSpbrook /* Output trigger. */ 13840905a6aSPaul Brook qemu_irq_pulse(s->trigger); 1399ee6e8bbSpbrook } 1409ee6e8bbSpbrook if (s->mode[0] & 1) { 1419ee6e8bbSpbrook /* One-shot. */ 1429ee6e8bbSpbrook s->control &= ~1; 1439ee6e8bbSpbrook } else { 1449ee6e8bbSpbrook /* Periodic. */ 1459ee6e8bbSpbrook gptm_reload(s, 0, 0); 1469ee6e8bbSpbrook } 1479ee6e8bbSpbrook } else if (s->config == 1) { 1489ee6e8bbSpbrook /* RTC. */ 1499ee6e8bbSpbrook uint32_t match; 1509ee6e8bbSpbrook s->rtc++; 1519ee6e8bbSpbrook match = s->match[0] | (s->match[1] << 16); 1529ee6e8bbSpbrook if (s->rtc > match) 1539ee6e8bbSpbrook s->rtc = 0; 1549ee6e8bbSpbrook if (s->rtc == 0) { 1559ee6e8bbSpbrook s->state |= 8; 1569ee6e8bbSpbrook } 1579ee6e8bbSpbrook gptm_reload(s, 0, 0); 1589ee6e8bbSpbrook } else if (s->mode[n] == 0xa) { 1599ee6e8bbSpbrook /* PWM mode. Not implemented. */ 1609ee6e8bbSpbrook } else { 161df3692e0SPeter Maydell qemu_log_mask(LOG_UNIMP, 162df3692e0SPeter Maydell "GPTM: 16-bit timer mode unimplemented: 0x%x\n", 163df3692e0SPeter Maydell s->mode[n]); 1649ee6e8bbSpbrook } 1659ee6e8bbSpbrook gptm_update_irq(s); 1669ee6e8bbSpbrook } 1679ee6e8bbSpbrook 168a8170e5eSAvi Kivity static uint64_t gptm_read(void *opaque, hwaddr offset, 1692443fa27SBenoît Canet unsigned size) 1709ee6e8bbSpbrook { 1719ee6e8bbSpbrook gptm_state *s = (gptm_state *)opaque; 1729ee6e8bbSpbrook 1739ee6e8bbSpbrook switch (offset) { 1749ee6e8bbSpbrook case 0x00: /* CFG */ 1759ee6e8bbSpbrook return s->config; 1769ee6e8bbSpbrook case 0x04: /* TAMR */ 1779ee6e8bbSpbrook return s->mode[0]; 1789ee6e8bbSpbrook case 0x08: /* TBMR */ 1799ee6e8bbSpbrook return s->mode[1]; 1809ee6e8bbSpbrook case 0x0c: /* CTL */ 1819ee6e8bbSpbrook return s->control; 1829ee6e8bbSpbrook case 0x18: /* IMR */ 1839ee6e8bbSpbrook return s->mask; 1849ee6e8bbSpbrook case 0x1c: /* RIS */ 1859ee6e8bbSpbrook return s->state; 1869ee6e8bbSpbrook case 0x20: /* MIS */ 1879ee6e8bbSpbrook return s->state & s->mask; 1889ee6e8bbSpbrook case 0x24: /* CR */ 1899ee6e8bbSpbrook return 0; 1909ee6e8bbSpbrook case 0x28: /* TAILR */ 1919ee6e8bbSpbrook return s->load[0] | ((s->config < 4) ? (s->load[1] << 16) : 0); 1929ee6e8bbSpbrook case 0x2c: /* TBILR */ 1939ee6e8bbSpbrook return s->load[1]; 1949ee6e8bbSpbrook case 0x30: /* TAMARCHR */ 1959ee6e8bbSpbrook return s->match[0] | ((s->config < 4) ? (s->match[1] << 16) : 0); 1969ee6e8bbSpbrook case 0x34: /* TBMATCHR */ 1979ee6e8bbSpbrook return s->match[1]; 1989ee6e8bbSpbrook case 0x38: /* TAPR */ 1999ee6e8bbSpbrook return s->prescale[0]; 2009ee6e8bbSpbrook case 0x3c: /* TBPR */ 2019ee6e8bbSpbrook return s->prescale[1]; 2029ee6e8bbSpbrook case 0x40: /* TAPMR */ 2039ee6e8bbSpbrook return s->match_prescale[0]; 2049ee6e8bbSpbrook case 0x44: /* TBPMR */ 2059ee6e8bbSpbrook return s->match_prescale[1]; 2069ee6e8bbSpbrook case 0x48: /* TAR */ 2071a791721SPeter Maydell if (s->config == 1) { 2089ee6e8bbSpbrook return s->rtc; 2091a791721SPeter Maydell } 2101a791721SPeter Maydell qemu_log_mask(LOG_UNIMP, 2119492e4b2SPhilippe Mathieu-Daudé "GPTM: read of TAR but timer read not supported\n"); 2121a791721SPeter Maydell return 0; 2139ee6e8bbSpbrook case 0x4c: /* TBR */ 2141a791721SPeter Maydell qemu_log_mask(LOG_UNIMP, 2159492e4b2SPhilippe Mathieu-Daudé "GPTM: read of TBR but timer read not supported\n"); 2161a791721SPeter Maydell return 0; 2179ee6e8bbSpbrook default: 2181a791721SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 219d29183d3SPhilippe Mathieu-Daudé "GPTM: read at bad offset 0x02%" HWADDR_PRIx "\n", 220d29183d3SPhilippe Mathieu-Daudé offset); 2219ee6e8bbSpbrook return 0; 2229ee6e8bbSpbrook } 2239ee6e8bbSpbrook } 2249ee6e8bbSpbrook 225a8170e5eSAvi Kivity static void gptm_write(void *opaque, hwaddr offset, 2262443fa27SBenoît Canet uint64_t value, unsigned size) 2279ee6e8bbSpbrook { 2289ee6e8bbSpbrook gptm_state *s = (gptm_state *)opaque; 2299ee6e8bbSpbrook uint32_t oldval; 2309ee6e8bbSpbrook 2319ee6e8bbSpbrook /* The timers should be disabled before changing the configuration. 2329ee6e8bbSpbrook We take advantage of this and defer everything until the timer 2339ee6e8bbSpbrook is enabled. */ 2349ee6e8bbSpbrook switch (offset) { 2359ee6e8bbSpbrook case 0x00: /* CFG */ 2369ee6e8bbSpbrook s->config = value; 2379ee6e8bbSpbrook break; 2389ee6e8bbSpbrook case 0x04: /* TAMR */ 2399ee6e8bbSpbrook s->mode[0] = value; 2409ee6e8bbSpbrook break; 2419ee6e8bbSpbrook case 0x08: /* TBMR */ 2429ee6e8bbSpbrook s->mode[1] = value; 2439ee6e8bbSpbrook break; 2449ee6e8bbSpbrook case 0x0c: /* CTL */ 2459ee6e8bbSpbrook oldval = s->control; 2469ee6e8bbSpbrook s->control = value; 2479ee6e8bbSpbrook /* TODO: Implement pause. */ 2489ee6e8bbSpbrook if ((oldval ^ value) & 1) { 2499ee6e8bbSpbrook if (value & 1) { 2509ee6e8bbSpbrook gptm_reload(s, 0, 1); 2519ee6e8bbSpbrook } else { 2529ee6e8bbSpbrook gptm_stop(s, 0); 2539ee6e8bbSpbrook } 2549ee6e8bbSpbrook } 2559ee6e8bbSpbrook if (((oldval ^ value) & 0x100) && s->config >= 4) { 2569ee6e8bbSpbrook if (value & 0x100) { 2579ee6e8bbSpbrook gptm_reload(s, 1, 1); 2589ee6e8bbSpbrook } else { 2599ee6e8bbSpbrook gptm_stop(s, 1); 2609ee6e8bbSpbrook } 2619ee6e8bbSpbrook } 2629ee6e8bbSpbrook break; 2639ee6e8bbSpbrook case 0x18: /* IMR */ 2649ee6e8bbSpbrook s->mask = value & 0x77; 2659ee6e8bbSpbrook gptm_update_irq(s); 2669ee6e8bbSpbrook break; 2679ee6e8bbSpbrook case 0x24: /* CR */ 2689ee6e8bbSpbrook s->state &= ~value; 2699ee6e8bbSpbrook break; 2709ee6e8bbSpbrook case 0x28: /* TAILR */ 2719ee6e8bbSpbrook s->load[0] = value & 0xffff; 2729ee6e8bbSpbrook if (s->config < 4) { 2739ee6e8bbSpbrook s->load[1] = value >> 16; 2749ee6e8bbSpbrook } 2759ee6e8bbSpbrook break; 2769ee6e8bbSpbrook case 0x2c: /* TBILR */ 2779ee6e8bbSpbrook s->load[1] = value & 0xffff; 2789ee6e8bbSpbrook break; 2799ee6e8bbSpbrook case 0x30: /* TAMARCHR */ 2809ee6e8bbSpbrook s->match[0] = value & 0xffff; 2819ee6e8bbSpbrook if (s->config < 4) { 2829ee6e8bbSpbrook s->match[1] = value >> 16; 2839ee6e8bbSpbrook } 2849ee6e8bbSpbrook break; 2859ee6e8bbSpbrook case 0x34: /* TBMATCHR */ 2869ee6e8bbSpbrook s->match[1] = value >> 16; 2879ee6e8bbSpbrook break; 2889ee6e8bbSpbrook case 0x38: /* TAPR */ 2899ee6e8bbSpbrook s->prescale[0] = value; 2909ee6e8bbSpbrook break; 2919ee6e8bbSpbrook case 0x3c: /* TBPR */ 2929ee6e8bbSpbrook s->prescale[1] = value; 2939ee6e8bbSpbrook break; 2949ee6e8bbSpbrook case 0x40: /* TAPMR */ 2959ee6e8bbSpbrook s->match_prescale[0] = value; 2969ee6e8bbSpbrook break; 2979ee6e8bbSpbrook case 0x44: /* TBPMR */ 2989ee6e8bbSpbrook s->match_prescale[0] = value; 2999ee6e8bbSpbrook break; 3009ee6e8bbSpbrook default: 301df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 302d29183d3SPhilippe Mathieu-Daudé "GPTM: write at bad offset 0x02%" HWADDR_PRIx "\n", 303d29183d3SPhilippe Mathieu-Daudé offset); 3049ee6e8bbSpbrook } 3059ee6e8bbSpbrook gptm_update_irq(s); 3069ee6e8bbSpbrook } 3079ee6e8bbSpbrook 3082443fa27SBenoît Canet static const MemoryRegionOps gptm_ops = { 3092443fa27SBenoît Canet .read = gptm_read, 3102443fa27SBenoît Canet .write = gptm_write, 3112443fa27SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 3129ee6e8bbSpbrook }; 3139ee6e8bbSpbrook 31410f85a29SJuan Quintela static const VMStateDescription vmstate_stellaris_gptm = { 31510f85a29SJuan Quintela .name = "stellaris_gptm", 31610f85a29SJuan Quintela .version_id = 1, 31710f85a29SJuan Quintela .minimum_version_id = 1, 31810f85a29SJuan Quintela .fields = (VMStateField[]) { 31910f85a29SJuan Quintela VMSTATE_UINT32(config, gptm_state), 32010f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(mode, gptm_state, 2), 32110f85a29SJuan Quintela VMSTATE_UINT32(control, gptm_state), 32210f85a29SJuan Quintela VMSTATE_UINT32(state, gptm_state), 32310f85a29SJuan Quintela VMSTATE_UINT32(mask, gptm_state), 324dd8a4dcdSJuan Quintela VMSTATE_UNUSED(8), 32510f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(load, gptm_state, 2), 32610f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(match, gptm_state, 2), 32710f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(prescale, gptm_state, 2), 32810f85a29SJuan Quintela VMSTATE_UINT32_ARRAY(match_prescale, gptm_state, 2), 32910f85a29SJuan Quintela VMSTATE_UINT32(rtc, gptm_state), 33010f85a29SJuan Quintela VMSTATE_INT64_ARRAY(tick, gptm_state, 2), 331e720677eSPaolo Bonzini VMSTATE_TIMER_PTR_ARRAY(timer, gptm_state, 2), 33210f85a29SJuan Quintela VMSTATE_END_OF_LIST() 33323e39294Spbrook } 33410f85a29SJuan Quintela }; 33523e39294Spbrook 33615c4fff5Sxiaoqiang.zhao static void stellaris_gptm_init(Object *obj) 3379ee6e8bbSpbrook { 33815c4fff5Sxiaoqiang.zhao DeviceState *dev = DEVICE(obj); 33915c4fff5Sxiaoqiang.zhao gptm_state *s = STELLARIS_GPTM(obj); 34015c4fff5Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 3419ee6e8bbSpbrook 3428ef1d394SAndreas Färber sysbus_init_irq(sbd, &s->irq); 3438ef1d394SAndreas Färber qdev_init_gpio_out(dev, &s->trigger, 1); 3449ee6e8bbSpbrook 34515c4fff5Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &gptm_ops, s, 3462443fa27SBenoît Canet "gptm", 0x1000); 3478ef1d394SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 34840905a6aSPaul Brook 34940905a6aSPaul Brook s->opaque[0] = s->opaque[1] = s; 350bc72ad67SAlex Bligh s->timer[0] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[0]); 351bc72ad67SAlex Bligh s->timer[1] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[1]); 3529ee6e8bbSpbrook } 3539ee6e8bbSpbrook 3549ee6e8bbSpbrook 3559ee6e8bbSpbrook /* System controller. */ 3569ee6e8bbSpbrook 3579ee6e8bbSpbrook typedef struct { 3585699301fSBenoît Canet MemoryRegion iomem; 3599ee6e8bbSpbrook uint32_t pborctl; 3609ee6e8bbSpbrook uint32_t ldopctl; 3619ee6e8bbSpbrook uint32_t int_status; 3629ee6e8bbSpbrook uint32_t int_mask; 3639ee6e8bbSpbrook uint32_t resc; 3649ee6e8bbSpbrook uint32_t rcc; 365dc804ab7SEngin AYDOGAN uint32_t rcc2; 3669ee6e8bbSpbrook uint32_t rcgc[3]; 3679ee6e8bbSpbrook uint32_t scgc[3]; 3689ee6e8bbSpbrook uint32_t dcgc[3]; 3699ee6e8bbSpbrook uint32_t clkvclr; 3709ee6e8bbSpbrook uint32_t ldoarst; 371eea589ccSpbrook uint32_t user0; 372eea589ccSpbrook uint32_t user1; 3739ee6e8bbSpbrook qemu_irq irq; 3749ee6e8bbSpbrook stellaris_board_info *board; 3759ee6e8bbSpbrook } ssys_state; 3769ee6e8bbSpbrook 3779ee6e8bbSpbrook static void ssys_update(ssys_state *s) 3789ee6e8bbSpbrook { 3799ee6e8bbSpbrook qemu_set_irq(s->irq, (s->int_status & s->int_mask) != 0); 3809ee6e8bbSpbrook } 3819ee6e8bbSpbrook 3829ee6e8bbSpbrook static uint32_t pllcfg_sandstorm[16] = { 3839ee6e8bbSpbrook 0x31c0, /* 1 Mhz */ 3849ee6e8bbSpbrook 0x1ae0, /* 1.8432 Mhz */ 3859ee6e8bbSpbrook 0x18c0, /* 2 Mhz */ 3869ee6e8bbSpbrook 0xd573, /* 2.4576 Mhz */ 3879ee6e8bbSpbrook 0x37a6, /* 3.57954 Mhz */ 3889ee6e8bbSpbrook 0x1ae2, /* 3.6864 Mhz */ 3899ee6e8bbSpbrook 0x0c40, /* 4 Mhz */ 3909ee6e8bbSpbrook 0x98bc, /* 4.906 Mhz */ 3919ee6e8bbSpbrook 0x935b, /* 4.9152 Mhz */ 3929ee6e8bbSpbrook 0x09c0, /* 5 Mhz */ 3939ee6e8bbSpbrook 0x4dee, /* 5.12 Mhz */ 3949ee6e8bbSpbrook 0x0c41, /* 6 Mhz */ 3959ee6e8bbSpbrook 0x75db, /* 6.144 Mhz */ 3969ee6e8bbSpbrook 0x1ae6, /* 7.3728 Mhz */ 3979ee6e8bbSpbrook 0x0600, /* 8 Mhz */ 3989ee6e8bbSpbrook 0x585b /* 8.192 Mhz */ 3999ee6e8bbSpbrook }; 4009ee6e8bbSpbrook 4019ee6e8bbSpbrook static uint32_t pllcfg_fury[16] = { 4029ee6e8bbSpbrook 0x3200, /* 1 Mhz */ 4039ee6e8bbSpbrook 0x1b20, /* 1.8432 Mhz */ 4049ee6e8bbSpbrook 0x1900, /* 2 Mhz */ 4059ee6e8bbSpbrook 0xf42b, /* 2.4576 Mhz */ 4069ee6e8bbSpbrook 0x37e3, /* 3.57954 Mhz */ 4079ee6e8bbSpbrook 0x1b21, /* 3.6864 Mhz */ 4089ee6e8bbSpbrook 0x0c80, /* 4 Mhz */ 4099ee6e8bbSpbrook 0x98ee, /* 4.906 Mhz */ 4109ee6e8bbSpbrook 0xd5b4, /* 4.9152 Mhz */ 4119ee6e8bbSpbrook 0x0a00, /* 5 Mhz */ 4129ee6e8bbSpbrook 0x4e27, /* 5.12 Mhz */ 4139ee6e8bbSpbrook 0x1902, /* 6 Mhz */ 4149ee6e8bbSpbrook 0xec1c, /* 6.144 Mhz */ 4159ee6e8bbSpbrook 0x1b23, /* 7.3728 Mhz */ 4169ee6e8bbSpbrook 0x0640, /* 8 Mhz */ 4179ee6e8bbSpbrook 0xb11c /* 8.192 Mhz */ 4189ee6e8bbSpbrook }; 4199ee6e8bbSpbrook 420dc804ab7SEngin AYDOGAN #define DID0_VER_MASK 0x70000000 421dc804ab7SEngin AYDOGAN #define DID0_VER_0 0x00000000 422dc804ab7SEngin AYDOGAN #define DID0_VER_1 0x10000000 423dc804ab7SEngin AYDOGAN 424dc804ab7SEngin AYDOGAN #define DID0_CLASS_MASK 0x00FF0000 425dc804ab7SEngin AYDOGAN #define DID0_CLASS_SANDSTORM 0x00000000 426dc804ab7SEngin AYDOGAN #define DID0_CLASS_FURY 0x00010000 427dc804ab7SEngin AYDOGAN 428dc804ab7SEngin AYDOGAN static int ssys_board_class(const ssys_state *s) 429dc804ab7SEngin AYDOGAN { 430dc804ab7SEngin AYDOGAN uint32_t did0 = s->board->did0; 431dc804ab7SEngin AYDOGAN switch (did0 & DID0_VER_MASK) { 432dc804ab7SEngin AYDOGAN case DID0_VER_0: 433dc804ab7SEngin AYDOGAN return DID0_CLASS_SANDSTORM; 434dc804ab7SEngin AYDOGAN case DID0_VER_1: 435dc804ab7SEngin AYDOGAN switch (did0 & DID0_CLASS_MASK) { 436dc804ab7SEngin AYDOGAN case DID0_CLASS_SANDSTORM: 437dc804ab7SEngin AYDOGAN case DID0_CLASS_FURY: 438dc804ab7SEngin AYDOGAN return did0 & DID0_CLASS_MASK; 439dc804ab7SEngin AYDOGAN } 440dc804ab7SEngin AYDOGAN /* for unknown classes, fall through */ 441dc804ab7SEngin AYDOGAN default: 442df3692e0SPeter Maydell /* This can only happen if the hardwired constant did0 value 443df3692e0SPeter Maydell * in this board's stellaris_board_info struct is wrong. 444df3692e0SPeter Maydell */ 445df3692e0SPeter Maydell g_assert_not_reached(); 446dc804ab7SEngin AYDOGAN } 447dc804ab7SEngin AYDOGAN } 448dc804ab7SEngin AYDOGAN 449a8170e5eSAvi Kivity static uint64_t ssys_read(void *opaque, hwaddr offset, 4505699301fSBenoît Canet unsigned size) 4519ee6e8bbSpbrook { 4529ee6e8bbSpbrook ssys_state *s = (ssys_state *)opaque; 4539ee6e8bbSpbrook 4549ee6e8bbSpbrook switch (offset) { 4559ee6e8bbSpbrook case 0x000: /* DID0 */ 4569ee6e8bbSpbrook return s->board->did0; 4579ee6e8bbSpbrook case 0x004: /* DID1 */ 4589ee6e8bbSpbrook return s->board->did1; 4599ee6e8bbSpbrook case 0x008: /* DC0 */ 4609ee6e8bbSpbrook return s->board->dc0; 4619ee6e8bbSpbrook case 0x010: /* DC1 */ 4629ee6e8bbSpbrook return s->board->dc1; 4639ee6e8bbSpbrook case 0x014: /* DC2 */ 4649ee6e8bbSpbrook return s->board->dc2; 4659ee6e8bbSpbrook case 0x018: /* DC3 */ 4669ee6e8bbSpbrook return s->board->dc3; 4679ee6e8bbSpbrook case 0x01c: /* DC4 */ 4689ee6e8bbSpbrook return s->board->dc4; 4699ee6e8bbSpbrook case 0x030: /* PBORCTL */ 4709ee6e8bbSpbrook return s->pborctl; 4719ee6e8bbSpbrook case 0x034: /* LDOPCTL */ 4729ee6e8bbSpbrook return s->ldopctl; 4739ee6e8bbSpbrook case 0x040: /* SRCR0 */ 4749ee6e8bbSpbrook return 0; 4759ee6e8bbSpbrook case 0x044: /* SRCR1 */ 4769ee6e8bbSpbrook return 0; 4779ee6e8bbSpbrook case 0x048: /* SRCR2 */ 4789ee6e8bbSpbrook return 0; 4799ee6e8bbSpbrook case 0x050: /* RIS */ 4809ee6e8bbSpbrook return s->int_status; 4819ee6e8bbSpbrook case 0x054: /* IMC */ 4829ee6e8bbSpbrook return s->int_mask; 4839ee6e8bbSpbrook case 0x058: /* MISC */ 4849ee6e8bbSpbrook return s->int_status & s->int_mask; 4859ee6e8bbSpbrook case 0x05c: /* RESC */ 4869ee6e8bbSpbrook return s->resc; 4879ee6e8bbSpbrook case 0x060: /* RCC */ 4889ee6e8bbSpbrook return s->rcc; 4899ee6e8bbSpbrook case 0x064: /* PLLCFG */ 4909ee6e8bbSpbrook { 4919ee6e8bbSpbrook int xtal; 4929ee6e8bbSpbrook xtal = (s->rcc >> 6) & 0xf; 493dc804ab7SEngin AYDOGAN switch (ssys_board_class(s)) { 494dc804ab7SEngin AYDOGAN case DID0_CLASS_FURY: 4959ee6e8bbSpbrook return pllcfg_fury[xtal]; 496dc804ab7SEngin AYDOGAN case DID0_CLASS_SANDSTORM: 4979ee6e8bbSpbrook return pllcfg_sandstorm[xtal]; 498dc804ab7SEngin AYDOGAN default: 499df3692e0SPeter Maydell g_assert_not_reached(); 5009ee6e8bbSpbrook } 5019ee6e8bbSpbrook } 502dc804ab7SEngin AYDOGAN case 0x070: /* RCC2 */ 503dc804ab7SEngin AYDOGAN return s->rcc2; 5049ee6e8bbSpbrook case 0x100: /* RCGC0 */ 5059ee6e8bbSpbrook return s->rcgc[0]; 5069ee6e8bbSpbrook case 0x104: /* RCGC1 */ 5079ee6e8bbSpbrook return s->rcgc[1]; 5089ee6e8bbSpbrook case 0x108: /* RCGC2 */ 5099ee6e8bbSpbrook return s->rcgc[2]; 5109ee6e8bbSpbrook case 0x110: /* SCGC0 */ 5119ee6e8bbSpbrook return s->scgc[0]; 5129ee6e8bbSpbrook case 0x114: /* SCGC1 */ 5139ee6e8bbSpbrook return s->scgc[1]; 5149ee6e8bbSpbrook case 0x118: /* SCGC2 */ 5159ee6e8bbSpbrook return s->scgc[2]; 5169ee6e8bbSpbrook case 0x120: /* DCGC0 */ 5179ee6e8bbSpbrook return s->dcgc[0]; 5189ee6e8bbSpbrook case 0x124: /* DCGC1 */ 5199ee6e8bbSpbrook return s->dcgc[1]; 5209ee6e8bbSpbrook case 0x128: /* DCGC2 */ 5219ee6e8bbSpbrook return s->dcgc[2]; 5229ee6e8bbSpbrook case 0x150: /* CLKVCLR */ 5239ee6e8bbSpbrook return s->clkvclr; 5249ee6e8bbSpbrook case 0x160: /* LDOARST */ 5259ee6e8bbSpbrook return s->ldoarst; 526eea589ccSpbrook case 0x1e0: /* USER0 */ 527eea589ccSpbrook return s->user0; 528eea589ccSpbrook case 0x1e4: /* USER1 */ 529eea589ccSpbrook return s->user1; 5309ee6e8bbSpbrook default: 531df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 532df3692e0SPeter Maydell "SSYS: read at bad offset 0x%x\n", (int)offset); 5339ee6e8bbSpbrook return 0; 5349ee6e8bbSpbrook } 5359ee6e8bbSpbrook } 5369ee6e8bbSpbrook 537dc804ab7SEngin AYDOGAN static bool ssys_use_rcc2(ssys_state *s) 538dc804ab7SEngin AYDOGAN { 539dc804ab7SEngin AYDOGAN return (s->rcc2 >> 31) & 0x1; 540dc804ab7SEngin AYDOGAN } 541dc804ab7SEngin AYDOGAN 542dc804ab7SEngin AYDOGAN /* 543dc804ab7SEngin AYDOGAN * Caculate the sys. clock period in ms. 544dc804ab7SEngin AYDOGAN */ 54523e39294Spbrook static void ssys_calculate_system_clock(ssys_state *s) 54623e39294Spbrook { 547dc804ab7SEngin AYDOGAN if (ssys_use_rcc2(s)) { 548dc804ab7SEngin AYDOGAN system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1); 549dc804ab7SEngin AYDOGAN } else { 55023e39294Spbrook system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1); 55123e39294Spbrook } 552dc804ab7SEngin AYDOGAN } 55323e39294Spbrook 554a8170e5eSAvi Kivity static void ssys_write(void *opaque, hwaddr offset, 5555699301fSBenoît Canet uint64_t value, unsigned size) 5569ee6e8bbSpbrook { 5579ee6e8bbSpbrook ssys_state *s = (ssys_state *)opaque; 5589ee6e8bbSpbrook 5599ee6e8bbSpbrook switch (offset) { 5609ee6e8bbSpbrook case 0x030: /* PBORCTL */ 5619ee6e8bbSpbrook s->pborctl = value & 0xffff; 5629ee6e8bbSpbrook break; 5639ee6e8bbSpbrook case 0x034: /* LDOPCTL */ 5649ee6e8bbSpbrook s->ldopctl = value & 0x1f; 5659ee6e8bbSpbrook break; 5669ee6e8bbSpbrook case 0x040: /* SRCR0 */ 5679ee6e8bbSpbrook case 0x044: /* SRCR1 */ 5689ee6e8bbSpbrook case 0x048: /* SRCR2 */ 5699194524bSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "Peripheral reset not implemented\n"); 5709ee6e8bbSpbrook break; 5719ee6e8bbSpbrook case 0x054: /* IMC */ 5729ee6e8bbSpbrook s->int_mask = value & 0x7f; 5739ee6e8bbSpbrook break; 5749ee6e8bbSpbrook case 0x058: /* MISC */ 5759ee6e8bbSpbrook s->int_status &= ~value; 5769ee6e8bbSpbrook break; 5779ee6e8bbSpbrook case 0x05c: /* RESC */ 5789ee6e8bbSpbrook s->resc = value & 0x3f; 5799ee6e8bbSpbrook break; 5809ee6e8bbSpbrook case 0x060: /* RCC */ 5819ee6e8bbSpbrook if ((s->rcc & (1 << 13)) != 0 && (value & (1 << 13)) == 0) { 5829ee6e8bbSpbrook /* PLL enable. */ 5839ee6e8bbSpbrook s->int_status |= (1 << 6); 5849ee6e8bbSpbrook } 5859ee6e8bbSpbrook s->rcc = value; 58623e39294Spbrook ssys_calculate_system_clock(s); 5879ee6e8bbSpbrook break; 588dc804ab7SEngin AYDOGAN case 0x070: /* RCC2 */ 589dc804ab7SEngin AYDOGAN if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { 590dc804ab7SEngin AYDOGAN break; 591dc804ab7SEngin AYDOGAN } 592dc804ab7SEngin AYDOGAN 593dc804ab7SEngin AYDOGAN if ((s->rcc2 & (1 << 13)) != 0 && (value & (1 << 13)) == 0) { 594dc804ab7SEngin AYDOGAN /* PLL enable. */ 595dc804ab7SEngin AYDOGAN s->int_status |= (1 << 6); 596dc804ab7SEngin AYDOGAN } 597dc804ab7SEngin AYDOGAN s->rcc2 = value; 598dc804ab7SEngin AYDOGAN ssys_calculate_system_clock(s); 599dc804ab7SEngin AYDOGAN break; 6009ee6e8bbSpbrook case 0x100: /* RCGC0 */ 6019ee6e8bbSpbrook s->rcgc[0] = value; 6029ee6e8bbSpbrook break; 6039ee6e8bbSpbrook case 0x104: /* RCGC1 */ 6049ee6e8bbSpbrook s->rcgc[1] = value; 6059ee6e8bbSpbrook break; 6069ee6e8bbSpbrook case 0x108: /* RCGC2 */ 6079ee6e8bbSpbrook s->rcgc[2] = value; 6089ee6e8bbSpbrook break; 6099ee6e8bbSpbrook case 0x110: /* SCGC0 */ 6109ee6e8bbSpbrook s->scgc[0] = value; 6119ee6e8bbSpbrook break; 6129ee6e8bbSpbrook case 0x114: /* SCGC1 */ 6139ee6e8bbSpbrook s->scgc[1] = value; 6149ee6e8bbSpbrook break; 6159ee6e8bbSpbrook case 0x118: /* SCGC2 */ 6169ee6e8bbSpbrook s->scgc[2] = value; 6179ee6e8bbSpbrook break; 6189ee6e8bbSpbrook case 0x120: /* DCGC0 */ 6199ee6e8bbSpbrook s->dcgc[0] = value; 6209ee6e8bbSpbrook break; 6219ee6e8bbSpbrook case 0x124: /* DCGC1 */ 6229ee6e8bbSpbrook s->dcgc[1] = value; 6239ee6e8bbSpbrook break; 6249ee6e8bbSpbrook case 0x128: /* DCGC2 */ 6259ee6e8bbSpbrook s->dcgc[2] = value; 6269ee6e8bbSpbrook break; 6279ee6e8bbSpbrook case 0x150: /* CLKVCLR */ 6289ee6e8bbSpbrook s->clkvclr = value; 6299ee6e8bbSpbrook break; 6309ee6e8bbSpbrook case 0x160: /* LDOARST */ 6319ee6e8bbSpbrook s->ldoarst = value; 6329ee6e8bbSpbrook break; 6339ee6e8bbSpbrook default: 634df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 635df3692e0SPeter Maydell "SSYS: write at bad offset 0x%x\n", (int)offset); 6369ee6e8bbSpbrook } 6379ee6e8bbSpbrook ssys_update(s); 6389ee6e8bbSpbrook } 6399ee6e8bbSpbrook 6405699301fSBenoît Canet static const MemoryRegionOps ssys_ops = { 6415699301fSBenoît Canet .read = ssys_read, 6425699301fSBenoît Canet .write = ssys_write, 6435699301fSBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 6449ee6e8bbSpbrook }; 6459ee6e8bbSpbrook 6469596ebb7Spbrook static void ssys_reset(void *opaque) 6479ee6e8bbSpbrook { 6489ee6e8bbSpbrook ssys_state *s = (ssys_state *)opaque; 6499ee6e8bbSpbrook 6509ee6e8bbSpbrook s->pborctl = 0x7ffd; 6519ee6e8bbSpbrook s->rcc = 0x078e3ac0; 652dc804ab7SEngin AYDOGAN 653dc804ab7SEngin AYDOGAN if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) { 654dc804ab7SEngin AYDOGAN s->rcc2 = 0; 655dc804ab7SEngin AYDOGAN } else { 656dc804ab7SEngin AYDOGAN s->rcc2 = 0x07802810; 657dc804ab7SEngin AYDOGAN } 6589ee6e8bbSpbrook s->rcgc[0] = 1; 6599ee6e8bbSpbrook s->scgc[0] = 1; 6609ee6e8bbSpbrook s->dcgc[0] = 1; 661bfc213afSPeter Maydell ssys_calculate_system_clock(s); 6629ee6e8bbSpbrook } 6639ee6e8bbSpbrook 664293c16aaSJuan Quintela static int stellaris_sys_post_load(void *opaque, int version_id) 66523e39294Spbrook { 666293c16aaSJuan Quintela ssys_state *s = opaque; 66723e39294Spbrook 66823e39294Spbrook ssys_calculate_system_clock(s); 66923e39294Spbrook 67023e39294Spbrook return 0; 67123e39294Spbrook } 67223e39294Spbrook 673293c16aaSJuan Quintela static const VMStateDescription vmstate_stellaris_sys = { 674293c16aaSJuan Quintela .name = "stellaris_sys", 675dc804ab7SEngin AYDOGAN .version_id = 2, 676293c16aaSJuan Quintela .minimum_version_id = 1, 677293c16aaSJuan Quintela .post_load = stellaris_sys_post_load, 678293c16aaSJuan Quintela .fields = (VMStateField[]) { 679293c16aaSJuan Quintela VMSTATE_UINT32(pborctl, ssys_state), 680293c16aaSJuan Quintela VMSTATE_UINT32(ldopctl, ssys_state), 681293c16aaSJuan Quintela VMSTATE_UINT32(int_mask, ssys_state), 682293c16aaSJuan Quintela VMSTATE_UINT32(int_status, ssys_state), 683293c16aaSJuan Quintela VMSTATE_UINT32(resc, ssys_state), 684293c16aaSJuan Quintela VMSTATE_UINT32(rcc, ssys_state), 685dc804ab7SEngin AYDOGAN VMSTATE_UINT32_V(rcc2, ssys_state, 2), 686293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(rcgc, ssys_state, 3), 687293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(scgc, ssys_state, 3), 688293c16aaSJuan Quintela VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3), 689293c16aaSJuan Quintela VMSTATE_UINT32(clkvclr, ssys_state), 690293c16aaSJuan Quintela VMSTATE_UINT32(ldoarst, ssys_state), 691293c16aaSJuan Quintela VMSTATE_END_OF_LIST() 692293c16aaSJuan Quintela } 693293c16aaSJuan Quintela }; 694293c16aaSJuan Quintela 69581a322d4SGerd Hoffmann static int stellaris_sys_init(uint32_t base, qemu_irq irq, 696eea589ccSpbrook stellaris_board_info * board, 697eea589ccSpbrook uint8_t *macaddr) 6989ee6e8bbSpbrook { 6999ee6e8bbSpbrook ssys_state *s; 7009ee6e8bbSpbrook 701b45c03f5SMarkus Armbruster s = g_new0(ssys_state, 1); 7029ee6e8bbSpbrook s->irq = irq; 7039ee6e8bbSpbrook s->board = board; 704eea589ccSpbrook /* Most devices come preprogrammed with a MAC address in the user data. */ 705eea589ccSpbrook s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16); 706eea589ccSpbrook s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16); 7079ee6e8bbSpbrook 7082c9b15caSPaolo Bonzini memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000); 7095699301fSBenoît Canet memory_region_add_subregion(get_system_memory(), base, &s->iomem); 7109ee6e8bbSpbrook ssys_reset(s); 711*1df2c9a2SPeter Xu vmstate_register(NULL, VMSTATE_INSTANCE_ID_ANY, &vmstate_stellaris_sys, s); 71281a322d4SGerd Hoffmann return 0; 7139ee6e8bbSpbrook } 7149ee6e8bbSpbrook 7159ee6e8bbSpbrook 7169ee6e8bbSpbrook /* I2C controller. */ 7179ee6e8bbSpbrook 718d94a4015SAndreas Färber #define TYPE_STELLARIS_I2C "stellaris-i2c" 719d94a4015SAndreas Färber #define STELLARIS_I2C(obj) \ 720d94a4015SAndreas Färber OBJECT_CHECK(stellaris_i2c_state, (obj), TYPE_STELLARIS_I2C) 721d94a4015SAndreas Färber 7229ee6e8bbSpbrook typedef struct { 723d94a4015SAndreas Färber SysBusDevice parent_obj; 724d94a4015SAndreas Färber 725a5c82852SAndreas Färber I2CBus *bus; 7269ee6e8bbSpbrook qemu_irq irq; 7278ea72f38SBenoît Canet MemoryRegion iomem; 7289ee6e8bbSpbrook uint32_t msa; 7299ee6e8bbSpbrook uint32_t mcs; 7309ee6e8bbSpbrook uint32_t mdr; 7319ee6e8bbSpbrook uint32_t mtpr; 7329ee6e8bbSpbrook uint32_t mimr; 7339ee6e8bbSpbrook uint32_t mris; 7349ee6e8bbSpbrook uint32_t mcr; 7359ee6e8bbSpbrook } stellaris_i2c_state; 7369ee6e8bbSpbrook 7379ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSY 0x01 7389ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ERROR 0x02 7399ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ADRACK 0x04 7409ee6e8bbSpbrook #define STELLARIS_I2C_MCS_DATACK 0x08 7419ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ARBLST 0x10 7429ee6e8bbSpbrook #define STELLARIS_I2C_MCS_IDLE 0x20 7439ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSBSY 0x40 7449ee6e8bbSpbrook 745a8170e5eSAvi Kivity static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset, 7468ea72f38SBenoît Canet unsigned size) 7479ee6e8bbSpbrook { 7489ee6e8bbSpbrook stellaris_i2c_state *s = (stellaris_i2c_state *)opaque; 7499ee6e8bbSpbrook 7509ee6e8bbSpbrook switch (offset) { 7519ee6e8bbSpbrook case 0x00: /* MSA */ 7529ee6e8bbSpbrook return s->msa; 7539ee6e8bbSpbrook case 0x04: /* MCS */ 7549ee6e8bbSpbrook /* We don't emulate timing, so the controller is never busy. */ 7559ee6e8bbSpbrook return s->mcs | STELLARIS_I2C_MCS_IDLE; 7569ee6e8bbSpbrook case 0x08: /* MDR */ 7579ee6e8bbSpbrook return s->mdr; 7589ee6e8bbSpbrook case 0x0c: /* MTPR */ 7599ee6e8bbSpbrook return s->mtpr; 7609ee6e8bbSpbrook case 0x10: /* MIMR */ 7619ee6e8bbSpbrook return s->mimr; 7629ee6e8bbSpbrook case 0x14: /* MRIS */ 7639ee6e8bbSpbrook return s->mris; 7649ee6e8bbSpbrook case 0x18: /* MMIS */ 7659ee6e8bbSpbrook return s->mris & s->mimr; 7669ee6e8bbSpbrook case 0x20: /* MCR */ 7679ee6e8bbSpbrook return s->mcr; 7689ee6e8bbSpbrook default: 769df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 770df3692e0SPeter Maydell "stellaris_i2c: read at bad offset 0x%x\n", (int)offset); 7719ee6e8bbSpbrook return 0; 7729ee6e8bbSpbrook } 7739ee6e8bbSpbrook } 7749ee6e8bbSpbrook 7759ee6e8bbSpbrook static void stellaris_i2c_update(stellaris_i2c_state *s) 7769ee6e8bbSpbrook { 7779ee6e8bbSpbrook int level; 7789ee6e8bbSpbrook 7799ee6e8bbSpbrook level = (s->mris & s->mimr) != 0; 7809ee6e8bbSpbrook qemu_set_irq(s->irq, level); 7819ee6e8bbSpbrook } 7829ee6e8bbSpbrook 783a8170e5eSAvi Kivity static void stellaris_i2c_write(void *opaque, hwaddr offset, 7848ea72f38SBenoît Canet uint64_t value, unsigned size) 7859ee6e8bbSpbrook { 7869ee6e8bbSpbrook stellaris_i2c_state *s = (stellaris_i2c_state *)opaque; 7879ee6e8bbSpbrook 7889ee6e8bbSpbrook switch (offset) { 7899ee6e8bbSpbrook case 0x00: /* MSA */ 7909ee6e8bbSpbrook s->msa = value & 0xff; 7919ee6e8bbSpbrook break; 7929ee6e8bbSpbrook case 0x04: /* MCS */ 7939ee6e8bbSpbrook if ((s->mcr & 0x10) == 0) { 7949ee6e8bbSpbrook /* Disabled. Do nothing. */ 7959ee6e8bbSpbrook break; 7969ee6e8bbSpbrook } 7979ee6e8bbSpbrook /* Grab the bus if this is starting a transfer. */ 7989ee6e8bbSpbrook if ((value & 2) && (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) { 7999ee6e8bbSpbrook if (i2c_start_transfer(s->bus, s->msa >> 1, s->msa & 1)) { 8009ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_ARBLST; 8019ee6e8bbSpbrook } else { 8029ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_ARBLST; 8039ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_BUSBSY; 8049ee6e8bbSpbrook } 8059ee6e8bbSpbrook } 8069ee6e8bbSpbrook /* If we don't have the bus then indicate an error. */ 8079ee6e8bbSpbrook if (!i2c_bus_busy(s->bus) 8089ee6e8bbSpbrook || (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) { 8099ee6e8bbSpbrook s->mcs |= STELLARIS_I2C_MCS_ERROR; 8109ee6e8bbSpbrook break; 8119ee6e8bbSpbrook } 8129ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_ERROR; 8139ee6e8bbSpbrook if (value & 1) { 8149ee6e8bbSpbrook /* Transfer a byte. */ 8159ee6e8bbSpbrook /* TODO: Handle errors. */ 8169ee6e8bbSpbrook if (s->msa & 1) { 8179ee6e8bbSpbrook /* Recv */ 81805f9f17eSCorey Minyard s->mdr = i2c_recv(s->bus); 8199ee6e8bbSpbrook } else { 8209ee6e8bbSpbrook /* Send */ 8219ee6e8bbSpbrook i2c_send(s->bus, s->mdr); 8229ee6e8bbSpbrook } 8239ee6e8bbSpbrook /* Raise an interrupt. */ 8249ee6e8bbSpbrook s->mris |= 1; 8259ee6e8bbSpbrook } 8269ee6e8bbSpbrook if (value & 4) { 8279ee6e8bbSpbrook /* Finish transfer. */ 8289ee6e8bbSpbrook i2c_end_transfer(s->bus); 8299ee6e8bbSpbrook s->mcs &= ~STELLARIS_I2C_MCS_BUSBSY; 8309ee6e8bbSpbrook } 8319ee6e8bbSpbrook break; 8329ee6e8bbSpbrook case 0x08: /* MDR */ 8339ee6e8bbSpbrook s->mdr = value & 0xff; 8349ee6e8bbSpbrook break; 8359ee6e8bbSpbrook case 0x0c: /* MTPR */ 8369ee6e8bbSpbrook s->mtpr = value & 0xff; 8379ee6e8bbSpbrook break; 8389ee6e8bbSpbrook case 0x10: /* MIMR */ 8399ee6e8bbSpbrook s->mimr = 1; 8409ee6e8bbSpbrook break; 8419ee6e8bbSpbrook case 0x1c: /* MICR */ 8429ee6e8bbSpbrook s->mris &= ~value; 8439ee6e8bbSpbrook break; 8449ee6e8bbSpbrook case 0x20: /* MCR */ 845df3692e0SPeter Maydell if (value & 1) { 8469492e4b2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 8479492e4b2SPhilippe Mathieu-Daudé "stellaris_i2c: Loopback not implemented\n"); 848df3692e0SPeter Maydell } 849df3692e0SPeter Maydell if (value & 0x20) { 850df3692e0SPeter Maydell qemu_log_mask(LOG_UNIMP, 8519492e4b2SPhilippe Mathieu-Daudé "stellaris_i2c: Slave mode not implemented\n"); 852df3692e0SPeter Maydell } 8539ee6e8bbSpbrook s->mcr = value & 0x31; 8549ee6e8bbSpbrook break; 8559ee6e8bbSpbrook default: 856df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 857df3692e0SPeter Maydell "stellaris_i2c: write at bad offset 0x%x\n", (int)offset); 8589ee6e8bbSpbrook } 8599ee6e8bbSpbrook stellaris_i2c_update(s); 8609ee6e8bbSpbrook } 8619ee6e8bbSpbrook 8629ee6e8bbSpbrook static void stellaris_i2c_reset(stellaris_i2c_state *s) 8639ee6e8bbSpbrook { 8649ee6e8bbSpbrook if (s->mcs & STELLARIS_I2C_MCS_BUSBSY) 8659ee6e8bbSpbrook i2c_end_transfer(s->bus); 8669ee6e8bbSpbrook 8679ee6e8bbSpbrook s->msa = 0; 8689ee6e8bbSpbrook s->mcs = 0; 8699ee6e8bbSpbrook s->mdr = 0; 8709ee6e8bbSpbrook s->mtpr = 1; 8719ee6e8bbSpbrook s->mimr = 0; 8729ee6e8bbSpbrook s->mris = 0; 8739ee6e8bbSpbrook s->mcr = 0; 8749ee6e8bbSpbrook stellaris_i2c_update(s); 8759ee6e8bbSpbrook } 8769ee6e8bbSpbrook 8778ea72f38SBenoît Canet static const MemoryRegionOps stellaris_i2c_ops = { 8788ea72f38SBenoît Canet .read = stellaris_i2c_read, 8798ea72f38SBenoît Canet .write = stellaris_i2c_write, 8808ea72f38SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 8819ee6e8bbSpbrook }; 8829ee6e8bbSpbrook 883ff269cd0SJuan Quintela static const VMStateDescription vmstate_stellaris_i2c = { 884ff269cd0SJuan Quintela .name = "stellaris_i2c", 885ff269cd0SJuan Quintela .version_id = 1, 886ff269cd0SJuan Quintela .minimum_version_id = 1, 887ff269cd0SJuan Quintela .fields = (VMStateField[]) { 888ff269cd0SJuan Quintela VMSTATE_UINT32(msa, stellaris_i2c_state), 889ff269cd0SJuan Quintela VMSTATE_UINT32(mcs, stellaris_i2c_state), 890ff269cd0SJuan Quintela VMSTATE_UINT32(mdr, stellaris_i2c_state), 891ff269cd0SJuan Quintela VMSTATE_UINT32(mtpr, stellaris_i2c_state), 892ff269cd0SJuan Quintela VMSTATE_UINT32(mimr, stellaris_i2c_state), 893ff269cd0SJuan Quintela VMSTATE_UINT32(mris, stellaris_i2c_state), 894ff269cd0SJuan Quintela VMSTATE_UINT32(mcr, stellaris_i2c_state), 895ff269cd0SJuan Quintela VMSTATE_END_OF_LIST() 89623e39294Spbrook } 897ff269cd0SJuan Quintela }; 89823e39294Spbrook 89915c4fff5Sxiaoqiang.zhao static void stellaris_i2c_init(Object *obj) 9009ee6e8bbSpbrook { 90115c4fff5Sxiaoqiang.zhao DeviceState *dev = DEVICE(obj); 90215c4fff5Sxiaoqiang.zhao stellaris_i2c_state *s = STELLARIS_I2C(obj); 90315c4fff5Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 904a5c82852SAndreas Färber I2CBus *bus; 9059ee6e8bbSpbrook 906d94a4015SAndreas Färber sysbus_init_irq(sbd, &s->irq); 907d94a4015SAndreas Färber bus = i2c_init_bus(dev, "i2c"); 9089ee6e8bbSpbrook s->bus = bus; 9099ee6e8bbSpbrook 91015c4fff5Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &stellaris_i2c_ops, s, 9118ea72f38SBenoît Canet "i2c", 0x1000); 912d94a4015SAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 9139ee6e8bbSpbrook /* ??? For now we only implement the master interface. */ 9149ee6e8bbSpbrook stellaris_i2c_reset(s); 9159ee6e8bbSpbrook } 9169ee6e8bbSpbrook 9179ee6e8bbSpbrook /* Analogue to Digital Converter. This is only partially implemented, 9189ee6e8bbSpbrook enough for applications that use a combined ADC and timer tick. */ 9199ee6e8bbSpbrook 9209ee6e8bbSpbrook #define STELLARIS_ADC_EM_CONTROLLER 0 9219ee6e8bbSpbrook #define STELLARIS_ADC_EM_COMP 1 9229ee6e8bbSpbrook #define STELLARIS_ADC_EM_EXTERNAL 4 9239ee6e8bbSpbrook #define STELLARIS_ADC_EM_TIMER 5 9249ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM0 6 9259ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM1 7 9269ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM2 8 9279ee6e8bbSpbrook 9289ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_EMPTY 0x0100 9299ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_FULL 0x1000 9309ee6e8bbSpbrook 9317df7f67aSAndreas Färber #define TYPE_STELLARIS_ADC "stellaris-adc" 9327df7f67aSAndreas Färber #define STELLARIS_ADC(obj) \ 9337df7f67aSAndreas Färber OBJECT_CHECK(stellaris_adc_state, (obj), TYPE_STELLARIS_ADC) 9347df7f67aSAndreas Färber 9357df7f67aSAndreas Färber typedef struct StellarisADCState { 9367df7f67aSAndreas Färber SysBusDevice parent_obj; 9377df7f67aSAndreas Färber 93871a2df05SBenoît Canet MemoryRegion iomem; 9399ee6e8bbSpbrook uint32_t actss; 9409ee6e8bbSpbrook uint32_t ris; 9419ee6e8bbSpbrook uint32_t im; 9429ee6e8bbSpbrook uint32_t emux; 9439ee6e8bbSpbrook uint32_t ostat; 9449ee6e8bbSpbrook uint32_t ustat; 9459ee6e8bbSpbrook uint32_t sspri; 9469ee6e8bbSpbrook uint32_t sac; 9479ee6e8bbSpbrook struct { 9489ee6e8bbSpbrook uint32_t state; 9499ee6e8bbSpbrook uint32_t data[16]; 9509ee6e8bbSpbrook } fifo[4]; 9519ee6e8bbSpbrook uint32_t ssmux[4]; 9529ee6e8bbSpbrook uint32_t ssctl[4]; 95323e39294Spbrook uint32_t noise; 9542c6554bcSPaul Brook qemu_irq irq[4]; 9559ee6e8bbSpbrook } stellaris_adc_state; 9569ee6e8bbSpbrook 9579ee6e8bbSpbrook static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n) 9589ee6e8bbSpbrook { 9599ee6e8bbSpbrook int tail; 9609ee6e8bbSpbrook 9619ee6e8bbSpbrook tail = s->fifo[n].state & 0xf; 9629ee6e8bbSpbrook if (s->fifo[n].state & STELLARIS_ADC_FIFO_EMPTY) { 9639ee6e8bbSpbrook s->ustat |= 1 << n; 9649ee6e8bbSpbrook } else { 9659ee6e8bbSpbrook s->fifo[n].state = (s->fifo[n].state & ~0xf) | ((tail + 1) & 0xf); 9669ee6e8bbSpbrook s->fifo[n].state &= ~STELLARIS_ADC_FIFO_FULL; 9679ee6e8bbSpbrook if (tail + 1 == ((s->fifo[n].state >> 4) & 0xf)) 9689ee6e8bbSpbrook s->fifo[n].state |= STELLARIS_ADC_FIFO_EMPTY; 9699ee6e8bbSpbrook } 9709ee6e8bbSpbrook return s->fifo[n].data[tail]; 9719ee6e8bbSpbrook } 9729ee6e8bbSpbrook 9739ee6e8bbSpbrook static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n, 9749ee6e8bbSpbrook uint32_t value) 9759ee6e8bbSpbrook { 9769ee6e8bbSpbrook int head; 9779ee6e8bbSpbrook 9782c6554bcSPaul Brook /* TODO: Real hardware has limited size FIFOs. We have a full 16 entry 9792c6554bcSPaul Brook FIFO fir each sequencer. */ 9809ee6e8bbSpbrook head = (s->fifo[n].state >> 4) & 0xf; 9819ee6e8bbSpbrook if (s->fifo[n].state & STELLARIS_ADC_FIFO_FULL) { 9829ee6e8bbSpbrook s->ostat |= 1 << n; 9839ee6e8bbSpbrook return; 9849ee6e8bbSpbrook } 9859ee6e8bbSpbrook s->fifo[n].data[head] = value; 9869ee6e8bbSpbrook head = (head + 1) & 0xf; 9879ee6e8bbSpbrook s->fifo[n].state &= ~STELLARIS_ADC_FIFO_EMPTY; 9889ee6e8bbSpbrook s->fifo[n].state = (s->fifo[n].state & ~0xf0) | (head << 4); 9899ee6e8bbSpbrook if ((s->fifo[n].state & 0xf) == head) 9909ee6e8bbSpbrook s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL; 9919ee6e8bbSpbrook } 9929ee6e8bbSpbrook 9939ee6e8bbSpbrook static void stellaris_adc_update(stellaris_adc_state *s) 9949ee6e8bbSpbrook { 9959ee6e8bbSpbrook int level; 9962c6554bcSPaul Brook int n; 9979ee6e8bbSpbrook 9982c6554bcSPaul Brook for (n = 0; n < 4; n++) { 9992c6554bcSPaul Brook level = (s->ris & s->im & (1 << n)) != 0; 10002c6554bcSPaul Brook qemu_set_irq(s->irq[n], level); 10012c6554bcSPaul Brook } 10029ee6e8bbSpbrook } 10039ee6e8bbSpbrook 10049ee6e8bbSpbrook static void stellaris_adc_trigger(void *opaque, int irq, int level) 10059ee6e8bbSpbrook { 10069ee6e8bbSpbrook stellaris_adc_state *s = (stellaris_adc_state *)opaque; 10072c6554bcSPaul Brook int n; 10089ee6e8bbSpbrook 10092c6554bcSPaul Brook for (n = 0; n < 4; n++) { 10102c6554bcSPaul Brook if ((s->actss & (1 << n)) == 0) { 10112c6554bcSPaul Brook continue; 10122c6554bcSPaul Brook } 10132c6554bcSPaul Brook 10142c6554bcSPaul Brook if (((s->emux >> (n * 4)) & 0xff) != 5) { 10152c6554bcSPaul Brook continue; 10169ee6e8bbSpbrook } 10179ee6e8bbSpbrook 101823e39294Spbrook /* Some applications use the ADC as a random number source, so introduce 101923e39294Spbrook some variation into the signal. */ 102023e39294Spbrook s->noise = s->noise * 314159 + 1; 10219ee6e8bbSpbrook /* ??? actual inputs not implemented. Return an arbitrary value. */ 10222c6554bcSPaul Brook stellaris_adc_fifo_write(s, n, 0x200 + ((s->noise >> 16) & 7)); 10232c6554bcSPaul Brook s->ris |= (1 << n); 10249ee6e8bbSpbrook stellaris_adc_update(s); 10259ee6e8bbSpbrook } 10262c6554bcSPaul Brook } 10279ee6e8bbSpbrook 10289ee6e8bbSpbrook static void stellaris_adc_reset(stellaris_adc_state *s) 10299ee6e8bbSpbrook { 10309ee6e8bbSpbrook int n; 10319ee6e8bbSpbrook 10329ee6e8bbSpbrook for (n = 0; n < 4; n++) { 10339ee6e8bbSpbrook s->ssmux[n] = 0; 10349ee6e8bbSpbrook s->ssctl[n] = 0; 10359ee6e8bbSpbrook s->fifo[n].state = STELLARIS_ADC_FIFO_EMPTY; 10369ee6e8bbSpbrook } 10379ee6e8bbSpbrook } 10389ee6e8bbSpbrook 1039a8170e5eSAvi Kivity static uint64_t stellaris_adc_read(void *opaque, hwaddr offset, 104071a2df05SBenoît Canet unsigned size) 10419ee6e8bbSpbrook { 10429ee6e8bbSpbrook stellaris_adc_state *s = (stellaris_adc_state *)opaque; 10439ee6e8bbSpbrook 10449ee6e8bbSpbrook /* TODO: Implement this. */ 10459ee6e8bbSpbrook if (offset >= 0x40 && offset < 0xc0) { 10469ee6e8bbSpbrook int n; 10479ee6e8bbSpbrook n = (offset - 0x40) >> 5; 10489ee6e8bbSpbrook switch (offset & 0x1f) { 10499ee6e8bbSpbrook case 0x00: /* SSMUX */ 10509ee6e8bbSpbrook return s->ssmux[n]; 10519ee6e8bbSpbrook case 0x04: /* SSCTL */ 10529ee6e8bbSpbrook return s->ssctl[n]; 10539ee6e8bbSpbrook case 0x08: /* SSFIFO */ 10549ee6e8bbSpbrook return stellaris_adc_fifo_read(s, n); 10559ee6e8bbSpbrook case 0x0c: /* SSFSTAT */ 10569ee6e8bbSpbrook return s->fifo[n].state; 10579ee6e8bbSpbrook default: 10589ee6e8bbSpbrook break; 10599ee6e8bbSpbrook } 10609ee6e8bbSpbrook } 10619ee6e8bbSpbrook switch (offset) { 10629ee6e8bbSpbrook case 0x00: /* ACTSS */ 10639ee6e8bbSpbrook return s->actss; 10649ee6e8bbSpbrook case 0x04: /* RIS */ 10659ee6e8bbSpbrook return s->ris; 10669ee6e8bbSpbrook case 0x08: /* IM */ 10679ee6e8bbSpbrook return s->im; 10689ee6e8bbSpbrook case 0x0c: /* ISC */ 10699ee6e8bbSpbrook return s->ris & s->im; 10709ee6e8bbSpbrook case 0x10: /* OSTAT */ 10719ee6e8bbSpbrook return s->ostat; 10729ee6e8bbSpbrook case 0x14: /* EMUX */ 10739ee6e8bbSpbrook return s->emux; 10749ee6e8bbSpbrook case 0x18: /* USTAT */ 10759ee6e8bbSpbrook return s->ustat; 10769ee6e8bbSpbrook case 0x20: /* SSPRI */ 10779ee6e8bbSpbrook return s->sspri; 10789ee6e8bbSpbrook case 0x30: /* SAC */ 10799ee6e8bbSpbrook return s->sac; 10809ee6e8bbSpbrook default: 1081df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 1082df3692e0SPeter Maydell "stellaris_adc: read at bad offset 0x%x\n", (int)offset); 10839ee6e8bbSpbrook return 0; 10849ee6e8bbSpbrook } 10859ee6e8bbSpbrook } 10869ee6e8bbSpbrook 1087a8170e5eSAvi Kivity static void stellaris_adc_write(void *opaque, hwaddr offset, 108871a2df05SBenoît Canet uint64_t value, unsigned size) 10899ee6e8bbSpbrook { 10909ee6e8bbSpbrook stellaris_adc_state *s = (stellaris_adc_state *)opaque; 10919ee6e8bbSpbrook 10929ee6e8bbSpbrook /* TODO: Implement this. */ 10939ee6e8bbSpbrook if (offset >= 0x40 && offset < 0xc0) { 10949ee6e8bbSpbrook int n; 10959ee6e8bbSpbrook n = (offset - 0x40) >> 5; 10969ee6e8bbSpbrook switch (offset & 0x1f) { 10979ee6e8bbSpbrook case 0x00: /* SSMUX */ 10989ee6e8bbSpbrook s->ssmux[n] = value & 0x33333333; 10999ee6e8bbSpbrook return; 11009ee6e8bbSpbrook case 0x04: /* SSCTL */ 11019ee6e8bbSpbrook if (value != 6) { 1102df3692e0SPeter Maydell qemu_log_mask(LOG_UNIMP, 1103df3692e0SPeter Maydell "ADC: Unimplemented sequence %" PRIx64 "\n", 11049ee6e8bbSpbrook value); 11059ee6e8bbSpbrook } 11069ee6e8bbSpbrook s->ssctl[n] = value; 11079ee6e8bbSpbrook return; 11089ee6e8bbSpbrook default: 11099ee6e8bbSpbrook break; 11109ee6e8bbSpbrook } 11119ee6e8bbSpbrook } 11129ee6e8bbSpbrook switch (offset) { 11139ee6e8bbSpbrook case 0x00: /* ACTSS */ 11149ee6e8bbSpbrook s->actss = value & 0xf; 11159ee6e8bbSpbrook break; 11169ee6e8bbSpbrook case 0x08: /* IM */ 11179ee6e8bbSpbrook s->im = value; 11189ee6e8bbSpbrook break; 11199ee6e8bbSpbrook case 0x0c: /* ISC */ 11209ee6e8bbSpbrook s->ris &= ~value; 11219ee6e8bbSpbrook break; 11229ee6e8bbSpbrook case 0x10: /* OSTAT */ 11239ee6e8bbSpbrook s->ostat &= ~value; 11249ee6e8bbSpbrook break; 11259ee6e8bbSpbrook case 0x14: /* EMUX */ 11269ee6e8bbSpbrook s->emux = value; 11279ee6e8bbSpbrook break; 11289ee6e8bbSpbrook case 0x18: /* USTAT */ 11299ee6e8bbSpbrook s->ustat &= ~value; 11309ee6e8bbSpbrook break; 11319ee6e8bbSpbrook case 0x20: /* SSPRI */ 11329ee6e8bbSpbrook s->sspri = value; 11339ee6e8bbSpbrook break; 11349ee6e8bbSpbrook case 0x28: /* PSSI */ 11359492e4b2SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented\n"); 11369ee6e8bbSpbrook break; 11379ee6e8bbSpbrook case 0x30: /* SAC */ 11389ee6e8bbSpbrook s->sac = value; 11399ee6e8bbSpbrook break; 11409ee6e8bbSpbrook default: 1141df3692e0SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, 1142df3692e0SPeter Maydell "stellaris_adc: write at bad offset 0x%x\n", (int)offset); 11439ee6e8bbSpbrook } 11449ee6e8bbSpbrook stellaris_adc_update(s); 11459ee6e8bbSpbrook } 11469ee6e8bbSpbrook 114771a2df05SBenoît Canet static const MemoryRegionOps stellaris_adc_ops = { 114871a2df05SBenoît Canet .read = stellaris_adc_read, 114971a2df05SBenoît Canet .write = stellaris_adc_write, 115071a2df05SBenoît Canet .endianness = DEVICE_NATIVE_ENDIAN, 11519ee6e8bbSpbrook }; 11529ee6e8bbSpbrook 1153cf1d31dcSJuan Quintela static const VMStateDescription vmstate_stellaris_adc = { 1154cf1d31dcSJuan Quintela .name = "stellaris_adc", 1155cf1d31dcSJuan Quintela .version_id = 1, 1156cf1d31dcSJuan Quintela .minimum_version_id = 1, 1157cf1d31dcSJuan Quintela .fields = (VMStateField[]) { 1158cf1d31dcSJuan Quintela VMSTATE_UINT32(actss, stellaris_adc_state), 1159cf1d31dcSJuan Quintela VMSTATE_UINT32(ris, stellaris_adc_state), 1160cf1d31dcSJuan Quintela VMSTATE_UINT32(im, stellaris_adc_state), 1161cf1d31dcSJuan Quintela VMSTATE_UINT32(emux, stellaris_adc_state), 1162cf1d31dcSJuan Quintela VMSTATE_UINT32(ostat, stellaris_adc_state), 1163cf1d31dcSJuan Quintela VMSTATE_UINT32(ustat, stellaris_adc_state), 1164cf1d31dcSJuan Quintela VMSTATE_UINT32(sspri, stellaris_adc_state), 1165cf1d31dcSJuan Quintela VMSTATE_UINT32(sac, stellaris_adc_state), 1166cf1d31dcSJuan Quintela VMSTATE_UINT32(fifo[0].state, stellaris_adc_state), 1167cf1d31dcSJuan Quintela VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16), 1168cf1d31dcSJuan Quintela VMSTATE_UINT32(ssmux[0], stellaris_adc_state), 1169cf1d31dcSJuan Quintela VMSTATE_UINT32(ssctl[0], stellaris_adc_state), 1170cf1d31dcSJuan Quintela VMSTATE_UINT32(fifo[1].state, stellaris_adc_state), 1171cf1d31dcSJuan Quintela VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16), 1172cf1d31dcSJuan Quintela VMSTATE_UINT32(ssmux[1], stellaris_adc_state), 1173cf1d31dcSJuan Quintela VMSTATE_UINT32(ssctl[1], stellaris_adc_state), 1174cf1d31dcSJuan Quintela VMSTATE_UINT32(fifo[2].state, stellaris_adc_state), 1175cf1d31dcSJuan Quintela VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16), 1176cf1d31dcSJuan Quintela VMSTATE_UINT32(ssmux[2], stellaris_adc_state), 1177cf1d31dcSJuan Quintela VMSTATE_UINT32(ssctl[2], stellaris_adc_state), 1178cf1d31dcSJuan Quintela VMSTATE_UINT32(fifo[3].state, stellaris_adc_state), 1179cf1d31dcSJuan Quintela VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16), 1180cf1d31dcSJuan Quintela VMSTATE_UINT32(ssmux[3], stellaris_adc_state), 1181cf1d31dcSJuan Quintela VMSTATE_UINT32(ssctl[3], stellaris_adc_state), 1182cf1d31dcSJuan Quintela VMSTATE_UINT32(noise, stellaris_adc_state), 1183cf1d31dcSJuan Quintela VMSTATE_END_OF_LIST() 118423e39294Spbrook } 1185cf1d31dcSJuan Quintela }; 118623e39294Spbrook 118715c4fff5Sxiaoqiang.zhao static void stellaris_adc_init(Object *obj) 11889ee6e8bbSpbrook { 118915c4fff5Sxiaoqiang.zhao DeviceState *dev = DEVICE(obj); 119015c4fff5Sxiaoqiang.zhao stellaris_adc_state *s = STELLARIS_ADC(obj); 119115c4fff5Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 11922c6554bcSPaul Brook int n; 11939ee6e8bbSpbrook 11942c6554bcSPaul Brook for (n = 0; n < 4; n++) { 11957df7f67aSAndreas Färber sysbus_init_irq(sbd, &s->irq[n]); 11962c6554bcSPaul Brook } 11979ee6e8bbSpbrook 119815c4fff5Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &stellaris_adc_ops, s, 119971a2df05SBenoît Canet "adc", 0x1000); 12007df7f67aSAndreas Färber sysbus_init_mmio(sbd, &s->iomem); 12019ee6e8bbSpbrook stellaris_adc_reset(s); 12027df7f67aSAndreas Färber qdev_init_gpio_in(dev, stellaris_adc_trigger, 1); 12039ee6e8bbSpbrook } 12049ee6e8bbSpbrook 1205d69ffb5bSMichael Davidsaver static 1206d69ffb5bSMichael Davidsaver void do_sys_reset(void *opaque, int n, int level) 1207d69ffb5bSMichael Davidsaver { 1208d69ffb5bSMichael Davidsaver if (level) { 1209cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 1210d69ffb5bSMichael Davidsaver } 1211d69ffb5bSMichael Davidsaver } 1212d69ffb5bSMichael Davidsaver 12139ee6e8bbSpbrook /* Board init. */ 12149ee6e8bbSpbrook static stellaris_board_info stellaris_boards[] = { 12159ee6e8bbSpbrook { "LM3S811EVB", 12169ee6e8bbSpbrook 0, 12179ee6e8bbSpbrook 0x0032000e, 12189ee6e8bbSpbrook 0x001f001f, /* dc0 */ 12199ee6e8bbSpbrook 0x001132bf, 12209ee6e8bbSpbrook 0x01071013, 12219ee6e8bbSpbrook 0x3f0f01ff, 12229ee6e8bbSpbrook 0x0000001f, 1223cf0dbb21Spbrook BP_OLED_I2C 12249ee6e8bbSpbrook }, 12259ee6e8bbSpbrook { "LM3S6965EVB", 12269ee6e8bbSpbrook 0x10010002, 12279ee6e8bbSpbrook 0x1073402e, 12289ee6e8bbSpbrook 0x00ff007f, /* dc0 */ 12299ee6e8bbSpbrook 0x001133ff, 12309ee6e8bbSpbrook 0x030f5317, 12319ee6e8bbSpbrook 0x0f0f87ff, 12329ee6e8bbSpbrook 0x5000007f, 1233cf0dbb21Spbrook BP_OLED_SSI | BP_GAMEPAD 12349ee6e8bbSpbrook } 12359ee6e8bbSpbrook }; 12369ee6e8bbSpbrook 1237ba1ba5ccSIgor Mammedov static void stellaris_init(MachineState *ms, stellaris_board_info *board) 12389ee6e8bbSpbrook { 12399ee6e8bbSpbrook static const int uart_irq[] = {5, 6, 33, 34}; 12409ee6e8bbSpbrook static const int timer_irq[] = {19, 21, 23, 35}; 12419ee6e8bbSpbrook static const uint32_t gpio_addr[7] = 12429ee6e8bbSpbrook { 0x40004000, 0x40005000, 0x40006000, 0x40007000, 12439ee6e8bbSpbrook 0x40024000, 0x40025000, 0x40026000}; 12449ee6e8bbSpbrook static const int gpio_irq[7] = {0, 1, 2, 3, 4, 30, 31}; 12459ee6e8bbSpbrook 1246394c8bbfSPeter Maydell /* Memory map of SoC devices, from 1247394c8bbfSPeter Maydell * Stellaris LM3S6965 Microcontroller Data Sheet (rev I) 1248394c8bbfSPeter Maydell * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf 1249394c8bbfSPeter Maydell * 1250566528f8SMichel Heily * 40000000 wdtimer 1251394c8bbfSPeter Maydell * 40002000 i2c (unimplemented) 1252394c8bbfSPeter Maydell * 40004000 GPIO 1253394c8bbfSPeter Maydell * 40005000 GPIO 1254394c8bbfSPeter Maydell * 40006000 GPIO 1255394c8bbfSPeter Maydell * 40007000 GPIO 1256394c8bbfSPeter Maydell * 40008000 SSI 1257394c8bbfSPeter Maydell * 4000c000 UART 1258394c8bbfSPeter Maydell * 4000d000 UART 1259394c8bbfSPeter Maydell * 4000e000 UART 1260394c8bbfSPeter Maydell * 40020000 i2c 1261394c8bbfSPeter Maydell * 40021000 i2c (unimplemented) 1262394c8bbfSPeter Maydell * 40024000 GPIO 1263394c8bbfSPeter Maydell * 40025000 GPIO 1264394c8bbfSPeter Maydell * 40026000 GPIO 1265394c8bbfSPeter Maydell * 40028000 PWM (unimplemented) 1266394c8bbfSPeter Maydell * 4002c000 QEI (unimplemented) 1267394c8bbfSPeter Maydell * 4002d000 QEI (unimplemented) 1268394c8bbfSPeter Maydell * 40030000 gptimer 1269394c8bbfSPeter Maydell * 40031000 gptimer 1270394c8bbfSPeter Maydell * 40032000 gptimer 1271394c8bbfSPeter Maydell * 40033000 gptimer 1272394c8bbfSPeter Maydell * 40038000 ADC 1273394c8bbfSPeter Maydell * 4003c000 analogue comparator (unimplemented) 1274394c8bbfSPeter Maydell * 40048000 ethernet 1275394c8bbfSPeter Maydell * 400fc000 hibernation module (unimplemented) 1276394c8bbfSPeter Maydell * 400fd000 flash memory control (unimplemented) 1277394c8bbfSPeter Maydell * 400fe000 system control 1278394c8bbfSPeter Maydell */ 1279394c8bbfSPeter Maydell 128020c59c38SMichael Davidsaver DeviceState *gpio_dev[7], *nvic; 128140905a6aSPaul Brook qemu_irq gpio_in[7][8]; 128240905a6aSPaul Brook qemu_irq gpio_out[7][8]; 12839ee6e8bbSpbrook qemu_irq adc; 12849ee6e8bbSpbrook int sram_size; 12859ee6e8bbSpbrook int flash_size; 1286a5c82852SAndreas Färber I2CBus *i2c; 128740905a6aSPaul Brook DeviceState *dev; 12889ee6e8bbSpbrook int i; 128940905a6aSPaul Brook int j; 12909ee6e8bbSpbrook 1291fe6ac447SAlistair Francis MemoryRegion *sram = g_new(MemoryRegion, 1); 1292fe6ac447SAlistair Francis MemoryRegion *flash = g_new(MemoryRegion, 1); 1293fe6ac447SAlistair Francis MemoryRegion *system_memory = get_system_memory(); 1294fe6ac447SAlistair Francis 1295fe6ac447SAlistair Francis flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024; 1296fe6ac447SAlistair Francis sram_size = ((board->dc0 >> 18) + 1) * 1024; 1297fe6ac447SAlistair Francis 1298fe6ac447SAlistair Francis /* Flash programming is done via the SCU, so pretend it is ROM. */ 129998a99ce0SPeter Maydell memory_region_init_ram(flash, NULL, "stellaris.flash", flash_size, 1300f8ed85acSMarkus Armbruster &error_fatal); 1301fe6ac447SAlistair Francis memory_region_set_readonly(flash, true); 1302fe6ac447SAlistair Francis memory_region_add_subregion(system_memory, 0, flash); 1303fe6ac447SAlistair Francis 130498a99ce0SPeter Maydell memory_region_init_ram(sram, NULL, "stellaris.sram", sram_size, 1305f8ed85acSMarkus Armbruster &error_fatal); 1306fe6ac447SAlistair Francis memory_region_add_subregion(system_memory, 0x20000000, sram); 1307fe6ac447SAlistair Francis 1308f04d4465SPeter Maydell nvic = qdev_create(NULL, TYPE_ARMV7M); 1309f04d4465SPeter Maydell qdev_prop_set_uint32(nvic, "num-irq", NUM_IRQ_LINES); 1310f04d4465SPeter Maydell qdev_prop_set_string(nvic, "cpu-type", ms->cpu_type); 1311a1c5a062SStefan Hajnoczi qdev_prop_set_bit(nvic, "enable-bitband", true); 1312f04d4465SPeter Maydell object_property_set_link(OBJECT(nvic), OBJECT(get_system_memory()), 1313f04d4465SPeter Maydell "memory", &error_abort); 1314f04d4465SPeter Maydell /* This will exit with an error if the user passed us a bad cpu_type */ 1315f04d4465SPeter Maydell qdev_init_nofail(nvic); 13169ee6e8bbSpbrook 1317d69ffb5bSMichael Davidsaver qdev_connect_gpio_out_named(nvic, "SYSRESETREQ", 0, 1318d69ffb5bSMichael Davidsaver qemu_allocate_irq(&do_sys_reset, NULL, 0)); 1319d69ffb5bSMichael Davidsaver 13209ee6e8bbSpbrook if (board->dc1 & (1 << 16)) { 13217df7f67aSAndreas Färber dev = sysbus_create_varargs(TYPE_STELLARIS_ADC, 0x40038000, 132220c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 14), 132320c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 15), 132420c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 16), 132520c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 17), 132620c59c38SMichael Davidsaver NULL); 132740905a6aSPaul Brook adc = qdev_get_gpio_in(dev, 0); 13289ee6e8bbSpbrook } else { 13299ee6e8bbSpbrook adc = NULL; 13309ee6e8bbSpbrook } 13319ee6e8bbSpbrook for (i = 0; i < 4; i++) { 13329ee6e8bbSpbrook if (board->dc2 & (0x10000 << i)) { 13338ef1d394SAndreas Färber dev = sysbus_create_simple(TYPE_STELLARIS_GPTM, 133440905a6aSPaul Brook 0x40030000 + i * 0x1000, 133520c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, timer_irq[i])); 133640905a6aSPaul Brook /* TODO: This is incorrect, but we get away with it because 133740905a6aSPaul Brook the ADC output is only ever pulsed. */ 133840905a6aSPaul Brook qdev_connect_gpio_out(dev, 0, adc); 13399ee6e8bbSpbrook } 13409ee6e8bbSpbrook } 13419ee6e8bbSpbrook 134220c59c38SMichael Davidsaver stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28), 134320c59c38SMichael Davidsaver board, nd_table[0].macaddr.a); 13449ee6e8bbSpbrook 1345566528f8SMichel Heily 1346566528f8SMichel Heily if (board->dc1 & (1 << 3)) { /* watchdog present */ 1347566528f8SMichel Heily dev = qdev_create(NULL, TYPE_LUMINARY_WATCHDOG); 1348566528f8SMichel Heily 1349566528f8SMichel Heily /* system_clock_scale is valid now */ 1350566528f8SMichel Heily uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale; 1351566528f8SMichel Heily qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk); 1352566528f8SMichel Heily 1353566528f8SMichel Heily qdev_init_nofail(dev); 1354566528f8SMichel Heily sysbus_mmio_map(SYS_BUS_DEVICE(dev), 1355566528f8SMichel Heily 0, 1356566528f8SMichel Heily 0x40000000u); 1357566528f8SMichel Heily sysbus_connect_irq(SYS_BUS_DEVICE(dev), 1358566528f8SMichel Heily 0, 1359566528f8SMichel Heily qdev_get_gpio_in(nvic, 18)); 1360566528f8SMichel Heily } 1361566528f8SMichel Heily 1362566528f8SMichel Heily 13639ee6e8bbSpbrook for (i = 0; i < 7; i++) { 13649ee6e8bbSpbrook if (board->dc4 & (1 << i)) { 13657063f49fSPeter Maydell gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i], 136620c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 136720c59c38SMichael Davidsaver gpio_irq[i])); 136840905a6aSPaul Brook for (j = 0; j < 8; j++) { 136940905a6aSPaul Brook gpio_in[i][j] = qdev_get_gpio_in(gpio_dev[i], j); 137040905a6aSPaul Brook gpio_out[i][j] = NULL; 137140905a6aSPaul Brook } 13729ee6e8bbSpbrook } 13739ee6e8bbSpbrook } 13749ee6e8bbSpbrook 13759ee6e8bbSpbrook if (board->dc2 & (1 << 12)) { 137620c59c38SMichael Davidsaver dev = sysbus_create_simple(TYPE_STELLARIS_I2C, 0x40020000, 137720c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 8)); 1378a5c82852SAndreas Färber i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); 1379cf0dbb21Spbrook if (board->peripherals & BP_OLED_I2C) { 1380d2199005SPaul Brook i2c_create_slave(i2c, "ssd0303", 0x3d); 13819ee6e8bbSpbrook } 13829ee6e8bbSpbrook } 13839ee6e8bbSpbrook 13849ee6e8bbSpbrook for (i = 0; i < 4; i++) { 13859ee6e8bbSpbrook if (board->dc2 & (1 << i)) { 1386f0d1d2c1Sxiaoqiang zhao pl011_luminary_create(0x4000c000 + i * 0x1000, 1387f0d1d2c1Sxiaoqiang zhao qdev_get_gpio_in(nvic, uart_irq[i]), 13889bca0edbSPeter Maydell serial_hd(i)); 13899ee6e8bbSpbrook } 13909ee6e8bbSpbrook } 13919ee6e8bbSpbrook if (board->dc2 & (1 << 4)) { 139220c59c38SMichael Davidsaver dev = sysbus_create_simple("pl022", 0x40008000, 139320c59c38SMichael Davidsaver qdev_get_gpio_in(nvic, 7)); 1394cf0dbb21Spbrook if (board->peripherals & BP_OLED_SSI) { 13955493e33fSPaul Brook void *bus; 13968120e714SPeter A. G. Crosthwaite DeviceState *sddev; 13978120e714SPeter A. G. Crosthwaite DeviceState *ssddev; 1398775616c3Spbrook 13998120e714SPeter A. G. Crosthwaite /* Some boards have both an OLED controller and SD card connected to 14008120e714SPeter A. G. Crosthwaite * the same SSI port, with the SD card chip select connected to a 14018120e714SPeter A. G. Crosthwaite * GPIO pin. Technically the OLED chip select is connected to the 14028120e714SPeter A. G. Crosthwaite * SSI Fss pin. We do not bother emulating that as both devices 14038120e714SPeter A. G. Crosthwaite * should never be selected simultaneously, and our OLED controller 14048120e714SPeter A. G. Crosthwaite * ignores stray 0xff commands that occur when deselecting the SD 14058120e714SPeter A. G. Crosthwaite * card. 14068120e714SPeter A. G. Crosthwaite */ 14075493e33fSPaul Brook bus = qdev_get_child_bus(dev, "ssi"); 1408775616c3Spbrook 14098120e714SPeter A. G. Crosthwaite sddev = ssi_create_slave(bus, "ssi-sd"); 14108120e714SPeter A. G. Crosthwaite ssddev = ssi_create_slave(bus, "ssd0323"); 1411de77914eSPeter Crosthwaite gpio_out[GPIO_D][0] = qemu_irq_split( 1412de77914eSPeter Crosthwaite qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0), 1413de77914eSPeter Crosthwaite qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0)); 1414de77914eSPeter Crosthwaite gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0); 14155493e33fSPaul Brook 1416775616c3Spbrook /* Make sure the select pin is high. */ 1417775616c3Spbrook qemu_irq_raise(gpio_out[GPIO_D][0]); 14189ee6e8bbSpbrook } 14199ee6e8bbSpbrook } 1420a5580466SPaul Brook if (board->dc4 & (1 << 28)) { 1421a5580466SPaul Brook DeviceState *enet; 1422a5580466SPaul Brook 1423a5580466SPaul Brook qemu_check_nic_model(&nd_table[0], "stellaris"); 1424a5580466SPaul Brook 1425a5580466SPaul Brook enet = qdev_create(NULL, "stellaris_enet"); 1426540f006aSGerd Hoffmann qdev_set_nic_properties(enet, &nd_table[0]); 1427e23a1b33SMarkus Armbruster qdev_init_nofail(enet); 14281356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(enet), 0, 0x40048000); 142920c59c38SMichael Davidsaver sysbus_connect_irq(SYS_BUS_DEVICE(enet), 0, qdev_get_gpio_in(nvic, 42)); 1430a5580466SPaul Brook } 1431cf0dbb21Spbrook if (board->peripherals & BP_GAMEPAD) { 1432cf0dbb21Spbrook qemu_irq gpad_irq[5]; 1433cf0dbb21Spbrook static const int gpad_keycode[5] = { 0xc8, 0xd0, 0xcb, 0xcd, 0x1d }; 1434cf0dbb21Spbrook 1435cf0dbb21Spbrook gpad_irq[0] = qemu_irq_invert(gpio_in[GPIO_E][0]); /* up */ 1436cf0dbb21Spbrook gpad_irq[1] = qemu_irq_invert(gpio_in[GPIO_E][1]); /* down */ 1437cf0dbb21Spbrook gpad_irq[2] = qemu_irq_invert(gpio_in[GPIO_E][2]); /* left */ 1438cf0dbb21Spbrook gpad_irq[3] = qemu_irq_invert(gpio_in[GPIO_E][3]); /* right */ 1439cf0dbb21Spbrook gpad_irq[4] = qemu_irq_invert(gpio_in[GPIO_F][1]); /* select */ 1440cf0dbb21Spbrook 1441cf0dbb21Spbrook stellaris_gamepad_init(5, gpad_irq, gpad_keycode); 1442cf0dbb21Spbrook } 144340905a6aSPaul Brook for (i = 0; i < 7; i++) { 144440905a6aSPaul Brook if (board->dc4 & (1 << i)) { 144540905a6aSPaul Brook for (j = 0; j < 8; j++) { 144640905a6aSPaul Brook if (gpio_out[i][j]) { 144740905a6aSPaul Brook qdev_connect_gpio_out(gpio_dev[i], j, gpio_out[i][j]); 144840905a6aSPaul Brook } 144940905a6aSPaul Brook } 145040905a6aSPaul Brook } 145140905a6aSPaul Brook } 1452aecfbbc9SPeter Maydell 1453aecfbbc9SPeter Maydell /* Add dummy regions for the devices we don't implement yet, 1454aecfbbc9SPeter Maydell * so guest accesses don't cause unlogged crashes. 1455aecfbbc9SPeter Maydell */ 1456aecfbbc9SPeter Maydell create_unimplemented_device("i2c-0", 0x40002000, 0x1000); 1457aecfbbc9SPeter Maydell create_unimplemented_device("i2c-2", 0x40021000, 0x1000); 1458aecfbbc9SPeter Maydell create_unimplemented_device("PWM", 0x40028000, 0x1000); 1459aecfbbc9SPeter Maydell create_unimplemented_device("QEI-0", 0x4002c000, 0x1000); 1460aecfbbc9SPeter Maydell create_unimplemented_device("QEI-1", 0x4002d000, 0x1000); 1461aecfbbc9SPeter Maydell create_unimplemented_device("analogue-comparator", 0x4003c000, 0x1000); 1462aecfbbc9SPeter Maydell create_unimplemented_device("hibernation", 0x400fc000, 0x1000); 1463aecfbbc9SPeter Maydell create_unimplemented_device("flash-control", 0x400fd000, 0x1000); 1464f04d4465SPeter Maydell 1465f04d4465SPeter Maydell armv7m_load_kernel(ARM_CPU(first_cpu), ms->kernel_filename, flash_size); 14669ee6e8bbSpbrook } 14679ee6e8bbSpbrook 14689ee6e8bbSpbrook /* FIXME: Figure out how to generate these from stellaris_boards. */ 14693ef96221SMarcel Apfelbaum static void lm3s811evb_init(MachineState *machine) 14709ee6e8bbSpbrook { 1471ba1ba5ccSIgor Mammedov stellaris_init(machine, &stellaris_boards[0]); 14729ee6e8bbSpbrook } 14739ee6e8bbSpbrook 14743ef96221SMarcel Apfelbaum static void lm3s6965evb_init(MachineState *machine) 14759ee6e8bbSpbrook { 1476ba1ba5ccSIgor Mammedov stellaris_init(machine, &stellaris_boards[1]); 14779ee6e8bbSpbrook } 14789ee6e8bbSpbrook 14798a661aeaSAndreas Färber static void lm3s811evb_class_init(ObjectClass *oc, void *data) 1480f80f9ec9SAnthony Liguori { 14818a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 14828a661aeaSAndreas Färber 1483e264d29dSEduardo Habkost mc->desc = "Stellaris LM3S811EVB"; 1484e264d29dSEduardo Habkost mc->init = lm3s811evb_init; 14854672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 1486ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 1487f80f9ec9SAnthony Liguori } 1488f80f9ec9SAnthony Liguori 14898a661aeaSAndreas Färber static const TypeInfo lm3s811evb_type = { 14908a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("lm3s811evb"), 14918a661aeaSAndreas Färber .parent = TYPE_MACHINE, 14928a661aeaSAndreas Färber .class_init = lm3s811evb_class_init, 14938a661aeaSAndreas Färber }; 1494e264d29dSEduardo Habkost 14958a661aeaSAndreas Färber static void lm3s6965evb_class_init(ObjectClass *oc, void *data) 1496e264d29dSEduardo Habkost { 14978a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 14988a661aeaSAndreas Färber 1499e264d29dSEduardo Habkost mc->desc = "Stellaris LM3S6965EVB"; 1500e264d29dSEduardo Habkost mc->init = lm3s6965evb_init; 15014672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 1502ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3"); 1503e264d29dSEduardo Habkost } 1504e264d29dSEduardo Habkost 15058a661aeaSAndreas Färber static const TypeInfo lm3s6965evb_type = { 15068a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("lm3s6965evb"), 15078a661aeaSAndreas Färber .parent = TYPE_MACHINE, 15088a661aeaSAndreas Färber .class_init = lm3s6965evb_class_init, 15098a661aeaSAndreas Färber }; 15108a661aeaSAndreas Färber 15118a661aeaSAndreas Färber static void stellaris_machine_init(void) 15128a661aeaSAndreas Färber { 15138a661aeaSAndreas Färber type_register_static(&lm3s811evb_type); 15148a661aeaSAndreas Färber type_register_static(&lm3s6965evb_type); 15158a661aeaSAndreas Färber } 15168a661aeaSAndreas Färber 15170e6aac87SEduardo Habkost type_init(stellaris_machine_init) 1518f80f9ec9SAnthony Liguori 1519999e12bbSAnthony Liguori static void stellaris_i2c_class_init(ObjectClass *klass, void *data) 1520999e12bbSAnthony Liguori { 152115c4fff5Sxiaoqiang.zhao DeviceClass *dc = DEVICE_CLASS(klass); 1522999e12bbSAnthony Liguori 152315c4fff5Sxiaoqiang.zhao dc->vmsd = &vmstate_stellaris_i2c; 1524999e12bbSAnthony Liguori } 1525999e12bbSAnthony Liguori 15268c43a6f0SAndreas Färber static const TypeInfo stellaris_i2c_info = { 1527d94a4015SAndreas Färber .name = TYPE_STELLARIS_I2C, 152839bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 152939bffca2SAnthony Liguori .instance_size = sizeof(stellaris_i2c_state), 153015c4fff5Sxiaoqiang.zhao .instance_init = stellaris_i2c_init, 1531999e12bbSAnthony Liguori .class_init = stellaris_i2c_class_init, 1532999e12bbSAnthony Liguori }; 1533999e12bbSAnthony Liguori 1534999e12bbSAnthony Liguori static void stellaris_gptm_class_init(ObjectClass *klass, void *data) 1535999e12bbSAnthony Liguori { 153615c4fff5Sxiaoqiang.zhao DeviceClass *dc = DEVICE_CLASS(klass); 1537999e12bbSAnthony Liguori 153815c4fff5Sxiaoqiang.zhao dc->vmsd = &vmstate_stellaris_gptm; 1539999e12bbSAnthony Liguori } 1540999e12bbSAnthony Liguori 15418c43a6f0SAndreas Färber static const TypeInfo stellaris_gptm_info = { 15428ef1d394SAndreas Färber .name = TYPE_STELLARIS_GPTM, 154339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 154439bffca2SAnthony Liguori .instance_size = sizeof(gptm_state), 154515c4fff5Sxiaoqiang.zhao .instance_init = stellaris_gptm_init, 1546999e12bbSAnthony Liguori .class_init = stellaris_gptm_class_init, 1547999e12bbSAnthony Liguori }; 1548999e12bbSAnthony Liguori 1549999e12bbSAnthony Liguori static void stellaris_adc_class_init(ObjectClass *klass, void *data) 1550999e12bbSAnthony Liguori { 155115c4fff5Sxiaoqiang.zhao DeviceClass *dc = DEVICE_CLASS(klass); 1552999e12bbSAnthony Liguori 155315c4fff5Sxiaoqiang.zhao dc->vmsd = &vmstate_stellaris_adc; 1554999e12bbSAnthony Liguori } 1555999e12bbSAnthony Liguori 15568c43a6f0SAndreas Färber static const TypeInfo stellaris_adc_info = { 15577df7f67aSAndreas Färber .name = TYPE_STELLARIS_ADC, 155839bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 155939bffca2SAnthony Liguori .instance_size = sizeof(stellaris_adc_state), 156015c4fff5Sxiaoqiang.zhao .instance_init = stellaris_adc_init, 1561999e12bbSAnthony Liguori .class_init = stellaris_adc_class_init, 1562999e12bbSAnthony Liguori }; 1563999e12bbSAnthony Liguori 156483f7d43aSAndreas Färber static void stellaris_register_types(void) 15651de9610cSPaul Brook { 156639bffca2SAnthony Liguori type_register_static(&stellaris_i2c_info); 156739bffca2SAnthony Liguori type_register_static(&stellaris_gptm_info); 156839bffca2SAnthony Liguori type_register_static(&stellaris_adc_info); 15691de9610cSPaul Brook } 15701de9610cSPaul Brook 157183f7d43aSAndreas Färber type_init(stellaris_register_types) 1572