xref: /qemu/hw/arm/stellaris.c (revision 1373b15bb55e46b067f84f70c60d3d03af62fd62)
19ee6e8bbSpbrook /*
21654b2d6Saurel32  * Luminary Micro Stellaris peripherals
39ee6e8bbSpbrook  *
49ee6e8bbSpbrook  * Copyright (c) 2006 CodeSourcery.
59ee6e8bbSpbrook  * Written by Paul Brook
69ee6e8bbSpbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
89ee6e8bbSpbrook  */
99ee6e8bbSpbrook 
1012b16722SPeter Maydell #include "qemu/osdep.h"
11da34e65cSMarkus Armbruster #include "qapi/error.h"
1283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
138fd06719SAlistair Francis #include "hw/ssi/ssi.h"
1412ec8bd5SPeter Maydell #include "hw/arm/boot.h"
151de7afc9SPaolo Bonzini #include "qemu/timer.h"
160d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
171422e32dSPaolo Bonzini #include "net/net.h"
1883c9f4caSPaolo Bonzini #include "hw/boards.h"
1903dd024fSPaolo Bonzini #include "qemu/log.h"
20022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
2154d31236SMarkus Armbruster #include "sysemu/runstate.h"
22d69ffb5bSMichael Davidsaver #include "sysemu/sysemu.h"
23f04d4465SPeter Maydell #include "hw/arm/armv7m.h"
24f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h"
2598fa3327SPhilippe Mathieu-Daudé #include "hw/input/gamepad.h"
2664552b6bSMarkus Armbruster #include "hw/irq.h"
27566528f8SMichel Heily #include "hw/watchdog/cmsdk-apb-watchdog.h"
28d6454270SMarkus Armbruster #include "migration/vmstate.h"
29aecfbbc9SPeter Maydell #include "hw/misc/unimp.h"
30ba1ba5ccSIgor Mammedov #include "cpu.h"
319ee6e8bbSpbrook 
32cf0dbb21Spbrook #define GPIO_A 0
33cf0dbb21Spbrook #define GPIO_B 1
34cf0dbb21Spbrook #define GPIO_C 2
35cf0dbb21Spbrook #define GPIO_D 3
36cf0dbb21Spbrook #define GPIO_E 4
37cf0dbb21Spbrook #define GPIO_F 5
38cf0dbb21Spbrook #define GPIO_G 6
39cf0dbb21Spbrook 
40cf0dbb21Spbrook #define BP_OLED_I2C  0x01
41cf0dbb21Spbrook #define BP_OLED_SSI  0x02
42cf0dbb21Spbrook #define BP_GAMEPAD   0x04
43cf0dbb21Spbrook 
448b47b7daSAlistair Francis #define NUM_IRQ_LINES 64
458b47b7daSAlistair Francis 
469ee6e8bbSpbrook typedef const struct {
479ee6e8bbSpbrook     const char *name;
489ee6e8bbSpbrook     uint32_t did0;
499ee6e8bbSpbrook     uint32_t did1;
509ee6e8bbSpbrook     uint32_t dc0;
519ee6e8bbSpbrook     uint32_t dc1;
529ee6e8bbSpbrook     uint32_t dc2;
539ee6e8bbSpbrook     uint32_t dc3;
549ee6e8bbSpbrook     uint32_t dc4;
55cf0dbb21Spbrook     uint32_t peripherals;
569ee6e8bbSpbrook } stellaris_board_info;
579ee6e8bbSpbrook 
589ee6e8bbSpbrook /* General purpose timer module.  */
599ee6e8bbSpbrook 
608ef1d394SAndreas Färber #define TYPE_STELLARIS_GPTM "stellaris-gptm"
618ef1d394SAndreas Färber #define STELLARIS_GPTM(obj) \
628ef1d394SAndreas Färber     OBJECT_CHECK(gptm_state, (obj), TYPE_STELLARIS_GPTM)
638ef1d394SAndreas Färber 
649ee6e8bbSpbrook typedef struct gptm_state {
658ef1d394SAndreas Färber     SysBusDevice parent_obj;
668ef1d394SAndreas Färber 
672443fa27SBenoît Canet     MemoryRegion iomem;
689ee6e8bbSpbrook     uint32_t config;
699ee6e8bbSpbrook     uint32_t mode[2];
709ee6e8bbSpbrook     uint32_t control;
719ee6e8bbSpbrook     uint32_t state;
729ee6e8bbSpbrook     uint32_t mask;
739ee6e8bbSpbrook     uint32_t load[2];
749ee6e8bbSpbrook     uint32_t match[2];
759ee6e8bbSpbrook     uint32_t prescale[2];
769ee6e8bbSpbrook     uint32_t match_prescale[2];
779ee6e8bbSpbrook     uint32_t rtc;
789ee6e8bbSpbrook     int64_t tick[2];
799ee6e8bbSpbrook     struct gptm_state *opaque[2];
809ee6e8bbSpbrook     QEMUTimer *timer[2];
819ee6e8bbSpbrook     /* The timers have an alternate output used to trigger the ADC.  */
829ee6e8bbSpbrook     qemu_irq trigger;
839ee6e8bbSpbrook     qemu_irq irq;
849ee6e8bbSpbrook } gptm_state;
859ee6e8bbSpbrook 
869ee6e8bbSpbrook static void gptm_update_irq(gptm_state *s)
879ee6e8bbSpbrook {
889ee6e8bbSpbrook     int level;
899ee6e8bbSpbrook     level = (s->state & s->mask) != 0;
909ee6e8bbSpbrook     qemu_set_irq(s->irq, level);
919ee6e8bbSpbrook }
929ee6e8bbSpbrook 
939ee6e8bbSpbrook static void gptm_stop(gptm_state *s, int n)
949ee6e8bbSpbrook {
95bc72ad67SAlex Bligh     timer_del(s->timer[n]);
969ee6e8bbSpbrook }
979ee6e8bbSpbrook 
989ee6e8bbSpbrook static void gptm_reload(gptm_state *s, int n, int reset)
999ee6e8bbSpbrook {
1009ee6e8bbSpbrook     int64_t tick;
1019ee6e8bbSpbrook     if (reset)
102bc72ad67SAlex Bligh         tick = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
1039ee6e8bbSpbrook     else
1049ee6e8bbSpbrook         tick = s->tick[n];
1059ee6e8bbSpbrook 
1069ee6e8bbSpbrook     if (s->config == 0) {
1079ee6e8bbSpbrook         /* 32-bit CountDown.  */
1089ee6e8bbSpbrook         uint32_t count;
1099ee6e8bbSpbrook         count = s->load[0] | (s->load[1] << 16);
110e57ec016Spbrook         tick += (int64_t)count * system_clock_scale;
1119ee6e8bbSpbrook     } else if (s->config == 1) {
1129ee6e8bbSpbrook         /* 32-bit RTC.  1Hz tick.  */
11373bcb24dSRutuja Shah         tick += NANOSECONDS_PER_SECOND;
1149ee6e8bbSpbrook     } else if (s->mode[n] == 0xa) {
1159ee6e8bbSpbrook         /* PWM mode.  Not implemented.  */
1169ee6e8bbSpbrook     } else {
117df3692e0SPeter Maydell         qemu_log_mask(LOG_UNIMP,
118df3692e0SPeter Maydell                       "GPTM: 16-bit timer mode unimplemented: 0x%x\n",
119df3692e0SPeter Maydell                       s->mode[n]);
120df3692e0SPeter Maydell         return;
1219ee6e8bbSpbrook     }
1229ee6e8bbSpbrook     s->tick[n] = tick;
123bc72ad67SAlex Bligh     timer_mod(s->timer[n], tick);
1249ee6e8bbSpbrook }
1259ee6e8bbSpbrook 
1269ee6e8bbSpbrook static void gptm_tick(void *opaque)
1279ee6e8bbSpbrook {
1289ee6e8bbSpbrook     gptm_state **p = (gptm_state **)opaque;
1299ee6e8bbSpbrook     gptm_state *s;
1309ee6e8bbSpbrook     int n;
1319ee6e8bbSpbrook 
1329ee6e8bbSpbrook     s = *p;
1339ee6e8bbSpbrook     n = p - s->opaque;
1349ee6e8bbSpbrook     if (s->config == 0) {
1359ee6e8bbSpbrook         s->state |= 1;
1369ee6e8bbSpbrook         if ((s->control & 0x20)) {
1379ee6e8bbSpbrook             /* Output trigger.  */
13840905a6aSPaul Brook             qemu_irq_pulse(s->trigger);
1399ee6e8bbSpbrook         }
1409ee6e8bbSpbrook         if (s->mode[0] & 1) {
1419ee6e8bbSpbrook             /* One-shot.  */
1429ee6e8bbSpbrook             s->control &= ~1;
1439ee6e8bbSpbrook         } else {
1449ee6e8bbSpbrook             /* Periodic.  */
1459ee6e8bbSpbrook             gptm_reload(s, 0, 0);
1469ee6e8bbSpbrook         }
1479ee6e8bbSpbrook     } else if (s->config == 1) {
1489ee6e8bbSpbrook         /* RTC.  */
1499ee6e8bbSpbrook         uint32_t match;
1509ee6e8bbSpbrook         s->rtc++;
1519ee6e8bbSpbrook         match = s->match[0] | (s->match[1] << 16);
1529ee6e8bbSpbrook         if (s->rtc > match)
1539ee6e8bbSpbrook             s->rtc = 0;
1549ee6e8bbSpbrook         if (s->rtc == 0) {
1559ee6e8bbSpbrook             s->state |= 8;
1569ee6e8bbSpbrook         }
1579ee6e8bbSpbrook         gptm_reload(s, 0, 0);
1589ee6e8bbSpbrook     } else if (s->mode[n] == 0xa) {
1599ee6e8bbSpbrook         /* PWM mode.  Not implemented.  */
1609ee6e8bbSpbrook     } else {
161df3692e0SPeter Maydell         qemu_log_mask(LOG_UNIMP,
162df3692e0SPeter Maydell                       "GPTM: 16-bit timer mode unimplemented: 0x%x\n",
163df3692e0SPeter Maydell                       s->mode[n]);
1649ee6e8bbSpbrook     }
1659ee6e8bbSpbrook     gptm_update_irq(s);
1669ee6e8bbSpbrook }
1679ee6e8bbSpbrook 
168a8170e5eSAvi Kivity static uint64_t gptm_read(void *opaque, hwaddr offset,
1692443fa27SBenoît Canet                           unsigned size)
1709ee6e8bbSpbrook {
1719ee6e8bbSpbrook     gptm_state *s = (gptm_state *)opaque;
1729ee6e8bbSpbrook 
1739ee6e8bbSpbrook     switch (offset) {
1749ee6e8bbSpbrook     case 0x00: /* CFG */
1759ee6e8bbSpbrook         return s->config;
1769ee6e8bbSpbrook     case 0x04: /* TAMR */
1779ee6e8bbSpbrook         return s->mode[0];
1789ee6e8bbSpbrook     case 0x08: /* TBMR */
1799ee6e8bbSpbrook         return s->mode[1];
1809ee6e8bbSpbrook     case 0x0c: /* CTL */
1819ee6e8bbSpbrook         return s->control;
1829ee6e8bbSpbrook     case 0x18: /* IMR */
1839ee6e8bbSpbrook         return s->mask;
1849ee6e8bbSpbrook     case 0x1c: /* RIS */
1859ee6e8bbSpbrook         return s->state;
1869ee6e8bbSpbrook     case 0x20: /* MIS */
1879ee6e8bbSpbrook         return s->state & s->mask;
1889ee6e8bbSpbrook     case 0x24: /* CR */
1899ee6e8bbSpbrook         return 0;
1909ee6e8bbSpbrook     case 0x28: /* TAILR */
1919ee6e8bbSpbrook         return s->load[0] | ((s->config < 4) ? (s->load[1] << 16) : 0);
1929ee6e8bbSpbrook     case 0x2c: /* TBILR */
1939ee6e8bbSpbrook         return s->load[1];
1949ee6e8bbSpbrook     case 0x30: /* TAMARCHR */
1959ee6e8bbSpbrook         return s->match[0] | ((s->config < 4) ? (s->match[1] << 16) : 0);
1969ee6e8bbSpbrook     case 0x34: /* TBMATCHR */
1979ee6e8bbSpbrook         return s->match[1];
1989ee6e8bbSpbrook     case 0x38: /* TAPR */
1999ee6e8bbSpbrook         return s->prescale[0];
2009ee6e8bbSpbrook     case 0x3c: /* TBPR */
2019ee6e8bbSpbrook         return s->prescale[1];
2029ee6e8bbSpbrook     case 0x40: /* TAPMR */
2039ee6e8bbSpbrook         return s->match_prescale[0];
2049ee6e8bbSpbrook     case 0x44: /* TBPMR */
2059ee6e8bbSpbrook         return s->match_prescale[1];
2069ee6e8bbSpbrook     case 0x48: /* TAR */
2071a791721SPeter Maydell         if (s->config == 1) {
2089ee6e8bbSpbrook             return s->rtc;
2091a791721SPeter Maydell         }
2101a791721SPeter Maydell         qemu_log_mask(LOG_UNIMP,
2119492e4b2SPhilippe Mathieu-Daudé                       "GPTM: read of TAR but timer read not supported\n");
2121a791721SPeter Maydell         return 0;
2139ee6e8bbSpbrook     case 0x4c: /* TBR */
2141a791721SPeter Maydell         qemu_log_mask(LOG_UNIMP,
2159492e4b2SPhilippe Mathieu-Daudé                       "GPTM: read of TBR but timer read not supported\n");
2161a791721SPeter Maydell         return 0;
2179ee6e8bbSpbrook     default:
2181a791721SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
219d29183d3SPhilippe Mathieu-Daudé                       "GPTM: read at bad offset 0x02%" HWADDR_PRIx "\n",
220d29183d3SPhilippe Mathieu-Daudé                       offset);
2219ee6e8bbSpbrook         return 0;
2229ee6e8bbSpbrook     }
2239ee6e8bbSpbrook }
2249ee6e8bbSpbrook 
225a8170e5eSAvi Kivity static void gptm_write(void *opaque, hwaddr offset,
2262443fa27SBenoît Canet                        uint64_t value, unsigned size)
2279ee6e8bbSpbrook {
2289ee6e8bbSpbrook     gptm_state *s = (gptm_state *)opaque;
2299ee6e8bbSpbrook     uint32_t oldval;
2309ee6e8bbSpbrook 
2319ee6e8bbSpbrook     /* The timers should be disabled before changing the configuration.
2329ee6e8bbSpbrook        We take advantage of this and defer everything until the timer
2339ee6e8bbSpbrook        is enabled.  */
2349ee6e8bbSpbrook     switch (offset) {
2359ee6e8bbSpbrook     case 0x00: /* CFG */
2369ee6e8bbSpbrook         s->config = value;
2379ee6e8bbSpbrook         break;
2389ee6e8bbSpbrook     case 0x04: /* TAMR */
2399ee6e8bbSpbrook         s->mode[0] = value;
2409ee6e8bbSpbrook         break;
2419ee6e8bbSpbrook     case 0x08: /* TBMR */
2429ee6e8bbSpbrook         s->mode[1] = value;
2439ee6e8bbSpbrook         break;
2449ee6e8bbSpbrook     case 0x0c: /* CTL */
2459ee6e8bbSpbrook         oldval = s->control;
2469ee6e8bbSpbrook         s->control = value;
2479ee6e8bbSpbrook         /* TODO: Implement pause.  */
2489ee6e8bbSpbrook         if ((oldval ^ value) & 1) {
2499ee6e8bbSpbrook             if (value & 1) {
2509ee6e8bbSpbrook                 gptm_reload(s, 0, 1);
2519ee6e8bbSpbrook             } else {
2529ee6e8bbSpbrook                 gptm_stop(s, 0);
2539ee6e8bbSpbrook             }
2549ee6e8bbSpbrook         }
2559ee6e8bbSpbrook         if (((oldval ^ value) & 0x100) && s->config >= 4) {
2569ee6e8bbSpbrook             if (value & 0x100) {
2579ee6e8bbSpbrook                 gptm_reload(s, 1, 1);
2589ee6e8bbSpbrook             } else {
2599ee6e8bbSpbrook                 gptm_stop(s, 1);
2609ee6e8bbSpbrook             }
2619ee6e8bbSpbrook         }
2629ee6e8bbSpbrook         break;
2639ee6e8bbSpbrook     case 0x18: /* IMR */
2649ee6e8bbSpbrook         s->mask = value & 0x77;
2659ee6e8bbSpbrook         gptm_update_irq(s);
2669ee6e8bbSpbrook         break;
2679ee6e8bbSpbrook     case 0x24: /* CR */
2689ee6e8bbSpbrook         s->state &= ~value;
2699ee6e8bbSpbrook         break;
2709ee6e8bbSpbrook     case 0x28: /* TAILR */
2719ee6e8bbSpbrook         s->load[0] = value & 0xffff;
2729ee6e8bbSpbrook         if (s->config < 4) {
2739ee6e8bbSpbrook             s->load[1] = value >> 16;
2749ee6e8bbSpbrook         }
2759ee6e8bbSpbrook         break;
2769ee6e8bbSpbrook     case 0x2c: /* TBILR */
2779ee6e8bbSpbrook         s->load[1] = value & 0xffff;
2789ee6e8bbSpbrook         break;
2799ee6e8bbSpbrook     case 0x30: /* TAMARCHR */
2809ee6e8bbSpbrook         s->match[0] = value & 0xffff;
2819ee6e8bbSpbrook         if (s->config < 4) {
2829ee6e8bbSpbrook             s->match[1] = value >> 16;
2839ee6e8bbSpbrook         }
2849ee6e8bbSpbrook         break;
2859ee6e8bbSpbrook     case 0x34: /* TBMATCHR */
2869ee6e8bbSpbrook         s->match[1] = value >> 16;
2879ee6e8bbSpbrook         break;
2889ee6e8bbSpbrook     case 0x38: /* TAPR */
2899ee6e8bbSpbrook         s->prescale[0] = value;
2909ee6e8bbSpbrook         break;
2919ee6e8bbSpbrook     case 0x3c: /* TBPR */
2929ee6e8bbSpbrook         s->prescale[1] = value;
2939ee6e8bbSpbrook         break;
2949ee6e8bbSpbrook     case 0x40: /* TAPMR */
2959ee6e8bbSpbrook         s->match_prescale[0] = value;
2969ee6e8bbSpbrook         break;
2979ee6e8bbSpbrook     case 0x44: /* TBPMR */
2989ee6e8bbSpbrook         s->match_prescale[0] = value;
2999ee6e8bbSpbrook         break;
3009ee6e8bbSpbrook     default:
301df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
302d29183d3SPhilippe Mathieu-Daudé                       "GPTM: write at bad offset 0x02%" HWADDR_PRIx "\n",
303d29183d3SPhilippe Mathieu-Daudé                       offset);
3049ee6e8bbSpbrook     }
3059ee6e8bbSpbrook     gptm_update_irq(s);
3069ee6e8bbSpbrook }
3079ee6e8bbSpbrook 
3082443fa27SBenoît Canet static const MemoryRegionOps gptm_ops = {
3092443fa27SBenoît Canet     .read = gptm_read,
3102443fa27SBenoît Canet     .write = gptm_write,
3112443fa27SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
3129ee6e8bbSpbrook };
3139ee6e8bbSpbrook 
31410f85a29SJuan Quintela static const VMStateDescription vmstate_stellaris_gptm = {
31510f85a29SJuan Quintela     .name = "stellaris_gptm",
31610f85a29SJuan Quintela     .version_id = 1,
31710f85a29SJuan Quintela     .minimum_version_id = 1,
31810f85a29SJuan Quintela     .fields = (VMStateField[]) {
31910f85a29SJuan Quintela         VMSTATE_UINT32(config, gptm_state),
32010f85a29SJuan Quintela         VMSTATE_UINT32_ARRAY(mode, gptm_state, 2),
32110f85a29SJuan Quintela         VMSTATE_UINT32(control, gptm_state),
32210f85a29SJuan Quintela         VMSTATE_UINT32(state, gptm_state),
32310f85a29SJuan Quintela         VMSTATE_UINT32(mask, gptm_state),
324dd8a4dcdSJuan Quintela         VMSTATE_UNUSED(8),
32510f85a29SJuan Quintela         VMSTATE_UINT32_ARRAY(load, gptm_state, 2),
32610f85a29SJuan Quintela         VMSTATE_UINT32_ARRAY(match, gptm_state, 2),
32710f85a29SJuan Quintela         VMSTATE_UINT32_ARRAY(prescale, gptm_state, 2),
32810f85a29SJuan Quintela         VMSTATE_UINT32_ARRAY(match_prescale, gptm_state, 2),
32910f85a29SJuan Quintela         VMSTATE_UINT32(rtc, gptm_state),
33010f85a29SJuan Quintela         VMSTATE_INT64_ARRAY(tick, gptm_state, 2),
331e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR_ARRAY(timer, gptm_state, 2),
33210f85a29SJuan Quintela         VMSTATE_END_OF_LIST()
33323e39294Spbrook     }
33410f85a29SJuan Quintela };
33523e39294Spbrook 
33615c4fff5Sxiaoqiang.zhao static void stellaris_gptm_init(Object *obj)
3379ee6e8bbSpbrook {
33815c4fff5Sxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
33915c4fff5Sxiaoqiang.zhao     gptm_state *s = STELLARIS_GPTM(obj);
34015c4fff5Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
3419ee6e8bbSpbrook 
3428ef1d394SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
3438ef1d394SAndreas Färber     qdev_init_gpio_out(dev, &s->trigger, 1);
3449ee6e8bbSpbrook 
34515c4fff5Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &gptm_ops, s,
3462443fa27SBenoît Canet                           "gptm", 0x1000);
3478ef1d394SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
34840905a6aSPaul Brook 
34940905a6aSPaul Brook     s->opaque[0] = s->opaque[1] = s;
350af6c91b4SPan Nengyuan }
351af6c91b4SPan Nengyuan 
352af6c91b4SPan Nengyuan static void stellaris_gptm_realize(DeviceState *dev, Error **errp)
353af6c91b4SPan Nengyuan {
354af6c91b4SPan Nengyuan     gptm_state *s = STELLARIS_GPTM(dev);
355bc72ad67SAlex Bligh     s->timer[0] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[0]);
356bc72ad67SAlex Bligh     s->timer[1] = timer_new_ns(QEMU_CLOCK_VIRTUAL, gptm_tick, &s->opaque[1]);
3579ee6e8bbSpbrook }
3589ee6e8bbSpbrook 
3599ee6e8bbSpbrook /* System controller.  */
3609ee6e8bbSpbrook 
3619ee6e8bbSpbrook typedef struct {
3625699301fSBenoît Canet     MemoryRegion iomem;
3639ee6e8bbSpbrook     uint32_t pborctl;
3649ee6e8bbSpbrook     uint32_t ldopctl;
3659ee6e8bbSpbrook     uint32_t int_status;
3669ee6e8bbSpbrook     uint32_t int_mask;
3679ee6e8bbSpbrook     uint32_t resc;
3689ee6e8bbSpbrook     uint32_t rcc;
369dc804ab7SEngin AYDOGAN     uint32_t rcc2;
3709ee6e8bbSpbrook     uint32_t rcgc[3];
3719ee6e8bbSpbrook     uint32_t scgc[3];
3729ee6e8bbSpbrook     uint32_t dcgc[3];
3739ee6e8bbSpbrook     uint32_t clkvclr;
3749ee6e8bbSpbrook     uint32_t ldoarst;
375eea589ccSpbrook     uint32_t user0;
376eea589ccSpbrook     uint32_t user1;
3779ee6e8bbSpbrook     qemu_irq irq;
3789ee6e8bbSpbrook     stellaris_board_info *board;
3799ee6e8bbSpbrook } ssys_state;
3809ee6e8bbSpbrook 
3819ee6e8bbSpbrook static void ssys_update(ssys_state *s)
3829ee6e8bbSpbrook {
3839ee6e8bbSpbrook   qemu_set_irq(s->irq, (s->int_status & s->int_mask) != 0);
3849ee6e8bbSpbrook }
3859ee6e8bbSpbrook 
3869ee6e8bbSpbrook static uint32_t pllcfg_sandstorm[16] = {
3879ee6e8bbSpbrook     0x31c0, /* 1 Mhz */
3889ee6e8bbSpbrook     0x1ae0, /* 1.8432 Mhz */
3899ee6e8bbSpbrook     0x18c0, /* 2 Mhz */
3909ee6e8bbSpbrook     0xd573, /* 2.4576 Mhz */
3919ee6e8bbSpbrook     0x37a6, /* 3.57954 Mhz */
3929ee6e8bbSpbrook     0x1ae2, /* 3.6864 Mhz */
3939ee6e8bbSpbrook     0x0c40, /* 4 Mhz */
3949ee6e8bbSpbrook     0x98bc, /* 4.906 Mhz */
3959ee6e8bbSpbrook     0x935b, /* 4.9152 Mhz */
3969ee6e8bbSpbrook     0x09c0, /* 5 Mhz */
3979ee6e8bbSpbrook     0x4dee, /* 5.12 Mhz */
3989ee6e8bbSpbrook     0x0c41, /* 6 Mhz */
3999ee6e8bbSpbrook     0x75db, /* 6.144 Mhz */
4009ee6e8bbSpbrook     0x1ae6, /* 7.3728 Mhz */
4019ee6e8bbSpbrook     0x0600, /* 8 Mhz */
4029ee6e8bbSpbrook     0x585b /* 8.192 Mhz */
4039ee6e8bbSpbrook };
4049ee6e8bbSpbrook 
4059ee6e8bbSpbrook static uint32_t pllcfg_fury[16] = {
4069ee6e8bbSpbrook     0x3200, /* 1 Mhz */
4079ee6e8bbSpbrook     0x1b20, /* 1.8432 Mhz */
4089ee6e8bbSpbrook     0x1900, /* 2 Mhz */
4099ee6e8bbSpbrook     0xf42b, /* 2.4576 Mhz */
4109ee6e8bbSpbrook     0x37e3, /* 3.57954 Mhz */
4119ee6e8bbSpbrook     0x1b21, /* 3.6864 Mhz */
4129ee6e8bbSpbrook     0x0c80, /* 4 Mhz */
4139ee6e8bbSpbrook     0x98ee, /* 4.906 Mhz */
4149ee6e8bbSpbrook     0xd5b4, /* 4.9152 Mhz */
4159ee6e8bbSpbrook     0x0a00, /* 5 Mhz */
4169ee6e8bbSpbrook     0x4e27, /* 5.12 Mhz */
4179ee6e8bbSpbrook     0x1902, /* 6 Mhz */
4189ee6e8bbSpbrook     0xec1c, /* 6.144 Mhz */
4199ee6e8bbSpbrook     0x1b23, /* 7.3728 Mhz */
4209ee6e8bbSpbrook     0x0640, /* 8 Mhz */
4219ee6e8bbSpbrook     0xb11c /* 8.192 Mhz */
4229ee6e8bbSpbrook };
4239ee6e8bbSpbrook 
424dc804ab7SEngin AYDOGAN #define DID0_VER_MASK        0x70000000
425dc804ab7SEngin AYDOGAN #define DID0_VER_0           0x00000000
426dc804ab7SEngin AYDOGAN #define DID0_VER_1           0x10000000
427dc804ab7SEngin AYDOGAN 
428dc804ab7SEngin AYDOGAN #define DID0_CLASS_MASK      0x00FF0000
429dc804ab7SEngin AYDOGAN #define DID0_CLASS_SANDSTORM 0x00000000
430dc804ab7SEngin AYDOGAN #define DID0_CLASS_FURY      0x00010000
431dc804ab7SEngin AYDOGAN 
432dc804ab7SEngin AYDOGAN static int ssys_board_class(const ssys_state *s)
433dc804ab7SEngin AYDOGAN {
434dc804ab7SEngin AYDOGAN     uint32_t did0 = s->board->did0;
435dc804ab7SEngin AYDOGAN     switch (did0 & DID0_VER_MASK) {
436dc804ab7SEngin AYDOGAN     case DID0_VER_0:
437dc804ab7SEngin AYDOGAN         return DID0_CLASS_SANDSTORM;
438dc804ab7SEngin AYDOGAN     case DID0_VER_1:
439dc804ab7SEngin AYDOGAN         switch (did0 & DID0_CLASS_MASK) {
440dc804ab7SEngin AYDOGAN         case DID0_CLASS_SANDSTORM:
441dc804ab7SEngin AYDOGAN         case DID0_CLASS_FURY:
442dc804ab7SEngin AYDOGAN             return did0 & DID0_CLASS_MASK;
443dc804ab7SEngin AYDOGAN         }
444dc804ab7SEngin AYDOGAN         /* for unknown classes, fall through */
445dc804ab7SEngin AYDOGAN     default:
446df3692e0SPeter Maydell         /* This can only happen if the hardwired constant did0 value
447df3692e0SPeter Maydell          * in this board's stellaris_board_info struct is wrong.
448df3692e0SPeter Maydell          */
449df3692e0SPeter Maydell         g_assert_not_reached();
450dc804ab7SEngin AYDOGAN     }
451dc804ab7SEngin AYDOGAN }
452dc804ab7SEngin AYDOGAN 
453a8170e5eSAvi Kivity static uint64_t ssys_read(void *opaque, hwaddr offset,
4545699301fSBenoît Canet                           unsigned size)
4559ee6e8bbSpbrook {
4569ee6e8bbSpbrook     ssys_state *s = (ssys_state *)opaque;
4579ee6e8bbSpbrook 
4589ee6e8bbSpbrook     switch (offset) {
4599ee6e8bbSpbrook     case 0x000: /* DID0 */
4609ee6e8bbSpbrook         return s->board->did0;
4619ee6e8bbSpbrook     case 0x004: /* DID1 */
4629ee6e8bbSpbrook         return s->board->did1;
4639ee6e8bbSpbrook     case 0x008: /* DC0 */
4649ee6e8bbSpbrook         return s->board->dc0;
4659ee6e8bbSpbrook     case 0x010: /* DC1 */
4669ee6e8bbSpbrook         return s->board->dc1;
4679ee6e8bbSpbrook     case 0x014: /* DC2 */
4689ee6e8bbSpbrook         return s->board->dc2;
4699ee6e8bbSpbrook     case 0x018: /* DC3 */
4709ee6e8bbSpbrook         return s->board->dc3;
4719ee6e8bbSpbrook     case 0x01c: /* DC4 */
4729ee6e8bbSpbrook         return s->board->dc4;
4739ee6e8bbSpbrook     case 0x030: /* PBORCTL */
4749ee6e8bbSpbrook         return s->pborctl;
4759ee6e8bbSpbrook     case 0x034: /* LDOPCTL */
4769ee6e8bbSpbrook         return s->ldopctl;
4779ee6e8bbSpbrook     case 0x040: /* SRCR0 */
4789ee6e8bbSpbrook         return 0;
4799ee6e8bbSpbrook     case 0x044: /* SRCR1 */
4809ee6e8bbSpbrook         return 0;
4819ee6e8bbSpbrook     case 0x048: /* SRCR2 */
4829ee6e8bbSpbrook         return 0;
4839ee6e8bbSpbrook     case 0x050: /* RIS */
4849ee6e8bbSpbrook         return s->int_status;
4859ee6e8bbSpbrook     case 0x054: /* IMC */
4869ee6e8bbSpbrook         return s->int_mask;
4879ee6e8bbSpbrook     case 0x058: /* MISC */
4889ee6e8bbSpbrook         return s->int_status & s->int_mask;
4899ee6e8bbSpbrook     case 0x05c: /* RESC */
4909ee6e8bbSpbrook         return s->resc;
4919ee6e8bbSpbrook     case 0x060: /* RCC */
4929ee6e8bbSpbrook         return s->rcc;
4939ee6e8bbSpbrook     case 0x064: /* PLLCFG */
4949ee6e8bbSpbrook         {
4959ee6e8bbSpbrook             int xtal;
4969ee6e8bbSpbrook             xtal = (s->rcc >> 6) & 0xf;
497dc804ab7SEngin AYDOGAN             switch (ssys_board_class(s)) {
498dc804ab7SEngin AYDOGAN             case DID0_CLASS_FURY:
4999ee6e8bbSpbrook                 return pllcfg_fury[xtal];
500dc804ab7SEngin AYDOGAN             case DID0_CLASS_SANDSTORM:
5019ee6e8bbSpbrook                 return pllcfg_sandstorm[xtal];
502dc804ab7SEngin AYDOGAN             default:
503df3692e0SPeter Maydell                 g_assert_not_reached();
5049ee6e8bbSpbrook             }
5059ee6e8bbSpbrook         }
506dc804ab7SEngin AYDOGAN     case 0x070: /* RCC2 */
507dc804ab7SEngin AYDOGAN         return s->rcc2;
5089ee6e8bbSpbrook     case 0x100: /* RCGC0 */
5099ee6e8bbSpbrook         return s->rcgc[0];
5109ee6e8bbSpbrook     case 0x104: /* RCGC1 */
5119ee6e8bbSpbrook         return s->rcgc[1];
5129ee6e8bbSpbrook     case 0x108: /* RCGC2 */
5139ee6e8bbSpbrook         return s->rcgc[2];
5149ee6e8bbSpbrook     case 0x110: /* SCGC0 */
5159ee6e8bbSpbrook         return s->scgc[0];
5169ee6e8bbSpbrook     case 0x114: /* SCGC1 */
5179ee6e8bbSpbrook         return s->scgc[1];
5189ee6e8bbSpbrook     case 0x118: /* SCGC2 */
5199ee6e8bbSpbrook         return s->scgc[2];
5209ee6e8bbSpbrook     case 0x120: /* DCGC0 */
5219ee6e8bbSpbrook         return s->dcgc[0];
5229ee6e8bbSpbrook     case 0x124: /* DCGC1 */
5239ee6e8bbSpbrook         return s->dcgc[1];
5249ee6e8bbSpbrook     case 0x128: /* DCGC2 */
5259ee6e8bbSpbrook         return s->dcgc[2];
5269ee6e8bbSpbrook     case 0x150: /* CLKVCLR */
5279ee6e8bbSpbrook         return s->clkvclr;
5289ee6e8bbSpbrook     case 0x160: /* LDOARST */
5299ee6e8bbSpbrook         return s->ldoarst;
530eea589ccSpbrook     case 0x1e0: /* USER0 */
531eea589ccSpbrook         return s->user0;
532eea589ccSpbrook     case 0x1e4: /* USER1 */
533eea589ccSpbrook         return s->user1;
5349ee6e8bbSpbrook     default:
535df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
536df3692e0SPeter Maydell                       "SSYS: read at bad offset 0x%x\n", (int)offset);
5379ee6e8bbSpbrook         return 0;
5389ee6e8bbSpbrook     }
5399ee6e8bbSpbrook }
5409ee6e8bbSpbrook 
541dc804ab7SEngin AYDOGAN static bool ssys_use_rcc2(ssys_state *s)
542dc804ab7SEngin AYDOGAN {
543dc804ab7SEngin AYDOGAN     return (s->rcc2 >> 31) & 0x1;
544dc804ab7SEngin AYDOGAN }
545dc804ab7SEngin AYDOGAN 
546dc804ab7SEngin AYDOGAN /*
547dc804ab7SEngin AYDOGAN  * Caculate the sys. clock period in ms.
548dc804ab7SEngin AYDOGAN  */
54923e39294Spbrook static void ssys_calculate_system_clock(ssys_state *s)
55023e39294Spbrook {
551dc804ab7SEngin AYDOGAN     if (ssys_use_rcc2(s)) {
552dc804ab7SEngin AYDOGAN         system_clock_scale = 5 * (((s->rcc2 >> 23) & 0x3f) + 1);
553dc804ab7SEngin AYDOGAN     } else {
55423e39294Spbrook         system_clock_scale = 5 * (((s->rcc >> 23) & 0xf) + 1);
55523e39294Spbrook     }
556dc804ab7SEngin AYDOGAN }
55723e39294Spbrook 
558a8170e5eSAvi Kivity static void ssys_write(void *opaque, hwaddr offset,
5595699301fSBenoît Canet                        uint64_t value, unsigned size)
5609ee6e8bbSpbrook {
5619ee6e8bbSpbrook     ssys_state *s = (ssys_state *)opaque;
5629ee6e8bbSpbrook 
5639ee6e8bbSpbrook     switch (offset) {
5649ee6e8bbSpbrook     case 0x030: /* PBORCTL */
5659ee6e8bbSpbrook         s->pborctl = value & 0xffff;
5669ee6e8bbSpbrook         break;
5679ee6e8bbSpbrook     case 0x034: /* LDOPCTL */
5689ee6e8bbSpbrook         s->ldopctl = value & 0x1f;
5699ee6e8bbSpbrook         break;
5709ee6e8bbSpbrook     case 0x040: /* SRCR0 */
5719ee6e8bbSpbrook     case 0x044: /* SRCR1 */
5729ee6e8bbSpbrook     case 0x048: /* SRCR2 */
5739194524bSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "Peripheral reset not implemented\n");
5749ee6e8bbSpbrook         break;
5759ee6e8bbSpbrook     case 0x054: /* IMC */
5769ee6e8bbSpbrook         s->int_mask = value & 0x7f;
5779ee6e8bbSpbrook         break;
5789ee6e8bbSpbrook     case 0x058: /* MISC */
5799ee6e8bbSpbrook         s->int_status &= ~value;
5809ee6e8bbSpbrook         break;
5819ee6e8bbSpbrook     case 0x05c: /* RESC */
5829ee6e8bbSpbrook         s->resc = value & 0x3f;
5839ee6e8bbSpbrook         break;
5849ee6e8bbSpbrook     case 0x060: /* RCC */
5859ee6e8bbSpbrook         if ((s->rcc & (1 << 13)) != 0 && (value & (1 << 13)) == 0) {
5869ee6e8bbSpbrook             /* PLL enable.  */
5879ee6e8bbSpbrook             s->int_status |= (1 << 6);
5889ee6e8bbSpbrook         }
5899ee6e8bbSpbrook         s->rcc = value;
59023e39294Spbrook         ssys_calculate_system_clock(s);
5919ee6e8bbSpbrook         break;
592dc804ab7SEngin AYDOGAN     case 0x070: /* RCC2 */
593dc804ab7SEngin AYDOGAN         if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) {
594dc804ab7SEngin AYDOGAN             break;
595dc804ab7SEngin AYDOGAN         }
596dc804ab7SEngin AYDOGAN 
597dc804ab7SEngin AYDOGAN         if ((s->rcc2 & (1 << 13)) != 0 && (value & (1 << 13)) == 0) {
598dc804ab7SEngin AYDOGAN             /* PLL enable.  */
599dc804ab7SEngin AYDOGAN             s->int_status |= (1 << 6);
600dc804ab7SEngin AYDOGAN         }
601dc804ab7SEngin AYDOGAN         s->rcc2 = value;
602dc804ab7SEngin AYDOGAN         ssys_calculate_system_clock(s);
603dc804ab7SEngin AYDOGAN         break;
6049ee6e8bbSpbrook     case 0x100: /* RCGC0 */
6059ee6e8bbSpbrook         s->rcgc[0] = value;
6069ee6e8bbSpbrook         break;
6079ee6e8bbSpbrook     case 0x104: /* RCGC1 */
6089ee6e8bbSpbrook         s->rcgc[1] = value;
6099ee6e8bbSpbrook         break;
6109ee6e8bbSpbrook     case 0x108: /* RCGC2 */
6119ee6e8bbSpbrook         s->rcgc[2] = value;
6129ee6e8bbSpbrook         break;
6139ee6e8bbSpbrook     case 0x110: /* SCGC0 */
6149ee6e8bbSpbrook         s->scgc[0] = value;
6159ee6e8bbSpbrook         break;
6169ee6e8bbSpbrook     case 0x114: /* SCGC1 */
6179ee6e8bbSpbrook         s->scgc[1] = value;
6189ee6e8bbSpbrook         break;
6199ee6e8bbSpbrook     case 0x118: /* SCGC2 */
6209ee6e8bbSpbrook         s->scgc[2] = value;
6219ee6e8bbSpbrook         break;
6229ee6e8bbSpbrook     case 0x120: /* DCGC0 */
6239ee6e8bbSpbrook         s->dcgc[0] = value;
6249ee6e8bbSpbrook         break;
6259ee6e8bbSpbrook     case 0x124: /* DCGC1 */
6269ee6e8bbSpbrook         s->dcgc[1] = value;
6279ee6e8bbSpbrook         break;
6289ee6e8bbSpbrook     case 0x128: /* DCGC2 */
6299ee6e8bbSpbrook         s->dcgc[2] = value;
6309ee6e8bbSpbrook         break;
6319ee6e8bbSpbrook     case 0x150: /* CLKVCLR */
6329ee6e8bbSpbrook         s->clkvclr = value;
6339ee6e8bbSpbrook         break;
6349ee6e8bbSpbrook     case 0x160: /* LDOARST */
6359ee6e8bbSpbrook         s->ldoarst = value;
6369ee6e8bbSpbrook         break;
6379ee6e8bbSpbrook     default:
638df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
639df3692e0SPeter Maydell                       "SSYS: write at bad offset 0x%x\n", (int)offset);
6409ee6e8bbSpbrook     }
6419ee6e8bbSpbrook     ssys_update(s);
6429ee6e8bbSpbrook }
6439ee6e8bbSpbrook 
6445699301fSBenoît Canet static const MemoryRegionOps ssys_ops = {
6455699301fSBenoît Canet     .read = ssys_read,
6465699301fSBenoît Canet     .write = ssys_write,
6475699301fSBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
6489ee6e8bbSpbrook };
6499ee6e8bbSpbrook 
6509596ebb7Spbrook static void ssys_reset(void *opaque)
6519ee6e8bbSpbrook {
6529ee6e8bbSpbrook     ssys_state *s = (ssys_state *)opaque;
6539ee6e8bbSpbrook 
6549ee6e8bbSpbrook     s->pborctl = 0x7ffd;
6559ee6e8bbSpbrook     s->rcc = 0x078e3ac0;
656dc804ab7SEngin AYDOGAN 
657dc804ab7SEngin AYDOGAN     if (ssys_board_class(s) == DID0_CLASS_SANDSTORM) {
658dc804ab7SEngin AYDOGAN         s->rcc2 = 0;
659dc804ab7SEngin AYDOGAN     } else {
660dc804ab7SEngin AYDOGAN         s->rcc2 = 0x07802810;
661dc804ab7SEngin AYDOGAN     }
6629ee6e8bbSpbrook     s->rcgc[0] = 1;
6639ee6e8bbSpbrook     s->scgc[0] = 1;
6649ee6e8bbSpbrook     s->dcgc[0] = 1;
665bfc213afSPeter Maydell     ssys_calculate_system_clock(s);
6669ee6e8bbSpbrook }
6679ee6e8bbSpbrook 
668293c16aaSJuan Quintela static int stellaris_sys_post_load(void *opaque, int version_id)
66923e39294Spbrook {
670293c16aaSJuan Quintela     ssys_state *s = opaque;
67123e39294Spbrook 
67223e39294Spbrook     ssys_calculate_system_clock(s);
67323e39294Spbrook 
67423e39294Spbrook     return 0;
67523e39294Spbrook }
67623e39294Spbrook 
677293c16aaSJuan Quintela static const VMStateDescription vmstate_stellaris_sys = {
678293c16aaSJuan Quintela     .name = "stellaris_sys",
679dc804ab7SEngin AYDOGAN     .version_id = 2,
680293c16aaSJuan Quintela     .minimum_version_id = 1,
681293c16aaSJuan Quintela     .post_load = stellaris_sys_post_load,
682293c16aaSJuan Quintela     .fields = (VMStateField[]) {
683293c16aaSJuan Quintela         VMSTATE_UINT32(pborctl, ssys_state),
684293c16aaSJuan Quintela         VMSTATE_UINT32(ldopctl, ssys_state),
685293c16aaSJuan Quintela         VMSTATE_UINT32(int_mask, ssys_state),
686293c16aaSJuan Quintela         VMSTATE_UINT32(int_status, ssys_state),
687293c16aaSJuan Quintela         VMSTATE_UINT32(resc, ssys_state),
688293c16aaSJuan Quintela         VMSTATE_UINT32(rcc, ssys_state),
689dc804ab7SEngin AYDOGAN         VMSTATE_UINT32_V(rcc2, ssys_state, 2),
690293c16aaSJuan Quintela         VMSTATE_UINT32_ARRAY(rcgc, ssys_state, 3),
691293c16aaSJuan Quintela         VMSTATE_UINT32_ARRAY(scgc, ssys_state, 3),
692293c16aaSJuan Quintela         VMSTATE_UINT32_ARRAY(dcgc, ssys_state, 3),
693293c16aaSJuan Quintela         VMSTATE_UINT32(clkvclr, ssys_state),
694293c16aaSJuan Quintela         VMSTATE_UINT32(ldoarst, ssys_state),
695293c16aaSJuan Quintela         VMSTATE_END_OF_LIST()
696293c16aaSJuan Quintela     }
697293c16aaSJuan Quintela };
698293c16aaSJuan Quintela 
69981a322d4SGerd Hoffmann static int stellaris_sys_init(uint32_t base, qemu_irq irq,
700eea589ccSpbrook                               stellaris_board_info * board,
701eea589ccSpbrook                               uint8_t *macaddr)
7029ee6e8bbSpbrook {
7039ee6e8bbSpbrook     ssys_state *s;
7049ee6e8bbSpbrook 
705b45c03f5SMarkus Armbruster     s = g_new0(ssys_state, 1);
7069ee6e8bbSpbrook     s->irq = irq;
7079ee6e8bbSpbrook     s->board = board;
708eea589ccSpbrook     /* Most devices come preprogrammed with a MAC address in the user data. */
709eea589ccSpbrook     s->user0 = macaddr[0] | (macaddr[1] << 8) | (macaddr[2] << 16);
710eea589ccSpbrook     s->user1 = macaddr[3] | (macaddr[4] << 8) | (macaddr[5] << 16);
7119ee6e8bbSpbrook 
7122c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &ssys_ops, s, "ssys", 0x00001000);
7135699301fSBenoît Canet     memory_region_add_subregion(get_system_memory(), base, &s->iomem);
7149ee6e8bbSpbrook     ssys_reset(s);
7151df2c9a2SPeter Xu     vmstate_register(NULL, VMSTATE_INSTANCE_ID_ANY, &vmstate_stellaris_sys, s);
71681a322d4SGerd Hoffmann     return 0;
7179ee6e8bbSpbrook }
7189ee6e8bbSpbrook 
7199ee6e8bbSpbrook 
7209ee6e8bbSpbrook /* I2C controller.  */
7219ee6e8bbSpbrook 
722d94a4015SAndreas Färber #define TYPE_STELLARIS_I2C "stellaris-i2c"
723d94a4015SAndreas Färber #define STELLARIS_I2C(obj) \
724d94a4015SAndreas Färber     OBJECT_CHECK(stellaris_i2c_state, (obj), TYPE_STELLARIS_I2C)
725d94a4015SAndreas Färber 
7269ee6e8bbSpbrook typedef struct {
727d94a4015SAndreas Färber     SysBusDevice parent_obj;
728d94a4015SAndreas Färber 
729a5c82852SAndreas Färber     I2CBus *bus;
7309ee6e8bbSpbrook     qemu_irq irq;
7318ea72f38SBenoît Canet     MemoryRegion iomem;
7329ee6e8bbSpbrook     uint32_t msa;
7339ee6e8bbSpbrook     uint32_t mcs;
7349ee6e8bbSpbrook     uint32_t mdr;
7359ee6e8bbSpbrook     uint32_t mtpr;
7369ee6e8bbSpbrook     uint32_t mimr;
7379ee6e8bbSpbrook     uint32_t mris;
7389ee6e8bbSpbrook     uint32_t mcr;
7399ee6e8bbSpbrook } stellaris_i2c_state;
7409ee6e8bbSpbrook 
7419ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSY    0x01
7429ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ERROR   0x02
7439ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ADRACK  0x04
7449ee6e8bbSpbrook #define STELLARIS_I2C_MCS_DATACK  0x08
7459ee6e8bbSpbrook #define STELLARIS_I2C_MCS_ARBLST  0x10
7469ee6e8bbSpbrook #define STELLARIS_I2C_MCS_IDLE    0x20
7479ee6e8bbSpbrook #define STELLARIS_I2C_MCS_BUSBSY  0x40
7489ee6e8bbSpbrook 
749a8170e5eSAvi Kivity static uint64_t stellaris_i2c_read(void *opaque, hwaddr offset,
7508ea72f38SBenoît Canet                                    unsigned size)
7519ee6e8bbSpbrook {
7529ee6e8bbSpbrook     stellaris_i2c_state *s = (stellaris_i2c_state *)opaque;
7539ee6e8bbSpbrook 
7549ee6e8bbSpbrook     switch (offset) {
7559ee6e8bbSpbrook     case 0x00: /* MSA */
7569ee6e8bbSpbrook         return s->msa;
7579ee6e8bbSpbrook     case 0x04: /* MCS */
7589ee6e8bbSpbrook         /* We don't emulate timing, so the controller is never busy.  */
7599ee6e8bbSpbrook         return s->mcs | STELLARIS_I2C_MCS_IDLE;
7609ee6e8bbSpbrook     case 0x08: /* MDR */
7619ee6e8bbSpbrook         return s->mdr;
7629ee6e8bbSpbrook     case 0x0c: /* MTPR */
7639ee6e8bbSpbrook         return s->mtpr;
7649ee6e8bbSpbrook     case 0x10: /* MIMR */
7659ee6e8bbSpbrook         return s->mimr;
7669ee6e8bbSpbrook     case 0x14: /* MRIS */
7679ee6e8bbSpbrook         return s->mris;
7689ee6e8bbSpbrook     case 0x18: /* MMIS */
7699ee6e8bbSpbrook         return s->mris & s->mimr;
7709ee6e8bbSpbrook     case 0x20: /* MCR */
7719ee6e8bbSpbrook         return s->mcr;
7729ee6e8bbSpbrook     default:
773df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
774df3692e0SPeter Maydell                       "stellaris_i2c: read at bad offset 0x%x\n", (int)offset);
7759ee6e8bbSpbrook         return 0;
7769ee6e8bbSpbrook     }
7779ee6e8bbSpbrook }
7789ee6e8bbSpbrook 
7799ee6e8bbSpbrook static void stellaris_i2c_update(stellaris_i2c_state *s)
7809ee6e8bbSpbrook {
7819ee6e8bbSpbrook     int level;
7829ee6e8bbSpbrook 
7839ee6e8bbSpbrook     level = (s->mris & s->mimr) != 0;
7849ee6e8bbSpbrook     qemu_set_irq(s->irq, level);
7859ee6e8bbSpbrook }
7869ee6e8bbSpbrook 
787a8170e5eSAvi Kivity static void stellaris_i2c_write(void *opaque, hwaddr offset,
7888ea72f38SBenoît Canet                                 uint64_t value, unsigned size)
7899ee6e8bbSpbrook {
7909ee6e8bbSpbrook     stellaris_i2c_state *s = (stellaris_i2c_state *)opaque;
7919ee6e8bbSpbrook 
7929ee6e8bbSpbrook     switch (offset) {
7939ee6e8bbSpbrook     case 0x00: /* MSA */
7949ee6e8bbSpbrook         s->msa = value & 0xff;
7959ee6e8bbSpbrook         break;
7969ee6e8bbSpbrook     case 0x04: /* MCS */
7979ee6e8bbSpbrook         if ((s->mcr & 0x10) == 0) {
7989ee6e8bbSpbrook             /* Disabled.  Do nothing.  */
7999ee6e8bbSpbrook             break;
8009ee6e8bbSpbrook         }
8019ee6e8bbSpbrook         /* Grab the bus if this is starting a transfer.  */
8029ee6e8bbSpbrook         if ((value & 2) && (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) {
8039ee6e8bbSpbrook             if (i2c_start_transfer(s->bus, s->msa >> 1, s->msa & 1)) {
8049ee6e8bbSpbrook                 s->mcs |= STELLARIS_I2C_MCS_ARBLST;
8059ee6e8bbSpbrook             } else {
8069ee6e8bbSpbrook                 s->mcs &= ~STELLARIS_I2C_MCS_ARBLST;
8079ee6e8bbSpbrook                 s->mcs |= STELLARIS_I2C_MCS_BUSBSY;
8089ee6e8bbSpbrook             }
8099ee6e8bbSpbrook         }
8109ee6e8bbSpbrook         /* If we don't have the bus then indicate an error.  */
8119ee6e8bbSpbrook         if (!i2c_bus_busy(s->bus)
8129ee6e8bbSpbrook                 || (s->mcs & STELLARIS_I2C_MCS_BUSBSY) == 0) {
8139ee6e8bbSpbrook             s->mcs |= STELLARIS_I2C_MCS_ERROR;
8149ee6e8bbSpbrook             break;
8159ee6e8bbSpbrook         }
8169ee6e8bbSpbrook         s->mcs &= ~STELLARIS_I2C_MCS_ERROR;
8179ee6e8bbSpbrook         if (value & 1) {
8189ee6e8bbSpbrook             /* Transfer a byte.  */
8199ee6e8bbSpbrook             /* TODO: Handle errors.  */
8209ee6e8bbSpbrook             if (s->msa & 1) {
8219ee6e8bbSpbrook                 /* Recv */
82205f9f17eSCorey Minyard                 s->mdr = i2c_recv(s->bus);
8239ee6e8bbSpbrook             } else {
8249ee6e8bbSpbrook                 /* Send */
8259ee6e8bbSpbrook                 i2c_send(s->bus, s->mdr);
8269ee6e8bbSpbrook             }
8279ee6e8bbSpbrook             /* Raise an interrupt.  */
8289ee6e8bbSpbrook             s->mris |= 1;
8299ee6e8bbSpbrook         }
8309ee6e8bbSpbrook         if (value & 4) {
8319ee6e8bbSpbrook             /* Finish transfer.  */
8329ee6e8bbSpbrook             i2c_end_transfer(s->bus);
8339ee6e8bbSpbrook             s->mcs &= ~STELLARIS_I2C_MCS_BUSBSY;
8349ee6e8bbSpbrook         }
8359ee6e8bbSpbrook         break;
8369ee6e8bbSpbrook     case 0x08: /* MDR */
8379ee6e8bbSpbrook         s->mdr = value & 0xff;
8389ee6e8bbSpbrook         break;
8399ee6e8bbSpbrook     case 0x0c: /* MTPR */
8409ee6e8bbSpbrook         s->mtpr = value & 0xff;
8419ee6e8bbSpbrook         break;
8429ee6e8bbSpbrook     case 0x10: /* MIMR */
8439ee6e8bbSpbrook         s->mimr = 1;
8449ee6e8bbSpbrook         break;
8459ee6e8bbSpbrook     case 0x1c: /* MICR */
8469ee6e8bbSpbrook         s->mris &= ~value;
8479ee6e8bbSpbrook         break;
8489ee6e8bbSpbrook     case 0x20: /* MCR */
849df3692e0SPeter Maydell         if (value & 1) {
8509492e4b2SPhilippe Mathieu-Daudé             qemu_log_mask(LOG_UNIMP,
8519492e4b2SPhilippe Mathieu-Daudé                           "stellaris_i2c: Loopback not implemented\n");
852df3692e0SPeter Maydell         }
853df3692e0SPeter Maydell         if (value & 0x20) {
854df3692e0SPeter Maydell             qemu_log_mask(LOG_UNIMP,
8559492e4b2SPhilippe Mathieu-Daudé                           "stellaris_i2c: Slave mode not implemented\n");
856df3692e0SPeter Maydell         }
8579ee6e8bbSpbrook         s->mcr = value & 0x31;
8589ee6e8bbSpbrook         break;
8599ee6e8bbSpbrook     default:
860df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
861df3692e0SPeter Maydell                       "stellaris_i2c: write at bad offset 0x%x\n", (int)offset);
8629ee6e8bbSpbrook     }
8639ee6e8bbSpbrook     stellaris_i2c_update(s);
8649ee6e8bbSpbrook }
8659ee6e8bbSpbrook 
8669ee6e8bbSpbrook static void stellaris_i2c_reset(stellaris_i2c_state *s)
8679ee6e8bbSpbrook {
8689ee6e8bbSpbrook     if (s->mcs & STELLARIS_I2C_MCS_BUSBSY)
8699ee6e8bbSpbrook         i2c_end_transfer(s->bus);
8709ee6e8bbSpbrook 
8719ee6e8bbSpbrook     s->msa = 0;
8729ee6e8bbSpbrook     s->mcs = 0;
8739ee6e8bbSpbrook     s->mdr = 0;
8749ee6e8bbSpbrook     s->mtpr = 1;
8759ee6e8bbSpbrook     s->mimr = 0;
8769ee6e8bbSpbrook     s->mris = 0;
8779ee6e8bbSpbrook     s->mcr = 0;
8789ee6e8bbSpbrook     stellaris_i2c_update(s);
8799ee6e8bbSpbrook }
8809ee6e8bbSpbrook 
8818ea72f38SBenoît Canet static const MemoryRegionOps stellaris_i2c_ops = {
8828ea72f38SBenoît Canet     .read = stellaris_i2c_read,
8838ea72f38SBenoît Canet     .write = stellaris_i2c_write,
8848ea72f38SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
8859ee6e8bbSpbrook };
8869ee6e8bbSpbrook 
887ff269cd0SJuan Quintela static const VMStateDescription vmstate_stellaris_i2c = {
888ff269cd0SJuan Quintela     .name = "stellaris_i2c",
889ff269cd0SJuan Quintela     .version_id = 1,
890ff269cd0SJuan Quintela     .minimum_version_id = 1,
891ff269cd0SJuan Quintela     .fields = (VMStateField[]) {
892ff269cd0SJuan Quintela         VMSTATE_UINT32(msa, stellaris_i2c_state),
893ff269cd0SJuan Quintela         VMSTATE_UINT32(mcs, stellaris_i2c_state),
894ff269cd0SJuan Quintela         VMSTATE_UINT32(mdr, stellaris_i2c_state),
895ff269cd0SJuan Quintela         VMSTATE_UINT32(mtpr, stellaris_i2c_state),
896ff269cd0SJuan Quintela         VMSTATE_UINT32(mimr, stellaris_i2c_state),
897ff269cd0SJuan Quintela         VMSTATE_UINT32(mris, stellaris_i2c_state),
898ff269cd0SJuan Quintela         VMSTATE_UINT32(mcr, stellaris_i2c_state),
899ff269cd0SJuan Quintela         VMSTATE_END_OF_LIST()
90023e39294Spbrook     }
901ff269cd0SJuan Quintela };
90223e39294Spbrook 
90315c4fff5Sxiaoqiang.zhao static void stellaris_i2c_init(Object *obj)
9049ee6e8bbSpbrook {
90515c4fff5Sxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
90615c4fff5Sxiaoqiang.zhao     stellaris_i2c_state *s = STELLARIS_I2C(obj);
90715c4fff5Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
908a5c82852SAndreas Färber     I2CBus *bus;
9099ee6e8bbSpbrook 
910d94a4015SAndreas Färber     sysbus_init_irq(sbd, &s->irq);
911d94a4015SAndreas Färber     bus = i2c_init_bus(dev, "i2c");
9129ee6e8bbSpbrook     s->bus = bus;
9139ee6e8bbSpbrook 
91415c4fff5Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &stellaris_i2c_ops, s,
9158ea72f38SBenoît Canet                           "i2c", 0x1000);
916d94a4015SAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
9179ee6e8bbSpbrook     /* ??? For now we only implement the master interface.  */
9189ee6e8bbSpbrook     stellaris_i2c_reset(s);
9199ee6e8bbSpbrook }
9209ee6e8bbSpbrook 
9219ee6e8bbSpbrook /* Analogue to Digital Converter.  This is only partially implemented,
9229ee6e8bbSpbrook    enough for applications that use a combined ADC and timer tick.  */
9239ee6e8bbSpbrook 
9249ee6e8bbSpbrook #define STELLARIS_ADC_EM_CONTROLLER 0
9259ee6e8bbSpbrook #define STELLARIS_ADC_EM_COMP       1
9269ee6e8bbSpbrook #define STELLARIS_ADC_EM_EXTERNAL   4
9279ee6e8bbSpbrook #define STELLARIS_ADC_EM_TIMER      5
9289ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM0       6
9299ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM1       7
9309ee6e8bbSpbrook #define STELLARIS_ADC_EM_PWM2       8
9319ee6e8bbSpbrook 
9329ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_EMPTY    0x0100
9339ee6e8bbSpbrook #define STELLARIS_ADC_FIFO_FULL     0x1000
9349ee6e8bbSpbrook 
9357df7f67aSAndreas Färber #define TYPE_STELLARIS_ADC "stellaris-adc"
9367df7f67aSAndreas Färber #define STELLARIS_ADC(obj) \
9377df7f67aSAndreas Färber     OBJECT_CHECK(stellaris_adc_state, (obj), TYPE_STELLARIS_ADC)
9387df7f67aSAndreas Färber 
9397df7f67aSAndreas Färber typedef struct StellarisADCState {
9407df7f67aSAndreas Färber     SysBusDevice parent_obj;
9417df7f67aSAndreas Färber 
94271a2df05SBenoît Canet     MemoryRegion iomem;
9439ee6e8bbSpbrook     uint32_t actss;
9449ee6e8bbSpbrook     uint32_t ris;
9459ee6e8bbSpbrook     uint32_t im;
9469ee6e8bbSpbrook     uint32_t emux;
9479ee6e8bbSpbrook     uint32_t ostat;
9489ee6e8bbSpbrook     uint32_t ustat;
9499ee6e8bbSpbrook     uint32_t sspri;
9509ee6e8bbSpbrook     uint32_t sac;
9519ee6e8bbSpbrook     struct {
9529ee6e8bbSpbrook         uint32_t state;
9539ee6e8bbSpbrook         uint32_t data[16];
9549ee6e8bbSpbrook     } fifo[4];
9559ee6e8bbSpbrook     uint32_t ssmux[4];
9569ee6e8bbSpbrook     uint32_t ssctl[4];
95723e39294Spbrook     uint32_t noise;
9582c6554bcSPaul Brook     qemu_irq irq[4];
9599ee6e8bbSpbrook } stellaris_adc_state;
9609ee6e8bbSpbrook 
9619ee6e8bbSpbrook static uint32_t stellaris_adc_fifo_read(stellaris_adc_state *s, int n)
9629ee6e8bbSpbrook {
9639ee6e8bbSpbrook     int tail;
9649ee6e8bbSpbrook 
9659ee6e8bbSpbrook     tail = s->fifo[n].state & 0xf;
9669ee6e8bbSpbrook     if (s->fifo[n].state & STELLARIS_ADC_FIFO_EMPTY) {
9679ee6e8bbSpbrook         s->ustat |= 1 << n;
9689ee6e8bbSpbrook     } else {
9699ee6e8bbSpbrook         s->fifo[n].state = (s->fifo[n].state & ~0xf) | ((tail + 1) & 0xf);
9709ee6e8bbSpbrook         s->fifo[n].state &= ~STELLARIS_ADC_FIFO_FULL;
9719ee6e8bbSpbrook         if (tail + 1 == ((s->fifo[n].state >> 4) & 0xf))
9729ee6e8bbSpbrook             s->fifo[n].state |= STELLARIS_ADC_FIFO_EMPTY;
9739ee6e8bbSpbrook     }
9749ee6e8bbSpbrook     return s->fifo[n].data[tail];
9759ee6e8bbSpbrook }
9769ee6e8bbSpbrook 
9779ee6e8bbSpbrook static void stellaris_adc_fifo_write(stellaris_adc_state *s, int n,
9789ee6e8bbSpbrook                                      uint32_t value)
9799ee6e8bbSpbrook {
9809ee6e8bbSpbrook     int head;
9819ee6e8bbSpbrook 
9822c6554bcSPaul Brook     /* TODO: Real hardware has limited size FIFOs.  We have a full 16 entry
9832c6554bcSPaul Brook        FIFO fir each sequencer.  */
9849ee6e8bbSpbrook     head = (s->fifo[n].state >> 4) & 0xf;
9859ee6e8bbSpbrook     if (s->fifo[n].state & STELLARIS_ADC_FIFO_FULL) {
9869ee6e8bbSpbrook         s->ostat |= 1 << n;
9879ee6e8bbSpbrook         return;
9889ee6e8bbSpbrook     }
9899ee6e8bbSpbrook     s->fifo[n].data[head] = value;
9909ee6e8bbSpbrook     head = (head + 1) & 0xf;
9919ee6e8bbSpbrook     s->fifo[n].state &= ~STELLARIS_ADC_FIFO_EMPTY;
9929ee6e8bbSpbrook     s->fifo[n].state = (s->fifo[n].state & ~0xf0) | (head << 4);
9939ee6e8bbSpbrook     if ((s->fifo[n].state & 0xf) == head)
9949ee6e8bbSpbrook         s->fifo[n].state |= STELLARIS_ADC_FIFO_FULL;
9959ee6e8bbSpbrook }
9969ee6e8bbSpbrook 
9979ee6e8bbSpbrook static void stellaris_adc_update(stellaris_adc_state *s)
9989ee6e8bbSpbrook {
9999ee6e8bbSpbrook     int level;
10002c6554bcSPaul Brook     int n;
10019ee6e8bbSpbrook 
10022c6554bcSPaul Brook     for (n = 0; n < 4; n++) {
10032c6554bcSPaul Brook         level = (s->ris & s->im & (1 << n)) != 0;
10042c6554bcSPaul Brook         qemu_set_irq(s->irq[n], level);
10052c6554bcSPaul Brook     }
10069ee6e8bbSpbrook }
10079ee6e8bbSpbrook 
10089ee6e8bbSpbrook static void stellaris_adc_trigger(void *opaque, int irq, int level)
10099ee6e8bbSpbrook {
10109ee6e8bbSpbrook     stellaris_adc_state *s = (stellaris_adc_state *)opaque;
10112c6554bcSPaul Brook     int n;
10129ee6e8bbSpbrook 
10132c6554bcSPaul Brook     for (n = 0; n < 4; n++) {
10142c6554bcSPaul Brook         if ((s->actss & (1 << n)) == 0) {
10152c6554bcSPaul Brook             continue;
10162c6554bcSPaul Brook         }
10172c6554bcSPaul Brook 
10182c6554bcSPaul Brook         if (((s->emux >> (n * 4)) & 0xff) != 5) {
10192c6554bcSPaul Brook             continue;
10209ee6e8bbSpbrook         }
10219ee6e8bbSpbrook 
102223e39294Spbrook         /* Some applications use the ADC as a random number source, so introduce
102323e39294Spbrook            some variation into the signal.  */
102423e39294Spbrook         s->noise = s->noise * 314159 + 1;
10259ee6e8bbSpbrook         /* ??? actual inputs not implemented.  Return an arbitrary value.  */
10262c6554bcSPaul Brook         stellaris_adc_fifo_write(s, n, 0x200 + ((s->noise >> 16) & 7));
10272c6554bcSPaul Brook         s->ris |= (1 << n);
10289ee6e8bbSpbrook         stellaris_adc_update(s);
10299ee6e8bbSpbrook     }
10302c6554bcSPaul Brook }
10319ee6e8bbSpbrook 
10329ee6e8bbSpbrook static void stellaris_adc_reset(stellaris_adc_state *s)
10339ee6e8bbSpbrook {
10349ee6e8bbSpbrook     int n;
10359ee6e8bbSpbrook 
10369ee6e8bbSpbrook     for (n = 0; n < 4; n++) {
10379ee6e8bbSpbrook         s->ssmux[n] = 0;
10389ee6e8bbSpbrook         s->ssctl[n] = 0;
10399ee6e8bbSpbrook         s->fifo[n].state = STELLARIS_ADC_FIFO_EMPTY;
10409ee6e8bbSpbrook     }
10419ee6e8bbSpbrook }
10429ee6e8bbSpbrook 
1043a8170e5eSAvi Kivity static uint64_t stellaris_adc_read(void *opaque, hwaddr offset,
104471a2df05SBenoît Canet                                    unsigned size)
10459ee6e8bbSpbrook {
10469ee6e8bbSpbrook     stellaris_adc_state *s = (stellaris_adc_state *)opaque;
10479ee6e8bbSpbrook 
10489ee6e8bbSpbrook     /* TODO: Implement this.  */
10499ee6e8bbSpbrook     if (offset >= 0x40 && offset < 0xc0) {
10509ee6e8bbSpbrook         int n;
10519ee6e8bbSpbrook         n = (offset - 0x40) >> 5;
10529ee6e8bbSpbrook         switch (offset & 0x1f) {
10539ee6e8bbSpbrook         case 0x00: /* SSMUX */
10549ee6e8bbSpbrook             return s->ssmux[n];
10559ee6e8bbSpbrook         case 0x04: /* SSCTL */
10569ee6e8bbSpbrook             return s->ssctl[n];
10579ee6e8bbSpbrook         case 0x08: /* SSFIFO */
10589ee6e8bbSpbrook             return stellaris_adc_fifo_read(s, n);
10599ee6e8bbSpbrook         case 0x0c: /* SSFSTAT */
10609ee6e8bbSpbrook             return s->fifo[n].state;
10619ee6e8bbSpbrook         default:
10629ee6e8bbSpbrook             break;
10639ee6e8bbSpbrook         }
10649ee6e8bbSpbrook     }
10659ee6e8bbSpbrook     switch (offset) {
10669ee6e8bbSpbrook     case 0x00: /* ACTSS */
10679ee6e8bbSpbrook         return s->actss;
10689ee6e8bbSpbrook     case 0x04: /* RIS */
10699ee6e8bbSpbrook         return s->ris;
10709ee6e8bbSpbrook     case 0x08: /* IM */
10719ee6e8bbSpbrook         return s->im;
10729ee6e8bbSpbrook     case 0x0c: /* ISC */
10739ee6e8bbSpbrook         return s->ris & s->im;
10749ee6e8bbSpbrook     case 0x10: /* OSTAT */
10759ee6e8bbSpbrook         return s->ostat;
10769ee6e8bbSpbrook     case 0x14: /* EMUX */
10779ee6e8bbSpbrook         return s->emux;
10789ee6e8bbSpbrook     case 0x18: /* USTAT */
10799ee6e8bbSpbrook         return s->ustat;
10809ee6e8bbSpbrook     case 0x20: /* SSPRI */
10819ee6e8bbSpbrook         return s->sspri;
10829ee6e8bbSpbrook     case 0x30: /* SAC */
10839ee6e8bbSpbrook         return s->sac;
10849ee6e8bbSpbrook     default:
1085df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
1086df3692e0SPeter Maydell                       "stellaris_adc: read at bad offset 0x%x\n", (int)offset);
10879ee6e8bbSpbrook         return 0;
10889ee6e8bbSpbrook     }
10899ee6e8bbSpbrook }
10909ee6e8bbSpbrook 
1091a8170e5eSAvi Kivity static void stellaris_adc_write(void *opaque, hwaddr offset,
109271a2df05SBenoît Canet                                 uint64_t value, unsigned size)
10939ee6e8bbSpbrook {
10949ee6e8bbSpbrook     stellaris_adc_state *s = (stellaris_adc_state *)opaque;
10959ee6e8bbSpbrook 
10969ee6e8bbSpbrook     /* TODO: Implement this.  */
10979ee6e8bbSpbrook     if (offset >= 0x40 && offset < 0xc0) {
10989ee6e8bbSpbrook         int n;
10999ee6e8bbSpbrook         n = (offset - 0x40) >> 5;
11009ee6e8bbSpbrook         switch (offset & 0x1f) {
11019ee6e8bbSpbrook         case 0x00: /* SSMUX */
11029ee6e8bbSpbrook             s->ssmux[n] = value & 0x33333333;
11039ee6e8bbSpbrook             return;
11049ee6e8bbSpbrook         case 0x04: /* SSCTL */
11059ee6e8bbSpbrook             if (value != 6) {
1106df3692e0SPeter Maydell                 qemu_log_mask(LOG_UNIMP,
1107df3692e0SPeter Maydell                               "ADC: Unimplemented sequence %" PRIx64 "\n",
11089ee6e8bbSpbrook                               value);
11099ee6e8bbSpbrook             }
11109ee6e8bbSpbrook             s->ssctl[n] = value;
11119ee6e8bbSpbrook             return;
11129ee6e8bbSpbrook         default:
11139ee6e8bbSpbrook             break;
11149ee6e8bbSpbrook         }
11159ee6e8bbSpbrook     }
11169ee6e8bbSpbrook     switch (offset) {
11179ee6e8bbSpbrook     case 0x00: /* ACTSS */
11189ee6e8bbSpbrook         s->actss = value & 0xf;
11199ee6e8bbSpbrook         break;
11209ee6e8bbSpbrook     case 0x08: /* IM */
11219ee6e8bbSpbrook         s->im = value;
11229ee6e8bbSpbrook         break;
11239ee6e8bbSpbrook     case 0x0c: /* ISC */
11249ee6e8bbSpbrook         s->ris &= ~value;
11259ee6e8bbSpbrook         break;
11269ee6e8bbSpbrook     case 0x10: /* OSTAT */
11279ee6e8bbSpbrook         s->ostat &= ~value;
11289ee6e8bbSpbrook         break;
11299ee6e8bbSpbrook     case 0x14: /* EMUX */
11309ee6e8bbSpbrook         s->emux = value;
11319ee6e8bbSpbrook         break;
11329ee6e8bbSpbrook     case 0x18: /* USTAT */
11339ee6e8bbSpbrook         s->ustat &= ~value;
11349ee6e8bbSpbrook         break;
11359ee6e8bbSpbrook     case 0x20: /* SSPRI */
11369ee6e8bbSpbrook         s->sspri = value;
11379ee6e8bbSpbrook         break;
11389ee6e8bbSpbrook     case 0x28: /* PSSI */
11399492e4b2SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "ADC: sample initiate unimplemented\n");
11409ee6e8bbSpbrook         break;
11419ee6e8bbSpbrook     case 0x30: /* SAC */
11429ee6e8bbSpbrook         s->sac = value;
11439ee6e8bbSpbrook         break;
11449ee6e8bbSpbrook     default:
1145df3692e0SPeter Maydell         qemu_log_mask(LOG_GUEST_ERROR,
1146df3692e0SPeter Maydell                       "stellaris_adc: write at bad offset 0x%x\n", (int)offset);
11479ee6e8bbSpbrook     }
11489ee6e8bbSpbrook     stellaris_adc_update(s);
11499ee6e8bbSpbrook }
11509ee6e8bbSpbrook 
115171a2df05SBenoît Canet static const MemoryRegionOps stellaris_adc_ops = {
115271a2df05SBenoît Canet     .read = stellaris_adc_read,
115371a2df05SBenoît Canet     .write = stellaris_adc_write,
115471a2df05SBenoît Canet     .endianness = DEVICE_NATIVE_ENDIAN,
11559ee6e8bbSpbrook };
11569ee6e8bbSpbrook 
1157cf1d31dcSJuan Quintela static const VMStateDescription vmstate_stellaris_adc = {
1158cf1d31dcSJuan Quintela     .name = "stellaris_adc",
1159cf1d31dcSJuan Quintela     .version_id = 1,
1160cf1d31dcSJuan Quintela     .minimum_version_id = 1,
1161cf1d31dcSJuan Quintela     .fields = (VMStateField[]) {
1162cf1d31dcSJuan Quintela         VMSTATE_UINT32(actss, stellaris_adc_state),
1163cf1d31dcSJuan Quintela         VMSTATE_UINT32(ris, stellaris_adc_state),
1164cf1d31dcSJuan Quintela         VMSTATE_UINT32(im, stellaris_adc_state),
1165cf1d31dcSJuan Quintela         VMSTATE_UINT32(emux, stellaris_adc_state),
1166cf1d31dcSJuan Quintela         VMSTATE_UINT32(ostat, stellaris_adc_state),
1167cf1d31dcSJuan Quintela         VMSTATE_UINT32(ustat, stellaris_adc_state),
1168cf1d31dcSJuan Quintela         VMSTATE_UINT32(sspri, stellaris_adc_state),
1169cf1d31dcSJuan Quintela         VMSTATE_UINT32(sac, stellaris_adc_state),
1170cf1d31dcSJuan Quintela         VMSTATE_UINT32(fifo[0].state, stellaris_adc_state),
1171cf1d31dcSJuan Quintela         VMSTATE_UINT32_ARRAY(fifo[0].data, stellaris_adc_state, 16),
1172cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssmux[0], stellaris_adc_state),
1173cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssctl[0], stellaris_adc_state),
1174cf1d31dcSJuan Quintela         VMSTATE_UINT32(fifo[1].state, stellaris_adc_state),
1175cf1d31dcSJuan Quintela         VMSTATE_UINT32_ARRAY(fifo[1].data, stellaris_adc_state, 16),
1176cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssmux[1], stellaris_adc_state),
1177cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssctl[1], stellaris_adc_state),
1178cf1d31dcSJuan Quintela         VMSTATE_UINT32(fifo[2].state, stellaris_adc_state),
1179cf1d31dcSJuan Quintela         VMSTATE_UINT32_ARRAY(fifo[2].data, stellaris_adc_state, 16),
1180cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssmux[2], stellaris_adc_state),
1181cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssctl[2], stellaris_adc_state),
1182cf1d31dcSJuan Quintela         VMSTATE_UINT32(fifo[3].state, stellaris_adc_state),
1183cf1d31dcSJuan Quintela         VMSTATE_UINT32_ARRAY(fifo[3].data, stellaris_adc_state, 16),
1184cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssmux[3], stellaris_adc_state),
1185cf1d31dcSJuan Quintela         VMSTATE_UINT32(ssctl[3], stellaris_adc_state),
1186cf1d31dcSJuan Quintela         VMSTATE_UINT32(noise, stellaris_adc_state),
1187cf1d31dcSJuan Quintela         VMSTATE_END_OF_LIST()
118823e39294Spbrook     }
1189cf1d31dcSJuan Quintela };
119023e39294Spbrook 
119115c4fff5Sxiaoqiang.zhao static void stellaris_adc_init(Object *obj)
11929ee6e8bbSpbrook {
119315c4fff5Sxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
119415c4fff5Sxiaoqiang.zhao     stellaris_adc_state *s = STELLARIS_ADC(obj);
119515c4fff5Sxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
11962c6554bcSPaul Brook     int n;
11979ee6e8bbSpbrook 
11982c6554bcSPaul Brook     for (n = 0; n < 4; n++) {
11997df7f67aSAndreas Färber         sysbus_init_irq(sbd, &s->irq[n]);
12002c6554bcSPaul Brook     }
12019ee6e8bbSpbrook 
120215c4fff5Sxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &stellaris_adc_ops, s,
120371a2df05SBenoît Canet                           "adc", 0x1000);
12047df7f67aSAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
12059ee6e8bbSpbrook     stellaris_adc_reset(s);
12067df7f67aSAndreas Färber     qdev_init_gpio_in(dev, stellaris_adc_trigger, 1);
12079ee6e8bbSpbrook }
12089ee6e8bbSpbrook 
1209d69ffb5bSMichael Davidsaver static
1210d69ffb5bSMichael Davidsaver void do_sys_reset(void *opaque, int n, int level)
1211d69ffb5bSMichael Davidsaver {
1212d69ffb5bSMichael Davidsaver     if (level) {
1213cf83f140SEric Blake         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
1214d69ffb5bSMichael Davidsaver     }
1215d69ffb5bSMichael Davidsaver }
1216d69ffb5bSMichael Davidsaver 
12179ee6e8bbSpbrook /* Board init.  */
12189ee6e8bbSpbrook static stellaris_board_info stellaris_boards[] = {
12199ee6e8bbSpbrook   { "LM3S811EVB",
12209ee6e8bbSpbrook     0,
12219ee6e8bbSpbrook     0x0032000e,
12229ee6e8bbSpbrook     0x001f001f, /* dc0 */
12239ee6e8bbSpbrook     0x001132bf,
12249ee6e8bbSpbrook     0x01071013,
12259ee6e8bbSpbrook     0x3f0f01ff,
12269ee6e8bbSpbrook     0x0000001f,
1227cf0dbb21Spbrook     BP_OLED_I2C
12289ee6e8bbSpbrook   },
12299ee6e8bbSpbrook   { "LM3S6965EVB",
12309ee6e8bbSpbrook     0x10010002,
12319ee6e8bbSpbrook     0x1073402e,
12329ee6e8bbSpbrook     0x00ff007f, /* dc0 */
12339ee6e8bbSpbrook     0x001133ff,
12349ee6e8bbSpbrook     0x030f5317,
12359ee6e8bbSpbrook     0x0f0f87ff,
12369ee6e8bbSpbrook     0x5000007f,
1237cf0dbb21Spbrook     BP_OLED_SSI | BP_GAMEPAD
12389ee6e8bbSpbrook   }
12399ee6e8bbSpbrook };
12409ee6e8bbSpbrook 
1241ba1ba5ccSIgor Mammedov static void stellaris_init(MachineState *ms, stellaris_board_info *board)
12429ee6e8bbSpbrook {
12439ee6e8bbSpbrook     static const int uart_irq[] = {5, 6, 33, 34};
12449ee6e8bbSpbrook     static const int timer_irq[] = {19, 21, 23, 35};
12459ee6e8bbSpbrook     static const uint32_t gpio_addr[7] =
12469ee6e8bbSpbrook       { 0x40004000, 0x40005000, 0x40006000, 0x40007000,
12479ee6e8bbSpbrook         0x40024000, 0x40025000, 0x40026000};
12489ee6e8bbSpbrook     static const int gpio_irq[7] = {0, 1, 2, 3, 4, 30, 31};
12499ee6e8bbSpbrook 
1250394c8bbfSPeter Maydell     /* Memory map of SoC devices, from
1251394c8bbfSPeter Maydell      * Stellaris LM3S6965 Microcontroller Data Sheet (rev I)
1252394c8bbfSPeter Maydell      * http://www.ti.com/lit/ds/symlink/lm3s6965.pdf
1253394c8bbfSPeter Maydell      *
1254566528f8SMichel Heily      * 40000000 wdtimer
1255394c8bbfSPeter Maydell      * 40002000 i2c (unimplemented)
1256394c8bbfSPeter Maydell      * 40004000 GPIO
1257394c8bbfSPeter Maydell      * 40005000 GPIO
1258394c8bbfSPeter Maydell      * 40006000 GPIO
1259394c8bbfSPeter Maydell      * 40007000 GPIO
1260394c8bbfSPeter Maydell      * 40008000 SSI
1261394c8bbfSPeter Maydell      * 4000c000 UART
1262394c8bbfSPeter Maydell      * 4000d000 UART
1263394c8bbfSPeter Maydell      * 4000e000 UART
1264394c8bbfSPeter Maydell      * 40020000 i2c
1265394c8bbfSPeter Maydell      * 40021000 i2c (unimplemented)
1266394c8bbfSPeter Maydell      * 40024000 GPIO
1267394c8bbfSPeter Maydell      * 40025000 GPIO
1268394c8bbfSPeter Maydell      * 40026000 GPIO
1269394c8bbfSPeter Maydell      * 40028000 PWM (unimplemented)
1270394c8bbfSPeter Maydell      * 4002c000 QEI (unimplemented)
1271394c8bbfSPeter Maydell      * 4002d000 QEI (unimplemented)
1272394c8bbfSPeter Maydell      * 40030000 gptimer
1273394c8bbfSPeter Maydell      * 40031000 gptimer
1274394c8bbfSPeter Maydell      * 40032000 gptimer
1275394c8bbfSPeter Maydell      * 40033000 gptimer
1276394c8bbfSPeter Maydell      * 40038000 ADC
1277394c8bbfSPeter Maydell      * 4003c000 analogue comparator (unimplemented)
1278394c8bbfSPeter Maydell      * 40048000 ethernet
1279394c8bbfSPeter Maydell      * 400fc000 hibernation module (unimplemented)
1280394c8bbfSPeter Maydell      * 400fd000 flash memory control (unimplemented)
1281394c8bbfSPeter Maydell      * 400fe000 system control
1282394c8bbfSPeter Maydell      */
1283394c8bbfSPeter Maydell 
128420c59c38SMichael Davidsaver     DeviceState *gpio_dev[7], *nvic;
128540905a6aSPaul Brook     qemu_irq gpio_in[7][8];
128640905a6aSPaul Brook     qemu_irq gpio_out[7][8];
12879ee6e8bbSpbrook     qemu_irq adc;
12889ee6e8bbSpbrook     int sram_size;
12899ee6e8bbSpbrook     int flash_size;
1290a5c82852SAndreas Färber     I2CBus *i2c;
129140905a6aSPaul Brook     DeviceState *dev;
12929ee6e8bbSpbrook     int i;
129340905a6aSPaul Brook     int j;
12949ee6e8bbSpbrook 
1295fe6ac447SAlistair Francis     MemoryRegion *sram = g_new(MemoryRegion, 1);
1296fe6ac447SAlistair Francis     MemoryRegion *flash = g_new(MemoryRegion, 1);
1297fe6ac447SAlistair Francis     MemoryRegion *system_memory = get_system_memory();
1298fe6ac447SAlistair Francis 
1299fe6ac447SAlistair Francis     flash_size = (((board->dc0 & 0xffff) + 1) << 1) * 1024;
1300fe6ac447SAlistair Francis     sram_size = ((board->dc0 >> 18) + 1) * 1024;
1301fe6ac447SAlistair Francis 
1302fe6ac447SAlistair Francis     /* Flash programming is done via the SCU, so pretend it is ROM.  */
130316260006SPhilippe Mathieu-Daudé     memory_region_init_rom(flash, NULL, "stellaris.flash", flash_size,
1304f8ed85acSMarkus Armbruster                            &error_fatal);
1305fe6ac447SAlistair Francis     memory_region_add_subregion(system_memory, 0, flash);
1306fe6ac447SAlistair Francis 
130798a99ce0SPeter Maydell     memory_region_init_ram(sram, NULL, "stellaris.sram", sram_size,
1308f8ed85acSMarkus Armbruster                            &error_fatal);
1309fe6ac447SAlistair Francis     memory_region_add_subregion(system_memory, 0x20000000, sram);
1310fe6ac447SAlistair Francis 
13113e80f690SMarkus Armbruster     nvic = qdev_new(TYPE_ARMV7M);
1312f04d4465SPeter Maydell     qdev_prop_set_uint32(nvic, "num-irq", NUM_IRQ_LINES);
1313f04d4465SPeter Maydell     qdev_prop_set_string(nvic, "cpu-type", ms->cpu_type);
1314a1c5a062SStefan Hajnoczi     qdev_prop_set_bit(nvic, "enable-bitband", true);
13155325cc34SMarkus Armbruster     object_property_set_link(OBJECT(nvic), "memory",
13165325cc34SMarkus Armbruster                              OBJECT(get_system_memory()), &error_abort);
1317f04d4465SPeter Maydell     /* This will exit with an error if the user passed us a bad cpu_type */
13183c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(nvic), &error_fatal);
13199ee6e8bbSpbrook 
1320d69ffb5bSMichael Davidsaver     qdev_connect_gpio_out_named(nvic, "SYSRESETREQ", 0,
1321d69ffb5bSMichael Davidsaver                                 qemu_allocate_irq(&do_sys_reset, NULL, 0));
1322d69ffb5bSMichael Davidsaver 
13239ee6e8bbSpbrook     if (board->dc1 & (1 << 16)) {
13247df7f67aSAndreas Färber         dev = sysbus_create_varargs(TYPE_STELLARIS_ADC, 0x40038000,
132520c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 14),
132620c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 15),
132720c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 16),
132820c59c38SMichael Davidsaver                                     qdev_get_gpio_in(nvic, 17),
132920c59c38SMichael Davidsaver                                     NULL);
133040905a6aSPaul Brook         adc = qdev_get_gpio_in(dev, 0);
13319ee6e8bbSpbrook     } else {
13329ee6e8bbSpbrook         adc = NULL;
13339ee6e8bbSpbrook     }
13349ee6e8bbSpbrook     for (i = 0; i < 4; i++) {
13359ee6e8bbSpbrook         if (board->dc2 & (0x10000 << i)) {
13368ef1d394SAndreas Färber             dev = sysbus_create_simple(TYPE_STELLARIS_GPTM,
133740905a6aSPaul Brook                                        0x40030000 + i * 0x1000,
133820c59c38SMichael Davidsaver                                        qdev_get_gpio_in(nvic, timer_irq[i]));
133940905a6aSPaul Brook             /* TODO: This is incorrect, but we get away with it because
134040905a6aSPaul Brook                the ADC output is only ever pulsed.  */
134140905a6aSPaul Brook             qdev_connect_gpio_out(dev, 0, adc);
13429ee6e8bbSpbrook         }
13439ee6e8bbSpbrook     }
13449ee6e8bbSpbrook 
134520c59c38SMichael Davidsaver     stellaris_sys_init(0x400fe000, qdev_get_gpio_in(nvic, 28),
134620c59c38SMichael Davidsaver                        board, nd_table[0].macaddr.a);
13479ee6e8bbSpbrook 
1348566528f8SMichel Heily 
1349566528f8SMichel Heily     if (board->dc1 & (1 << 3)) { /* watchdog present */
13503e80f690SMarkus Armbruster         dev = qdev_new(TYPE_LUMINARY_WATCHDOG);
1351566528f8SMichel Heily 
1352566528f8SMichel Heily         /* system_clock_scale is valid now */
1353566528f8SMichel Heily         uint32_t mainclk = NANOSECONDS_PER_SECOND / system_clock_scale;
1354566528f8SMichel Heily         qdev_prop_set_uint32(dev, "wdogclk-frq", mainclk);
1355566528f8SMichel Heily 
13563c6ef471SMarkus Armbruster         sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
1357566528f8SMichel Heily         sysbus_mmio_map(SYS_BUS_DEVICE(dev),
1358566528f8SMichel Heily                         0,
1359566528f8SMichel Heily                         0x40000000u);
1360566528f8SMichel Heily         sysbus_connect_irq(SYS_BUS_DEVICE(dev),
1361566528f8SMichel Heily                            0,
1362566528f8SMichel Heily                            qdev_get_gpio_in(nvic, 18));
1363566528f8SMichel Heily     }
1364566528f8SMichel Heily 
1365566528f8SMichel Heily 
13669ee6e8bbSpbrook     for (i = 0; i < 7; i++) {
13679ee6e8bbSpbrook         if (board->dc4 & (1 << i)) {
13687063f49fSPeter Maydell             gpio_dev[i] = sysbus_create_simple("pl061_luminary", gpio_addr[i],
136920c59c38SMichael Davidsaver                                                qdev_get_gpio_in(nvic,
137020c59c38SMichael Davidsaver                                                                 gpio_irq[i]));
137140905a6aSPaul Brook             for (j = 0; j < 8; j++) {
137240905a6aSPaul Brook                 gpio_in[i][j] = qdev_get_gpio_in(gpio_dev[i], j);
137340905a6aSPaul Brook                 gpio_out[i][j] = NULL;
137440905a6aSPaul Brook             }
13759ee6e8bbSpbrook         }
13769ee6e8bbSpbrook     }
13779ee6e8bbSpbrook 
13789ee6e8bbSpbrook     if (board->dc2 & (1 << 12)) {
137920c59c38SMichael Davidsaver         dev = sysbus_create_simple(TYPE_STELLARIS_I2C, 0x40020000,
138020c59c38SMichael Davidsaver                                    qdev_get_gpio_in(nvic, 8));
1381a5c82852SAndreas Färber         i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
1382cf0dbb21Spbrook         if (board->peripherals & BP_OLED_I2C) {
1383*1373b15bSPhilippe Mathieu-Daudé             i2c_slave_create_simple(i2c, "ssd0303", 0x3d);
13849ee6e8bbSpbrook         }
13859ee6e8bbSpbrook     }
13869ee6e8bbSpbrook 
13879ee6e8bbSpbrook     for (i = 0; i < 4; i++) {
13889ee6e8bbSpbrook         if (board->dc2 & (1 << i)) {
1389f0d1d2c1Sxiaoqiang zhao             pl011_luminary_create(0x4000c000 + i * 0x1000,
1390f0d1d2c1Sxiaoqiang zhao                                   qdev_get_gpio_in(nvic, uart_irq[i]),
13919bca0edbSPeter Maydell                                   serial_hd(i));
13929ee6e8bbSpbrook         }
13939ee6e8bbSpbrook     }
13949ee6e8bbSpbrook     if (board->dc2 & (1 << 4)) {
139520c59c38SMichael Davidsaver         dev = sysbus_create_simple("pl022", 0x40008000,
139620c59c38SMichael Davidsaver                                    qdev_get_gpio_in(nvic, 7));
1397cf0dbb21Spbrook         if (board->peripherals & BP_OLED_SSI) {
13985493e33fSPaul Brook             void *bus;
13998120e714SPeter A. G. Crosthwaite             DeviceState *sddev;
14008120e714SPeter A. G. Crosthwaite             DeviceState *ssddev;
1401775616c3Spbrook 
14028120e714SPeter A. G. Crosthwaite             /* Some boards have both an OLED controller and SD card connected to
14038120e714SPeter A. G. Crosthwaite              * the same SSI port, with the SD card chip select connected to a
14048120e714SPeter A. G. Crosthwaite              * GPIO pin.  Technically the OLED chip select is connected to the
14058120e714SPeter A. G. Crosthwaite              * SSI Fss pin.  We do not bother emulating that as both devices
14068120e714SPeter A. G. Crosthwaite              * should never be selected simultaneously, and our OLED controller
14078120e714SPeter A. G. Crosthwaite              * ignores stray 0xff commands that occur when deselecting the SD
14088120e714SPeter A. G. Crosthwaite              * card.
14098120e714SPeter A. G. Crosthwaite              */
14105493e33fSPaul Brook             bus = qdev_get_child_bus(dev, "ssi");
1411775616c3Spbrook 
14128120e714SPeter A. G. Crosthwaite             sddev = ssi_create_slave(bus, "ssi-sd");
14138120e714SPeter A. G. Crosthwaite             ssddev = ssi_create_slave(bus, "ssd0323");
1414de77914eSPeter Crosthwaite             gpio_out[GPIO_D][0] = qemu_irq_split(
1415de77914eSPeter Crosthwaite                     qdev_get_gpio_in_named(sddev, SSI_GPIO_CS, 0),
1416de77914eSPeter Crosthwaite                     qdev_get_gpio_in_named(ssddev, SSI_GPIO_CS, 0));
1417de77914eSPeter Crosthwaite             gpio_out[GPIO_C][7] = qdev_get_gpio_in(ssddev, 0);
14185493e33fSPaul Brook 
1419775616c3Spbrook             /* Make sure the select pin is high.  */
1420775616c3Spbrook             qemu_irq_raise(gpio_out[GPIO_D][0]);
14219ee6e8bbSpbrook         }
14229ee6e8bbSpbrook     }
1423a5580466SPaul Brook     if (board->dc4 & (1 << 28)) {
1424a5580466SPaul Brook         DeviceState *enet;
1425a5580466SPaul Brook 
1426a5580466SPaul Brook         qemu_check_nic_model(&nd_table[0], "stellaris");
1427a5580466SPaul Brook 
14283e80f690SMarkus Armbruster         enet = qdev_new("stellaris_enet");
1429540f006aSGerd Hoffmann         qdev_set_nic_properties(enet, &nd_table[0]);
14303c6ef471SMarkus Armbruster         sysbus_realize_and_unref(SYS_BUS_DEVICE(enet), &error_fatal);
14311356b98dSAndreas Färber         sysbus_mmio_map(SYS_BUS_DEVICE(enet), 0, 0x40048000);
143220c59c38SMichael Davidsaver         sysbus_connect_irq(SYS_BUS_DEVICE(enet), 0, qdev_get_gpio_in(nvic, 42));
1433a5580466SPaul Brook     }
1434cf0dbb21Spbrook     if (board->peripherals & BP_GAMEPAD) {
1435cf0dbb21Spbrook         qemu_irq gpad_irq[5];
1436cf0dbb21Spbrook         static const int gpad_keycode[5] = { 0xc8, 0xd0, 0xcb, 0xcd, 0x1d };
1437cf0dbb21Spbrook 
1438cf0dbb21Spbrook         gpad_irq[0] = qemu_irq_invert(gpio_in[GPIO_E][0]); /* up */
1439cf0dbb21Spbrook         gpad_irq[1] = qemu_irq_invert(gpio_in[GPIO_E][1]); /* down */
1440cf0dbb21Spbrook         gpad_irq[2] = qemu_irq_invert(gpio_in[GPIO_E][2]); /* left */
1441cf0dbb21Spbrook         gpad_irq[3] = qemu_irq_invert(gpio_in[GPIO_E][3]); /* right */
1442cf0dbb21Spbrook         gpad_irq[4] = qemu_irq_invert(gpio_in[GPIO_F][1]); /* select */
1443cf0dbb21Spbrook 
1444cf0dbb21Spbrook         stellaris_gamepad_init(5, gpad_irq, gpad_keycode);
1445cf0dbb21Spbrook     }
144640905a6aSPaul Brook     for (i = 0; i < 7; i++) {
144740905a6aSPaul Brook         if (board->dc4 & (1 << i)) {
144840905a6aSPaul Brook             for (j = 0; j < 8; j++) {
144940905a6aSPaul Brook                 if (gpio_out[i][j]) {
145040905a6aSPaul Brook                     qdev_connect_gpio_out(gpio_dev[i], j, gpio_out[i][j]);
145140905a6aSPaul Brook                 }
145240905a6aSPaul Brook             }
145340905a6aSPaul Brook         }
145440905a6aSPaul Brook     }
1455aecfbbc9SPeter Maydell 
1456aecfbbc9SPeter Maydell     /* Add dummy regions for the devices we don't implement yet,
1457aecfbbc9SPeter Maydell      * so guest accesses don't cause unlogged crashes.
1458aecfbbc9SPeter Maydell      */
1459aecfbbc9SPeter Maydell     create_unimplemented_device("i2c-0", 0x40002000, 0x1000);
1460aecfbbc9SPeter Maydell     create_unimplemented_device("i2c-2", 0x40021000, 0x1000);
1461aecfbbc9SPeter Maydell     create_unimplemented_device("PWM", 0x40028000, 0x1000);
1462aecfbbc9SPeter Maydell     create_unimplemented_device("QEI-0", 0x4002c000, 0x1000);
1463aecfbbc9SPeter Maydell     create_unimplemented_device("QEI-1", 0x4002d000, 0x1000);
1464aecfbbc9SPeter Maydell     create_unimplemented_device("analogue-comparator", 0x4003c000, 0x1000);
1465aecfbbc9SPeter Maydell     create_unimplemented_device("hibernation", 0x400fc000, 0x1000);
1466aecfbbc9SPeter Maydell     create_unimplemented_device("flash-control", 0x400fd000, 0x1000);
1467f04d4465SPeter Maydell 
1468f04d4465SPeter Maydell     armv7m_load_kernel(ARM_CPU(first_cpu), ms->kernel_filename, flash_size);
14699ee6e8bbSpbrook }
14709ee6e8bbSpbrook 
14719ee6e8bbSpbrook /* FIXME: Figure out how to generate these from stellaris_boards.  */
14723ef96221SMarcel Apfelbaum static void lm3s811evb_init(MachineState *machine)
14739ee6e8bbSpbrook {
1474ba1ba5ccSIgor Mammedov     stellaris_init(machine, &stellaris_boards[0]);
14759ee6e8bbSpbrook }
14769ee6e8bbSpbrook 
14773ef96221SMarcel Apfelbaum static void lm3s6965evb_init(MachineState *machine)
14789ee6e8bbSpbrook {
1479ba1ba5ccSIgor Mammedov     stellaris_init(machine, &stellaris_boards[1]);
14809ee6e8bbSpbrook }
14819ee6e8bbSpbrook 
14828a661aeaSAndreas Färber static void lm3s811evb_class_init(ObjectClass *oc, void *data)
1483f80f9ec9SAnthony Liguori {
14848a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
14858a661aeaSAndreas Färber 
1486e264d29dSEduardo Habkost     mc->desc = "Stellaris LM3S811EVB";
1487e264d29dSEduardo Habkost     mc->init = lm3s811evb_init;
14884672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
1489ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
1490f80f9ec9SAnthony Liguori }
1491f80f9ec9SAnthony Liguori 
14928a661aeaSAndreas Färber static const TypeInfo lm3s811evb_type = {
14938a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lm3s811evb"),
14948a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
14958a661aeaSAndreas Färber     .class_init = lm3s811evb_class_init,
14968a661aeaSAndreas Färber };
1497e264d29dSEduardo Habkost 
14988a661aeaSAndreas Färber static void lm3s6965evb_class_init(ObjectClass *oc, void *data)
1499e264d29dSEduardo Habkost {
15008a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
15018a661aeaSAndreas Färber 
1502e264d29dSEduardo Habkost     mc->desc = "Stellaris LM3S6965EVB";
1503e264d29dSEduardo Habkost     mc->init = lm3s6965evb_init;
15044672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
1505ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-m3");
1506e264d29dSEduardo Habkost }
1507e264d29dSEduardo Habkost 
15088a661aeaSAndreas Färber static const TypeInfo lm3s6965evb_type = {
15098a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("lm3s6965evb"),
15108a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
15118a661aeaSAndreas Färber     .class_init = lm3s6965evb_class_init,
15128a661aeaSAndreas Färber };
15138a661aeaSAndreas Färber 
15148a661aeaSAndreas Färber static void stellaris_machine_init(void)
15158a661aeaSAndreas Färber {
15168a661aeaSAndreas Färber     type_register_static(&lm3s811evb_type);
15178a661aeaSAndreas Färber     type_register_static(&lm3s6965evb_type);
15188a661aeaSAndreas Färber }
15198a661aeaSAndreas Färber 
15200e6aac87SEduardo Habkost type_init(stellaris_machine_init)
1521f80f9ec9SAnthony Liguori 
1522999e12bbSAnthony Liguori static void stellaris_i2c_class_init(ObjectClass *klass, void *data)
1523999e12bbSAnthony Liguori {
152415c4fff5Sxiaoqiang.zhao     DeviceClass *dc = DEVICE_CLASS(klass);
1525999e12bbSAnthony Liguori 
152615c4fff5Sxiaoqiang.zhao     dc->vmsd = &vmstate_stellaris_i2c;
1527999e12bbSAnthony Liguori }
1528999e12bbSAnthony Liguori 
15298c43a6f0SAndreas Färber static const TypeInfo stellaris_i2c_info = {
1530d94a4015SAndreas Färber     .name          = TYPE_STELLARIS_I2C,
153139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
153239bffca2SAnthony Liguori     .instance_size = sizeof(stellaris_i2c_state),
153315c4fff5Sxiaoqiang.zhao     .instance_init = stellaris_i2c_init,
1534999e12bbSAnthony Liguori     .class_init    = stellaris_i2c_class_init,
1535999e12bbSAnthony Liguori };
1536999e12bbSAnthony Liguori 
1537999e12bbSAnthony Liguori static void stellaris_gptm_class_init(ObjectClass *klass, void *data)
1538999e12bbSAnthony Liguori {
153915c4fff5Sxiaoqiang.zhao     DeviceClass *dc = DEVICE_CLASS(klass);
1540999e12bbSAnthony Liguori 
154115c4fff5Sxiaoqiang.zhao     dc->vmsd = &vmstate_stellaris_gptm;
1542af6c91b4SPan Nengyuan     dc->realize = stellaris_gptm_realize;
1543999e12bbSAnthony Liguori }
1544999e12bbSAnthony Liguori 
15458c43a6f0SAndreas Färber static const TypeInfo stellaris_gptm_info = {
15468ef1d394SAndreas Färber     .name          = TYPE_STELLARIS_GPTM,
154739bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
154839bffca2SAnthony Liguori     .instance_size = sizeof(gptm_state),
154915c4fff5Sxiaoqiang.zhao     .instance_init = stellaris_gptm_init,
1550999e12bbSAnthony Liguori     .class_init    = stellaris_gptm_class_init,
1551999e12bbSAnthony Liguori };
1552999e12bbSAnthony Liguori 
1553999e12bbSAnthony Liguori static void stellaris_adc_class_init(ObjectClass *klass, void *data)
1554999e12bbSAnthony Liguori {
155515c4fff5Sxiaoqiang.zhao     DeviceClass *dc = DEVICE_CLASS(klass);
1556999e12bbSAnthony Liguori 
155715c4fff5Sxiaoqiang.zhao     dc->vmsd = &vmstate_stellaris_adc;
1558999e12bbSAnthony Liguori }
1559999e12bbSAnthony Liguori 
15608c43a6f0SAndreas Färber static const TypeInfo stellaris_adc_info = {
15617df7f67aSAndreas Färber     .name          = TYPE_STELLARIS_ADC,
156239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
156339bffca2SAnthony Liguori     .instance_size = sizeof(stellaris_adc_state),
156415c4fff5Sxiaoqiang.zhao     .instance_init = stellaris_adc_init,
1565999e12bbSAnthony Liguori     .class_init    = stellaris_adc_class_init,
1566999e12bbSAnthony Liguori };
1567999e12bbSAnthony Liguori 
156883f7d43aSAndreas Färber static void stellaris_register_types(void)
15691de9610cSPaul Brook {
157039bffca2SAnthony Liguori     type_register_static(&stellaris_i2c_info);
157139bffca2SAnthony Liguori     type_register_static(&stellaris_gptm_info);
157239bffca2SAnthony Liguori     type_register_static(&stellaris_adc_info);
15731de9610cSPaul Brook }
15741de9610cSPaul Brook 
157583f7d43aSAndreas Färber type_init(stellaris_register_types)
1576