xref: /qemu/hw/arm/smmuv3.c (revision e7c3b9d9a0ddee7daa9b08bd14bd3ebbcf5f5cd3)
110a83cb9SPrem Mallappa /*
210a83cb9SPrem Mallappa  * Copyright (C) 2014-2016 Broadcom Corporation
310a83cb9SPrem Mallappa  * Copyright (c) 2017 Red Hat, Inc.
410a83cb9SPrem Mallappa  * Written by Prem Mallappa, Eric Auger
510a83cb9SPrem Mallappa  *
610a83cb9SPrem Mallappa  * This program is free software; you can redistribute it and/or modify
710a83cb9SPrem Mallappa  * it under the terms of the GNU General Public License version 2 as
810a83cb9SPrem Mallappa  * published by the Free Software Foundation.
910a83cb9SPrem Mallappa  *
1010a83cb9SPrem Mallappa  * This program is distributed in the hope that it will be useful,
1110a83cb9SPrem Mallappa  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1210a83cb9SPrem Mallappa  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1310a83cb9SPrem Mallappa  * GNU General Public License for more details.
1410a83cb9SPrem Mallappa  *
1510a83cb9SPrem Mallappa  * You should have received a copy of the GNU General Public License along
1610a83cb9SPrem Mallappa  * with this program; if not, see <http://www.gnu.org/licenses/>.
1710a83cb9SPrem Mallappa  */
1810a83cb9SPrem Mallappa 
1910a83cb9SPrem Mallappa #include "qemu/osdep.h"
2064552b6bSMarkus Armbruster #include "hw/irq.h"
2110a83cb9SPrem Mallappa #include "hw/sysbus.h"
22d6454270SMarkus Armbruster #include "migration/vmstate.h"
2310a83cb9SPrem Mallappa #include "hw/qdev-core.h"
2410a83cb9SPrem Mallappa #include "hw/pci/pci.h"
2510a83cb9SPrem Mallappa #include "exec/address-spaces.h"
269122bea9SJia He #include "cpu.h"
2710a83cb9SPrem Mallappa #include "trace.h"
2810a83cb9SPrem Mallappa #include "qemu/log.h"
2910a83cb9SPrem Mallappa #include "qemu/error-report.h"
3010a83cb9SPrem Mallappa #include "qapi/error.h"
3110a83cb9SPrem Mallappa 
3210a83cb9SPrem Mallappa #include "hw/arm/smmuv3.h"
3310a83cb9SPrem Mallappa #include "smmuv3-internal.h"
3410a83cb9SPrem Mallappa 
356a736033SEric Auger /**
366a736033SEric Auger  * smmuv3_trigger_irq - pulse @irq if enabled and update
376a736033SEric Auger  * GERROR register in case of GERROR interrupt
386a736033SEric Auger  *
396a736033SEric Auger  * @irq: irq type
406a736033SEric Auger  * @gerror_mask: mask of gerrors to toggle (relevant if @irq is GERROR)
416a736033SEric Auger  */
42fae4be38SEric Auger static void smmuv3_trigger_irq(SMMUv3State *s, SMMUIrq irq,
43fae4be38SEric Auger                                uint32_t gerror_mask)
446a736033SEric Auger {
456a736033SEric Auger 
466a736033SEric Auger     bool pulse = false;
476a736033SEric Auger 
486a736033SEric Auger     switch (irq) {
496a736033SEric Auger     case SMMU_IRQ_EVTQ:
506a736033SEric Auger         pulse = smmuv3_eventq_irq_enabled(s);
516a736033SEric Auger         break;
526a736033SEric Auger     case SMMU_IRQ_PRIQ:
536a736033SEric Auger         qemu_log_mask(LOG_UNIMP, "PRI not yet supported\n");
546a736033SEric Auger         break;
556a736033SEric Auger     case SMMU_IRQ_CMD_SYNC:
566a736033SEric Auger         pulse = true;
576a736033SEric Auger         break;
586a736033SEric Auger     case SMMU_IRQ_GERROR:
596a736033SEric Auger     {
606a736033SEric Auger         uint32_t pending = s->gerror ^ s->gerrorn;
616a736033SEric Auger         uint32_t new_gerrors = ~pending & gerror_mask;
626a736033SEric Auger 
636a736033SEric Auger         if (!new_gerrors) {
646a736033SEric Auger             /* only toggle non pending errors */
656a736033SEric Auger             return;
666a736033SEric Auger         }
676a736033SEric Auger         s->gerror ^= new_gerrors;
686a736033SEric Auger         trace_smmuv3_write_gerror(new_gerrors, s->gerror);
696a736033SEric Auger 
706a736033SEric Auger         pulse = smmuv3_gerror_irq_enabled(s);
716a736033SEric Auger         break;
726a736033SEric Auger     }
736a736033SEric Auger     }
746a736033SEric Auger     if (pulse) {
756a736033SEric Auger             trace_smmuv3_trigger_irq(irq);
766a736033SEric Auger             qemu_irq_pulse(s->irq[irq]);
776a736033SEric Auger     }
786a736033SEric Auger }
796a736033SEric Auger 
80fae4be38SEric Auger static void smmuv3_write_gerrorn(SMMUv3State *s, uint32_t new_gerrorn)
816a736033SEric Auger {
826a736033SEric Auger     uint32_t pending = s->gerror ^ s->gerrorn;
836a736033SEric Auger     uint32_t toggled = s->gerrorn ^ new_gerrorn;
846a736033SEric Auger 
856a736033SEric Auger     if (toggled & ~pending) {
866a736033SEric Auger         qemu_log_mask(LOG_GUEST_ERROR,
876a736033SEric Auger                       "guest toggles non pending errors = 0x%x\n",
886a736033SEric Auger                       toggled & ~pending);
896a736033SEric Auger     }
906a736033SEric Auger 
916a736033SEric Auger     /*
926a736033SEric Auger      * We do not raise any error in case guest toggles bits corresponding
936a736033SEric Auger      * to not active IRQs (CONSTRAINED UNPREDICTABLE)
946a736033SEric Auger      */
956a736033SEric Auger     s->gerrorn = new_gerrorn;
966a736033SEric Auger 
976a736033SEric Auger     trace_smmuv3_write_gerrorn(toggled & pending, s->gerrorn);
986a736033SEric Auger }
996a736033SEric Auger 
100dadd1a08SEric Auger static inline MemTxResult queue_read(SMMUQueue *q, void *data)
101dadd1a08SEric Auger {
102dadd1a08SEric Auger     dma_addr_t addr = Q_CONS_ENTRY(q);
103dadd1a08SEric Auger 
104dadd1a08SEric Auger     return dma_memory_read(&address_space_memory, addr, data, q->entry_size);
105dadd1a08SEric Auger }
106dadd1a08SEric Auger 
107dadd1a08SEric Auger static MemTxResult queue_write(SMMUQueue *q, void *data)
108dadd1a08SEric Auger {
109dadd1a08SEric Auger     dma_addr_t addr = Q_PROD_ENTRY(q);
110dadd1a08SEric Auger     MemTxResult ret;
111dadd1a08SEric Auger 
112dadd1a08SEric Auger     ret = dma_memory_write(&address_space_memory, addr, data, q->entry_size);
113dadd1a08SEric Auger     if (ret != MEMTX_OK) {
114dadd1a08SEric Auger         return ret;
115dadd1a08SEric Auger     }
116dadd1a08SEric Auger 
117dadd1a08SEric Auger     queue_prod_incr(q);
118dadd1a08SEric Auger     return MEMTX_OK;
119dadd1a08SEric Auger }
120dadd1a08SEric Auger 
121bb981004SEric Auger static MemTxResult smmuv3_write_eventq(SMMUv3State *s, Evt *evt)
122dadd1a08SEric Auger {
123dadd1a08SEric Auger     SMMUQueue *q = &s->eventq;
124bb981004SEric Auger     MemTxResult r;
125bb981004SEric Auger 
126bb981004SEric Auger     if (!smmuv3_eventq_enabled(s)) {
127bb981004SEric Auger         return MEMTX_ERROR;
128bb981004SEric Auger     }
129bb981004SEric Auger 
130bb981004SEric Auger     if (smmuv3_q_full(q)) {
131bb981004SEric Auger         return MEMTX_ERROR;
132bb981004SEric Auger     }
133bb981004SEric Auger 
134bb981004SEric Auger     r = queue_write(q, evt);
135bb981004SEric Auger     if (r != MEMTX_OK) {
136bb981004SEric Auger         return r;
137bb981004SEric Auger     }
138bb981004SEric Auger 
1399f4d2a13SEric Auger     if (!smmuv3_q_empty(q)) {
140bb981004SEric Auger         smmuv3_trigger_irq(s, SMMU_IRQ_EVTQ, 0);
141bb981004SEric Auger     }
142bb981004SEric Auger     return MEMTX_OK;
143bb981004SEric Auger }
144bb981004SEric Auger 
145bb981004SEric Auger void smmuv3_record_event(SMMUv3State *s, SMMUEventInfo *info)
146bb981004SEric Auger {
14724af32e0SEric Auger     Evt evt = {};
148bb981004SEric Auger     MemTxResult r;
149dadd1a08SEric Auger 
150dadd1a08SEric Auger     if (!smmuv3_eventq_enabled(s)) {
151dadd1a08SEric Auger         return;
152dadd1a08SEric Auger     }
153dadd1a08SEric Auger 
154bb981004SEric Auger     EVT_SET_TYPE(&evt, info->type);
155bb981004SEric Auger     EVT_SET_SID(&evt, info->sid);
156bb981004SEric Auger 
157bb981004SEric Auger     switch (info->type) {
1589122bea9SJia He     case SMMU_EVT_NONE:
159dadd1a08SEric Auger         return;
160bb981004SEric Auger     case SMMU_EVT_F_UUT:
161bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_uut.ssid);
162bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.f_uut.ssv);
163bb981004SEric Auger         EVT_SET_ADDR(&evt, info->u.f_uut.addr);
164bb981004SEric Auger         EVT_SET_RNW(&evt,  info->u.f_uut.rnw);
165bb981004SEric Auger         EVT_SET_PNU(&evt,  info->u.f_uut.pnu);
166bb981004SEric Auger         EVT_SET_IND(&evt,  info->u.f_uut.ind);
167bb981004SEric Auger         break;
168bb981004SEric Auger     case SMMU_EVT_C_BAD_STREAMID:
169bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.c_bad_streamid.ssid);
170bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.c_bad_streamid.ssv);
171bb981004SEric Auger         break;
172bb981004SEric Auger     case SMMU_EVT_F_STE_FETCH:
173bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_ste_fetch.ssid);
174bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.f_ste_fetch.ssv);
175b255cafbSSimon Veith         EVT_SET_ADDR2(&evt, info->u.f_ste_fetch.addr);
176bb981004SEric Auger         break;
177bb981004SEric Auger     case SMMU_EVT_C_BAD_STE:
178bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.c_bad_ste.ssid);
179bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.c_bad_ste.ssv);
180bb981004SEric Auger         break;
181bb981004SEric Auger     case SMMU_EVT_F_STREAM_DISABLED:
182bb981004SEric Auger         break;
183bb981004SEric Auger     case SMMU_EVT_F_TRANS_FORBIDDEN:
184bb981004SEric Auger         EVT_SET_ADDR(&evt, info->u.f_transl_forbidden.addr);
185bb981004SEric Auger         EVT_SET_RNW(&evt, info->u.f_transl_forbidden.rnw);
186bb981004SEric Auger         break;
187bb981004SEric Auger     case SMMU_EVT_C_BAD_SUBSTREAMID:
188bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.c_bad_substream.ssid);
189bb981004SEric Auger         break;
190bb981004SEric Auger     case SMMU_EVT_F_CD_FETCH:
191bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_cd_fetch.ssid);
192bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.f_cd_fetch.ssv);
193bb981004SEric Auger         EVT_SET_ADDR(&evt, info->u.f_cd_fetch.addr);
194bb981004SEric Auger         break;
195bb981004SEric Auger     case SMMU_EVT_C_BAD_CD:
196bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.c_bad_cd.ssid);
197bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.c_bad_cd.ssv);
198bb981004SEric Auger         break;
199bb981004SEric Auger     case SMMU_EVT_F_WALK_EABT:
200bb981004SEric Auger     case SMMU_EVT_F_TRANSLATION:
201bb981004SEric Auger     case SMMU_EVT_F_ADDR_SIZE:
202bb981004SEric Auger     case SMMU_EVT_F_ACCESS:
203bb981004SEric Auger     case SMMU_EVT_F_PERMISSION:
204bb981004SEric Auger         EVT_SET_STALL(&evt, info->u.f_walk_eabt.stall);
205bb981004SEric Auger         EVT_SET_STAG(&evt, info->u.f_walk_eabt.stag);
206bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_walk_eabt.ssid);
207bb981004SEric Auger         EVT_SET_SSV(&evt, info->u.f_walk_eabt.ssv);
208bb981004SEric Auger         EVT_SET_S2(&evt, info->u.f_walk_eabt.s2);
209bb981004SEric Auger         EVT_SET_ADDR(&evt, info->u.f_walk_eabt.addr);
210bb981004SEric Auger         EVT_SET_RNW(&evt, info->u.f_walk_eabt.rnw);
211bb981004SEric Auger         EVT_SET_PNU(&evt, info->u.f_walk_eabt.pnu);
212bb981004SEric Auger         EVT_SET_IND(&evt, info->u.f_walk_eabt.ind);
213bb981004SEric Auger         EVT_SET_CLASS(&evt, info->u.f_walk_eabt.class);
214bb981004SEric Auger         EVT_SET_ADDR2(&evt, info->u.f_walk_eabt.addr2);
215bb981004SEric Auger         break;
216bb981004SEric Auger     case SMMU_EVT_F_CFG_CONFLICT:
217bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_cfg_conflict.ssid);
218bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.f_cfg_conflict.ssv);
219bb981004SEric Auger         break;
220bb981004SEric Auger     /* rest is not implemented */
221bb981004SEric Auger     case SMMU_EVT_F_BAD_ATS_TREQ:
222bb981004SEric Auger     case SMMU_EVT_F_TLB_CONFLICT:
223bb981004SEric Auger     case SMMU_EVT_E_PAGE_REQ:
224bb981004SEric Auger     default:
225bb981004SEric Auger         g_assert_not_reached();
226dadd1a08SEric Auger     }
227dadd1a08SEric Auger 
228bb981004SEric Auger     trace_smmuv3_record_event(smmu_event_string(info->type), info->sid);
229bb981004SEric Auger     r = smmuv3_write_eventq(s, &evt);
230bb981004SEric Auger     if (r != MEMTX_OK) {
231bb981004SEric Auger         smmuv3_trigger_irq(s, SMMU_IRQ_GERROR, R_GERROR_EVENTQ_ABT_ERR_MASK);
232dadd1a08SEric Auger     }
233bb981004SEric Auger     info->recorded = true;
234dadd1a08SEric Auger }
235dadd1a08SEric Auger 
23610a83cb9SPrem Mallappa static void smmuv3_init_regs(SMMUv3State *s)
23710a83cb9SPrem Mallappa {
23810a83cb9SPrem Mallappa     /**
23910a83cb9SPrem Mallappa      * IDR0: stage1 only, AArch64 only, coherent access, 16b ASID,
24010a83cb9SPrem Mallappa      *       multi-level stream table
24110a83cb9SPrem Mallappa      */
24210a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, S1P, 1); /* stage 1 supported */
24310a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTF, 2); /* AArch64 PTW only */
24410a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, COHACC, 1); /* IO coherent */
24510a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, ASID16, 1); /* 16-bit ASID */
24610a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTENDIAN, 2); /* little endian */
24710a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, STALL_MODEL, 1); /* No stall */
24810a83cb9SPrem Mallappa     /* terminated transaction will always be aborted/error returned */
24910a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TERM_MODEL, 1);
25010a83cb9SPrem Mallappa     /* 2-level stream table supported */
25110a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, STLEVEL, 1);
25210a83cb9SPrem Mallappa 
25310a83cb9SPrem Mallappa     s->idr[1] = FIELD_DP32(s->idr[1], IDR1, SIDSIZE, SMMU_IDR1_SIDSIZE);
25410a83cb9SPrem Mallappa     s->idr[1] = FIELD_DP32(s->idr[1], IDR1, EVENTQS, SMMU_EVENTQS);
25510a83cb9SPrem Mallappa     s->idr[1] = FIELD_DP32(s->idr[1], IDR1, CMDQS,   SMMU_CMDQS);
25610a83cb9SPrem Mallappa 
257*e7c3b9d9SEric Auger     s->idr[3] = FIELD_DP32(s->idr[3], IDR3, HAD, 1);
258*e7c3b9d9SEric Auger 
25910a83cb9SPrem Mallappa    /* 4K and 64K granule support */
26010a83cb9SPrem Mallappa     s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN4K, 1);
26110a83cb9SPrem Mallappa     s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN64K, 1);
26210a83cb9SPrem Mallappa     s->idr[5] = FIELD_DP32(s->idr[5], IDR5, OAS, SMMU_IDR5_OAS); /* 44 bits */
26310a83cb9SPrem Mallappa 
26410a83cb9SPrem Mallappa     s->cmdq.base = deposit64(s->cmdq.base, 0, 5, SMMU_CMDQS);
26510a83cb9SPrem Mallappa     s->cmdq.prod = 0;
26610a83cb9SPrem Mallappa     s->cmdq.cons = 0;
26710a83cb9SPrem Mallappa     s->cmdq.entry_size = sizeof(struct Cmd);
26810a83cb9SPrem Mallappa     s->eventq.base = deposit64(s->eventq.base, 0, 5, SMMU_EVENTQS);
26910a83cb9SPrem Mallappa     s->eventq.prod = 0;
27010a83cb9SPrem Mallappa     s->eventq.cons = 0;
27110a83cb9SPrem Mallappa     s->eventq.entry_size = sizeof(struct Evt);
27210a83cb9SPrem Mallappa 
27310a83cb9SPrem Mallappa     s->features = 0;
27410a83cb9SPrem Mallappa     s->sid_split = 0;
275*e7c3b9d9SEric Auger     s->aidr = 0x1;
27610a83cb9SPrem Mallappa }
27710a83cb9SPrem Mallappa 
2789bde7f06SEric Auger static int smmu_get_ste(SMMUv3State *s, dma_addr_t addr, STE *buf,
2799bde7f06SEric Auger                         SMMUEventInfo *event)
2809bde7f06SEric Auger {
2819bde7f06SEric Auger     int ret;
2829bde7f06SEric Auger 
2839bde7f06SEric Auger     trace_smmuv3_get_ste(addr);
2849bde7f06SEric Auger     /* TODO: guarantee 64-bit single-copy atomicity */
28518610bfdSPhilippe Mathieu-Daudé     ret = dma_memory_read(&address_space_memory, addr, buf, sizeof(*buf));
2869bde7f06SEric Auger     if (ret != MEMTX_OK) {
2879bde7f06SEric Auger         qemu_log_mask(LOG_GUEST_ERROR,
2889bde7f06SEric Auger                       "Cannot fetch pte at address=0x%"PRIx64"\n", addr);
2899bde7f06SEric Auger         event->type = SMMU_EVT_F_STE_FETCH;
2909bde7f06SEric Auger         event->u.f_ste_fetch.addr = addr;
2919bde7f06SEric Auger         return -EINVAL;
2929bde7f06SEric Auger     }
2939bde7f06SEric Auger     return 0;
2949bde7f06SEric Auger 
2959bde7f06SEric Auger }
2969bde7f06SEric Auger 
2979bde7f06SEric Auger /* @ssid > 0 not supported yet */
2989bde7f06SEric Auger static int smmu_get_cd(SMMUv3State *s, STE *ste, uint32_t ssid,
2999bde7f06SEric Auger                        CD *buf, SMMUEventInfo *event)
3009bde7f06SEric Auger {
3019bde7f06SEric Auger     dma_addr_t addr = STE_CTXPTR(ste);
3029bde7f06SEric Auger     int ret;
3039bde7f06SEric Auger 
3049bde7f06SEric Auger     trace_smmuv3_get_cd(addr);
3059bde7f06SEric Auger     /* TODO: guarantee 64-bit single-copy atomicity */
30618610bfdSPhilippe Mathieu-Daudé     ret = dma_memory_read(&address_space_memory, addr, buf, sizeof(*buf));
3079bde7f06SEric Auger     if (ret != MEMTX_OK) {
3089bde7f06SEric Auger         qemu_log_mask(LOG_GUEST_ERROR,
3099bde7f06SEric Auger                       "Cannot fetch pte at address=0x%"PRIx64"\n", addr);
3109bde7f06SEric Auger         event->type = SMMU_EVT_F_CD_FETCH;
3119bde7f06SEric Auger         event->u.f_ste_fetch.addr = addr;
3129bde7f06SEric Auger         return -EINVAL;
3139bde7f06SEric Auger     }
3149bde7f06SEric Auger     return 0;
3159bde7f06SEric Auger }
3169bde7f06SEric Auger 
3179122bea9SJia He /* Returns < 0 in case of invalid STE, 0 otherwise */
3189bde7f06SEric Auger static int decode_ste(SMMUv3State *s, SMMUTransCfg *cfg,
3199bde7f06SEric Auger                       STE *ste, SMMUEventInfo *event)
3209bde7f06SEric Auger {
3219bde7f06SEric Auger     uint32_t config;
3229bde7f06SEric Auger 
3239bde7f06SEric Auger     if (!STE_VALID(ste)) {
3243499ec08SEric Auger         if (!event->inval_ste_allowed) {
32551b6d368SEric Auger             qemu_log_mask(LOG_GUEST_ERROR, "invalid STE\n");
3263499ec08SEric Auger         }
3279bde7f06SEric Auger         goto bad_ste;
3289bde7f06SEric Auger     }
3299bde7f06SEric Auger 
3309bde7f06SEric Auger     config = STE_CONFIG(ste);
3319bde7f06SEric Auger 
3329bde7f06SEric Auger     if (STE_CFG_ABORT(config)) {
3339122bea9SJia He         cfg->aborted = true;
3349122bea9SJia He         return 0;
3359bde7f06SEric Auger     }
3369bde7f06SEric Auger 
3379bde7f06SEric Auger     if (STE_CFG_BYPASS(config)) {
3389bde7f06SEric Auger         cfg->bypassed = true;
3399122bea9SJia He         return 0;
3409bde7f06SEric Auger     }
3419bde7f06SEric Auger 
3429bde7f06SEric Auger     if (STE_CFG_S2_ENABLED(config)) {
3439bde7f06SEric Auger         qemu_log_mask(LOG_UNIMP, "SMMUv3 does not support stage 2 yet\n");
3449bde7f06SEric Auger         goto bad_ste;
3459bde7f06SEric Auger     }
3469bde7f06SEric Auger 
3479bde7f06SEric Auger     if (STE_S1CDMAX(ste) != 0) {
3489bde7f06SEric Auger         qemu_log_mask(LOG_UNIMP,
3499bde7f06SEric Auger                       "SMMUv3 does not support multiple context descriptors yet\n");
3509bde7f06SEric Auger         goto bad_ste;
3519bde7f06SEric Auger     }
3529bde7f06SEric Auger 
3539bde7f06SEric Auger     if (STE_S1STALLD(ste)) {
3549bde7f06SEric Auger         qemu_log_mask(LOG_UNIMP,
3559bde7f06SEric Auger                       "SMMUv3 S1 stalling fault model not allowed yet\n");
3569bde7f06SEric Auger         goto bad_ste;
3579bde7f06SEric Auger     }
3589bde7f06SEric Auger     return 0;
3599bde7f06SEric Auger 
3609bde7f06SEric Auger bad_ste:
3619bde7f06SEric Auger     event->type = SMMU_EVT_C_BAD_STE;
3629bde7f06SEric Auger     return -EINVAL;
3639bde7f06SEric Auger }
3649bde7f06SEric Auger 
3659bde7f06SEric Auger /**
3669bde7f06SEric Auger  * smmu_find_ste - Return the stream table entry associated
3679bde7f06SEric Auger  * to the sid
3689bde7f06SEric Auger  *
3699bde7f06SEric Auger  * @s: smmuv3 handle
3709bde7f06SEric Auger  * @sid: stream ID
3719bde7f06SEric Auger  * @ste: returned stream table entry
3729bde7f06SEric Auger  * @event: handle to an event info
3739bde7f06SEric Auger  *
3749bde7f06SEric Auger  * Supports linear and 2-level stream table
3759bde7f06SEric Auger  * Return 0 on success, -EINVAL otherwise
3769bde7f06SEric Auger  */
3779bde7f06SEric Auger static int smmu_find_ste(SMMUv3State *s, uint32_t sid, STE *ste,
3789bde7f06SEric Auger                          SMMUEventInfo *event)
3799bde7f06SEric Auger {
38041678c33SSimon Veith     dma_addr_t addr, strtab_base;
38105ff2fb8SSimon Veith     uint32_t log2size;
38241678c33SSimon Veith     int strtab_size_shift;
3839bde7f06SEric Auger     int ret;
3849bde7f06SEric Auger 
3859bde7f06SEric Auger     trace_smmuv3_find_ste(sid, s->features, s->sid_split);
38605ff2fb8SSimon Veith     log2size = FIELD_EX32(s->strtab_base_cfg, STRTAB_BASE_CFG, LOG2SIZE);
38705ff2fb8SSimon Veith     /*
38805ff2fb8SSimon Veith      * Check SID range against both guest-configured and implementation limits
38905ff2fb8SSimon Veith      */
39005ff2fb8SSimon Veith     if (sid >= (1 << MIN(log2size, SMMU_IDR1_SIDSIZE))) {
3919bde7f06SEric Auger         event->type = SMMU_EVT_C_BAD_STREAMID;
3929bde7f06SEric Auger         return -EINVAL;
3939bde7f06SEric Auger     }
3949bde7f06SEric Auger     if (s->features & SMMU_FEATURE_2LVL_STE) {
3959bde7f06SEric Auger         int l1_ste_offset, l2_ste_offset, max_l2_ste, span;
39641678c33SSimon Veith         dma_addr_t l1ptr, l2ptr;
3979bde7f06SEric Auger         STEDesc l1std;
3989bde7f06SEric Auger 
39941678c33SSimon Veith         /*
40041678c33SSimon Veith          * Align strtab base address to table size. For this purpose, assume it
40141678c33SSimon Veith          * is not bounded by SMMU_IDR1_SIDSIZE.
40241678c33SSimon Veith          */
40341678c33SSimon Veith         strtab_size_shift = MAX(5, (int)log2size - s->sid_split - 1 + 3);
40441678c33SSimon Veith         strtab_base = s->strtab_base & SMMU_BASE_ADDR_MASK &
40541678c33SSimon Veith                       ~MAKE_64BIT_MASK(0, strtab_size_shift);
4069bde7f06SEric Auger         l1_ste_offset = sid >> s->sid_split;
4079bde7f06SEric Auger         l2_ste_offset = sid & ((1 << s->sid_split) - 1);
4089bde7f06SEric Auger         l1ptr = (dma_addr_t)(strtab_base + l1_ste_offset * sizeof(l1std));
4099bde7f06SEric Auger         /* TODO: guarantee 64-bit single-copy atomicity */
41018610bfdSPhilippe Mathieu-Daudé         ret = dma_memory_read(&address_space_memory, l1ptr, &l1std,
41118610bfdSPhilippe Mathieu-Daudé                               sizeof(l1std));
4129bde7f06SEric Auger         if (ret != MEMTX_OK) {
4139bde7f06SEric Auger             qemu_log_mask(LOG_GUEST_ERROR,
4149bde7f06SEric Auger                           "Could not read L1PTR at 0X%"PRIx64"\n", l1ptr);
4159bde7f06SEric Auger             event->type = SMMU_EVT_F_STE_FETCH;
4169bde7f06SEric Auger             event->u.f_ste_fetch.addr = l1ptr;
4179bde7f06SEric Auger             return -EINVAL;
4189bde7f06SEric Auger         }
4199bde7f06SEric Auger 
4209bde7f06SEric Auger         span = L1STD_SPAN(&l1std);
4219bde7f06SEric Auger 
4229bde7f06SEric Auger         if (!span) {
4239bde7f06SEric Auger             /* l2ptr is not valid */
4243499ec08SEric Auger             if (!event->inval_ste_allowed) {
4259bde7f06SEric Auger                 qemu_log_mask(LOG_GUEST_ERROR,
4269bde7f06SEric Auger                               "invalid sid=%d (L1STD span=0)\n", sid);
4273499ec08SEric Auger             }
4289bde7f06SEric Auger             event->type = SMMU_EVT_C_BAD_STREAMID;
4299bde7f06SEric Auger             return -EINVAL;
4309bde7f06SEric Auger         }
4319bde7f06SEric Auger         max_l2_ste = (1 << span) - 1;
4329bde7f06SEric Auger         l2ptr = l1std_l2ptr(&l1std);
4339bde7f06SEric Auger         trace_smmuv3_find_ste_2lvl(s->strtab_base, l1ptr, l1_ste_offset,
4349bde7f06SEric Auger                                    l2ptr, l2_ste_offset, max_l2_ste);
4359bde7f06SEric Auger         if (l2_ste_offset > max_l2_ste) {
4369bde7f06SEric Auger             qemu_log_mask(LOG_GUEST_ERROR,
4379bde7f06SEric Auger                           "l2_ste_offset=%d > max_l2_ste=%d\n",
4389bde7f06SEric Auger                           l2_ste_offset, max_l2_ste);
4399bde7f06SEric Auger             event->type = SMMU_EVT_C_BAD_STE;
4409bde7f06SEric Auger             return -EINVAL;
4419bde7f06SEric Auger         }
4429bde7f06SEric Auger         addr = l2ptr + l2_ste_offset * sizeof(*ste);
4439bde7f06SEric Auger     } else {
44441678c33SSimon Veith         strtab_size_shift = log2size + 5;
44541678c33SSimon Veith         strtab_base = s->strtab_base & SMMU_BASE_ADDR_MASK &
44641678c33SSimon Veith                       ~MAKE_64BIT_MASK(0, strtab_size_shift);
44741678c33SSimon Veith         addr = strtab_base + sid * sizeof(*ste);
4489bde7f06SEric Auger     }
4499bde7f06SEric Auger 
4509bde7f06SEric Auger     if (smmu_get_ste(s, addr, ste, event)) {
4519bde7f06SEric Auger         return -EINVAL;
4529bde7f06SEric Auger     }
4539bde7f06SEric Auger 
4549bde7f06SEric Auger     return 0;
4559bde7f06SEric Auger }
4569bde7f06SEric Auger 
4579bde7f06SEric Auger static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event)
4589bde7f06SEric Auger {
4599bde7f06SEric Auger     int ret = -EINVAL;
4609bde7f06SEric Auger     int i;
4619bde7f06SEric Auger 
4629bde7f06SEric Auger     if (!CD_VALID(cd) || !CD_AARCH64(cd)) {
4639bde7f06SEric Auger         goto bad_cd;
4649bde7f06SEric Auger     }
4659bde7f06SEric Auger     if (!CD_A(cd)) {
4669bde7f06SEric Auger         goto bad_cd; /* SMMU_IDR0.TERM_MODEL == 1 */
4679bde7f06SEric Auger     }
4689bde7f06SEric Auger     if (CD_S(cd)) {
4699bde7f06SEric Auger         goto bad_cd; /* !STE_SECURE && SMMU_IDR0.STALL_MODEL == 1 */
4709bde7f06SEric Auger     }
4719bde7f06SEric Auger     if (CD_HA(cd) || CD_HD(cd)) {
4729bde7f06SEric Auger         goto bad_cd; /* HTTU = 0 */
4739bde7f06SEric Auger     }
4749bde7f06SEric Auger 
4759bde7f06SEric Auger     /* we support only those at the moment */
4769bde7f06SEric Auger     cfg->aa64 = true;
4779bde7f06SEric Auger     cfg->stage = 1;
4789bde7f06SEric Auger 
4799bde7f06SEric Auger     cfg->oas = oas2bits(CD_IPS(cd));
4809bde7f06SEric Auger     cfg->oas = MIN(oas2bits(SMMU_IDR5_OAS), cfg->oas);
4819bde7f06SEric Auger     cfg->tbi = CD_TBI(cd);
4829bde7f06SEric Auger     cfg->asid = CD_ASID(cd);
4839bde7f06SEric Auger 
4849bde7f06SEric Auger     trace_smmuv3_decode_cd(cfg->oas);
4859bde7f06SEric Auger 
4869bde7f06SEric Auger     /* decode data dependent on TT */
4879bde7f06SEric Auger     for (i = 0; i <= 1; i++) {
4889bde7f06SEric Auger         int tg, tsz;
4899bde7f06SEric Auger         SMMUTransTableInfo *tt = &cfg->tt[i];
4909bde7f06SEric Auger 
4919bde7f06SEric Auger         cfg->tt[i].disabled = CD_EPD(cd, i);
4929bde7f06SEric Auger         if (cfg->tt[i].disabled) {
4939bde7f06SEric Auger             continue;
4949bde7f06SEric Auger         }
4959bde7f06SEric Auger 
4969bde7f06SEric Auger         tsz = CD_TSZ(cd, i);
4979bde7f06SEric Auger         if (tsz < 16 || tsz > 39) {
4989bde7f06SEric Auger             goto bad_cd;
4999bde7f06SEric Auger         }
5009bde7f06SEric Auger 
5019bde7f06SEric Auger         tg = CD_TG(cd, i);
5029bde7f06SEric Auger         tt->granule_sz = tg2granule(tg, i);
5039bde7f06SEric Auger         if ((tt->granule_sz != 12 && tt->granule_sz != 16) || CD_ENDI(cd)) {
5049bde7f06SEric Auger             goto bad_cd;
5059bde7f06SEric Auger         }
5069bde7f06SEric Auger 
5079bde7f06SEric Auger         tt->tsz = tsz;
5089bde7f06SEric Auger         tt->ttb = CD_TTB(cd, i);
5099bde7f06SEric Auger         if (tt->ttb & ~(MAKE_64BIT_MASK(0, cfg->oas))) {
5109bde7f06SEric Auger             goto bad_cd;
5119bde7f06SEric Auger         }
512*e7c3b9d9SEric Auger         tt->had = CD_HAD(cd, i);
513*e7c3b9d9SEric Auger         trace_smmuv3_decode_cd_tt(i, tt->tsz, tt->ttb, tt->granule_sz, tt->had);
5149bde7f06SEric Auger     }
5159bde7f06SEric Auger 
5169bde7f06SEric Auger     event->record_trans_faults = CD_R(cd);
5179bde7f06SEric Auger 
5189bde7f06SEric Auger     return 0;
5199bde7f06SEric Auger 
5209bde7f06SEric Auger bad_cd:
5219bde7f06SEric Auger     event->type = SMMU_EVT_C_BAD_CD;
5229bde7f06SEric Auger     return ret;
5239bde7f06SEric Auger }
5249bde7f06SEric Auger 
5259bde7f06SEric Auger /**
5269bde7f06SEric Auger  * smmuv3_decode_config - Prepare the translation configuration
5279bde7f06SEric Auger  * for the @mr iommu region
5289bde7f06SEric Auger  * @mr: iommu memory region the translation config must be prepared for
5299bde7f06SEric Auger  * @cfg: output translation configuration which is populated through
5309bde7f06SEric Auger  *       the different configuration decoding steps
5319bde7f06SEric Auger  * @event: must be zero'ed by the caller
5329bde7f06SEric Auger  *
5339122bea9SJia He  * return < 0 in case of config decoding error (@event is filled
5349bde7f06SEric Auger  * accordingly). Return 0 otherwise.
5359bde7f06SEric Auger  */
5369bde7f06SEric Auger static int smmuv3_decode_config(IOMMUMemoryRegion *mr, SMMUTransCfg *cfg,
5379bde7f06SEric Auger                                 SMMUEventInfo *event)
5389bde7f06SEric Auger {
5399bde7f06SEric Auger     SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu);
5409bde7f06SEric Auger     uint32_t sid = smmu_get_sid(sdev);
5419bde7f06SEric Auger     SMMUv3State *s = sdev->smmu;
5429122bea9SJia He     int ret;
5439bde7f06SEric Auger     STE ste;
5449bde7f06SEric Auger     CD cd;
5459bde7f06SEric Auger 
5469122bea9SJia He     ret = smmu_find_ste(s, sid, &ste, event);
5479122bea9SJia He     if (ret) {
5489bde7f06SEric Auger         return ret;
5499bde7f06SEric Auger     }
5509bde7f06SEric Auger 
5519122bea9SJia He     ret = decode_ste(s, cfg, &ste, event);
5529122bea9SJia He     if (ret) {
5539bde7f06SEric Auger         return ret;
5549bde7f06SEric Auger     }
5559bde7f06SEric Auger 
5569122bea9SJia He     if (cfg->aborted || cfg->bypassed) {
5579122bea9SJia He         return 0;
5589122bea9SJia He     }
5599122bea9SJia He 
5609122bea9SJia He     ret = smmu_get_cd(s, &ste, 0 /* ssid */, &cd, event);
5619122bea9SJia He     if (ret) {
5629bde7f06SEric Auger         return ret;
5639bde7f06SEric Auger     }
5649bde7f06SEric Auger 
5659bde7f06SEric Auger     return decode_cd(cfg, &cd, event);
5669bde7f06SEric Auger }
5679bde7f06SEric Auger 
56832cfd7f3SEric Auger /**
56932cfd7f3SEric Auger  * smmuv3_get_config - Look up for a cached copy of configuration data for
57032cfd7f3SEric Auger  * @sdev and on cache miss performs a configuration structure decoding from
57132cfd7f3SEric Auger  * guest RAM.
57232cfd7f3SEric Auger  *
57332cfd7f3SEric Auger  * @sdev: SMMUDevice handle
57432cfd7f3SEric Auger  * @event: output event info
57532cfd7f3SEric Auger  *
57632cfd7f3SEric Auger  * The configuration cache contains data resulting from both STE and CD
57732cfd7f3SEric Auger  * decoding under the form of an SMMUTransCfg struct. The hash table is indexed
57832cfd7f3SEric Auger  * by the SMMUDevice handle.
57932cfd7f3SEric Auger  */
58032cfd7f3SEric Auger static SMMUTransCfg *smmuv3_get_config(SMMUDevice *sdev, SMMUEventInfo *event)
58132cfd7f3SEric Auger {
58232cfd7f3SEric Auger     SMMUv3State *s = sdev->smmu;
58332cfd7f3SEric Auger     SMMUState *bc = &s->smmu_state;
58432cfd7f3SEric Auger     SMMUTransCfg *cfg;
58532cfd7f3SEric Auger 
58632cfd7f3SEric Auger     cfg = g_hash_table_lookup(bc->configs, sdev);
58732cfd7f3SEric Auger     if (cfg) {
58832cfd7f3SEric Auger         sdev->cfg_cache_hits++;
58932cfd7f3SEric Auger         trace_smmuv3_config_cache_hit(smmu_get_sid(sdev),
59032cfd7f3SEric Auger                             sdev->cfg_cache_hits, sdev->cfg_cache_misses,
59132cfd7f3SEric Auger                             100 * sdev->cfg_cache_hits /
59232cfd7f3SEric Auger                             (sdev->cfg_cache_hits + sdev->cfg_cache_misses));
59332cfd7f3SEric Auger     } else {
59432cfd7f3SEric Auger         sdev->cfg_cache_misses++;
59532cfd7f3SEric Auger         trace_smmuv3_config_cache_miss(smmu_get_sid(sdev),
59632cfd7f3SEric Auger                             sdev->cfg_cache_hits, sdev->cfg_cache_misses,
59732cfd7f3SEric Auger                             100 * sdev->cfg_cache_hits /
59832cfd7f3SEric Auger                             (sdev->cfg_cache_hits + sdev->cfg_cache_misses));
59932cfd7f3SEric Auger         cfg = g_new0(SMMUTransCfg, 1);
60032cfd7f3SEric Auger 
60132cfd7f3SEric Auger         if (!smmuv3_decode_config(&sdev->iommu, cfg, event)) {
60232cfd7f3SEric Auger             g_hash_table_insert(bc->configs, sdev, cfg);
60332cfd7f3SEric Auger         } else {
60432cfd7f3SEric Auger             g_free(cfg);
60532cfd7f3SEric Auger             cfg = NULL;
60632cfd7f3SEric Auger         }
60732cfd7f3SEric Auger     }
60832cfd7f3SEric Auger     return cfg;
60932cfd7f3SEric Auger }
61032cfd7f3SEric Auger 
61132cfd7f3SEric Auger static void smmuv3_flush_config(SMMUDevice *sdev)
61232cfd7f3SEric Auger {
61332cfd7f3SEric Auger     SMMUv3State *s = sdev->smmu;
61432cfd7f3SEric Auger     SMMUState *bc = &s->smmu_state;
61532cfd7f3SEric Auger 
61632cfd7f3SEric Auger     trace_smmuv3_config_cache_inv(smmu_get_sid(sdev));
61732cfd7f3SEric Auger     g_hash_table_remove(bc->configs, sdev);
61832cfd7f3SEric Auger }
61932cfd7f3SEric Auger 
6209bde7f06SEric Auger static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr,
6212c91bcf2SPeter Maydell                                       IOMMUAccessFlags flag, int iommu_idx)
6229bde7f06SEric Auger {
6239bde7f06SEric Auger     SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu);
6249bde7f06SEric Auger     SMMUv3State *s = sdev->smmu;
6259bde7f06SEric Auger     uint32_t sid = smmu_get_sid(sdev);
6263499ec08SEric Auger     SMMUEventInfo event = {.type = SMMU_EVT_NONE,
6273499ec08SEric Auger                            .sid = sid,
6283499ec08SEric Auger                            .inval_ste_allowed = false};
6299bde7f06SEric Auger     SMMUPTWEventInfo ptw_info = {};
6309122bea9SJia He     SMMUTranslationStatus status;
631cc27ed81SEric Auger     SMMUState *bs = ARM_SMMU(s);
632cc27ed81SEric Auger     uint64_t page_mask, aligned_addr;
633a7550158SEric Auger     SMMUTLBEntry *cached_entry = NULL;
634cc27ed81SEric Auger     SMMUTransTableInfo *tt;
63532cfd7f3SEric Auger     SMMUTransCfg *cfg = NULL;
6369bde7f06SEric Auger     IOMMUTLBEntry entry = {
6379bde7f06SEric Auger         .target_as = &address_space_memory,
6389bde7f06SEric Auger         .iova = addr,
6399bde7f06SEric Auger         .translated_addr = addr,
6409bde7f06SEric Auger         .addr_mask = ~(hwaddr)0,
6419bde7f06SEric Auger         .perm = IOMMU_NONE,
6429bde7f06SEric Auger     };
6439bde7f06SEric Auger 
64432cfd7f3SEric Auger     qemu_mutex_lock(&s->mutex);
64532cfd7f3SEric Auger 
6469bde7f06SEric Auger     if (!smmu_enabled(s)) {
6479122bea9SJia He         status = SMMU_TRANS_DISABLE;
6489122bea9SJia He         goto epilogue;
6499bde7f06SEric Auger     }
6509bde7f06SEric Auger 
65132cfd7f3SEric Auger     cfg = smmuv3_get_config(sdev, &event);
65232cfd7f3SEric Auger     if (!cfg) {
6539122bea9SJia He         status = SMMU_TRANS_ERROR;
6549122bea9SJia He         goto epilogue;
6559bde7f06SEric Auger     }
6569bde7f06SEric Auger 
65732cfd7f3SEric Auger     if (cfg->aborted) {
6589122bea9SJia He         status = SMMU_TRANS_ABORT;
6599122bea9SJia He         goto epilogue;
6609bde7f06SEric Auger     }
6619bde7f06SEric Auger 
66232cfd7f3SEric Auger     if (cfg->bypassed) {
6639122bea9SJia He         status = SMMU_TRANS_BYPASS;
6649122bea9SJia He         goto epilogue;
6659122bea9SJia He     }
6669122bea9SJia He 
667cc27ed81SEric Auger     tt = select_tt(cfg, addr);
668cc27ed81SEric Auger     if (!tt) {
669cc27ed81SEric Auger         if (event.record_trans_faults) {
670cc27ed81SEric Auger             event.type = SMMU_EVT_F_TRANSLATION;
671cc27ed81SEric Auger             event.u.f_translation.addr = addr;
672cc27ed81SEric Auger             event.u.f_translation.rnw = flag & 0x1;
673cc27ed81SEric Auger         }
674cc27ed81SEric Auger         status = SMMU_TRANS_ERROR;
675cc27ed81SEric Auger         goto epilogue;
676cc27ed81SEric Auger     }
677cc27ed81SEric Auger 
678cc27ed81SEric Auger     page_mask = (1ULL << (tt->granule_sz)) - 1;
679cc27ed81SEric Auger     aligned_addr = addr & ~page_mask;
680cc27ed81SEric Auger 
6819e54dee7SEric Auger     cached_entry = smmu_iotlb_lookup(bs, cfg, tt, aligned_addr);
682cc27ed81SEric Auger     if (cached_entry) {
683a7550158SEric Auger         if ((flag & IOMMU_WO) && !(cached_entry->entry.perm & IOMMU_WO)) {
684cc27ed81SEric Auger             status = SMMU_TRANS_ERROR;
685cc27ed81SEric Auger             if (event.record_trans_faults) {
686cc27ed81SEric Auger                 event.type = SMMU_EVT_F_PERMISSION;
687cc27ed81SEric Auger                 event.u.f_permission.addr = addr;
688cc27ed81SEric Auger                 event.u.f_permission.rnw = flag & 0x1;
689cc27ed81SEric Auger             }
690cc27ed81SEric Auger         } else {
691cc27ed81SEric Auger             status = SMMU_TRANS_SUCCESS;
692cc27ed81SEric Auger         }
693cc27ed81SEric Auger         goto epilogue;
694cc27ed81SEric Auger     }
695cc27ed81SEric Auger 
696a7550158SEric Auger     cached_entry = g_new0(SMMUTLBEntry, 1);
697cc27ed81SEric Auger 
698cc27ed81SEric Auger     if (smmu_ptw(cfg, aligned_addr, flag, cached_entry, &ptw_info)) {
699cc27ed81SEric Auger         g_free(cached_entry);
7009bde7f06SEric Auger         switch (ptw_info.type) {
7019bde7f06SEric Auger         case SMMU_PTW_ERR_WALK_EABT:
7029bde7f06SEric Auger             event.type = SMMU_EVT_F_WALK_EABT;
7039bde7f06SEric Auger             event.u.f_walk_eabt.addr = addr;
7049bde7f06SEric Auger             event.u.f_walk_eabt.rnw = flag & 0x1;
7059bde7f06SEric Auger             event.u.f_walk_eabt.class = 0x1;
7069bde7f06SEric Auger             event.u.f_walk_eabt.addr2 = ptw_info.addr;
7079bde7f06SEric Auger             break;
7089bde7f06SEric Auger         case SMMU_PTW_ERR_TRANSLATION:
7099bde7f06SEric Auger             if (event.record_trans_faults) {
7109bde7f06SEric Auger                 event.type = SMMU_EVT_F_TRANSLATION;
7119bde7f06SEric Auger                 event.u.f_translation.addr = addr;
7129bde7f06SEric Auger                 event.u.f_translation.rnw = flag & 0x1;
7139bde7f06SEric Auger             }
7149bde7f06SEric Auger             break;
7159bde7f06SEric Auger         case SMMU_PTW_ERR_ADDR_SIZE:
7169bde7f06SEric Auger             if (event.record_trans_faults) {
7179bde7f06SEric Auger                 event.type = SMMU_EVT_F_ADDR_SIZE;
7189bde7f06SEric Auger                 event.u.f_addr_size.addr = addr;
7199bde7f06SEric Auger                 event.u.f_addr_size.rnw = flag & 0x1;
7209bde7f06SEric Auger             }
7219bde7f06SEric Auger             break;
7229bde7f06SEric Auger         case SMMU_PTW_ERR_ACCESS:
7239bde7f06SEric Auger             if (event.record_trans_faults) {
7249bde7f06SEric Auger                 event.type = SMMU_EVT_F_ACCESS;
7259bde7f06SEric Auger                 event.u.f_access.addr = addr;
7269bde7f06SEric Auger                 event.u.f_access.rnw = flag & 0x1;
7279bde7f06SEric Auger             }
7289bde7f06SEric Auger             break;
7299bde7f06SEric Auger         case SMMU_PTW_ERR_PERMISSION:
7309bde7f06SEric Auger             if (event.record_trans_faults) {
7319bde7f06SEric Auger                 event.type = SMMU_EVT_F_PERMISSION;
7329bde7f06SEric Auger                 event.u.f_permission.addr = addr;
7339bde7f06SEric Auger                 event.u.f_permission.rnw = flag & 0x1;
7349bde7f06SEric Auger             }
7359bde7f06SEric Auger             break;
7369bde7f06SEric Auger         default:
7379bde7f06SEric Auger             g_assert_not_reached();
7389bde7f06SEric Auger         }
7399122bea9SJia He         status = SMMU_TRANS_ERROR;
7409122bea9SJia He     } else {
7416808bca9SEric Auger         smmu_iotlb_insert(bs, cfg, cached_entry);
7429122bea9SJia He         status = SMMU_TRANS_SUCCESS;
7439bde7f06SEric Auger     }
7449122bea9SJia He 
7459122bea9SJia He epilogue:
74632cfd7f3SEric Auger     qemu_mutex_unlock(&s->mutex);
7479122bea9SJia He     switch (status) {
7489122bea9SJia He     case SMMU_TRANS_SUCCESS:
7499bde7f06SEric Auger         entry.perm = flag;
750a7550158SEric Auger         entry.translated_addr = cached_entry->entry.translated_addr +
7519e54dee7SEric Auger                                     (addr & cached_entry->entry.addr_mask);
752a7550158SEric Auger         entry.addr_mask = cached_entry->entry.addr_mask;
7539122bea9SJia He         trace_smmuv3_translate_success(mr->parent_obj.name, sid, addr,
7549bde7f06SEric Auger                                        entry.translated_addr, entry.perm);
7559122bea9SJia He         break;
7569122bea9SJia He     case SMMU_TRANS_DISABLE:
7579122bea9SJia He         entry.perm = flag;
7589122bea9SJia He         entry.addr_mask = ~TARGET_PAGE_MASK;
7599122bea9SJia He         trace_smmuv3_translate_disable(mr->parent_obj.name, sid, addr,
7609122bea9SJia He                                       entry.perm);
7619122bea9SJia He         break;
7629122bea9SJia He     case SMMU_TRANS_BYPASS:
7639122bea9SJia He         entry.perm = flag;
7649122bea9SJia He         entry.addr_mask = ~TARGET_PAGE_MASK;
7659122bea9SJia He         trace_smmuv3_translate_bypass(mr->parent_obj.name, sid, addr,
7669122bea9SJia He                                       entry.perm);
7679122bea9SJia He         break;
7689122bea9SJia He     case SMMU_TRANS_ABORT:
7699122bea9SJia He         /* no event is recorded on abort */
7709122bea9SJia He         trace_smmuv3_translate_abort(mr->parent_obj.name, sid, addr,
7719122bea9SJia He                                      entry.perm);
7729122bea9SJia He         break;
7739122bea9SJia He     case SMMU_TRANS_ERROR:
7749122bea9SJia He         qemu_log_mask(LOG_GUEST_ERROR,
7759122bea9SJia He                       "%s translation failed for iova=0x%"PRIx64"(%s)\n",
7769122bea9SJia He                       mr->parent_obj.name, addr, smmu_event_string(event.type));
7779122bea9SJia He         smmuv3_record_event(s, &event);
7789122bea9SJia He         break;
7799bde7f06SEric Auger     }
7809bde7f06SEric Auger 
7819bde7f06SEric Auger     return entry;
7829bde7f06SEric Auger }
7839bde7f06SEric Auger 
784832e4222SEric Auger /**
785832e4222SEric Auger  * smmuv3_notify_iova - call the notifier @n for a given
786832e4222SEric Auger  * @asid and @iova tuple.
787832e4222SEric Auger  *
788832e4222SEric Auger  * @mr: IOMMU mr region handle
789832e4222SEric Auger  * @n: notifier to be called
790832e4222SEric Auger  * @asid: address space ID or negative value if we don't care
791832e4222SEric Auger  * @iova: iova
792d5291561SEric Auger  * @tg: translation granule (if communicated through range invalidation)
793d5291561SEric Auger  * @num_pages: number of @granule sized pages (if tg != 0), otherwise 1
794832e4222SEric Auger  */
795832e4222SEric Auger static void smmuv3_notify_iova(IOMMUMemoryRegion *mr,
796832e4222SEric Auger                                IOMMUNotifier *n,
797d5291561SEric Auger                                int asid, dma_addr_t iova,
798d5291561SEric Auger                                uint8_t tg, uint64_t num_pages)
799832e4222SEric Auger {
800832e4222SEric Auger     SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu);
801832e4222SEric Auger     IOMMUTLBEntry entry;
802d5291561SEric Auger     uint8_t granule = tg;
803832e4222SEric Auger 
804d5291561SEric Auger     if (!tg) {
805d5291561SEric Auger         SMMUEventInfo event = {.inval_ste_allowed = true};
806d5291561SEric Auger         SMMUTransCfg *cfg = smmuv3_get_config(sdev, &event);
807d5291561SEric Auger         SMMUTransTableInfo *tt;
808d5291561SEric Auger 
809832e4222SEric Auger         if (!cfg) {
810832e4222SEric Auger             return;
811832e4222SEric Auger         }
812832e4222SEric Auger 
813832e4222SEric Auger         if (asid >= 0 && cfg->asid != asid) {
814832e4222SEric Auger             return;
815832e4222SEric Auger         }
816832e4222SEric Auger 
817832e4222SEric Auger         tt = select_tt(cfg, iova);
818832e4222SEric Auger         if (!tt) {
819832e4222SEric Auger             return;
820832e4222SEric Auger         }
821d5291561SEric Auger         granule = tt->granule_sz;
822d5291561SEric Auger     }
823832e4222SEric Auger 
824832e4222SEric Auger     entry.target_as = &address_space_memory;
825832e4222SEric Auger     entry.iova = iova;
826d5291561SEric Auger     entry.addr_mask = num_pages * (1 << granule) - 1;
827832e4222SEric Auger     entry.perm = IOMMU_NONE;
828832e4222SEric Auger 
829832e4222SEric Auger     memory_region_notify_one(n, &entry);
830832e4222SEric Auger }
831832e4222SEric Auger 
832d5291561SEric Auger /* invalidate an asid/iova range tuple in all mr's */
833d5291561SEric Auger static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova,
834d5291561SEric Auger                                       uint8_t tg, uint64_t num_pages)
835832e4222SEric Auger {
836c6370441SEric Auger     SMMUDevice *sdev;
837832e4222SEric Auger 
838c6370441SEric Auger     QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) {
839c6370441SEric Auger         IOMMUMemoryRegion *mr = &sdev->iommu;
840832e4222SEric Auger         IOMMUNotifier *n;
841832e4222SEric Auger 
842d5291561SEric Auger         trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, iova,
843d5291561SEric Auger                                         tg, num_pages);
844832e4222SEric Auger 
845832e4222SEric Auger         IOMMU_NOTIFIER_FOREACH(n, mr) {
846d5291561SEric Auger             smmuv3_notify_iova(mr, n, asid, iova, tg, num_pages);
847832e4222SEric Auger         }
848832e4222SEric Auger     }
849832e4222SEric Auger }
850832e4222SEric Auger 
851c0f9ef70SEric Auger static void smmuv3_s1_range_inval(SMMUState *s, Cmd *cmd)
852c0f9ef70SEric Auger {
853d5291561SEric Auger     uint8_t scale = 0, num = 0, ttl = 0;
854c0f9ef70SEric Auger     dma_addr_t addr = CMD_ADDR(cmd);
855c0f9ef70SEric Auger     uint8_t type = CMD_TYPE(cmd);
856c0f9ef70SEric Auger     uint16_t vmid = CMD_VMID(cmd);
857c0f9ef70SEric Auger     bool leaf = CMD_LEAF(cmd);
858d5291561SEric Auger     uint8_t tg = CMD_TG(cmd);
859d5291561SEric Auger     hwaddr num_pages = 1;
860c0f9ef70SEric Auger     int asid = -1;
861c0f9ef70SEric Auger 
862d5291561SEric Auger     if (tg) {
863d5291561SEric Auger         scale = CMD_SCALE(cmd);
864d5291561SEric Auger         num = CMD_NUM(cmd);
865d5291561SEric Auger         ttl = CMD_TTL(cmd);
866d5291561SEric Auger         num_pages = (num + 1) * (1 << (scale));
867d5291561SEric Auger     }
868d5291561SEric Auger 
869c0f9ef70SEric Auger     if (type == SMMU_CMD_TLBI_NH_VA) {
870c0f9ef70SEric Auger         asid = CMD_ASID(cmd);
871c0f9ef70SEric Auger     }
872d5291561SEric Auger     trace_smmuv3_s1_range_inval(vmid, asid, addr, tg, num_pages, ttl, leaf);
873d5291561SEric Auger     smmuv3_inv_notifiers_iova(s, asid, addr, tg, num_pages);
874d5291561SEric Auger     smmu_iotlb_inv_iova(s, asid, addr, tg, num_pages, ttl);
875c0f9ef70SEric Auger }
876c0f9ef70SEric Auger 
877fae4be38SEric Auger static int smmuv3_cmdq_consume(SMMUv3State *s)
878dadd1a08SEric Auger {
87932cfd7f3SEric Auger     SMMUState *bs = ARM_SMMU(s);
880dadd1a08SEric Auger     SMMUCmdError cmd_error = SMMU_CERROR_NONE;
881dadd1a08SEric Auger     SMMUQueue *q = &s->cmdq;
882dadd1a08SEric Auger     SMMUCommandType type = 0;
883dadd1a08SEric Auger 
884dadd1a08SEric Auger     if (!smmuv3_cmdq_enabled(s)) {
885dadd1a08SEric Auger         return 0;
886dadd1a08SEric Auger     }
887dadd1a08SEric Auger     /*
888dadd1a08SEric Auger      * some commands depend on register values, typically CR0. In case those
889dadd1a08SEric Auger      * register values change while handling the command, spec says it
890dadd1a08SEric Auger      * is UNPREDICTABLE whether the command is interpreted under the new
891dadd1a08SEric Auger      * or old value.
892dadd1a08SEric Auger      */
893dadd1a08SEric Auger 
894dadd1a08SEric Auger     while (!smmuv3_q_empty(q)) {
895dadd1a08SEric Auger         uint32_t pending = s->gerror ^ s->gerrorn;
896dadd1a08SEric Auger         Cmd cmd;
897dadd1a08SEric Auger 
898dadd1a08SEric Auger         trace_smmuv3_cmdq_consume(Q_PROD(q), Q_CONS(q),
899dadd1a08SEric Auger                                   Q_PROD_WRAP(q), Q_CONS_WRAP(q));
900dadd1a08SEric Auger 
901dadd1a08SEric Auger         if (FIELD_EX32(pending, GERROR, CMDQ_ERR)) {
902dadd1a08SEric Auger             break;
903dadd1a08SEric Auger         }
904dadd1a08SEric Auger 
905dadd1a08SEric Auger         if (queue_read(q, &cmd) != MEMTX_OK) {
906dadd1a08SEric Auger             cmd_error = SMMU_CERROR_ABT;
907dadd1a08SEric Auger             break;
908dadd1a08SEric Auger         }
909dadd1a08SEric Auger 
910dadd1a08SEric Auger         type = CMD_TYPE(&cmd);
911dadd1a08SEric Auger 
912dadd1a08SEric Auger         trace_smmuv3_cmdq_opcode(smmu_cmd_string(type));
913dadd1a08SEric Auger 
91432cfd7f3SEric Auger         qemu_mutex_lock(&s->mutex);
915dadd1a08SEric Auger         switch (type) {
916dadd1a08SEric Auger         case SMMU_CMD_SYNC:
917dadd1a08SEric Auger             if (CMD_SYNC_CS(&cmd) & CMD_SYNC_SIG_IRQ) {
918dadd1a08SEric Auger                 smmuv3_trigger_irq(s, SMMU_IRQ_CMD_SYNC, 0);
919dadd1a08SEric Auger             }
920dadd1a08SEric Auger             break;
921dadd1a08SEric Auger         case SMMU_CMD_PREFETCH_CONFIG:
922dadd1a08SEric Auger         case SMMU_CMD_PREFETCH_ADDR:
92332cfd7f3SEric Auger             break;
924dadd1a08SEric Auger         case SMMU_CMD_CFGI_STE:
92532cfd7f3SEric Auger         {
92632cfd7f3SEric Auger             uint32_t sid = CMD_SID(&cmd);
92732cfd7f3SEric Auger             IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, sid);
92832cfd7f3SEric Auger             SMMUDevice *sdev;
92932cfd7f3SEric Auger 
93032cfd7f3SEric Auger             if (CMD_SSEC(&cmd)) {
93132cfd7f3SEric Auger                 cmd_error = SMMU_CERROR_ILL;
93232cfd7f3SEric Auger                 break;
93332cfd7f3SEric Auger             }
93432cfd7f3SEric Auger 
93532cfd7f3SEric Auger             if (!mr) {
93632cfd7f3SEric Auger                 break;
93732cfd7f3SEric Auger             }
93832cfd7f3SEric Auger 
93932cfd7f3SEric Auger             trace_smmuv3_cmdq_cfgi_ste(sid);
94032cfd7f3SEric Auger             sdev = container_of(mr, SMMUDevice, iommu);
94132cfd7f3SEric Auger             smmuv3_flush_config(sdev);
94232cfd7f3SEric Auger 
94332cfd7f3SEric Auger             break;
94432cfd7f3SEric Auger         }
945dadd1a08SEric Auger         case SMMU_CMD_CFGI_STE_RANGE: /* same as SMMU_CMD_CFGI_ALL */
94632cfd7f3SEric Auger         {
94732cfd7f3SEric Auger             uint32_t start = CMD_SID(&cmd), end, i;
94832cfd7f3SEric Auger             uint8_t range = CMD_STE_RANGE(&cmd);
94932cfd7f3SEric Auger 
95032cfd7f3SEric Auger             if (CMD_SSEC(&cmd)) {
95132cfd7f3SEric Auger                 cmd_error = SMMU_CERROR_ILL;
95232cfd7f3SEric Auger                 break;
95332cfd7f3SEric Auger             }
95432cfd7f3SEric Auger 
95532cfd7f3SEric Auger             end = start + (1 << (range + 1)) - 1;
95632cfd7f3SEric Auger             trace_smmuv3_cmdq_cfgi_ste_range(start, end);
95732cfd7f3SEric Auger 
95832cfd7f3SEric Auger             for (i = start; i <= end; i++) {
95932cfd7f3SEric Auger                 IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, i);
96032cfd7f3SEric Auger                 SMMUDevice *sdev;
96132cfd7f3SEric Auger 
96232cfd7f3SEric Auger                 if (!mr) {
96332cfd7f3SEric Auger                     continue;
96432cfd7f3SEric Auger                 }
96532cfd7f3SEric Auger                 sdev = container_of(mr, SMMUDevice, iommu);
96632cfd7f3SEric Auger                 smmuv3_flush_config(sdev);
96732cfd7f3SEric Auger             }
96832cfd7f3SEric Auger             break;
96932cfd7f3SEric Auger         }
970dadd1a08SEric Auger         case SMMU_CMD_CFGI_CD:
971dadd1a08SEric Auger         case SMMU_CMD_CFGI_CD_ALL:
97232cfd7f3SEric Auger         {
97332cfd7f3SEric Auger             uint32_t sid = CMD_SID(&cmd);
97432cfd7f3SEric Auger             IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, sid);
97532cfd7f3SEric Auger             SMMUDevice *sdev;
97632cfd7f3SEric Auger 
97732cfd7f3SEric Auger             if (CMD_SSEC(&cmd)) {
97832cfd7f3SEric Auger                 cmd_error = SMMU_CERROR_ILL;
97932cfd7f3SEric Auger                 break;
98032cfd7f3SEric Auger             }
98132cfd7f3SEric Auger 
98232cfd7f3SEric Auger             if (!mr) {
98332cfd7f3SEric Auger                 break;
98432cfd7f3SEric Auger             }
98532cfd7f3SEric Auger 
98632cfd7f3SEric Auger             trace_smmuv3_cmdq_cfgi_cd(sid);
98732cfd7f3SEric Auger             sdev = container_of(mr, SMMUDevice, iommu);
98832cfd7f3SEric Auger             smmuv3_flush_config(sdev);
98932cfd7f3SEric Auger             break;
99032cfd7f3SEric Auger         }
991dadd1a08SEric Auger         case SMMU_CMD_TLBI_NH_ASID:
992cc27ed81SEric Auger         {
993cc27ed81SEric Auger             uint16_t asid = CMD_ASID(&cmd);
994cc27ed81SEric Auger 
995cc27ed81SEric Auger             trace_smmuv3_cmdq_tlbi_nh_asid(asid);
996832e4222SEric Auger             smmu_inv_notifiers_all(&s->smmu_state);
997cc27ed81SEric Auger             smmu_iotlb_inv_asid(bs, asid);
998cc27ed81SEric Auger             break;
999cc27ed81SEric Auger         }
1000cc27ed81SEric Auger         case SMMU_CMD_TLBI_NH_ALL:
1001cc27ed81SEric Auger         case SMMU_CMD_TLBI_NSNH_ALL:
1002cc27ed81SEric Auger             trace_smmuv3_cmdq_tlbi_nh();
1003832e4222SEric Auger             smmu_inv_notifiers_all(&s->smmu_state);
1004cc27ed81SEric Auger             smmu_iotlb_inv_all(bs);
1005cc27ed81SEric Auger             break;
1006dadd1a08SEric Auger         case SMMU_CMD_TLBI_NH_VAA:
1007cc27ed81SEric Auger         case SMMU_CMD_TLBI_NH_VA:
1008c0f9ef70SEric Auger             smmuv3_s1_range_inval(bs, &cmd);
1009cc27ed81SEric Auger             break;
1010dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL3_ALL:
1011dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL3_VA:
1012dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL2_ALL:
1013dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL2_ASID:
1014dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL2_VA:
1015dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL2_VAA:
1016dadd1a08SEric Auger         case SMMU_CMD_TLBI_S12_VMALL:
1017dadd1a08SEric Auger         case SMMU_CMD_TLBI_S2_IPA:
1018dadd1a08SEric Auger         case SMMU_CMD_ATC_INV:
1019dadd1a08SEric Auger         case SMMU_CMD_PRI_RESP:
1020dadd1a08SEric Auger         case SMMU_CMD_RESUME:
1021dadd1a08SEric Auger         case SMMU_CMD_STALL_TERM:
1022dadd1a08SEric Auger             trace_smmuv3_unhandled_cmd(type);
1023dadd1a08SEric Auger             break;
1024dadd1a08SEric Auger         default:
1025dadd1a08SEric Auger             cmd_error = SMMU_CERROR_ILL;
1026dadd1a08SEric Auger             qemu_log_mask(LOG_GUEST_ERROR,
1027dadd1a08SEric Auger                           "Illegal command type: %d\n", CMD_TYPE(&cmd));
1028dadd1a08SEric Auger             break;
1029dadd1a08SEric Auger         }
103032cfd7f3SEric Auger         qemu_mutex_unlock(&s->mutex);
1031dadd1a08SEric Auger         if (cmd_error) {
1032dadd1a08SEric Auger             break;
1033dadd1a08SEric Auger         }
1034dadd1a08SEric Auger         /*
1035dadd1a08SEric Auger          * We only increment the cons index after the completion of
1036dadd1a08SEric Auger          * the command. We do that because the SYNC returns immediately
1037dadd1a08SEric Auger          * and does not check the completion of previous commands
1038dadd1a08SEric Auger          */
1039dadd1a08SEric Auger         queue_cons_incr(q);
1040dadd1a08SEric Auger     }
1041dadd1a08SEric Auger 
1042dadd1a08SEric Auger     if (cmd_error) {
1043dadd1a08SEric Auger         trace_smmuv3_cmdq_consume_error(smmu_cmd_string(type), cmd_error);
1044dadd1a08SEric Auger         smmu_write_cmdq_err(s, cmd_error);
1045dadd1a08SEric Auger         smmuv3_trigger_irq(s, SMMU_IRQ_GERROR, R_GERROR_CMDQ_ERR_MASK);
1046dadd1a08SEric Auger     }
1047dadd1a08SEric Auger 
1048dadd1a08SEric Auger     trace_smmuv3_cmdq_consume_out(Q_PROD(q), Q_CONS(q),
1049dadd1a08SEric Auger                                   Q_PROD_WRAP(q), Q_CONS_WRAP(q));
1050dadd1a08SEric Auger 
1051dadd1a08SEric Auger     return 0;
1052dadd1a08SEric Auger }
1053dadd1a08SEric Auger 
1054fae4be38SEric Auger static MemTxResult smmu_writell(SMMUv3State *s, hwaddr offset,
1055fae4be38SEric Auger                                uint64_t data, MemTxAttrs attrs)
1056fae4be38SEric Auger {
1057fae4be38SEric Auger     switch (offset) {
1058fae4be38SEric Auger     case A_GERROR_IRQ_CFG0:
1059fae4be38SEric Auger         s->gerror_irq_cfg0 = data;
1060fae4be38SEric Auger         return MEMTX_OK;
1061fae4be38SEric Auger     case A_STRTAB_BASE:
1062fae4be38SEric Auger         s->strtab_base = data;
1063fae4be38SEric Auger         return MEMTX_OK;
1064fae4be38SEric Auger     case A_CMDQ_BASE:
1065fae4be38SEric Auger         s->cmdq.base = data;
1066fae4be38SEric Auger         s->cmdq.log2size = extract64(s->cmdq.base, 0, 5);
1067fae4be38SEric Auger         if (s->cmdq.log2size > SMMU_CMDQS) {
1068fae4be38SEric Auger             s->cmdq.log2size = SMMU_CMDQS;
1069fae4be38SEric Auger         }
1070fae4be38SEric Auger         return MEMTX_OK;
1071fae4be38SEric Auger     case A_EVENTQ_BASE:
1072fae4be38SEric Auger         s->eventq.base = data;
1073fae4be38SEric Auger         s->eventq.log2size = extract64(s->eventq.base, 0, 5);
1074fae4be38SEric Auger         if (s->eventq.log2size > SMMU_EVENTQS) {
1075fae4be38SEric Auger             s->eventq.log2size = SMMU_EVENTQS;
1076fae4be38SEric Auger         }
1077fae4be38SEric Auger         return MEMTX_OK;
1078fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG0:
1079fae4be38SEric Auger         s->eventq_irq_cfg0 = data;
1080fae4be38SEric Auger         return MEMTX_OK;
1081fae4be38SEric Auger     default:
1082fae4be38SEric Auger         qemu_log_mask(LOG_UNIMP,
1083fae4be38SEric Auger                       "%s Unexpected 64-bit access to 0x%"PRIx64" (WI)\n",
1084fae4be38SEric Auger                       __func__, offset);
1085fae4be38SEric Auger         return MEMTX_OK;
1086fae4be38SEric Auger     }
1087fae4be38SEric Auger }
1088fae4be38SEric Auger 
1089fae4be38SEric Auger static MemTxResult smmu_writel(SMMUv3State *s, hwaddr offset,
1090fae4be38SEric Auger                                uint64_t data, MemTxAttrs attrs)
1091fae4be38SEric Auger {
1092fae4be38SEric Auger     switch (offset) {
1093fae4be38SEric Auger     case A_CR0:
1094fae4be38SEric Auger         s->cr[0] = data;
1095fae4be38SEric Auger         s->cr0ack = data & ~SMMU_CR0_RESERVED;
1096fae4be38SEric Auger         /* in case the command queue has been enabled */
1097fae4be38SEric Auger         smmuv3_cmdq_consume(s);
1098fae4be38SEric Auger         return MEMTX_OK;
1099fae4be38SEric Auger     case A_CR1:
1100fae4be38SEric Auger         s->cr[1] = data;
1101fae4be38SEric Auger         return MEMTX_OK;
1102fae4be38SEric Auger     case A_CR2:
1103fae4be38SEric Auger         s->cr[2] = data;
1104fae4be38SEric Auger         return MEMTX_OK;
1105fae4be38SEric Auger     case A_IRQ_CTRL:
1106fae4be38SEric Auger         s->irq_ctrl = data;
1107fae4be38SEric Auger         return MEMTX_OK;
1108fae4be38SEric Auger     case A_GERRORN:
1109fae4be38SEric Auger         smmuv3_write_gerrorn(s, data);
1110fae4be38SEric Auger         /*
1111fae4be38SEric Auger          * By acknowledging the CMDQ_ERR, SW may notify cmds can
1112fae4be38SEric Auger          * be processed again
1113fae4be38SEric Auger          */
1114fae4be38SEric Auger         smmuv3_cmdq_consume(s);
1115fae4be38SEric Auger         return MEMTX_OK;
1116fae4be38SEric Auger     case A_GERROR_IRQ_CFG0: /* 64b */
1117fae4be38SEric Auger         s->gerror_irq_cfg0 = deposit64(s->gerror_irq_cfg0, 0, 32, data);
1118fae4be38SEric Auger         return MEMTX_OK;
1119fae4be38SEric Auger     case A_GERROR_IRQ_CFG0 + 4:
1120fae4be38SEric Auger         s->gerror_irq_cfg0 = deposit64(s->gerror_irq_cfg0, 32, 32, data);
1121fae4be38SEric Auger         return MEMTX_OK;
1122fae4be38SEric Auger     case A_GERROR_IRQ_CFG1:
1123fae4be38SEric Auger         s->gerror_irq_cfg1 = data;
1124fae4be38SEric Auger         return MEMTX_OK;
1125fae4be38SEric Auger     case A_GERROR_IRQ_CFG2:
1126fae4be38SEric Auger         s->gerror_irq_cfg2 = data;
1127fae4be38SEric Auger         return MEMTX_OK;
1128fae4be38SEric Auger     case A_STRTAB_BASE: /* 64b */
1129fae4be38SEric Auger         s->strtab_base = deposit64(s->strtab_base, 0, 32, data);
1130fae4be38SEric Auger         return MEMTX_OK;
1131fae4be38SEric Auger     case A_STRTAB_BASE + 4:
1132fae4be38SEric Auger         s->strtab_base = deposit64(s->strtab_base, 32, 32, data);
1133fae4be38SEric Auger         return MEMTX_OK;
1134fae4be38SEric Auger     case A_STRTAB_BASE_CFG:
1135fae4be38SEric Auger         s->strtab_base_cfg = data;
1136fae4be38SEric Auger         if (FIELD_EX32(data, STRTAB_BASE_CFG, FMT) == 1) {
1137fae4be38SEric Auger             s->sid_split = FIELD_EX32(data, STRTAB_BASE_CFG, SPLIT);
1138fae4be38SEric Auger             s->features |= SMMU_FEATURE_2LVL_STE;
1139fae4be38SEric Auger         }
1140fae4be38SEric Auger         return MEMTX_OK;
1141fae4be38SEric Auger     case A_CMDQ_BASE: /* 64b */
1142fae4be38SEric Auger         s->cmdq.base = deposit64(s->cmdq.base, 0, 32, data);
1143fae4be38SEric Auger         s->cmdq.log2size = extract64(s->cmdq.base, 0, 5);
1144fae4be38SEric Auger         if (s->cmdq.log2size > SMMU_CMDQS) {
1145fae4be38SEric Auger             s->cmdq.log2size = SMMU_CMDQS;
1146fae4be38SEric Auger         }
1147fae4be38SEric Auger         return MEMTX_OK;
1148fae4be38SEric Auger     case A_CMDQ_BASE + 4: /* 64b */
1149fae4be38SEric Auger         s->cmdq.base = deposit64(s->cmdq.base, 32, 32, data);
1150fae4be38SEric Auger         return MEMTX_OK;
1151fae4be38SEric Auger     case A_CMDQ_PROD:
1152fae4be38SEric Auger         s->cmdq.prod = data;
1153fae4be38SEric Auger         smmuv3_cmdq_consume(s);
1154fae4be38SEric Auger         return MEMTX_OK;
1155fae4be38SEric Auger     case A_CMDQ_CONS:
1156fae4be38SEric Auger         s->cmdq.cons = data;
1157fae4be38SEric Auger         return MEMTX_OK;
1158fae4be38SEric Auger     case A_EVENTQ_BASE: /* 64b */
1159fae4be38SEric Auger         s->eventq.base = deposit64(s->eventq.base, 0, 32, data);
1160fae4be38SEric Auger         s->eventq.log2size = extract64(s->eventq.base, 0, 5);
1161fae4be38SEric Auger         if (s->eventq.log2size > SMMU_EVENTQS) {
1162fae4be38SEric Auger             s->eventq.log2size = SMMU_EVENTQS;
1163fae4be38SEric Auger         }
1164fae4be38SEric Auger         return MEMTX_OK;
1165fae4be38SEric Auger     case A_EVENTQ_BASE + 4:
1166fae4be38SEric Auger         s->eventq.base = deposit64(s->eventq.base, 32, 32, data);
1167fae4be38SEric Auger         return MEMTX_OK;
1168fae4be38SEric Auger     case A_EVENTQ_PROD:
1169fae4be38SEric Auger         s->eventq.prod = data;
1170fae4be38SEric Auger         return MEMTX_OK;
1171fae4be38SEric Auger     case A_EVENTQ_CONS:
1172fae4be38SEric Auger         s->eventq.cons = data;
1173fae4be38SEric Auger         return MEMTX_OK;
1174fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG0: /* 64b */
1175fae4be38SEric Auger         s->eventq_irq_cfg0 = deposit64(s->eventq_irq_cfg0, 0, 32, data);
1176fae4be38SEric Auger         return MEMTX_OK;
1177fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG0 + 4:
1178fae4be38SEric Auger         s->eventq_irq_cfg0 = deposit64(s->eventq_irq_cfg0, 32, 32, data);
1179fae4be38SEric Auger         return MEMTX_OK;
1180fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG1:
1181fae4be38SEric Auger         s->eventq_irq_cfg1 = data;
1182fae4be38SEric Auger         return MEMTX_OK;
1183fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG2:
1184fae4be38SEric Auger         s->eventq_irq_cfg2 = data;
1185fae4be38SEric Auger         return MEMTX_OK;
1186fae4be38SEric Auger     default:
1187fae4be38SEric Auger         qemu_log_mask(LOG_UNIMP,
1188fae4be38SEric Auger                       "%s Unexpected 32-bit access to 0x%"PRIx64" (WI)\n",
1189fae4be38SEric Auger                       __func__, offset);
1190fae4be38SEric Auger         return MEMTX_OK;
1191fae4be38SEric Auger     }
1192fae4be38SEric Auger }
1193fae4be38SEric Auger 
119410a83cb9SPrem Mallappa static MemTxResult smmu_write_mmio(void *opaque, hwaddr offset, uint64_t data,
119510a83cb9SPrem Mallappa                                    unsigned size, MemTxAttrs attrs)
119610a83cb9SPrem Mallappa {
1197fae4be38SEric Auger     SMMUState *sys = opaque;
1198fae4be38SEric Auger     SMMUv3State *s = ARM_SMMUV3(sys);
1199fae4be38SEric Auger     MemTxResult r;
1200fae4be38SEric Auger 
1201fae4be38SEric Auger     /* CONSTRAINED UNPREDICTABLE choice to have page0/1 be exact aliases */
1202fae4be38SEric Auger     offset &= ~0x10000;
1203fae4be38SEric Auger 
1204fae4be38SEric Auger     switch (size) {
1205fae4be38SEric Auger     case 8:
1206fae4be38SEric Auger         r = smmu_writell(s, offset, data, attrs);
1207fae4be38SEric Auger         break;
1208fae4be38SEric Auger     case 4:
1209fae4be38SEric Auger         r = smmu_writel(s, offset, data, attrs);
1210fae4be38SEric Auger         break;
1211fae4be38SEric Auger     default:
1212fae4be38SEric Auger         r = MEMTX_ERROR;
1213fae4be38SEric Auger         break;
1214fae4be38SEric Auger     }
1215fae4be38SEric Auger 
1216fae4be38SEric Auger     trace_smmuv3_write_mmio(offset, data, size, r);
1217fae4be38SEric Auger     return r;
121810a83cb9SPrem Mallappa }
121910a83cb9SPrem Mallappa 
122010a83cb9SPrem Mallappa static MemTxResult smmu_readll(SMMUv3State *s, hwaddr offset,
122110a83cb9SPrem Mallappa                                uint64_t *data, MemTxAttrs attrs)
122210a83cb9SPrem Mallappa {
122310a83cb9SPrem Mallappa     switch (offset) {
122410a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG0:
122510a83cb9SPrem Mallappa         *data = s->gerror_irq_cfg0;
122610a83cb9SPrem Mallappa         return MEMTX_OK;
122710a83cb9SPrem Mallappa     case A_STRTAB_BASE:
122810a83cb9SPrem Mallappa         *data = s->strtab_base;
122910a83cb9SPrem Mallappa         return MEMTX_OK;
123010a83cb9SPrem Mallappa     case A_CMDQ_BASE:
123110a83cb9SPrem Mallappa         *data = s->cmdq.base;
123210a83cb9SPrem Mallappa         return MEMTX_OK;
123310a83cb9SPrem Mallappa     case A_EVENTQ_BASE:
123410a83cb9SPrem Mallappa         *data = s->eventq.base;
123510a83cb9SPrem Mallappa         return MEMTX_OK;
123610a83cb9SPrem Mallappa     default:
123710a83cb9SPrem Mallappa         *data = 0;
123810a83cb9SPrem Mallappa         qemu_log_mask(LOG_UNIMP,
123910a83cb9SPrem Mallappa                       "%s Unexpected 64-bit access to 0x%"PRIx64" (RAZ)\n",
124010a83cb9SPrem Mallappa                       __func__, offset);
124110a83cb9SPrem Mallappa         return MEMTX_OK;
124210a83cb9SPrem Mallappa     }
124310a83cb9SPrem Mallappa }
124410a83cb9SPrem Mallappa 
124510a83cb9SPrem Mallappa static MemTxResult smmu_readl(SMMUv3State *s, hwaddr offset,
124610a83cb9SPrem Mallappa                               uint64_t *data, MemTxAttrs attrs)
124710a83cb9SPrem Mallappa {
124810a83cb9SPrem Mallappa     switch (offset) {
124997fb318dSPeter Maydell     case A_IDREGS ... A_IDREGS + 0x2f:
125010a83cb9SPrem Mallappa         *data = smmuv3_idreg(offset - A_IDREGS);
125110a83cb9SPrem Mallappa         return MEMTX_OK;
125210a83cb9SPrem Mallappa     case A_IDR0 ... A_IDR5:
125310a83cb9SPrem Mallappa         *data = s->idr[(offset - A_IDR0) / 4];
125410a83cb9SPrem Mallappa         return MEMTX_OK;
125510a83cb9SPrem Mallappa     case A_IIDR:
125610a83cb9SPrem Mallappa         *data = s->iidr;
125710a83cb9SPrem Mallappa         return MEMTX_OK;
12585888f0adSEric Auger     case A_AIDR:
12595888f0adSEric Auger         *data = s->aidr;
12605888f0adSEric Auger         return MEMTX_OK;
126110a83cb9SPrem Mallappa     case A_CR0:
126210a83cb9SPrem Mallappa         *data = s->cr[0];
126310a83cb9SPrem Mallappa         return MEMTX_OK;
126410a83cb9SPrem Mallappa     case A_CR0ACK:
126510a83cb9SPrem Mallappa         *data = s->cr0ack;
126610a83cb9SPrem Mallappa         return MEMTX_OK;
126710a83cb9SPrem Mallappa     case A_CR1:
126810a83cb9SPrem Mallappa         *data = s->cr[1];
126910a83cb9SPrem Mallappa         return MEMTX_OK;
127010a83cb9SPrem Mallappa     case A_CR2:
127110a83cb9SPrem Mallappa         *data = s->cr[2];
127210a83cb9SPrem Mallappa         return MEMTX_OK;
127310a83cb9SPrem Mallappa     case A_STATUSR:
127410a83cb9SPrem Mallappa         *data = s->statusr;
127510a83cb9SPrem Mallappa         return MEMTX_OK;
127610a83cb9SPrem Mallappa     case A_IRQ_CTRL:
127710a83cb9SPrem Mallappa     case A_IRQ_CTRL_ACK:
127810a83cb9SPrem Mallappa         *data = s->irq_ctrl;
127910a83cb9SPrem Mallappa         return MEMTX_OK;
128010a83cb9SPrem Mallappa     case A_GERROR:
128110a83cb9SPrem Mallappa         *data = s->gerror;
128210a83cb9SPrem Mallappa         return MEMTX_OK;
128310a83cb9SPrem Mallappa     case A_GERRORN:
128410a83cb9SPrem Mallappa         *data = s->gerrorn;
128510a83cb9SPrem Mallappa         return MEMTX_OK;
128610a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG0: /* 64b */
128710a83cb9SPrem Mallappa         *data = extract64(s->gerror_irq_cfg0, 0, 32);
128810a83cb9SPrem Mallappa         return MEMTX_OK;
128910a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG0 + 4:
129010a83cb9SPrem Mallappa         *data = extract64(s->gerror_irq_cfg0, 32, 32);
129110a83cb9SPrem Mallappa         return MEMTX_OK;
129210a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG1:
129310a83cb9SPrem Mallappa         *data = s->gerror_irq_cfg1;
129410a83cb9SPrem Mallappa         return MEMTX_OK;
129510a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG2:
129610a83cb9SPrem Mallappa         *data = s->gerror_irq_cfg2;
129710a83cb9SPrem Mallappa         return MEMTX_OK;
129810a83cb9SPrem Mallappa     case A_STRTAB_BASE: /* 64b */
129910a83cb9SPrem Mallappa         *data = extract64(s->strtab_base, 0, 32);
130010a83cb9SPrem Mallappa         return MEMTX_OK;
130110a83cb9SPrem Mallappa     case A_STRTAB_BASE + 4: /* 64b */
130210a83cb9SPrem Mallappa         *data = extract64(s->strtab_base, 32, 32);
130310a83cb9SPrem Mallappa         return MEMTX_OK;
130410a83cb9SPrem Mallappa     case A_STRTAB_BASE_CFG:
130510a83cb9SPrem Mallappa         *data = s->strtab_base_cfg;
130610a83cb9SPrem Mallappa         return MEMTX_OK;
130710a83cb9SPrem Mallappa     case A_CMDQ_BASE: /* 64b */
130810a83cb9SPrem Mallappa         *data = extract64(s->cmdq.base, 0, 32);
130910a83cb9SPrem Mallappa         return MEMTX_OK;
131010a83cb9SPrem Mallappa     case A_CMDQ_BASE + 4:
131110a83cb9SPrem Mallappa         *data = extract64(s->cmdq.base, 32, 32);
131210a83cb9SPrem Mallappa         return MEMTX_OK;
131310a83cb9SPrem Mallappa     case A_CMDQ_PROD:
131410a83cb9SPrem Mallappa         *data = s->cmdq.prod;
131510a83cb9SPrem Mallappa         return MEMTX_OK;
131610a83cb9SPrem Mallappa     case A_CMDQ_CONS:
131710a83cb9SPrem Mallappa         *data = s->cmdq.cons;
131810a83cb9SPrem Mallappa         return MEMTX_OK;
131910a83cb9SPrem Mallappa     case A_EVENTQ_BASE: /* 64b */
132010a83cb9SPrem Mallappa         *data = extract64(s->eventq.base, 0, 32);
132110a83cb9SPrem Mallappa         return MEMTX_OK;
132210a83cb9SPrem Mallappa     case A_EVENTQ_BASE + 4: /* 64b */
132310a83cb9SPrem Mallappa         *data = extract64(s->eventq.base, 32, 32);
132410a83cb9SPrem Mallappa         return MEMTX_OK;
132510a83cb9SPrem Mallappa     case A_EVENTQ_PROD:
132610a83cb9SPrem Mallappa         *data = s->eventq.prod;
132710a83cb9SPrem Mallappa         return MEMTX_OK;
132810a83cb9SPrem Mallappa     case A_EVENTQ_CONS:
132910a83cb9SPrem Mallappa         *data = s->eventq.cons;
133010a83cb9SPrem Mallappa         return MEMTX_OK;
133110a83cb9SPrem Mallappa     default:
133210a83cb9SPrem Mallappa         *data = 0;
133310a83cb9SPrem Mallappa         qemu_log_mask(LOG_UNIMP,
133410a83cb9SPrem Mallappa                       "%s unhandled 32-bit access at 0x%"PRIx64" (RAZ)\n",
133510a83cb9SPrem Mallappa                       __func__, offset);
133610a83cb9SPrem Mallappa         return MEMTX_OK;
133710a83cb9SPrem Mallappa     }
133810a83cb9SPrem Mallappa }
133910a83cb9SPrem Mallappa 
134010a83cb9SPrem Mallappa static MemTxResult smmu_read_mmio(void *opaque, hwaddr offset, uint64_t *data,
134110a83cb9SPrem Mallappa                                   unsigned size, MemTxAttrs attrs)
134210a83cb9SPrem Mallappa {
134310a83cb9SPrem Mallappa     SMMUState *sys = opaque;
134410a83cb9SPrem Mallappa     SMMUv3State *s = ARM_SMMUV3(sys);
134510a83cb9SPrem Mallappa     MemTxResult r;
134610a83cb9SPrem Mallappa 
134710a83cb9SPrem Mallappa     /* CONSTRAINED UNPREDICTABLE choice to have page0/1 be exact aliases */
134810a83cb9SPrem Mallappa     offset &= ~0x10000;
134910a83cb9SPrem Mallappa 
135010a83cb9SPrem Mallappa     switch (size) {
135110a83cb9SPrem Mallappa     case 8:
135210a83cb9SPrem Mallappa         r = smmu_readll(s, offset, data, attrs);
135310a83cb9SPrem Mallappa         break;
135410a83cb9SPrem Mallappa     case 4:
135510a83cb9SPrem Mallappa         r = smmu_readl(s, offset, data, attrs);
135610a83cb9SPrem Mallappa         break;
135710a83cb9SPrem Mallappa     default:
135810a83cb9SPrem Mallappa         r = MEMTX_ERROR;
135910a83cb9SPrem Mallappa         break;
136010a83cb9SPrem Mallappa     }
136110a83cb9SPrem Mallappa 
136210a83cb9SPrem Mallappa     trace_smmuv3_read_mmio(offset, *data, size, r);
136310a83cb9SPrem Mallappa     return r;
136410a83cb9SPrem Mallappa }
136510a83cb9SPrem Mallappa 
136610a83cb9SPrem Mallappa static const MemoryRegionOps smmu_mem_ops = {
136710a83cb9SPrem Mallappa     .read_with_attrs = smmu_read_mmio,
136810a83cb9SPrem Mallappa     .write_with_attrs = smmu_write_mmio,
136910a83cb9SPrem Mallappa     .endianness = DEVICE_LITTLE_ENDIAN,
137010a83cb9SPrem Mallappa     .valid = {
137110a83cb9SPrem Mallappa         .min_access_size = 4,
137210a83cb9SPrem Mallappa         .max_access_size = 8,
137310a83cb9SPrem Mallappa     },
137410a83cb9SPrem Mallappa     .impl = {
137510a83cb9SPrem Mallappa         .min_access_size = 4,
137610a83cb9SPrem Mallappa         .max_access_size = 8,
137710a83cb9SPrem Mallappa     },
137810a83cb9SPrem Mallappa };
137910a83cb9SPrem Mallappa 
138010a83cb9SPrem Mallappa static void smmu_init_irq(SMMUv3State *s, SysBusDevice *dev)
138110a83cb9SPrem Mallappa {
138210a83cb9SPrem Mallappa     int i;
138310a83cb9SPrem Mallappa 
138410a83cb9SPrem Mallappa     for (i = 0; i < ARRAY_SIZE(s->irq); i++) {
138510a83cb9SPrem Mallappa         sysbus_init_irq(dev, &s->irq[i]);
138610a83cb9SPrem Mallappa     }
138710a83cb9SPrem Mallappa }
138810a83cb9SPrem Mallappa 
138910a83cb9SPrem Mallappa static void smmu_reset(DeviceState *dev)
139010a83cb9SPrem Mallappa {
139110a83cb9SPrem Mallappa     SMMUv3State *s = ARM_SMMUV3(dev);
139210a83cb9SPrem Mallappa     SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s);
139310a83cb9SPrem Mallappa 
139410a83cb9SPrem Mallappa     c->parent_reset(dev);
139510a83cb9SPrem Mallappa 
139610a83cb9SPrem Mallappa     smmuv3_init_regs(s);
139710a83cb9SPrem Mallappa }
139810a83cb9SPrem Mallappa 
139910a83cb9SPrem Mallappa static void smmu_realize(DeviceState *d, Error **errp)
140010a83cb9SPrem Mallappa {
140110a83cb9SPrem Mallappa     SMMUState *sys = ARM_SMMU(d);
140210a83cb9SPrem Mallappa     SMMUv3State *s = ARM_SMMUV3(sys);
140310a83cb9SPrem Mallappa     SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s);
140410a83cb9SPrem Mallappa     SysBusDevice *dev = SYS_BUS_DEVICE(d);
140510a83cb9SPrem Mallappa     Error *local_err = NULL;
140610a83cb9SPrem Mallappa 
140710a83cb9SPrem Mallappa     c->parent_realize(d, &local_err);
140810a83cb9SPrem Mallappa     if (local_err) {
140910a83cb9SPrem Mallappa         error_propagate(errp, local_err);
141010a83cb9SPrem Mallappa         return;
141110a83cb9SPrem Mallappa     }
141210a83cb9SPrem Mallappa 
141332cfd7f3SEric Auger     qemu_mutex_init(&s->mutex);
141432cfd7f3SEric Auger 
141510a83cb9SPrem Mallappa     memory_region_init_io(&sys->iomem, OBJECT(s),
141610a83cb9SPrem Mallappa                           &smmu_mem_ops, sys, TYPE_ARM_SMMUV3, 0x20000);
141710a83cb9SPrem Mallappa 
141810a83cb9SPrem Mallappa     sys->mrtypename = TYPE_SMMUV3_IOMMU_MEMORY_REGION;
141910a83cb9SPrem Mallappa 
142010a83cb9SPrem Mallappa     sysbus_init_mmio(dev, &sys->iomem);
142110a83cb9SPrem Mallappa 
142210a83cb9SPrem Mallappa     smmu_init_irq(s, dev);
142310a83cb9SPrem Mallappa }
142410a83cb9SPrem Mallappa 
142510a83cb9SPrem Mallappa static const VMStateDescription vmstate_smmuv3_queue = {
142610a83cb9SPrem Mallappa     .name = "smmuv3_queue",
142710a83cb9SPrem Mallappa     .version_id = 1,
142810a83cb9SPrem Mallappa     .minimum_version_id = 1,
142910a83cb9SPrem Mallappa     .fields = (VMStateField[]) {
143010a83cb9SPrem Mallappa         VMSTATE_UINT64(base, SMMUQueue),
143110a83cb9SPrem Mallappa         VMSTATE_UINT32(prod, SMMUQueue),
143210a83cb9SPrem Mallappa         VMSTATE_UINT32(cons, SMMUQueue),
143310a83cb9SPrem Mallappa         VMSTATE_UINT8(log2size, SMMUQueue),
1434758b71f7SDr. David Alan Gilbert         VMSTATE_END_OF_LIST(),
143510a83cb9SPrem Mallappa     },
143610a83cb9SPrem Mallappa };
143710a83cb9SPrem Mallappa 
143810a83cb9SPrem Mallappa static const VMStateDescription vmstate_smmuv3 = {
143910a83cb9SPrem Mallappa     .name = "smmuv3",
144010a83cb9SPrem Mallappa     .version_id = 1,
144110a83cb9SPrem Mallappa     .minimum_version_id = 1,
144210a83cb9SPrem Mallappa     .fields = (VMStateField[]) {
144310a83cb9SPrem Mallappa         VMSTATE_UINT32(features, SMMUv3State),
144410a83cb9SPrem Mallappa         VMSTATE_UINT8(sid_size, SMMUv3State),
144510a83cb9SPrem Mallappa         VMSTATE_UINT8(sid_split, SMMUv3State),
144610a83cb9SPrem Mallappa 
144710a83cb9SPrem Mallappa         VMSTATE_UINT32_ARRAY(cr, SMMUv3State, 3),
144810a83cb9SPrem Mallappa         VMSTATE_UINT32(cr0ack, SMMUv3State),
144910a83cb9SPrem Mallappa         VMSTATE_UINT32(statusr, SMMUv3State),
145010a83cb9SPrem Mallappa         VMSTATE_UINT32(irq_ctrl, SMMUv3State),
145110a83cb9SPrem Mallappa         VMSTATE_UINT32(gerror, SMMUv3State),
145210a83cb9SPrem Mallappa         VMSTATE_UINT32(gerrorn, SMMUv3State),
145310a83cb9SPrem Mallappa         VMSTATE_UINT64(gerror_irq_cfg0, SMMUv3State),
145410a83cb9SPrem Mallappa         VMSTATE_UINT32(gerror_irq_cfg1, SMMUv3State),
145510a83cb9SPrem Mallappa         VMSTATE_UINT32(gerror_irq_cfg2, SMMUv3State),
145610a83cb9SPrem Mallappa         VMSTATE_UINT64(strtab_base, SMMUv3State),
145710a83cb9SPrem Mallappa         VMSTATE_UINT32(strtab_base_cfg, SMMUv3State),
145810a83cb9SPrem Mallappa         VMSTATE_UINT64(eventq_irq_cfg0, SMMUv3State),
145910a83cb9SPrem Mallappa         VMSTATE_UINT32(eventq_irq_cfg1, SMMUv3State),
146010a83cb9SPrem Mallappa         VMSTATE_UINT32(eventq_irq_cfg2, SMMUv3State),
146110a83cb9SPrem Mallappa 
146210a83cb9SPrem Mallappa         VMSTATE_STRUCT(cmdq, SMMUv3State, 0, vmstate_smmuv3_queue, SMMUQueue),
146310a83cb9SPrem Mallappa         VMSTATE_STRUCT(eventq, SMMUv3State, 0, vmstate_smmuv3_queue, SMMUQueue),
146410a83cb9SPrem Mallappa 
146510a83cb9SPrem Mallappa         VMSTATE_END_OF_LIST(),
146610a83cb9SPrem Mallappa     },
146710a83cb9SPrem Mallappa };
146810a83cb9SPrem Mallappa 
146910a83cb9SPrem Mallappa static void smmuv3_instance_init(Object *obj)
147010a83cb9SPrem Mallappa {
147110a83cb9SPrem Mallappa     /* Nothing much to do here as of now */
147210a83cb9SPrem Mallappa }
147310a83cb9SPrem Mallappa 
147410a83cb9SPrem Mallappa static void smmuv3_class_init(ObjectClass *klass, void *data)
147510a83cb9SPrem Mallappa {
147610a83cb9SPrem Mallappa     DeviceClass *dc = DEVICE_CLASS(klass);
147710a83cb9SPrem Mallappa     SMMUv3Class *c = ARM_SMMUV3_CLASS(klass);
147810a83cb9SPrem Mallappa 
147910a83cb9SPrem Mallappa     dc->vmsd = &vmstate_smmuv3;
148010a83cb9SPrem Mallappa     device_class_set_parent_reset(dc, smmu_reset, &c->parent_reset);
148110a83cb9SPrem Mallappa     c->parent_realize = dc->realize;
148210a83cb9SPrem Mallappa     dc->realize = smmu_realize;
148310a83cb9SPrem Mallappa }
148410a83cb9SPrem Mallappa 
1485549d4005SEric Auger static int smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu,
14860d1ac82eSEric Auger                                       IOMMUNotifierFlag old,
1487549d4005SEric Auger                                       IOMMUNotifierFlag new,
1488549d4005SEric Auger                                       Error **errp)
14890d1ac82eSEric Auger {
1490832e4222SEric Auger     SMMUDevice *sdev = container_of(iommu, SMMUDevice, iommu);
1491832e4222SEric Auger     SMMUv3State *s3 = sdev->smmu;
1492832e4222SEric Auger     SMMUState *s = &(s3->smmu_state);
1493832e4222SEric Auger 
1494832e4222SEric Auger     if (new & IOMMU_NOTIFIER_MAP) {
1495549d4005SEric Auger         error_setg(errp,
1496549d4005SEric Auger                    "device %02x.%02x.%x requires iommu MAP notifier which is "
1497549d4005SEric Auger                    "not currently supported", pci_bus_num(sdev->bus),
1498549d4005SEric Auger                    PCI_SLOT(sdev->devfn), PCI_FUNC(sdev->devfn));
1499549d4005SEric Auger         return -EINVAL;
1500832e4222SEric Auger     }
1501832e4222SEric Auger 
15020d1ac82eSEric Auger     if (old == IOMMU_NOTIFIER_NONE) {
1503832e4222SEric Auger         trace_smmuv3_notify_flag_add(iommu->parent_obj.name);
1504c6370441SEric Auger         QLIST_INSERT_HEAD(&s->devices_with_notifiers, sdev, next);
1505c6370441SEric Auger     } else if (new == IOMMU_NOTIFIER_NONE) {
1506832e4222SEric Auger         trace_smmuv3_notify_flag_del(iommu->parent_obj.name);
1507c6370441SEric Auger         QLIST_REMOVE(sdev, next);
15080d1ac82eSEric Auger     }
1509549d4005SEric Auger     return 0;
15100d1ac82eSEric Auger }
15110d1ac82eSEric Auger 
151210a83cb9SPrem Mallappa static void smmuv3_iommu_memory_region_class_init(ObjectClass *klass,
151310a83cb9SPrem Mallappa                                                   void *data)
151410a83cb9SPrem Mallappa {
15159bde7f06SEric Auger     IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
15169bde7f06SEric Auger 
15179bde7f06SEric Auger     imrc->translate = smmuv3_translate;
15180d1ac82eSEric Auger     imrc->notify_flag_changed = smmuv3_notify_flag_changed;
151910a83cb9SPrem Mallappa }
152010a83cb9SPrem Mallappa 
152110a83cb9SPrem Mallappa static const TypeInfo smmuv3_type_info = {
152210a83cb9SPrem Mallappa     .name          = TYPE_ARM_SMMUV3,
152310a83cb9SPrem Mallappa     .parent        = TYPE_ARM_SMMU,
152410a83cb9SPrem Mallappa     .instance_size = sizeof(SMMUv3State),
152510a83cb9SPrem Mallappa     .instance_init = smmuv3_instance_init,
152610a83cb9SPrem Mallappa     .class_size    = sizeof(SMMUv3Class),
152710a83cb9SPrem Mallappa     .class_init    = smmuv3_class_init,
152810a83cb9SPrem Mallappa };
152910a83cb9SPrem Mallappa 
153010a83cb9SPrem Mallappa static const TypeInfo smmuv3_iommu_memory_region_info = {
153110a83cb9SPrem Mallappa     .parent = TYPE_IOMMU_MEMORY_REGION,
153210a83cb9SPrem Mallappa     .name = TYPE_SMMUV3_IOMMU_MEMORY_REGION,
153310a83cb9SPrem Mallappa     .class_init = smmuv3_iommu_memory_region_class_init,
153410a83cb9SPrem Mallappa };
153510a83cb9SPrem Mallappa 
153610a83cb9SPrem Mallappa static void smmuv3_register_types(void)
153710a83cb9SPrem Mallappa {
153810a83cb9SPrem Mallappa     type_register(&smmuv3_type_info);
153910a83cb9SPrem Mallappa     type_register(&smmuv3_iommu_memory_region_info);
154010a83cb9SPrem Mallappa }
154110a83cb9SPrem Mallappa 
154210a83cb9SPrem Mallappa type_init(smmuv3_register_types)
154310a83cb9SPrem Mallappa 
1544