110a83cb9SPrem Mallappa /* 210a83cb9SPrem Mallappa * Copyright (C) 2014-2016 Broadcom Corporation 310a83cb9SPrem Mallappa * Copyright (c) 2017 Red Hat, Inc. 410a83cb9SPrem Mallappa * Written by Prem Mallappa, Eric Auger 510a83cb9SPrem Mallappa * 610a83cb9SPrem Mallappa * This program is free software; you can redistribute it and/or modify 710a83cb9SPrem Mallappa * it under the terms of the GNU General Public License version 2 as 810a83cb9SPrem Mallappa * published by the Free Software Foundation. 910a83cb9SPrem Mallappa * 1010a83cb9SPrem Mallappa * This program is distributed in the hope that it will be useful, 1110a83cb9SPrem Mallappa * but WITHOUT ANY WARRANTY; without even the implied warranty of 1210a83cb9SPrem Mallappa * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1310a83cb9SPrem Mallappa * GNU General Public License for more details. 1410a83cb9SPrem Mallappa * 1510a83cb9SPrem Mallappa * You should have received a copy of the GNU General Public License along 1610a83cb9SPrem Mallappa * with this program; if not, see <http://www.gnu.org/licenses/>. 1710a83cb9SPrem Mallappa */ 1810a83cb9SPrem Mallappa 1910a83cb9SPrem Mallappa #include "qemu/osdep.h" 2010a83cb9SPrem Mallappa #include "hw/boards.h" 2164552b6bSMarkus Armbruster #include "hw/irq.h" 2210a83cb9SPrem Mallappa #include "sysemu/sysemu.h" 2310a83cb9SPrem Mallappa #include "hw/sysbus.h" 24*d6454270SMarkus Armbruster #include "migration/vmstate.h" 2510a83cb9SPrem Mallappa #include "hw/qdev-core.h" 2610a83cb9SPrem Mallappa #include "hw/pci/pci.h" 2710a83cb9SPrem Mallappa #include "exec/address-spaces.h" 289122bea9SJia He #include "cpu.h" 2910a83cb9SPrem Mallappa #include "trace.h" 3010a83cb9SPrem Mallappa #include "qemu/log.h" 3110a83cb9SPrem Mallappa #include "qemu/error-report.h" 3210a83cb9SPrem Mallappa #include "qapi/error.h" 3310a83cb9SPrem Mallappa 3410a83cb9SPrem Mallappa #include "hw/arm/smmuv3.h" 3510a83cb9SPrem Mallappa #include "smmuv3-internal.h" 3610a83cb9SPrem Mallappa 376a736033SEric Auger /** 386a736033SEric Auger * smmuv3_trigger_irq - pulse @irq if enabled and update 396a736033SEric Auger * GERROR register in case of GERROR interrupt 406a736033SEric Auger * 416a736033SEric Auger * @irq: irq type 426a736033SEric Auger * @gerror_mask: mask of gerrors to toggle (relevant if @irq is GERROR) 436a736033SEric Auger */ 44fae4be38SEric Auger static void smmuv3_trigger_irq(SMMUv3State *s, SMMUIrq irq, 45fae4be38SEric Auger uint32_t gerror_mask) 466a736033SEric Auger { 476a736033SEric Auger 486a736033SEric Auger bool pulse = false; 496a736033SEric Auger 506a736033SEric Auger switch (irq) { 516a736033SEric Auger case SMMU_IRQ_EVTQ: 526a736033SEric Auger pulse = smmuv3_eventq_irq_enabled(s); 536a736033SEric Auger break; 546a736033SEric Auger case SMMU_IRQ_PRIQ: 556a736033SEric Auger qemu_log_mask(LOG_UNIMP, "PRI not yet supported\n"); 566a736033SEric Auger break; 576a736033SEric Auger case SMMU_IRQ_CMD_SYNC: 586a736033SEric Auger pulse = true; 596a736033SEric Auger break; 606a736033SEric Auger case SMMU_IRQ_GERROR: 616a736033SEric Auger { 626a736033SEric Auger uint32_t pending = s->gerror ^ s->gerrorn; 636a736033SEric Auger uint32_t new_gerrors = ~pending & gerror_mask; 646a736033SEric Auger 656a736033SEric Auger if (!new_gerrors) { 666a736033SEric Auger /* only toggle non pending errors */ 676a736033SEric Auger return; 686a736033SEric Auger } 696a736033SEric Auger s->gerror ^= new_gerrors; 706a736033SEric Auger trace_smmuv3_write_gerror(new_gerrors, s->gerror); 716a736033SEric Auger 726a736033SEric Auger pulse = smmuv3_gerror_irq_enabled(s); 736a736033SEric Auger break; 746a736033SEric Auger } 756a736033SEric Auger } 766a736033SEric Auger if (pulse) { 776a736033SEric Auger trace_smmuv3_trigger_irq(irq); 786a736033SEric Auger qemu_irq_pulse(s->irq[irq]); 796a736033SEric Auger } 806a736033SEric Auger } 816a736033SEric Auger 82fae4be38SEric Auger static void smmuv3_write_gerrorn(SMMUv3State *s, uint32_t new_gerrorn) 836a736033SEric Auger { 846a736033SEric Auger uint32_t pending = s->gerror ^ s->gerrorn; 856a736033SEric Auger uint32_t toggled = s->gerrorn ^ new_gerrorn; 866a736033SEric Auger 876a736033SEric Auger if (toggled & ~pending) { 886a736033SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 896a736033SEric Auger "guest toggles non pending errors = 0x%x\n", 906a736033SEric Auger toggled & ~pending); 916a736033SEric Auger } 926a736033SEric Auger 936a736033SEric Auger /* 946a736033SEric Auger * We do not raise any error in case guest toggles bits corresponding 956a736033SEric Auger * to not active IRQs (CONSTRAINED UNPREDICTABLE) 966a736033SEric Auger */ 976a736033SEric Auger s->gerrorn = new_gerrorn; 986a736033SEric Auger 996a736033SEric Auger trace_smmuv3_write_gerrorn(toggled & pending, s->gerrorn); 1006a736033SEric Auger } 1016a736033SEric Auger 102dadd1a08SEric Auger static inline MemTxResult queue_read(SMMUQueue *q, void *data) 103dadd1a08SEric Auger { 104dadd1a08SEric Auger dma_addr_t addr = Q_CONS_ENTRY(q); 105dadd1a08SEric Auger 106dadd1a08SEric Auger return dma_memory_read(&address_space_memory, addr, data, q->entry_size); 107dadd1a08SEric Auger } 108dadd1a08SEric Auger 109dadd1a08SEric Auger static MemTxResult queue_write(SMMUQueue *q, void *data) 110dadd1a08SEric Auger { 111dadd1a08SEric Auger dma_addr_t addr = Q_PROD_ENTRY(q); 112dadd1a08SEric Auger MemTxResult ret; 113dadd1a08SEric Auger 114dadd1a08SEric Auger ret = dma_memory_write(&address_space_memory, addr, data, q->entry_size); 115dadd1a08SEric Auger if (ret != MEMTX_OK) { 116dadd1a08SEric Auger return ret; 117dadd1a08SEric Auger } 118dadd1a08SEric Auger 119dadd1a08SEric Auger queue_prod_incr(q); 120dadd1a08SEric Auger return MEMTX_OK; 121dadd1a08SEric Auger } 122dadd1a08SEric Auger 123bb981004SEric Auger static MemTxResult smmuv3_write_eventq(SMMUv3State *s, Evt *evt) 124dadd1a08SEric Auger { 125dadd1a08SEric Auger SMMUQueue *q = &s->eventq; 126bb981004SEric Auger MemTxResult r; 127bb981004SEric Auger 128bb981004SEric Auger if (!smmuv3_eventq_enabled(s)) { 129bb981004SEric Auger return MEMTX_ERROR; 130bb981004SEric Auger } 131bb981004SEric Auger 132bb981004SEric Auger if (smmuv3_q_full(q)) { 133bb981004SEric Auger return MEMTX_ERROR; 134bb981004SEric Auger } 135bb981004SEric Auger 136bb981004SEric Auger r = queue_write(q, evt); 137bb981004SEric Auger if (r != MEMTX_OK) { 138bb981004SEric Auger return r; 139bb981004SEric Auger } 140bb981004SEric Auger 1419f4d2a13SEric Auger if (!smmuv3_q_empty(q)) { 142bb981004SEric Auger smmuv3_trigger_irq(s, SMMU_IRQ_EVTQ, 0); 143bb981004SEric Auger } 144bb981004SEric Auger return MEMTX_OK; 145bb981004SEric Auger } 146bb981004SEric Auger 147bb981004SEric Auger void smmuv3_record_event(SMMUv3State *s, SMMUEventInfo *info) 148bb981004SEric Auger { 14924af32e0SEric Auger Evt evt = {}; 150bb981004SEric Auger MemTxResult r; 151dadd1a08SEric Auger 152dadd1a08SEric Auger if (!smmuv3_eventq_enabled(s)) { 153dadd1a08SEric Auger return; 154dadd1a08SEric Auger } 155dadd1a08SEric Auger 156bb981004SEric Auger EVT_SET_TYPE(&evt, info->type); 157bb981004SEric Auger EVT_SET_SID(&evt, info->sid); 158bb981004SEric Auger 159bb981004SEric Auger switch (info->type) { 1609122bea9SJia He case SMMU_EVT_NONE: 161dadd1a08SEric Auger return; 162bb981004SEric Auger case SMMU_EVT_F_UUT: 163bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_uut.ssid); 164bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_uut.ssv); 165bb981004SEric Auger EVT_SET_ADDR(&evt, info->u.f_uut.addr); 166bb981004SEric Auger EVT_SET_RNW(&evt, info->u.f_uut.rnw); 167bb981004SEric Auger EVT_SET_PNU(&evt, info->u.f_uut.pnu); 168bb981004SEric Auger EVT_SET_IND(&evt, info->u.f_uut.ind); 169bb981004SEric Auger break; 170bb981004SEric Auger case SMMU_EVT_C_BAD_STREAMID: 171bb981004SEric Auger EVT_SET_SSID(&evt, info->u.c_bad_streamid.ssid); 172bb981004SEric Auger EVT_SET_SSV(&evt, info->u.c_bad_streamid.ssv); 173bb981004SEric Auger break; 174bb981004SEric Auger case SMMU_EVT_F_STE_FETCH: 175bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_ste_fetch.ssid); 176bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_ste_fetch.ssv); 177bb981004SEric Auger EVT_SET_ADDR(&evt, info->u.f_ste_fetch.addr); 178bb981004SEric Auger break; 179bb981004SEric Auger case SMMU_EVT_C_BAD_STE: 180bb981004SEric Auger EVT_SET_SSID(&evt, info->u.c_bad_ste.ssid); 181bb981004SEric Auger EVT_SET_SSV(&evt, info->u.c_bad_ste.ssv); 182bb981004SEric Auger break; 183bb981004SEric Auger case SMMU_EVT_F_STREAM_DISABLED: 184bb981004SEric Auger break; 185bb981004SEric Auger case SMMU_EVT_F_TRANS_FORBIDDEN: 186bb981004SEric Auger EVT_SET_ADDR(&evt, info->u.f_transl_forbidden.addr); 187bb981004SEric Auger EVT_SET_RNW(&evt, info->u.f_transl_forbidden.rnw); 188bb981004SEric Auger break; 189bb981004SEric Auger case SMMU_EVT_C_BAD_SUBSTREAMID: 190bb981004SEric Auger EVT_SET_SSID(&evt, info->u.c_bad_substream.ssid); 191bb981004SEric Auger break; 192bb981004SEric Auger case SMMU_EVT_F_CD_FETCH: 193bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_cd_fetch.ssid); 194bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_cd_fetch.ssv); 195bb981004SEric Auger EVT_SET_ADDR(&evt, info->u.f_cd_fetch.addr); 196bb981004SEric Auger break; 197bb981004SEric Auger case SMMU_EVT_C_BAD_CD: 198bb981004SEric Auger EVT_SET_SSID(&evt, info->u.c_bad_cd.ssid); 199bb981004SEric Auger EVT_SET_SSV(&evt, info->u.c_bad_cd.ssv); 200bb981004SEric Auger break; 201bb981004SEric Auger case SMMU_EVT_F_WALK_EABT: 202bb981004SEric Auger case SMMU_EVT_F_TRANSLATION: 203bb981004SEric Auger case SMMU_EVT_F_ADDR_SIZE: 204bb981004SEric Auger case SMMU_EVT_F_ACCESS: 205bb981004SEric Auger case SMMU_EVT_F_PERMISSION: 206bb981004SEric Auger EVT_SET_STALL(&evt, info->u.f_walk_eabt.stall); 207bb981004SEric Auger EVT_SET_STAG(&evt, info->u.f_walk_eabt.stag); 208bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_walk_eabt.ssid); 209bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_walk_eabt.ssv); 210bb981004SEric Auger EVT_SET_S2(&evt, info->u.f_walk_eabt.s2); 211bb981004SEric Auger EVT_SET_ADDR(&evt, info->u.f_walk_eabt.addr); 212bb981004SEric Auger EVT_SET_RNW(&evt, info->u.f_walk_eabt.rnw); 213bb981004SEric Auger EVT_SET_PNU(&evt, info->u.f_walk_eabt.pnu); 214bb981004SEric Auger EVT_SET_IND(&evt, info->u.f_walk_eabt.ind); 215bb981004SEric Auger EVT_SET_CLASS(&evt, info->u.f_walk_eabt.class); 216bb981004SEric Auger EVT_SET_ADDR2(&evt, info->u.f_walk_eabt.addr2); 217bb981004SEric Auger break; 218bb981004SEric Auger case SMMU_EVT_F_CFG_CONFLICT: 219bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_cfg_conflict.ssid); 220bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_cfg_conflict.ssv); 221bb981004SEric Auger break; 222bb981004SEric Auger /* rest is not implemented */ 223bb981004SEric Auger case SMMU_EVT_F_BAD_ATS_TREQ: 224bb981004SEric Auger case SMMU_EVT_F_TLB_CONFLICT: 225bb981004SEric Auger case SMMU_EVT_E_PAGE_REQ: 226bb981004SEric Auger default: 227bb981004SEric Auger g_assert_not_reached(); 228dadd1a08SEric Auger } 229dadd1a08SEric Auger 230bb981004SEric Auger trace_smmuv3_record_event(smmu_event_string(info->type), info->sid); 231bb981004SEric Auger r = smmuv3_write_eventq(s, &evt); 232bb981004SEric Auger if (r != MEMTX_OK) { 233bb981004SEric Auger smmuv3_trigger_irq(s, SMMU_IRQ_GERROR, R_GERROR_EVENTQ_ABT_ERR_MASK); 234dadd1a08SEric Auger } 235bb981004SEric Auger info->recorded = true; 236dadd1a08SEric Auger } 237dadd1a08SEric Auger 23810a83cb9SPrem Mallappa static void smmuv3_init_regs(SMMUv3State *s) 23910a83cb9SPrem Mallappa { 24010a83cb9SPrem Mallappa /** 24110a83cb9SPrem Mallappa * IDR0: stage1 only, AArch64 only, coherent access, 16b ASID, 24210a83cb9SPrem Mallappa * multi-level stream table 24310a83cb9SPrem Mallappa */ 24410a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, S1P, 1); /* stage 1 supported */ 24510a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTF, 2); /* AArch64 PTW only */ 24610a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, COHACC, 1); /* IO coherent */ 24710a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, ASID16, 1); /* 16-bit ASID */ 24810a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTENDIAN, 2); /* little endian */ 24910a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, STALL_MODEL, 1); /* No stall */ 25010a83cb9SPrem Mallappa /* terminated transaction will always be aborted/error returned */ 25110a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TERM_MODEL, 1); 25210a83cb9SPrem Mallappa /* 2-level stream table supported */ 25310a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, STLEVEL, 1); 25410a83cb9SPrem Mallappa 25510a83cb9SPrem Mallappa s->idr[1] = FIELD_DP32(s->idr[1], IDR1, SIDSIZE, SMMU_IDR1_SIDSIZE); 25610a83cb9SPrem Mallappa s->idr[1] = FIELD_DP32(s->idr[1], IDR1, EVENTQS, SMMU_EVENTQS); 25710a83cb9SPrem Mallappa s->idr[1] = FIELD_DP32(s->idr[1], IDR1, CMDQS, SMMU_CMDQS); 25810a83cb9SPrem Mallappa 25910a83cb9SPrem Mallappa /* 4K and 64K granule support */ 26010a83cb9SPrem Mallappa s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN4K, 1); 26110a83cb9SPrem Mallappa s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN64K, 1); 26210a83cb9SPrem Mallappa s->idr[5] = FIELD_DP32(s->idr[5], IDR5, OAS, SMMU_IDR5_OAS); /* 44 bits */ 26310a83cb9SPrem Mallappa 26410a83cb9SPrem Mallappa s->cmdq.base = deposit64(s->cmdq.base, 0, 5, SMMU_CMDQS); 26510a83cb9SPrem Mallappa s->cmdq.prod = 0; 26610a83cb9SPrem Mallappa s->cmdq.cons = 0; 26710a83cb9SPrem Mallappa s->cmdq.entry_size = sizeof(struct Cmd); 26810a83cb9SPrem Mallappa s->eventq.base = deposit64(s->eventq.base, 0, 5, SMMU_EVENTQS); 26910a83cb9SPrem Mallappa s->eventq.prod = 0; 27010a83cb9SPrem Mallappa s->eventq.cons = 0; 27110a83cb9SPrem Mallappa s->eventq.entry_size = sizeof(struct Evt); 27210a83cb9SPrem Mallappa 27310a83cb9SPrem Mallappa s->features = 0; 27410a83cb9SPrem Mallappa s->sid_split = 0; 27510a83cb9SPrem Mallappa } 27610a83cb9SPrem Mallappa 2779bde7f06SEric Auger static int smmu_get_ste(SMMUv3State *s, dma_addr_t addr, STE *buf, 2789bde7f06SEric Auger SMMUEventInfo *event) 2799bde7f06SEric Auger { 2809bde7f06SEric Auger int ret; 2819bde7f06SEric Auger 2829bde7f06SEric Auger trace_smmuv3_get_ste(addr); 2839bde7f06SEric Auger /* TODO: guarantee 64-bit single-copy atomicity */ 2849bde7f06SEric Auger ret = dma_memory_read(&address_space_memory, addr, 2859bde7f06SEric Auger (void *)buf, sizeof(*buf)); 2869bde7f06SEric Auger if (ret != MEMTX_OK) { 2879bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 2889bde7f06SEric Auger "Cannot fetch pte at address=0x%"PRIx64"\n", addr); 2899bde7f06SEric Auger event->type = SMMU_EVT_F_STE_FETCH; 2909bde7f06SEric Auger event->u.f_ste_fetch.addr = addr; 2919bde7f06SEric Auger return -EINVAL; 2929bde7f06SEric Auger } 2939bde7f06SEric Auger return 0; 2949bde7f06SEric Auger 2959bde7f06SEric Auger } 2969bde7f06SEric Auger 2979bde7f06SEric Auger /* @ssid > 0 not supported yet */ 2989bde7f06SEric Auger static int smmu_get_cd(SMMUv3State *s, STE *ste, uint32_t ssid, 2999bde7f06SEric Auger CD *buf, SMMUEventInfo *event) 3009bde7f06SEric Auger { 3019bde7f06SEric Auger dma_addr_t addr = STE_CTXPTR(ste); 3029bde7f06SEric Auger int ret; 3039bde7f06SEric Auger 3049bde7f06SEric Auger trace_smmuv3_get_cd(addr); 3059bde7f06SEric Auger /* TODO: guarantee 64-bit single-copy atomicity */ 3069bde7f06SEric Auger ret = dma_memory_read(&address_space_memory, addr, 3079bde7f06SEric Auger (void *)buf, sizeof(*buf)); 3089bde7f06SEric Auger if (ret != MEMTX_OK) { 3099bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 3109bde7f06SEric Auger "Cannot fetch pte at address=0x%"PRIx64"\n", addr); 3119bde7f06SEric Auger event->type = SMMU_EVT_F_CD_FETCH; 3129bde7f06SEric Auger event->u.f_ste_fetch.addr = addr; 3139bde7f06SEric Auger return -EINVAL; 3149bde7f06SEric Auger } 3159bde7f06SEric Auger return 0; 3169bde7f06SEric Auger } 3179bde7f06SEric Auger 3189122bea9SJia He /* Returns < 0 in case of invalid STE, 0 otherwise */ 3199bde7f06SEric Auger static int decode_ste(SMMUv3State *s, SMMUTransCfg *cfg, 3209bde7f06SEric Auger STE *ste, SMMUEventInfo *event) 3219bde7f06SEric Auger { 3229bde7f06SEric Auger uint32_t config; 3239bde7f06SEric Auger 3249bde7f06SEric Auger if (!STE_VALID(ste)) { 3259bde7f06SEric Auger goto bad_ste; 3269bde7f06SEric Auger } 3279bde7f06SEric Auger 3289bde7f06SEric Auger config = STE_CONFIG(ste); 3299bde7f06SEric Auger 3309bde7f06SEric Auger if (STE_CFG_ABORT(config)) { 3319122bea9SJia He cfg->aborted = true; 3329122bea9SJia He return 0; 3339bde7f06SEric Auger } 3349bde7f06SEric Auger 3359bde7f06SEric Auger if (STE_CFG_BYPASS(config)) { 3369bde7f06SEric Auger cfg->bypassed = true; 3379122bea9SJia He return 0; 3389bde7f06SEric Auger } 3399bde7f06SEric Auger 3409bde7f06SEric Auger if (STE_CFG_S2_ENABLED(config)) { 3419bde7f06SEric Auger qemu_log_mask(LOG_UNIMP, "SMMUv3 does not support stage 2 yet\n"); 3429bde7f06SEric Auger goto bad_ste; 3439bde7f06SEric Auger } 3449bde7f06SEric Auger 3459bde7f06SEric Auger if (STE_S1CDMAX(ste) != 0) { 3469bde7f06SEric Auger qemu_log_mask(LOG_UNIMP, 3479bde7f06SEric Auger "SMMUv3 does not support multiple context descriptors yet\n"); 3489bde7f06SEric Auger goto bad_ste; 3499bde7f06SEric Auger } 3509bde7f06SEric Auger 3519bde7f06SEric Auger if (STE_S1STALLD(ste)) { 3529bde7f06SEric Auger qemu_log_mask(LOG_UNIMP, 3539bde7f06SEric Auger "SMMUv3 S1 stalling fault model not allowed yet\n"); 3549bde7f06SEric Auger goto bad_ste; 3559bde7f06SEric Auger } 3569bde7f06SEric Auger return 0; 3579bde7f06SEric Auger 3589bde7f06SEric Auger bad_ste: 3599bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_STE; 3609bde7f06SEric Auger return -EINVAL; 3619bde7f06SEric Auger } 3629bde7f06SEric Auger 3639bde7f06SEric Auger /** 3649bde7f06SEric Auger * smmu_find_ste - Return the stream table entry associated 3659bde7f06SEric Auger * to the sid 3669bde7f06SEric Auger * 3679bde7f06SEric Auger * @s: smmuv3 handle 3689bde7f06SEric Auger * @sid: stream ID 3699bde7f06SEric Auger * @ste: returned stream table entry 3709bde7f06SEric Auger * @event: handle to an event info 3719bde7f06SEric Auger * 3729bde7f06SEric Auger * Supports linear and 2-level stream table 3739bde7f06SEric Auger * Return 0 on success, -EINVAL otherwise 3749bde7f06SEric Auger */ 3759bde7f06SEric Auger static int smmu_find_ste(SMMUv3State *s, uint32_t sid, STE *ste, 3769bde7f06SEric Auger SMMUEventInfo *event) 3779bde7f06SEric Auger { 3789bde7f06SEric Auger dma_addr_t addr; 3799bde7f06SEric Auger int ret; 3809bde7f06SEric Auger 3819bde7f06SEric Auger trace_smmuv3_find_ste(sid, s->features, s->sid_split); 3829bde7f06SEric Auger /* Check SID range */ 3839bde7f06SEric Auger if (sid > (1 << SMMU_IDR1_SIDSIZE)) { 3849bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_STREAMID; 3859bde7f06SEric Auger return -EINVAL; 3869bde7f06SEric Auger } 3879bde7f06SEric Auger if (s->features & SMMU_FEATURE_2LVL_STE) { 3889bde7f06SEric Auger int l1_ste_offset, l2_ste_offset, max_l2_ste, span; 3899bde7f06SEric Auger dma_addr_t strtab_base, l1ptr, l2ptr; 3909bde7f06SEric Auger STEDesc l1std; 3919bde7f06SEric Auger 3929bde7f06SEric Auger strtab_base = s->strtab_base & SMMU_BASE_ADDR_MASK; 3939bde7f06SEric Auger l1_ste_offset = sid >> s->sid_split; 3949bde7f06SEric Auger l2_ste_offset = sid & ((1 << s->sid_split) - 1); 3959bde7f06SEric Auger l1ptr = (dma_addr_t)(strtab_base + l1_ste_offset * sizeof(l1std)); 3969bde7f06SEric Auger /* TODO: guarantee 64-bit single-copy atomicity */ 3979bde7f06SEric Auger ret = dma_memory_read(&address_space_memory, l1ptr, 3989bde7f06SEric Auger (uint8_t *)&l1std, sizeof(l1std)); 3999bde7f06SEric Auger if (ret != MEMTX_OK) { 4009bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 4019bde7f06SEric Auger "Could not read L1PTR at 0X%"PRIx64"\n", l1ptr); 4029bde7f06SEric Auger event->type = SMMU_EVT_F_STE_FETCH; 4039bde7f06SEric Auger event->u.f_ste_fetch.addr = l1ptr; 4049bde7f06SEric Auger return -EINVAL; 4059bde7f06SEric Auger } 4069bde7f06SEric Auger 4079bde7f06SEric Auger span = L1STD_SPAN(&l1std); 4089bde7f06SEric Auger 4099bde7f06SEric Auger if (!span) { 4109bde7f06SEric Auger /* l2ptr is not valid */ 4119bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 4129bde7f06SEric Auger "invalid sid=%d (L1STD span=0)\n", sid); 4139bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_STREAMID; 4149bde7f06SEric Auger return -EINVAL; 4159bde7f06SEric Auger } 4169bde7f06SEric Auger max_l2_ste = (1 << span) - 1; 4179bde7f06SEric Auger l2ptr = l1std_l2ptr(&l1std); 4189bde7f06SEric Auger trace_smmuv3_find_ste_2lvl(s->strtab_base, l1ptr, l1_ste_offset, 4199bde7f06SEric Auger l2ptr, l2_ste_offset, max_l2_ste); 4209bde7f06SEric Auger if (l2_ste_offset > max_l2_ste) { 4219bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 4229bde7f06SEric Auger "l2_ste_offset=%d > max_l2_ste=%d\n", 4239bde7f06SEric Auger l2_ste_offset, max_l2_ste); 4249bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_STE; 4259bde7f06SEric Auger return -EINVAL; 4269bde7f06SEric Auger } 4279bde7f06SEric Auger addr = l2ptr + l2_ste_offset * sizeof(*ste); 4289bde7f06SEric Auger } else { 4299bde7f06SEric Auger addr = s->strtab_base + sid * sizeof(*ste); 4309bde7f06SEric Auger } 4319bde7f06SEric Auger 4329bde7f06SEric Auger if (smmu_get_ste(s, addr, ste, event)) { 4339bde7f06SEric Auger return -EINVAL; 4349bde7f06SEric Auger } 4359bde7f06SEric Auger 4369bde7f06SEric Auger return 0; 4379bde7f06SEric Auger } 4389bde7f06SEric Auger 4399bde7f06SEric Auger static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event) 4409bde7f06SEric Auger { 4419bde7f06SEric Auger int ret = -EINVAL; 4429bde7f06SEric Auger int i; 4439bde7f06SEric Auger 4449bde7f06SEric Auger if (!CD_VALID(cd) || !CD_AARCH64(cd)) { 4459bde7f06SEric Auger goto bad_cd; 4469bde7f06SEric Auger } 4479bde7f06SEric Auger if (!CD_A(cd)) { 4489bde7f06SEric Auger goto bad_cd; /* SMMU_IDR0.TERM_MODEL == 1 */ 4499bde7f06SEric Auger } 4509bde7f06SEric Auger if (CD_S(cd)) { 4519bde7f06SEric Auger goto bad_cd; /* !STE_SECURE && SMMU_IDR0.STALL_MODEL == 1 */ 4529bde7f06SEric Auger } 4539bde7f06SEric Auger if (CD_HA(cd) || CD_HD(cd)) { 4549bde7f06SEric Auger goto bad_cd; /* HTTU = 0 */ 4559bde7f06SEric Auger } 4569bde7f06SEric Auger 4579bde7f06SEric Auger /* we support only those at the moment */ 4589bde7f06SEric Auger cfg->aa64 = true; 4599bde7f06SEric Auger cfg->stage = 1; 4609bde7f06SEric Auger 4619bde7f06SEric Auger cfg->oas = oas2bits(CD_IPS(cd)); 4629bde7f06SEric Auger cfg->oas = MIN(oas2bits(SMMU_IDR5_OAS), cfg->oas); 4639bde7f06SEric Auger cfg->tbi = CD_TBI(cd); 4649bde7f06SEric Auger cfg->asid = CD_ASID(cd); 4659bde7f06SEric Auger 4669bde7f06SEric Auger trace_smmuv3_decode_cd(cfg->oas); 4679bde7f06SEric Auger 4689bde7f06SEric Auger /* decode data dependent on TT */ 4699bde7f06SEric Auger for (i = 0; i <= 1; i++) { 4709bde7f06SEric Auger int tg, tsz; 4719bde7f06SEric Auger SMMUTransTableInfo *tt = &cfg->tt[i]; 4729bde7f06SEric Auger 4739bde7f06SEric Auger cfg->tt[i].disabled = CD_EPD(cd, i); 4749bde7f06SEric Auger if (cfg->tt[i].disabled) { 4759bde7f06SEric Auger continue; 4769bde7f06SEric Auger } 4779bde7f06SEric Auger 4789bde7f06SEric Auger tsz = CD_TSZ(cd, i); 4799bde7f06SEric Auger if (tsz < 16 || tsz > 39) { 4809bde7f06SEric Auger goto bad_cd; 4819bde7f06SEric Auger } 4829bde7f06SEric Auger 4839bde7f06SEric Auger tg = CD_TG(cd, i); 4849bde7f06SEric Auger tt->granule_sz = tg2granule(tg, i); 4859bde7f06SEric Auger if ((tt->granule_sz != 12 && tt->granule_sz != 16) || CD_ENDI(cd)) { 4869bde7f06SEric Auger goto bad_cd; 4879bde7f06SEric Auger } 4889bde7f06SEric Auger 4899bde7f06SEric Auger tt->tsz = tsz; 4909bde7f06SEric Auger tt->ttb = CD_TTB(cd, i); 4919bde7f06SEric Auger if (tt->ttb & ~(MAKE_64BIT_MASK(0, cfg->oas))) { 4929bde7f06SEric Auger goto bad_cd; 4939bde7f06SEric Auger } 4949bde7f06SEric Auger trace_smmuv3_decode_cd_tt(i, tt->tsz, tt->ttb, tt->granule_sz); 4959bde7f06SEric Auger } 4969bde7f06SEric Auger 4979bde7f06SEric Auger event->record_trans_faults = CD_R(cd); 4989bde7f06SEric Auger 4999bde7f06SEric Auger return 0; 5009bde7f06SEric Auger 5019bde7f06SEric Auger bad_cd: 5029bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_CD; 5039bde7f06SEric Auger return ret; 5049bde7f06SEric Auger } 5059bde7f06SEric Auger 5069bde7f06SEric Auger /** 5079bde7f06SEric Auger * smmuv3_decode_config - Prepare the translation configuration 5089bde7f06SEric Auger * for the @mr iommu region 5099bde7f06SEric Auger * @mr: iommu memory region the translation config must be prepared for 5109bde7f06SEric Auger * @cfg: output translation configuration which is populated through 5119bde7f06SEric Auger * the different configuration decoding steps 5129bde7f06SEric Auger * @event: must be zero'ed by the caller 5139bde7f06SEric Auger * 5149122bea9SJia He * return < 0 in case of config decoding error (@event is filled 5159bde7f06SEric Auger * accordingly). Return 0 otherwise. 5169bde7f06SEric Auger */ 5179bde7f06SEric Auger static int smmuv3_decode_config(IOMMUMemoryRegion *mr, SMMUTransCfg *cfg, 5189bde7f06SEric Auger SMMUEventInfo *event) 5199bde7f06SEric Auger { 5209bde7f06SEric Auger SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu); 5219bde7f06SEric Auger uint32_t sid = smmu_get_sid(sdev); 5229bde7f06SEric Auger SMMUv3State *s = sdev->smmu; 5239122bea9SJia He int ret; 5249bde7f06SEric Auger STE ste; 5259bde7f06SEric Auger CD cd; 5269bde7f06SEric Auger 5279122bea9SJia He ret = smmu_find_ste(s, sid, &ste, event); 5289122bea9SJia He if (ret) { 5299bde7f06SEric Auger return ret; 5309bde7f06SEric Auger } 5319bde7f06SEric Auger 5329122bea9SJia He ret = decode_ste(s, cfg, &ste, event); 5339122bea9SJia He if (ret) { 5349bde7f06SEric Auger return ret; 5359bde7f06SEric Auger } 5369bde7f06SEric Auger 5379122bea9SJia He if (cfg->aborted || cfg->bypassed) { 5389122bea9SJia He return 0; 5399122bea9SJia He } 5409122bea9SJia He 5419122bea9SJia He ret = smmu_get_cd(s, &ste, 0 /* ssid */, &cd, event); 5429122bea9SJia He if (ret) { 5439bde7f06SEric Auger return ret; 5449bde7f06SEric Auger } 5459bde7f06SEric Auger 5469bde7f06SEric Auger return decode_cd(cfg, &cd, event); 5479bde7f06SEric Auger } 5489bde7f06SEric Auger 54932cfd7f3SEric Auger /** 55032cfd7f3SEric Auger * smmuv3_get_config - Look up for a cached copy of configuration data for 55132cfd7f3SEric Auger * @sdev and on cache miss performs a configuration structure decoding from 55232cfd7f3SEric Auger * guest RAM. 55332cfd7f3SEric Auger * 55432cfd7f3SEric Auger * @sdev: SMMUDevice handle 55532cfd7f3SEric Auger * @event: output event info 55632cfd7f3SEric Auger * 55732cfd7f3SEric Auger * The configuration cache contains data resulting from both STE and CD 55832cfd7f3SEric Auger * decoding under the form of an SMMUTransCfg struct. The hash table is indexed 55932cfd7f3SEric Auger * by the SMMUDevice handle. 56032cfd7f3SEric Auger */ 56132cfd7f3SEric Auger static SMMUTransCfg *smmuv3_get_config(SMMUDevice *sdev, SMMUEventInfo *event) 56232cfd7f3SEric Auger { 56332cfd7f3SEric Auger SMMUv3State *s = sdev->smmu; 56432cfd7f3SEric Auger SMMUState *bc = &s->smmu_state; 56532cfd7f3SEric Auger SMMUTransCfg *cfg; 56632cfd7f3SEric Auger 56732cfd7f3SEric Auger cfg = g_hash_table_lookup(bc->configs, sdev); 56832cfd7f3SEric Auger if (cfg) { 56932cfd7f3SEric Auger sdev->cfg_cache_hits++; 57032cfd7f3SEric Auger trace_smmuv3_config_cache_hit(smmu_get_sid(sdev), 57132cfd7f3SEric Auger sdev->cfg_cache_hits, sdev->cfg_cache_misses, 57232cfd7f3SEric Auger 100 * sdev->cfg_cache_hits / 57332cfd7f3SEric Auger (sdev->cfg_cache_hits + sdev->cfg_cache_misses)); 57432cfd7f3SEric Auger } else { 57532cfd7f3SEric Auger sdev->cfg_cache_misses++; 57632cfd7f3SEric Auger trace_smmuv3_config_cache_miss(smmu_get_sid(sdev), 57732cfd7f3SEric Auger sdev->cfg_cache_hits, sdev->cfg_cache_misses, 57832cfd7f3SEric Auger 100 * sdev->cfg_cache_hits / 57932cfd7f3SEric Auger (sdev->cfg_cache_hits + sdev->cfg_cache_misses)); 58032cfd7f3SEric Auger cfg = g_new0(SMMUTransCfg, 1); 58132cfd7f3SEric Auger 58232cfd7f3SEric Auger if (!smmuv3_decode_config(&sdev->iommu, cfg, event)) { 58332cfd7f3SEric Auger g_hash_table_insert(bc->configs, sdev, cfg); 58432cfd7f3SEric Auger } else { 58532cfd7f3SEric Auger g_free(cfg); 58632cfd7f3SEric Auger cfg = NULL; 58732cfd7f3SEric Auger } 58832cfd7f3SEric Auger } 58932cfd7f3SEric Auger return cfg; 59032cfd7f3SEric Auger } 59132cfd7f3SEric Auger 59232cfd7f3SEric Auger static void smmuv3_flush_config(SMMUDevice *sdev) 59332cfd7f3SEric Auger { 59432cfd7f3SEric Auger SMMUv3State *s = sdev->smmu; 59532cfd7f3SEric Auger SMMUState *bc = &s->smmu_state; 59632cfd7f3SEric Auger 59732cfd7f3SEric Auger trace_smmuv3_config_cache_inv(smmu_get_sid(sdev)); 59832cfd7f3SEric Auger g_hash_table_remove(bc->configs, sdev); 59932cfd7f3SEric Auger } 60032cfd7f3SEric Auger 6019bde7f06SEric Auger static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, 6022c91bcf2SPeter Maydell IOMMUAccessFlags flag, int iommu_idx) 6039bde7f06SEric Auger { 6049bde7f06SEric Auger SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu); 6059bde7f06SEric Auger SMMUv3State *s = sdev->smmu; 6069bde7f06SEric Auger uint32_t sid = smmu_get_sid(sdev); 6079122bea9SJia He SMMUEventInfo event = {.type = SMMU_EVT_NONE, .sid = sid}; 6089bde7f06SEric Auger SMMUPTWEventInfo ptw_info = {}; 6099122bea9SJia He SMMUTranslationStatus status; 610cc27ed81SEric Auger SMMUState *bs = ARM_SMMU(s); 611cc27ed81SEric Auger uint64_t page_mask, aligned_addr; 612cc27ed81SEric Auger IOMMUTLBEntry *cached_entry = NULL; 613cc27ed81SEric Auger SMMUTransTableInfo *tt; 61432cfd7f3SEric Auger SMMUTransCfg *cfg = NULL; 6159bde7f06SEric Auger IOMMUTLBEntry entry = { 6169bde7f06SEric Auger .target_as = &address_space_memory, 6179bde7f06SEric Auger .iova = addr, 6189bde7f06SEric Auger .translated_addr = addr, 6199bde7f06SEric Auger .addr_mask = ~(hwaddr)0, 6209bde7f06SEric Auger .perm = IOMMU_NONE, 6219bde7f06SEric Auger }; 622cc27ed81SEric Auger SMMUIOTLBKey key, *new_key; 6239bde7f06SEric Auger 62432cfd7f3SEric Auger qemu_mutex_lock(&s->mutex); 62532cfd7f3SEric Auger 6269bde7f06SEric Auger if (!smmu_enabled(s)) { 6279122bea9SJia He status = SMMU_TRANS_DISABLE; 6289122bea9SJia He goto epilogue; 6299bde7f06SEric Auger } 6309bde7f06SEric Auger 63132cfd7f3SEric Auger cfg = smmuv3_get_config(sdev, &event); 63232cfd7f3SEric Auger if (!cfg) { 6339122bea9SJia He status = SMMU_TRANS_ERROR; 6349122bea9SJia He goto epilogue; 6359bde7f06SEric Auger } 6369bde7f06SEric Auger 63732cfd7f3SEric Auger if (cfg->aborted) { 6389122bea9SJia He status = SMMU_TRANS_ABORT; 6399122bea9SJia He goto epilogue; 6409bde7f06SEric Auger } 6419bde7f06SEric Auger 64232cfd7f3SEric Auger if (cfg->bypassed) { 6439122bea9SJia He status = SMMU_TRANS_BYPASS; 6449122bea9SJia He goto epilogue; 6459122bea9SJia He } 6469122bea9SJia He 647cc27ed81SEric Auger tt = select_tt(cfg, addr); 648cc27ed81SEric Auger if (!tt) { 649cc27ed81SEric Auger if (event.record_trans_faults) { 650cc27ed81SEric Auger event.type = SMMU_EVT_F_TRANSLATION; 651cc27ed81SEric Auger event.u.f_translation.addr = addr; 652cc27ed81SEric Auger event.u.f_translation.rnw = flag & 0x1; 653cc27ed81SEric Auger } 654cc27ed81SEric Auger status = SMMU_TRANS_ERROR; 655cc27ed81SEric Auger goto epilogue; 656cc27ed81SEric Auger } 657cc27ed81SEric Auger 658cc27ed81SEric Auger page_mask = (1ULL << (tt->granule_sz)) - 1; 659cc27ed81SEric Auger aligned_addr = addr & ~page_mask; 660cc27ed81SEric Auger 661cc27ed81SEric Auger key.asid = cfg->asid; 662cc27ed81SEric Auger key.iova = aligned_addr; 663cc27ed81SEric Auger 664cc27ed81SEric Auger cached_entry = g_hash_table_lookup(bs->iotlb, &key); 665cc27ed81SEric Auger if (cached_entry) { 666cc27ed81SEric Auger cfg->iotlb_hits++; 667cc27ed81SEric Auger trace_smmu_iotlb_cache_hit(cfg->asid, aligned_addr, 668cc27ed81SEric Auger cfg->iotlb_hits, cfg->iotlb_misses, 669cc27ed81SEric Auger 100 * cfg->iotlb_hits / 670cc27ed81SEric Auger (cfg->iotlb_hits + cfg->iotlb_misses)); 671cc27ed81SEric Auger if ((flag & IOMMU_WO) && !(cached_entry->perm & IOMMU_WO)) { 672cc27ed81SEric Auger status = SMMU_TRANS_ERROR; 673cc27ed81SEric Auger if (event.record_trans_faults) { 674cc27ed81SEric Auger event.type = SMMU_EVT_F_PERMISSION; 675cc27ed81SEric Auger event.u.f_permission.addr = addr; 676cc27ed81SEric Auger event.u.f_permission.rnw = flag & 0x1; 677cc27ed81SEric Auger } 678cc27ed81SEric Auger } else { 679cc27ed81SEric Auger status = SMMU_TRANS_SUCCESS; 680cc27ed81SEric Auger } 681cc27ed81SEric Auger goto epilogue; 682cc27ed81SEric Auger } 683cc27ed81SEric Auger 684cc27ed81SEric Auger cfg->iotlb_misses++; 685cc27ed81SEric Auger trace_smmu_iotlb_cache_miss(cfg->asid, addr & ~page_mask, 686cc27ed81SEric Auger cfg->iotlb_hits, cfg->iotlb_misses, 687cc27ed81SEric Auger 100 * cfg->iotlb_hits / 688cc27ed81SEric Auger (cfg->iotlb_hits + cfg->iotlb_misses)); 689cc27ed81SEric Auger 690cc27ed81SEric Auger if (g_hash_table_size(bs->iotlb) >= SMMU_IOTLB_MAX_SIZE) { 691cc27ed81SEric Auger smmu_iotlb_inv_all(bs); 692cc27ed81SEric Auger } 693cc27ed81SEric Auger 694cc27ed81SEric Auger cached_entry = g_new0(IOMMUTLBEntry, 1); 695cc27ed81SEric Auger 696cc27ed81SEric Auger if (smmu_ptw(cfg, aligned_addr, flag, cached_entry, &ptw_info)) { 697cc27ed81SEric Auger g_free(cached_entry); 6989bde7f06SEric Auger switch (ptw_info.type) { 6999bde7f06SEric Auger case SMMU_PTW_ERR_WALK_EABT: 7009bde7f06SEric Auger event.type = SMMU_EVT_F_WALK_EABT; 7019bde7f06SEric Auger event.u.f_walk_eabt.addr = addr; 7029bde7f06SEric Auger event.u.f_walk_eabt.rnw = flag & 0x1; 7039bde7f06SEric Auger event.u.f_walk_eabt.class = 0x1; 7049bde7f06SEric Auger event.u.f_walk_eabt.addr2 = ptw_info.addr; 7059bde7f06SEric Auger break; 7069bde7f06SEric Auger case SMMU_PTW_ERR_TRANSLATION: 7079bde7f06SEric Auger if (event.record_trans_faults) { 7089bde7f06SEric Auger event.type = SMMU_EVT_F_TRANSLATION; 7099bde7f06SEric Auger event.u.f_translation.addr = addr; 7109bde7f06SEric Auger event.u.f_translation.rnw = flag & 0x1; 7119bde7f06SEric Auger } 7129bde7f06SEric Auger break; 7139bde7f06SEric Auger case SMMU_PTW_ERR_ADDR_SIZE: 7149bde7f06SEric Auger if (event.record_trans_faults) { 7159bde7f06SEric Auger event.type = SMMU_EVT_F_ADDR_SIZE; 7169bde7f06SEric Auger event.u.f_addr_size.addr = addr; 7179bde7f06SEric Auger event.u.f_addr_size.rnw = flag & 0x1; 7189bde7f06SEric Auger } 7199bde7f06SEric Auger break; 7209bde7f06SEric Auger case SMMU_PTW_ERR_ACCESS: 7219bde7f06SEric Auger if (event.record_trans_faults) { 7229bde7f06SEric Auger event.type = SMMU_EVT_F_ACCESS; 7239bde7f06SEric Auger event.u.f_access.addr = addr; 7249bde7f06SEric Auger event.u.f_access.rnw = flag & 0x1; 7259bde7f06SEric Auger } 7269bde7f06SEric Auger break; 7279bde7f06SEric Auger case SMMU_PTW_ERR_PERMISSION: 7289bde7f06SEric Auger if (event.record_trans_faults) { 7299bde7f06SEric Auger event.type = SMMU_EVT_F_PERMISSION; 7309bde7f06SEric Auger event.u.f_permission.addr = addr; 7319bde7f06SEric Auger event.u.f_permission.rnw = flag & 0x1; 7329bde7f06SEric Auger } 7339bde7f06SEric Auger break; 7349bde7f06SEric Auger default: 7359bde7f06SEric Auger g_assert_not_reached(); 7369bde7f06SEric Auger } 7379122bea9SJia He status = SMMU_TRANS_ERROR; 7389122bea9SJia He } else { 739cc27ed81SEric Auger new_key = g_new0(SMMUIOTLBKey, 1); 740cc27ed81SEric Auger new_key->asid = cfg->asid; 741cc27ed81SEric Auger new_key->iova = aligned_addr; 742cc27ed81SEric Auger g_hash_table_insert(bs->iotlb, new_key, cached_entry); 7439122bea9SJia He status = SMMU_TRANS_SUCCESS; 7449bde7f06SEric Auger } 7459122bea9SJia He 7469122bea9SJia He epilogue: 74732cfd7f3SEric Auger qemu_mutex_unlock(&s->mutex); 7489122bea9SJia He switch (status) { 7499122bea9SJia He case SMMU_TRANS_SUCCESS: 7509bde7f06SEric Auger entry.perm = flag; 751cc27ed81SEric Auger entry.translated_addr = cached_entry->translated_addr + 752cc27ed81SEric Auger (addr & page_mask); 753cc27ed81SEric Auger entry.addr_mask = cached_entry->addr_mask; 7549122bea9SJia He trace_smmuv3_translate_success(mr->parent_obj.name, sid, addr, 7559bde7f06SEric Auger entry.translated_addr, entry.perm); 7569122bea9SJia He break; 7579122bea9SJia He case SMMU_TRANS_DISABLE: 7589122bea9SJia He entry.perm = flag; 7599122bea9SJia He entry.addr_mask = ~TARGET_PAGE_MASK; 7609122bea9SJia He trace_smmuv3_translate_disable(mr->parent_obj.name, sid, addr, 7619122bea9SJia He entry.perm); 7629122bea9SJia He break; 7639122bea9SJia He case SMMU_TRANS_BYPASS: 7649122bea9SJia He entry.perm = flag; 7659122bea9SJia He entry.addr_mask = ~TARGET_PAGE_MASK; 7669122bea9SJia He trace_smmuv3_translate_bypass(mr->parent_obj.name, sid, addr, 7679122bea9SJia He entry.perm); 7689122bea9SJia He break; 7699122bea9SJia He case SMMU_TRANS_ABORT: 7709122bea9SJia He /* no event is recorded on abort */ 7719122bea9SJia He trace_smmuv3_translate_abort(mr->parent_obj.name, sid, addr, 7729122bea9SJia He entry.perm); 7739122bea9SJia He break; 7749122bea9SJia He case SMMU_TRANS_ERROR: 7759122bea9SJia He qemu_log_mask(LOG_GUEST_ERROR, 7769122bea9SJia He "%s translation failed for iova=0x%"PRIx64"(%s)\n", 7779122bea9SJia He mr->parent_obj.name, addr, smmu_event_string(event.type)); 7789122bea9SJia He smmuv3_record_event(s, &event); 7799122bea9SJia He break; 7809bde7f06SEric Auger } 7819bde7f06SEric Auger 7829bde7f06SEric Auger return entry; 7839bde7f06SEric Auger } 7849bde7f06SEric Auger 785832e4222SEric Auger /** 786832e4222SEric Auger * smmuv3_notify_iova - call the notifier @n for a given 787832e4222SEric Auger * @asid and @iova tuple. 788832e4222SEric Auger * 789832e4222SEric Auger * @mr: IOMMU mr region handle 790832e4222SEric Auger * @n: notifier to be called 791832e4222SEric Auger * @asid: address space ID or negative value if we don't care 792832e4222SEric Auger * @iova: iova 793832e4222SEric Auger */ 794832e4222SEric Auger static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, 795832e4222SEric Auger IOMMUNotifier *n, 796832e4222SEric Auger int asid, 797832e4222SEric Auger dma_addr_t iova) 798832e4222SEric Auger { 799832e4222SEric Auger SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu); 800832e4222SEric Auger SMMUEventInfo event = {}; 801832e4222SEric Auger SMMUTransTableInfo *tt; 802832e4222SEric Auger SMMUTransCfg *cfg; 803832e4222SEric Auger IOMMUTLBEntry entry; 804832e4222SEric Auger 805832e4222SEric Auger cfg = smmuv3_get_config(sdev, &event); 806832e4222SEric Auger if (!cfg) { 807832e4222SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 808832e4222SEric Auger "%s error decoding the configuration for iommu mr=%s\n", 809832e4222SEric Auger __func__, mr->parent_obj.name); 810832e4222SEric Auger return; 811832e4222SEric Auger } 812832e4222SEric Auger 813832e4222SEric Auger if (asid >= 0 && cfg->asid != asid) { 814832e4222SEric Auger return; 815832e4222SEric Auger } 816832e4222SEric Auger 817832e4222SEric Auger tt = select_tt(cfg, iova); 818832e4222SEric Auger if (!tt) { 819832e4222SEric Auger return; 820832e4222SEric Auger } 821832e4222SEric Auger 822832e4222SEric Auger entry.target_as = &address_space_memory; 823832e4222SEric Auger entry.iova = iova; 824832e4222SEric Auger entry.addr_mask = (1 << tt->granule_sz) - 1; 825832e4222SEric Auger entry.perm = IOMMU_NONE; 826832e4222SEric Auger 827832e4222SEric Auger memory_region_notify_one(n, &entry); 828832e4222SEric Auger } 829832e4222SEric Auger 830832e4222SEric Auger /* invalidate an asid/iova tuple in all mr's */ 831832e4222SEric Auger static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova) 832832e4222SEric Auger { 833c6370441SEric Auger SMMUDevice *sdev; 834832e4222SEric Auger 835c6370441SEric Auger QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { 836c6370441SEric Auger IOMMUMemoryRegion *mr = &sdev->iommu; 837832e4222SEric Auger IOMMUNotifier *n; 838832e4222SEric Auger 839832e4222SEric Auger trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, iova); 840832e4222SEric Auger 841832e4222SEric Auger IOMMU_NOTIFIER_FOREACH(n, mr) { 842832e4222SEric Auger smmuv3_notify_iova(mr, n, asid, iova); 843832e4222SEric Auger } 844832e4222SEric Auger } 845832e4222SEric Auger } 846832e4222SEric Auger 847fae4be38SEric Auger static int smmuv3_cmdq_consume(SMMUv3State *s) 848dadd1a08SEric Auger { 84932cfd7f3SEric Auger SMMUState *bs = ARM_SMMU(s); 850dadd1a08SEric Auger SMMUCmdError cmd_error = SMMU_CERROR_NONE; 851dadd1a08SEric Auger SMMUQueue *q = &s->cmdq; 852dadd1a08SEric Auger SMMUCommandType type = 0; 853dadd1a08SEric Auger 854dadd1a08SEric Auger if (!smmuv3_cmdq_enabled(s)) { 855dadd1a08SEric Auger return 0; 856dadd1a08SEric Auger } 857dadd1a08SEric Auger /* 858dadd1a08SEric Auger * some commands depend on register values, typically CR0. In case those 859dadd1a08SEric Auger * register values change while handling the command, spec says it 860dadd1a08SEric Auger * is UNPREDICTABLE whether the command is interpreted under the new 861dadd1a08SEric Auger * or old value. 862dadd1a08SEric Auger */ 863dadd1a08SEric Auger 864dadd1a08SEric Auger while (!smmuv3_q_empty(q)) { 865dadd1a08SEric Auger uint32_t pending = s->gerror ^ s->gerrorn; 866dadd1a08SEric Auger Cmd cmd; 867dadd1a08SEric Auger 868dadd1a08SEric Auger trace_smmuv3_cmdq_consume(Q_PROD(q), Q_CONS(q), 869dadd1a08SEric Auger Q_PROD_WRAP(q), Q_CONS_WRAP(q)); 870dadd1a08SEric Auger 871dadd1a08SEric Auger if (FIELD_EX32(pending, GERROR, CMDQ_ERR)) { 872dadd1a08SEric Auger break; 873dadd1a08SEric Auger } 874dadd1a08SEric Auger 875dadd1a08SEric Auger if (queue_read(q, &cmd) != MEMTX_OK) { 876dadd1a08SEric Auger cmd_error = SMMU_CERROR_ABT; 877dadd1a08SEric Auger break; 878dadd1a08SEric Auger } 879dadd1a08SEric Auger 880dadd1a08SEric Auger type = CMD_TYPE(&cmd); 881dadd1a08SEric Auger 882dadd1a08SEric Auger trace_smmuv3_cmdq_opcode(smmu_cmd_string(type)); 883dadd1a08SEric Auger 88432cfd7f3SEric Auger qemu_mutex_lock(&s->mutex); 885dadd1a08SEric Auger switch (type) { 886dadd1a08SEric Auger case SMMU_CMD_SYNC: 887dadd1a08SEric Auger if (CMD_SYNC_CS(&cmd) & CMD_SYNC_SIG_IRQ) { 888dadd1a08SEric Auger smmuv3_trigger_irq(s, SMMU_IRQ_CMD_SYNC, 0); 889dadd1a08SEric Auger } 890dadd1a08SEric Auger break; 891dadd1a08SEric Auger case SMMU_CMD_PREFETCH_CONFIG: 892dadd1a08SEric Auger case SMMU_CMD_PREFETCH_ADDR: 89332cfd7f3SEric Auger break; 894dadd1a08SEric Auger case SMMU_CMD_CFGI_STE: 89532cfd7f3SEric Auger { 89632cfd7f3SEric Auger uint32_t sid = CMD_SID(&cmd); 89732cfd7f3SEric Auger IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, sid); 89832cfd7f3SEric Auger SMMUDevice *sdev; 89932cfd7f3SEric Auger 90032cfd7f3SEric Auger if (CMD_SSEC(&cmd)) { 90132cfd7f3SEric Auger cmd_error = SMMU_CERROR_ILL; 90232cfd7f3SEric Auger break; 90332cfd7f3SEric Auger } 90432cfd7f3SEric Auger 90532cfd7f3SEric Auger if (!mr) { 90632cfd7f3SEric Auger break; 90732cfd7f3SEric Auger } 90832cfd7f3SEric Auger 90932cfd7f3SEric Auger trace_smmuv3_cmdq_cfgi_ste(sid); 91032cfd7f3SEric Auger sdev = container_of(mr, SMMUDevice, iommu); 91132cfd7f3SEric Auger smmuv3_flush_config(sdev); 91232cfd7f3SEric Auger 91332cfd7f3SEric Auger break; 91432cfd7f3SEric Auger } 915dadd1a08SEric Auger case SMMU_CMD_CFGI_STE_RANGE: /* same as SMMU_CMD_CFGI_ALL */ 91632cfd7f3SEric Auger { 91732cfd7f3SEric Auger uint32_t start = CMD_SID(&cmd), end, i; 91832cfd7f3SEric Auger uint8_t range = CMD_STE_RANGE(&cmd); 91932cfd7f3SEric Auger 92032cfd7f3SEric Auger if (CMD_SSEC(&cmd)) { 92132cfd7f3SEric Auger cmd_error = SMMU_CERROR_ILL; 92232cfd7f3SEric Auger break; 92332cfd7f3SEric Auger } 92432cfd7f3SEric Auger 92532cfd7f3SEric Auger end = start + (1 << (range + 1)) - 1; 92632cfd7f3SEric Auger trace_smmuv3_cmdq_cfgi_ste_range(start, end); 92732cfd7f3SEric Auger 92832cfd7f3SEric Auger for (i = start; i <= end; i++) { 92932cfd7f3SEric Auger IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, i); 93032cfd7f3SEric Auger SMMUDevice *sdev; 93132cfd7f3SEric Auger 93232cfd7f3SEric Auger if (!mr) { 93332cfd7f3SEric Auger continue; 93432cfd7f3SEric Auger } 93532cfd7f3SEric Auger sdev = container_of(mr, SMMUDevice, iommu); 93632cfd7f3SEric Auger smmuv3_flush_config(sdev); 93732cfd7f3SEric Auger } 93832cfd7f3SEric Auger break; 93932cfd7f3SEric Auger } 940dadd1a08SEric Auger case SMMU_CMD_CFGI_CD: 941dadd1a08SEric Auger case SMMU_CMD_CFGI_CD_ALL: 94232cfd7f3SEric Auger { 94332cfd7f3SEric Auger uint32_t sid = CMD_SID(&cmd); 94432cfd7f3SEric Auger IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, sid); 94532cfd7f3SEric Auger SMMUDevice *sdev; 94632cfd7f3SEric Auger 94732cfd7f3SEric Auger if (CMD_SSEC(&cmd)) { 94832cfd7f3SEric Auger cmd_error = SMMU_CERROR_ILL; 94932cfd7f3SEric Auger break; 95032cfd7f3SEric Auger } 95132cfd7f3SEric Auger 95232cfd7f3SEric Auger if (!mr) { 95332cfd7f3SEric Auger break; 95432cfd7f3SEric Auger } 95532cfd7f3SEric Auger 95632cfd7f3SEric Auger trace_smmuv3_cmdq_cfgi_cd(sid); 95732cfd7f3SEric Auger sdev = container_of(mr, SMMUDevice, iommu); 95832cfd7f3SEric Auger smmuv3_flush_config(sdev); 95932cfd7f3SEric Auger break; 96032cfd7f3SEric Auger } 961dadd1a08SEric Auger case SMMU_CMD_TLBI_NH_ASID: 962cc27ed81SEric Auger { 963cc27ed81SEric Auger uint16_t asid = CMD_ASID(&cmd); 964cc27ed81SEric Auger 965cc27ed81SEric Auger trace_smmuv3_cmdq_tlbi_nh_asid(asid); 966832e4222SEric Auger smmu_inv_notifiers_all(&s->smmu_state); 967cc27ed81SEric Auger smmu_iotlb_inv_asid(bs, asid); 968cc27ed81SEric Auger break; 969cc27ed81SEric Auger } 970cc27ed81SEric Auger case SMMU_CMD_TLBI_NH_ALL: 971cc27ed81SEric Auger case SMMU_CMD_TLBI_NSNH_ALL: 972cc27ed81SEric Auger trace_smmuv3_cmdq_tlbi_nh(); 973832e4222SEric Auger smmu_inv_notifiers_all(&s->smmu_state); 974cc27ed81SEric Auger smmu_iotlb_inv_all(bs); 975cc27ed81SEric Auger break; 976dadd1a08SEric Auger case SMMU_CMD_TLBI_NH_VAA: 977cc27ed81SEric Auger { 978cc27ed81SEric Auger dma_addr_t addr = CMD_ADDR(&cmd); 979cc27ed81SEric Auger uint16_t vmid = CMD_VMID(&cmd); 980cc27ed81SEric Auger 981cc27ed81SEric Auger trace_smmuv3_cmdq_tlbi_nh_vaa(vmid, addr); 982832e4222SEric Auger smmuv3_inv_notifiers_iova(bs, -1, addr); 983cc27ed81SEric Auger smmu_iotlb_inv_all(bs); 984cc27ed81SEric Auger break; 985cc27ed81SEric Auger } 986cc27ed81SEric Auger case SMMU_CMD_TLBI_NH_VA: 987cc27ed81SEric Auger { 988cc27ed81SEric Auger uint16_t asid = CMD_ASID(&cmd); 989cc27ed81SEric Auger uint16_t vmid = CMD_VMID(&cmd); 990cc27ed81SEric Auger dma_addr_t addr = CMD_ADDR(&cmd); 991cc27ed81SEric Auger bool leaf = CMD_LEAF(&cmd); 992cc27ed81SEric Auger 993cc27ed81SEric Auger trace_smmuv3_cmdq_tlbi_nh_va(vmid, asid, addr, leaf); 994832e4222SEric Auger smmuv3_inv_notifiers_iova(bs, asid, addr); 995cc27ed81SEric Auger smmu_iotlb_inv_iova(bs, asid, addr); 996cc27ed81SEric Auger break; 997cc27ed81SEric Auger } 998dadd1a08SEric Auger case SMMU_CMD_TLBI_EL3_ALL: 999dadd1a08SEric Auger case SMMU_CMD_TLBI_EL3_VA: 1000dadd1a08SEric Auger case SMMU_CMD_TLBI_EL2_ALL: 1001dadd1a08SEric Auger case SMMU_CMD_TLBI_EL2_ASID: 1002dadd1a08SEric Auger case SMMU_CMD_TLBI_EL2_VA: 1003dadd1a08SEric Auger case SMMU_CMD_TLBI_EL2_VAA: 1004dadd1a08SEric Auger case SMMU_CMD_TLBI_S12_VMALL: 1005dadd1a08SEric Auger case SMMU_CMD_TLBI_S2_IPA: 1006dadd1a08SEric Auger case SMMU_CMD_ATC_INV: 1007dadd1a08SEric Auger case SMMU_CMD_PRI_RESP: 1008dadd1a08SEric Auger case SMMU_CMD_RESUME: 1009dadd1a08SEric Auger case SMMU_CMD_STALL_TERM: 1010dadd1a08SEric Auger trace_smmuv3_unhandled_cmd(type); 1011dadd1a08SEric Auger break; 1012dadd1a08SEric Auger default: 1013dadd1a08SEric Auger cmd_error = SMMU_CERROR_ILL; 1014dadd1a08SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 1015dadd1a08SEric Auger "Illegal command type: %d\n", CMD_TYPE(&cmd)); 1016dadd1a08SEric Auger break; 1017dadd1a08SEric Auger } 101832cfd7f3SEric Auger qemu_mutex_unlock(&s->mutex); 1019dadd1a08SEric Auger if (cmd_error) { 1020dadd1a08SEric Auger break; 1021dadd1a08SEric Auger } 1022dadd1a08SEric Auger /* 1023dadd1a08SEric Auger * We only increment the cons index after the completion of 1024dadd1a08SEric Auger * the command. We do that because the SYNC returns immediately 1025dadd1a08SEric Auger * and does not check the completion of previous commands 1026dadd1a08SEric Auger */ 1027dadd1a08SEric Auger queue_cons_incr(q); 1028dadd1a08SEric Auger } 1029dadd1a08SEric Auger 1030dadd1a08SEric Auger if (cmd_error) { 1031dadd1a08SEric Auger trace_smmuv3_cmdq_consume_error(smmu_cmd_string(type), cmd_error); 1032dadd1a08SEric Auger smmu_write_cmdq_err(s, cmd_error); 1033dadd1a08SEric Auger smmuv3_trigger_irq(s, SMMU_IRQ_GERROR, R_GERROR_CMDQ_ERR_MASK); 1034dadd1a08SEric Auger } 1035dadd1a08SEric Auger 1036dadd1a08SEric Auger trace_smmuv3_cmdq_consume_out(Q_PROD(q), Q_CONS(q), 1037dadd1a08SEric Auger Q_PROD_WRAP(q), Q_CONS_WRAP(q)); 1038dadd1a08SEric Auger 1039dadd1a08SEric Auger return 0; 1040dadd1a08SEric Auger } 1041dadd1a08SEric Auger 1042fae4be38SEric Auger static MemTxResult smmu_writell(SMMUv3State *s, hwaddr offset, 1043fae4be38SEric Auger uint64_t data, MemTxAttrs attrs) 1044fae4be38SEric Auger { 1045fae4be38SEric Auger switch (offset) { 1046fae4be38SEric Auger case A_GERROR_IRQ_CFG0: 1047fae4be38SEric Auger s->gerror_irq_cfg0 = data; 1048fae4be38SEric Auger return MEMTX_OK; 1049fae4be38SEric Auger case A_STRTAB_BASE: 1050fae4be38SEric Auger s->strtab_base = data; 1051fae4be38SEric Auger return MEMTX_OK; 1052fae4be38SEric Auger case A_CMDQ_BASE: 1053fae4be38SEric Auger s->cmdq.base = data; 1054fae4be38SEric Auger s->cmdq.log2size = extract64(s->cmdq.base, 0, 5); 1055fae4be38SEric Auger if (s->cmdq.log2size > SMMU_CMDQS) { 1056fae4be38SEric Auger s->cmdq.log2size = SMMU_CMDQS; 1057fae4be38SEric Auger } 1058fae4be38SEric Auger return MEMTX_OK; 1059fae4be38SEric Auger case A_EVENTQ_BASE: 1060fae4be38SEric Auger s->eventq.base = data; 1061fae4be38SEric Auger s->eventq.log2size = extract64(s->eventq.base, 0, 5); 1062fae4be38SEric Auger if (s->eventq.log2size > SMMU_EVENTQS) { 1063fae4be38SEric Auger s->eventq.log2size = SMMU_EVENTQS; 1064fae4be38SEric Auger } 1065fae4be38SEric Auger return MEMTX_OK; 1066fae4be38SEric Auger case A_EVENTQ_IRQ_CFG0: 1067fae4be38SEric Auger s->eventq_irq_cfg0 = data; 1068fae4be38SEric Auger return MEMTX_OK; 1069fae4be38SEric Auger default: 1070fae4be38SEric Auger qemu_log_mask(LOG_UNIMP, 1071fae4be38SEric Auger "%s Unexpected 64-bit access to 0x%"PRIx64" (WI)\n", 1072fae4be38SEric Auger __func__, offset); 1073fae4be38SEric Auger return MEMTX_OK; 1074fae4be38SEric Auger } 1075fae4be38SEric Auger } 1076fae4be38SEric Auger 1077fae4be38SEric Auger static MemTxResult smmu_writel(SMMUv3State *s, hwaddr offset, 1078fae4be38SEric Auger uint64_t data, MemTxAttrs attrs) 1079fae4be38SEric Auger { 1080fae4be38SEric Auger switch (offset) { 1081fae4be38SEric Auger case A_CR0: 1082fae4be38SEric Auger s->cr[0] = data; 1083fae4be38SEric Auger s->cr0ack = data & ~SMMU_CR0_RESERVED; 1084fae4be38SEric Auger /* in case the command queue has been enabled */ 1085fae4be38SEric Auger smmuv3_cmdq_consume(s); 1086fae4be38SEric Auger return MEMTX_OK; 1087fae4be38SEric Auger case A_CR1: 1088fae4be38SEric Auger s->cr[1] = data; 1089fae4be38SEric Auger return MEMTX_OK; 1090fae4be38SEric Auger case A_CR2: 1091fae4be38SEric Auger s->cr[2] = data; 1092fae4be38SEric Auger return MEMTX_OK; 1093fae4be38SEric Auger case A_IRQ_CTRL: 1094fae4be38SEric Auger s->irq_ctrl = data; 1095fae4be38SEric Auger return MEMTX_OK; 1096fae4be38SEric Auger case A_GERRORN: 1097fae4be38SEric Auger smmuv3_write_gerrorn(s, data); 1098fae4be38SEric Auger /* 1099fae4be38SEric Auger * By acknowledging the CMDQ_ERR, SW may notify cmds can 1100fae4be38SEric Auger * be processed again 1101fae4be38SEric Auger */ 1102fae4be38SEric Auger smmuv3_cmdq_consume(s); 1103fae4be38SEric Auger return MEMTX_OK; 1104fae4be38SEric Auger case A_GERROR_IRQ_CFG0: /* 64b */ 1105fae4be38SEric Auger s->gerror_irq_cfg0 = deposit64(s->gerror_irq_cfg0, 0, 32, data); 1106fae4be38SEric Auger return MEMTX_OK; 1107fae4be38SEric Auger case A_GERROR_IRQ_CFG0 + 4: 1108fae4be38SEric Auger s->gerror_irq_cfg0 = deposit64(s->gerror_irq_cfg0, 32, 32, data); 1109fae4be38SEric Auger return MEMTX_OK; 1110fae4be38SEric Auger case A_GERROR_IRQ_CFG1: 1111fae4be38SEric Auger s->gerror_irq_cfg1 = data; 1112fae4be38SEric Auger return MEMTX_OK; 1113fae4be38SEric Auger case A_GERROR_IRQ_CFG2: 1114fae4be38SEric Auger s->gerror_irq_cfg2 = data; 1115fae4be38SEric Auger return MEMTX_OK; 1116fae4be38SEric Auger case A_STRTAB_BASE: /* 64b */ 1117fae4be38SEric Auger s->strtab_base = deposit64(s->strtab_base, 0, 32, data); 1118fae4be38SEric Auger return MEMTX_OK; 1119fae4be38SEric Auger case A_STRTAB_BASE + 4: 1120fae4be38SEric Auger s->strtab_base = deposit64(s->strtab_base, 32, 32, data); 1121fae4be38SEric Auger return MEMTX_OK; 1122fae4be38SEric Auger case A_STRTAB_BASE_CFG: 1123fae4be38SEric Auger s->strtab_base_cfg = data; 1124fae4be38SEric Auger if (FIELD_EX32(data, STRTAB_BASE_CFG, FMT) == 1) { 1125fae4be38SEric Auger s->sid_split = FIELD_EX32(data, STRTAB_BASE_CFG, SPLIT); 1126fae4be38SEric Auger s->features |= SMMU_FEATURE_2LVL_STE; 1127fae4be38SEric Auger } 1128fae4be38SEric Auger return MEMTX_OK; 1129fae4be38SEric Auger case A_CMDQ_BASE: /* 64b */ 1130fae4be38SEric Auger s->cmdq.base = deposit64(s->cmdq.base, 0, 32, data); 1131fae4be38SEric Auger s->cmdq.log2size = extract64(s->cmdq.base, 0, 5); 1132fae4be38SEric Auger if (s->cmdq.log2size > SMMU_CMDQS) { 1133fae4be38SEric Auger s->cmdq.log2size = SMMU_CMDQS; 1134fae4be38SEric Auger } 1135fae4be38SEric Auger return MEMTX_OK; 1136fae4be38SEric Auger case A_CMDQ_BASE + 4: /* 64b */ 1137fae4be38SEric Auger s->cmdq.base = deposit64(s->cmdq.base, 32, 32, data); 1138fae4be38SEric Auger return MEMTX_OK; 1139fae4be38SEric Auger case A_CMDQ_PROD: 1140fae4be38SEric Auger s->cmdq.prod = data; 1141fae4be38SEric Auger smmuv3_cmdq_consume(s); 1142fae4be38SEric Auger return MEMTX_OK; 1143fae4be38SEric Auger case A_CMDQ_CONS: 1144fae4be38SEric Auger s->cmdq.cons = data; 1145fae4be38SEric Auger return MEMTX_OK; 1146fae4be38SEric Auger case A_EVENTQ_BASE: /* 64b */ 1147fae4be38SEric Auger s->eventq.base = deposit64(s->eventq.base, 0, 32, data); 1148fae4be38SEric Auger s->eventq.log2size = extract64(s->eventq.base, 0, 5); 1149fae4be38SEric Auger if (s->eventq.log2size > SMMU_EVENTQS) { 1150fae4be38SEric Auger s->eventq.log2size = SMMU_EVENTQS; 1151fae4be38SEric Auger } 1152fae4be38SEric Auger return MEMTX_OK; 1153fae4be38SEric Auger case A_EVENTQ_BASE + 4: 1154fae4be38SEric Auger s->eventq.base = deposit64(s->eventq.base, 32, 32, data); 1155fae4be38SEric Auger return MEMTX_OK; 1156fae4be38SEric Auger case A_EVENTQ_PROD: 1157fae4be38SEric Auger s->eventq.prod = data; 1158fae4be38SEric Auger return MEMTX_OK; 1159fae4be38SEric Auger case A_EVENTQ_CONS: 1160fae4be38SEric Auger s->eventq.cons = data; 1161fae4be38SEric Auger return MEMTX_OK; 1162fae4be38SEric Auger case A_EVENTQ_IRQ_CFG0: /* 64b */ 1163fae4be38SEric Auger s->eventq_irq_cfg0 = deposit64(s->eventq_irq_cfg0, 0, 32, data); 1164fae4be38SEric Auger return MEMTX_OK; 1165fae4be38SEric Auger case A_EVENTQ_IRQ_CFG0 + 4: 1166fae4be38SEric Auger s->eventq_irq_cfg0 = deposit64(s->eventq_irq_cfg0, 32, 32, data); 1167fae4be38SEric Auger return MEMTX_OK; 1168fae4be38SEric Auger case A_EVENTQ_IRQ_CFG1: 1169fae4be38SEric Auger s->eventq_irq_cfg1 = data; 1170fae4be38SEric Auger return MEMTX_OK; 1171fae4be38SEric Auger case A_EVENTQ_IRQ_CFG2: 1172fae4be38SEric Auger s->eventq_irq_cfg2 = data; 1173fae4be38SEric Auger return MEMTX_OK; 1174fae4be38SEric Auger default: 1175fae4be38SEric Auger qemu_log_mask(LOG_UNIMP, 1176fae4be38SEric Auger "%s Unexpected 32-bit access to 0x%"PRIx64" (WI)\n", 1177fae4be38SEric Auger __func__, offset); 1178fae4be38SEric Auger return MEMTX_OK; 1179fae4be38SEric Auger } 1180fae4be38SEric Auger } 1181fae4be38SEric Auger 118210a83cb9SPrem Mallappa static MemTxResult smmu_write_mmio(void *opaque, hwaddr offset, uint64_t data, 118310a83cb9SPrem Mallappa unsigned size, MemTxAttrs attrs) 118410a83cb9SPrem Mallappa { 1185fae4be38SEric Auger SMMUState *sys = opaque; 1186fae4be38SEric Auger SMMUv3State *s = ARM_SMMUV3(sys); 1187fae4be38SEric Auger MemTxResult r; 1188fae4be38SEric Auger 1189fae4be38SEric Auger /* CONSTRAINED UNPREDICTABLE choice to have page0/1 be exact aliases */ 1190fae4be38SEric Auger offset &= ~0x10000; 1191fae4be38SEric Auger 1192fae4be38SEric Auger switch (size) { 1193fae4be38SEric Auger case 8: 1194fae4be38SEric Auger r = smmu_writell(s, offset, data, attrs); 1195fae4be38SEric Auger break; 1196fae4be38SEric Auger case 4: 1197fae4be38SEric Auger r = smmu_writel(s, offset, data, attrs); 1198fae4be38SEric Auger break; 1199fae4be38SEric Auger default: 1200fae4be38SEric Auger r = MEMTX_ERROR; 1201fae4be38SEric Auger break; 1202fae4be38SEric Auger } 1203fae4be38SEric Auger 1204fae4be38SEric Auger trace_smmuv3_write_mmio(offset, data, size, r); 1205fae4be38SEric Auger return r; 120610a83cb9SPrem Mallappa } 120710a83cb9SPrem Mallappa 120810a83cb9SPrem Mallappa static MemTxResult smmu_readll(SMMUv3State *s, hwaddr offset, 120910a83cb9SPrem Mallappa uint64_t *data, MemTxAttrs attrs) 121010a83cb9SPrem Mallappa { 121110a83cb9SPrem Mallappa switch (offset) { 121210a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG0: 121310a83cb9SPrem Mallappa *data = s->gerror_irq_cfg0; 121410a83cb9SPrem Mallappa return MEMTX_OK; 121510a83cb9SPrem Mallappa case A_STRTAB_BASE: 121610a83cb9SPrem Mallappa *data = s->strtab_base; 121710a83cb9SPrem Mallappa return MEMTX_OK; 121810a83cb9SPrem Mallappa case A_CMDQ_BASE: 121910a83cb9SPrem Mallappa *data = s->cmdq.base; 122010a83cb9SPrem Mallappa return MEMTX_OK; 122110a83cb9SPrem Mallappa case A_EVENTQ_BASE: 122210a83cb9SPrem Mallappa *data = s->eventq.base; 122310a83cb9SPrem Mallappa return MEMTX_OK; 122410a83cb9SPrem Mallappa default: 122510a83cb9SPrem Mallappa *data = 0; 122610a83cb9SPrem Mallappa qemu_log_mask(LOG_UNIMP, 122710a83cb9SPrem Mallappa "%s Unexpected 64-bit access to 0x%"PRIx64" (RAZ)\n", 122810a83cb9SPrem Mallappa __func__, offset); 122910a83cb9SPrem Mallappa return MEMTX_OK; 123010a83cb9SPrem Mallappa } 123110a83cb9SPrem Mallappa } 123210a83cb9SPrem Mallappa 123310a83cb9SPrem Mallappa static MemTxResult smmu_readl(SMMUv3State *s, hwaddr offset, 123410a83cb9SPrem Mallappa uint64_t *data, MemTxAttrs attrs) 123510a83cb9SPrem Mallappa { 123610a83cb9SPrem Mallappa switch (offset) { 123797fb318dSPeter Maydell case A_IDREGS ... A_IDREGS + 0x2f: 123810a83cb9SPrem Mallappa *data = smmuv3_idreg(offset - A_IDREGS); 123910a83cb9SPrem Mallappa return MEMTX_OK; 124010a83cb9SPrem Mallappa case A_IDR0 ... A_IDR5: 124110a83cb9SPrem Mallappa *data = s->idr[(offset - A_IDR0) / 4]; 124210a83cb9SPrem Mallappa return MEMTX_OK; 124310a83cb9SPrem Mallappa case A_IIDR: 124410a83cb9SPrem Mallappa *data = s->iidr; 124510a83cb9SPrem Mallappa return MEMTX_OK; 124610a83cb9SPrem Mallappa case A_CR0: 124710a83cb9SPrem Mallappa *data = s->cr[0]; 124810a83cb9SPrem Mallappa return MEMTX_OK; 124910a83cb9SPrem Mallappa case A_CR0ACK: 125010a83cb9SPrem Mallappa *data = s->cr0ack; 125110a83cb9SPrem Mallappa return MEMTX_OK; 125210a83cb9SPrem Mallappa case A_CR1: 125310a83cb9SPrem Mallappa *data = s->cr[1]; 125410a83cb9SPrem Mallappa return MEMTX_OK; 125510a83cb9SPrem Mallappa case A_CR2: 125610a83cb9SPrem Mallappa *data = s->cr[2]; 125710a83cb9SPrem Mallappa return MEMTX_OK; 125810a83cb9SPrem Mallappa case A_STATUSR: 125910a83cb9SPrem Mallappa *data = s->statusr; 126010a83cb9SPrem Mallappa return MEMTX_OK; 126110a83cb9SPrem Mallappa case A_IRQ_CTRL: 126210a83cb9SPrem Mallappa case A_IRQ_CTRL_ACK: 126310a83cb9SPrem Mallappa *data = s->irq_ctrl; 126410a83cb9SPrem Mallappa return MEMTX_OK; 126510a83cb9SPrem Mallappa case A_GERROR: 126610a83cb9SPrem Mallappa *data = s->gerror; 126710a83cb9SPrem Mallappa return MEMTX_OK; 126810a83cb9SPrem Mallappa case A_GERRORN: 126910a83cb9SPrem Mallappa *data = s->gerrorn; 127010a83cb9SPrem Mallappa return MEMTX_OK; 127110a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG0: /* 64b */ 127210a83cb9SPrem Mallappa *data = extract64(s->gerror_irq_cfg0, 0, 32); 127310a83cb9SPrem Mallappa return MEMTX_OK; 127410a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG0 + 4: 127510a83cb9SPrem Mallappa *data = extract64(s->gerror_irq_cfg0, 32, 32); 127610a83cb9SPrem Mallappa return MEMTX_OK; 127710a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG1: 127810a83cb9SPrem Mallappa *data = s->gerror_irq_cfg1; 127910a83cb9SPrem Mallappa return MEMTX_OK; 128010a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG2: 128110a83cb9SPrem Mallappa *data = s->gerror_irq_cfg2; 128210a83cb9SPrem Mallappa return MEMTX_OK; 128310a83cb9SPrem Mallappa case A_STRTAB_BASE: /* 64b */ 128410a83cb9SPrem Mallappa *data = extract64(s->strtab_base, 0, 32); 128510a83cb9SPrem Mallappa return MEMTX_OK; 128610a83cb9SPrem Mallappa case A_STRTAB_BASE + 4: /* 64b */ 128710a83cb9SPrem Mallappa *data = extract64(s->strtab_base, 32, 32); 128810a83cb9SPrem Mallappa return MEMTX_OK; 128910a83cb9SPrem Mallappa case A_STRTAB_BASE_CFG: 129010a83cb9SPrem Mallappa *data = s->strtab_base_cfg; 129110a83cb9SPrem Mallappa return MEMTX_OK; 129210a83cb9SPrem Mallappa case A_CMDQ_BASE: /* 64b */ 129310a83cb9SPrem Mallappa *data = extract64(s->cmdq.base, 0, 32); 129410a83cb9SPrem Mallappa return MEMTX_OK; 129510a83cb9SPrem Mallappa case A_CMDQ_BASE + 4: 129610a83cb9SPrem Mallappa *data = extract64(s->cmdq.base, 32, 32); 129710a83cb9SPrem Mallappa return MEMTX_OK; 129810a83cb9SPrem Mallappa case A_CMDQ_PROD: 129910a83cb9SPrem Mallappa *data = s->cmdq.prod; 130010a83cb9SPrem Mallappa return MEMTX_OK; 130110a83cb9SPrem Mallappa case A_CMDQ_CONS: 130210a83cb9SPrem Mallappa *data = s->cmdq.cons; 130310a83cb9SPrem Mallappa return MEMTX_OK; 130410a83cb9SPrem Mallappa case A_EVENTQ_BASE: /* 64b */ 130510a83cb9SPrem Mallappa *data = extract64(s->eventq.base, 0, 32); 130610a83cb9SPrem Mallappa return MEMTX_OK; 130710a83cb9SPrem Mallappa case A_EVENTQ_BASE + 4: /* 64b */ 130810a83cb9SPrem Mallappa *data = extract64(s->eventq.base, 32, 32); 130910a83cb9SPrem Mallappa return MEMTX_OK; 131010a83cb9SPrem Mallappa case A_EVENTQ_PROD: 131110a83cb9SPrem Mallappa *data = s->eventq.prod; 131210a83cb9SPrem Mallappa return MEMTX_OK; 131310a83cb9SPrem Mallappa case A_EVENTQ_CONS: 131410a83cb9SPrem Mallappa *data = s->eventq.cons; 131510a83cb9SPrem Mallappa return MEMTX_OK; 131610a83cb9SPrem Mallappa default: 131710a83cb9SPrem Mallappa *data = 0; 131810a83cb9SPrem Mallappa qemu_log_mask(LOG_UNIMP, 131910a83cb9SPrem Mallappa "%s unhandled 32-bit access at 0x%"PRIx64" (RAZ)\n", 132010a83cb9SPrem Mallappa __func__, offset); 132110a83cb9SPrem Mallappa return MEMTX_OK; 132210a83cb9SPrem Mallappa } 132310a83cb9SPrem Mallappa } 132410a83cb9SPrem Mallappa 132510a83cb9SPrem Mallappa static MemTxResult smmu_read_mmio(void *opaque, hwaddr offset, uint64_t *data, 132610a83cb9SPrem Mallappa unsigned size, MemTxAttrs attrs) 132710a83cb9SPrem Mallappa { 132810a83cb9SPrem Mallappa SMMUState *sys = opaque; 132910a83cb9SPrem Mallappa SMMUv3State *s = ARM_SMMUV3(sys); 133010a83cb9SPrem Mallappa MemTxResult r; 133110a83cb9SPrem Mallappa 133210a83cb9SPrem Mallappa /* CONSTRAINED UNPREDICTABLE choice to have page0/1 be exact aliases */ 133310a83cb9SPrem Mallappa offset &= ~0x10000; 133410a83cb9SPrem Mallappa 133510a83cb9SPrem Mallappa switch (size) { 133610a83cb9SPrem Mallappa case 8: 133710a83cb9SPrem Mallappa r = smmu_readll(s, offset, data, attrs); 133810a83cb9SPrem Mallappa break; 133910a83cb9SPrem Mallappa case 4: 134010a83cb9SPrem Mallappa r = smmu_readl(s, offset, data, attrs); 134110a83cb9SPrem Mallappa break; 134210a83cb9SPrem Mallappa default: 134310a83cb9SPrem Mallappa r = MEMTX_ERROR; 134410a83cb9SPrem Mallappa break; 134510a83cb9SPrem Mallappa } 134610a83cb9SPrem Mallappa 134710a83cb9SPrem Mallappa trace_smmuv3_read_mmio(offset, *data, size, r); 134810a83cb9SPrem Mallappa return r; 134910a83cb9SPrem Mallappa } 135010a83cb9SPrem Mallappa 135110a83cb9SPrem Mallappa static const MemoryRegionOps smmu_mem_ops = { 135210a83cb9SPrem Mallappa .read_with_attrs = smmu_read_mmio, 135310a83cb9SPrem Mallappa .write_with_attrs = smmu_write_mmio, 135410a83cb9SPrem Mallappa .endianness = DEVICE_LITTLE_ENDIAN, 135510a83cb9SPrem Mallappa .valid = { 135610a83cb9SPrem Mallappa .min_access_size = 4, 135710a83cb9SPrem Mallappa .max_access_size = 8, 135810a83cb9SPrem Mallappa }, 135910a83cb9SPrem Mallappa .impl = { 136010a83cb9SPrem Mallappa .min_access_size = 4, 136110a83cb9SPrem Mallappa .max_access_size = 8, 136210a83cb9SPrem Mallappa }, 136310a83cb9SPrem Mallappa }; 136410a83cb9SPrem Mallappa 136510a83cb9SPrem Mallappa static void smmu_init_irq(SMMUv3State *s, SysBusDevice *dev) 136610a83cb9SPrem Mallappa { 136710a83cb9SPrem Mallappa int i; 136810a83cb9SPrem Mallappa 136910a83cb9SPrem Mallappa for (i = 0; i < ARRAY_SIZE(s->irq); i++) { 137010a83cb9SPrem Mallappa sysbus_init_irq(dev, &s->irq[i]); 137110a83cb9SPrem Mallappa } 137210a83cb9SPrem Mallappa } 137310a83cb9SPrem Mallappa 137410a83cb9SPrem Mallappa static void smmu_reset(DeviceState *dev) 137510a83cb9SPrem Mallappa { 137610a83cb9SPrem Mallappa SMMUv3State *s = ARM_SMMUV3(dev); 137710a83cb9SPrem Mallappa SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s); 137810a83cb9SPrem Mallappa 137910a83cb9SPrem Mallappa c->parent_reset(dev); 138010a83cb9SPrem Mallappa 138110a83cb9SPrem Mallappa smmuv3_init_regs(s); 138210a83cb9SPrem Mallappa } 138310a83cb9SPrem Mallappa 138410a83cb9SPrem Mallappa static void smmu_realize(DeviceState *d, Error **errp) 138510a83cb9SPrem Mallappa { 138610a83cb9SPrem Mallappa SMMUState *sys = ARM_SMMU(d); 138710a83cb9SPrem Mallappa SMMUv3State *s = ARM_SMMUV3(sys); 138810a83cb9SPrem Mallappa SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s); 138910a83cb9SPrem Mallappa SysBusDevice *dev = SYS_BUS_DEVICE(d); 139010a83cb9SPrem Mallappa Error *local_err = NULL; 139110a83cb9SPrem Mallappa 139210a83cb9SPrem Mallappa c->parent_realize(d, &local_err); 139310a83cb9SPrem Mallappa if (local_err) { 139410a83cb9SPrem Mallappa error_propagate(errp, local_err); 139510a83cb9SPrem Mallappa return; 139610a83cb9SPrem Mallappa } 139710a83cb9SPrem Mallappa 139832cfd7f3SEric Auger qemu_mutex_init(&s->mutex); 139932cfd7f3SEric Auger 140010a83cb9SPrem Mallappa memory_region_init_io(&sys->iomem, OBJECT(s), 140110a83cb9SPrem Mallappa &smmu_mem_ops, sys, TYPE_ARM_SMMUV3, 0x20000); 140210a83cb9SPrem Mallappa 140310a83cb9SPrem Mallappa sys->mrtypename = TYPE_SMMUV3_IOMMU_MEMORY_REGION; 140410a83cb9SPrem Mallappa 140510a83cb9SPrem Mallappa sysbus_init_mmio(dev, &sys->iomem); 140610a83cb9SPrem Mallappa 140710a83cb9SPrem Mallappa smmu_init_irq(s, dev); 140810a83cb9SPrem Mallappa } 140910a83cb9SPrem Mallappa 141010a83cb9SPrem Mallappa static const VMStateDescription vmstate_smmuv3_queue = { 141110a83cb9SPrem Mallappa .name = "smmuv3_queue", 141210a83cb9SPrem Mallappa .version_id = 1, 141310a83cb9SPrem Mallappa .minimum_version_id = 1, 141410a83cb9SPrem Mallappa .fields = (VMStateField[]) { 141510a83cb9SPrem Mallappa VMSTATE_UINT64(base, SMMUQueue), 141610a83cb9SPrem Mallappa VMSTATE_UINT32(prod, SMMUQueue), 141710a83cb9SPrem Mallappa VMSTATE_UINT32(cons, SMMUQueue), 141810a83cb9SPrem Mallappa VMSTATE_UINT8(log2size, SMMUQueue), 1419758b71f7SDr. David Alan Gilbert VMSTATE_END_OF_LIST(), 142010a83cb9SPrem Mallappa }, 142110a83cb9SPrem Mallappa }; 142210a83cb9SPrem Mallappa 142310a83cb9SPrem Mallappa static const VMStateDescription vmstate_smmuv3 = { 142410a83cb9SPrem Mallappa .name = "smmuv3", 142510a83cb9SPrem Mallappa .version_id = 1, 142610a83cb9SPrem Mallappa .minimum_version_id = 1, 142710a83cb9SPrem Mallappa .fields = (VMStateField[]) { 142810a83cb9SPrem Mallappa VMSTATE_UINT32(features, SMMUv3State), 142910a83cb9SPrem Mallappa VMSTATE_UINT8(sid_size, SMMUv3State), 143010a83cb9SPrem Mallappa VMSTATE_UINT8(sid_split, SMMUv3State), 143110a83cb9SPrem Mallappa 143210a83cb9SPrem Mallappa VMSTATE_UINT32_ARRAY(cr, SMMUv3State, 3), 143310a83cb9SPrem Mallappa VMSTATE_UINT32(cr0ack, SMMUv3State), 143410a83cb9SPrem Mallappa VMSTATE_UINT32(statusr, SMMUv3State), 143510a83cb9SPrem Mallappa VMSTATE_UINT32(irq_ctrl, SMMUv3State), 143610a83cb9SPrem Mallappa VMSTATE_UINT32(gerror, SMMUv3State), 143710a83cb9SPrem Mallappa VMSTATE_UINT32(gerrorn, SMMUv3State), 143810a83cb9SPrem Mallappa VMSTATE_UINT64(gerror_irq_cfg0, SMMUv3State), 143910a83cb9SPrem Mallappa VMSTATE_UINT32(gerror_irq_cfg1, SMMUv3State), 144010a83cb9SPrem Mallappa VMSTATE_UINT32(gerror_irq_cfg2, SMMUv3State), 144110a83cb9SPrem Mallappa VMSTATE_UINT64(strtab_base, SMMUv3State), 144210a83cb9SPrem Mallappa VMSTATE_UINT32(strtab_base_cfg, SMMUv3State), 144310a83cb9SPrem Mallappa VMSTATE_UINT64(eventq_irq_cfg0, SMMUv3State), 144410a83cb9SPrem Mallappa VMSTATE_UINT32(eventq_irq_cfg1, SMMUv3State), 144510a83cb9SPrem Mallappa VMSTATE_UINT32(eventq_irq_cfg2, SMMUv3State), 144610a83cb9SPrem Mallappa 144710a83cb9SPrem Mallappa VMSTATE_STRUCT(cmdq, SMMUv3State, 0, vmstate_smmuv3_queue, SMMUQueue), 144810a83cb9SPrem Mallappa VMSTATE_STRUCT(eventq, SMMUv3State, 0, vmstate_smmuv3_queue, SMMUQueue), 144910a83cb9SPrem Mallappa 145010a83cb9SPrem Mallappa VMSTATE_END_OF_LIST(), 145110a83cb9SPrem Mallappa }, 145210a83cb9SPrem Mallappa }; 145310a83cb9SPrem Mallappa 145410a83cb9SPrem Mallappa static void smmuv3_instance_init(Object *obj) 145510a83cb9SPrem Mallappa { 145610a83cb9SPrem Mallappa /* Nothing much to do here as of now */ 145710a83cb9SPrem Mallappa } 145810a83cb9SPrem Mallappa 145910a83cb9SPrem Mallappa static void smmuv3_class_init(ObjectClass *klass, void *data) 146010a83cb9SPrem Mallappa { 146110a83cb9SPrem Mallappa DeviceClass *dc = DEVICE_CLASS(klass); 146210a83cb9SPrem Mallappa SMMUv3Class *c = ARM_SMMUV3_CLASS(klass); 146310a83cb9SPrem Mallappa 146410a83cb9SPrem Mallappa dc->vmsd = &vmstate_smmuv3; 146510a83cb9SPrem Mallappa device_class_set_parent_reset(dc, smmu_reset, &c->parent_reset); 146610a83cb9SPrem Mallappa c->parent_realize = dc->realize; 146710a83cb9SPrem Mallappa dc->realize = smmu_realize; 146810a83cb9SPrem Mallappa } 146910a83cb9SPrem Mallappa 14700d1ac82eSEric Auger static void smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, 14710d1ac82eSEric Auger IOMMUNotifierFlag old, 14720d1ac82eSEric Auger IOMMUNotifierFlag new) 14730d1ac82eSEric Auger { 1474832e4222SEric Auger SMMUDevice *sdev = container_of(iommu, SMMUDevice, iommu); 1475832e4222SEric Auger SMMUv3State *s3 = sdev->smmu; 1476832e4222SEric Auger SMMUState *s = &(s3->smmu_state); 1477832e4222SEric Auger 1478832e4222SEric Auger if (new & IOMMU_NOTIFIER_MAP) { 1479832e4222SEric Auger int bus_num = pci_bus_num(sdev->bus); 1480832e4222SEric Auger PCIDevice *pcidev = pci_find_device(sdev->bus, bus_num, sdev->devfn); 1481832e4222SEric Auger 1482832e4222SEric Auger warn_report("SMMUv3 does not support notification on MAP: " 1483832e4222SEric Auger "device %s will not function properly", pcidev->name); 1484832e4222SEric Auger } 1485832e4222SEric Auger 14860d1ac82eSEric Auger if (old == IOMMU_NOTIFIER_NONE) { 1487832e4222SEric Auger trace_smmuv3_notify_flag_add(iommu->parent_obj.name); 1488c6370441SEric Auger QLIST_INSERT_HEAD(&s->devices_with_notifiers, sdev, next); 1489c6370441SEric Auger } else if (new == IOMMU_NOTIFIER_NONE) { 1490832e4222SEric Auger trace_smmuv3_notify_flag_del(iommu->parent_obj.name); 1491c6370441SEric Auger QLIST_REMOVE(sdev, next); 14920d1ac82eSEric Auger } 14930d1ac82eSEric Auger } 14940d1ac82eSEric Auger 149510a83cb9SPrem Mallappa static void smmuv3_iommu_memory_region_class_init(ObjectClass *klass, 149610a83cb9SPrem Mallappa void *data) 149710a83cb9SPrem Mallappa { 14989bde7f06SEric Auger IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass); 14999bde7f06SEric Auger 15009bde7f06SEric Auger imrc->translate = smmuv3_translate; 15010d1ac82eSEric Auger imrc->notify_flag_changed = smmuv3_notify_flag_changed; 150210a83cb9SPrem Mallappa } 150310a83cb9SPrem Mallappa 150410a83cb9SPrem Mallappa static const TypeInfo smmuv3_type_info = { 150510a83cb9SPrem Mallappa .name = TYPE_ARM_SMMUV3, 150610a83cb9SPrem Mallappa .parent = TYPE_ARM_SMMU, 150710a83cb9SPrem Mallappa .instance_size = sizeof(SMMUv3State), 150810a83cb9SPrem Mallappa .instance_init = smmuv3_instance_init, 150910a83cb9SPrem Mallappa .class_size = sizeof(SMMUv3Class), 151010a83cb9SPrem Mallappa .class_init = smmuv3_class_init, 151110a83cb9SPrem Mallappa }; 151210a83cb9SPrem Mallappa 151310a83cb9SPrem Mallappa static const TypeInfo smmuv3_iommu_memory_region_info = { 151410a83cb9SPrem Mallappa .parent = TYPE_IOMMU_MEMORY_REGION, 151510a83cb9SPrem Mallappa .name = TYPE_SMMUV3_IOMMU_MEMORY_REGION, 151610a83cb9SPrem Mallappa .class_init = smmuv3_iommu_memory_region_class_init, 151710a83cb9SPrem Mallappa }; 151810a83cb9SPrem Mallappa 151910a83cb9SPrem Mallappa static void smmuv3_register_types(void) 152010a83cb9SPrem Mallappa { 152110a83cb9SPrem Mallappa type_register(&smmuv3_type_info); 152210a83cb9SPrem Mallappa type_register(&smmuv3_iommu_memory_region_info); 152310a83cb9SPrem Mallappa } 152410a83cb9SPrem Mallappa 152510a83cb9SPrem Mallappa type_init(smmuv3_register_types) 152610a83cb9SPrem Mallappa 1527