110a83cb9SPrem Mallappa /* 210a83cb9SPrem Mallappa * Copyright (C) 2014-2016 Broadcom Corporation 310a83cb9SPrem Mallappa * Copyright (c) 2017 Red Hat, Inc. 410a83cb9SPrem Mallappa * Written by Prem Mallappa, Eric Auger 510a83cb9SPrem Mallappa * 610a83cb9SPrem Mallappa * This program is free software; you can redistribute it and/or modify 710a83cb9SPrem Mallappa * it under the terms of the GNU General Public License version 2 as 810a83cb9SPrem Mallappa * published by the Free Software Foundation. 910a83cb9SPrem Mallappa * 1010a83cb9SPrem Mallappa * This program is distributed in the hope that it will be useful, 1110a83cb9SPrem Mallappa * but WITHOUT ANY WARRANTY; without even the implied warranty of 1210a83cb9SPrem Mallappa * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1310a83cb9SPrem Mallappa * GNU General Public License for more details. 1410a83cb9SPrem Mallappa * 1510a83cb9SPrem Mallappa * You should have received a copy of the GNU General Public License along 1610a83cb9SPrem Mallappa * with this program; if not, see <http://www.gnu.org/licenses/>. 1710a83cb9SPrem Mallappa */ 1810a83cb9SPrem Mallappa 1910a83cb9SPrem Mallappa #include "qemu/osdep.h" 2064552b6bSMarkus Armbruster #include "hw/irq.h" 2110a83cb9SPrem Mallappa #include "hw/sysbus.h" 22d6454270SMarkus Armbruster #include "migration/vmstate.h" 2310a83cb9SPrem Mallappa #include "hw/qdev-core.h" 2410a83cb9SPrem Mallappa #include "hw/pci/pci.h" 2510a83cb9SPrem Mallappa #include "exec/address-spaces.h" 269122bea9SJia He #include "cpu.h" 2710a83cb9SPrem Mallappa #include "trace.h" 2810a83cb9SPrem Mallappa #include "qemu/log.h" 2910a83cb9SPrem Mallappa #include "qemu/error-report.h" 3010a83cb9SPrem Mallappa #include "qapi/error.h" 3110a83cb9SPrem Mallappa 3210a83cb9SPrem Mallappa #include "hw/arm/smmuv3.h" 3310a83cb9SPrem Mallappa #include "smmuv3-internal.h" 3410a83cb9SPrem Mallappa 356a736033SEric Auger /** 366a736033SEric Auger * smmuv3_trigger_irq - pulse @irq if enabled and update 376a736033SEric Auger * GERROR register in case of GERROR interrupt 386a736033SEric Auger * 396a736033SEric Auger * @irq: irq type 406a736033SEric Auger * @gerror_mask: mask of gerrors to toggle (relevant if @irq is GERROR) 416a736033SEric Auger */ 42fae4be38SEric Auger static void smmuv3_trigger_irq(SMMUv3State *s, SMMUIrq irq, 43fae4be38SEric Auger uint32_t gerror_mask) 446a736033SEric Auger { 456a736033SEric Auger 466a736033SEric Auger bool pulse = false; 476a736033SEric Auger 486a736033SEric Auger switch (irq) { 496a736033SEric Auger case SMMU_IRQ_EVTQ: 506a736033SEric Auger pulse = smmuv3_eventq_irq_enabled(s); 516a736033SEric Auger break; 526a736033SEric Auger case SMMU_IRQ_PRIQ: 536a736033SEric Auger qemu_log_mask(LOG_UNIMP, "PRI not yet supported\n"); 546a736033SEric Auger break; 556a736033SEric Auger case SMMU_IRQ_CMD_SYNC: 566a736033SEric Auger pulse = true; 576a736033SEric Auger break; 586a736033SEric Auger case SMMU_IRQ_GERROR: 596a736033SEric Auger { 606a736033SEric Auger uint32_t pending = s->gerror ^ s->gerrorn; 616a736033SEric Auger uint32_t new_gerrors = ~pending & gerror_mask; 626a736033SEric Auger 636a736033SEric Auger if (!new_gerrors) { 646a736033SEric Auger /* only toggle non pending errors */ 656a736033SEric Auger return; 666a736033SEric Auger } 676a736033SEric Auger s->gerror ^= new_gerrors; 686a736033SEric Auger trace_smmuv3_write_gerror(new_gerrors, s->gerror); 696a736033SEric Auger 706a736033SEric Auger pulse = smmuv3_gerror_irq_enabled(s); 716a736033SEric Auger break; 726a736033SEric Auger } 736a736033SEric Auger } 746a736033SEric Auger if (pulse) { 756a736033SEric Auger trace_smmuv3_trigger_irq(irq); 766a736033SEric Auger qemu_irq_pulse(s->irq[irq]); 776a736033SEric Auger } 786a736033SEric Auger } 796a736033SEric Auger 80fae4be38SEric Auger static void smmuv3_write_gerrorn(SMMUv3State *s, uint32_t new_gerrorn) 816a736033SEric Auger { 826a736033SEric Auger uint32_t pending = s->gerror ^ s->gerrorn; 836a736033SEric Auger uint32_t toggled = s->gerrorn ^ new_gerrorn; 846a736033SEric Auger 856a736033SEric Auger if (toggled & ~pending) { 866a736033SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 876a736033SEric Auger "guest toggles non pending errors = 0x%x\n", 886a736033SEric Auger toggled & ~pending); 896a736033SEric Auger } 906a736033SEric Auger 916a736033SEric Auger /* 926a736033SEric Auger * We do not raise any error in case guest toggles bits corresponding 936a736033SEric Auger * to not active IRQs (CONSTRAINED UNPREDICTABLE) 946a736033SEric Auger */ 956a736033SEric Auger s->gerrorn = new_gerrorn; 966a736033SEric Auger 976a736033SEric Auger trace_smmuv3_write_gerrorn(toggled & pending, s->gerrorn); 986a736033SEric Auger } 996a736033SEric Auger 100dadd1a08SEric Auger static inline MemTxResult queue_read(SMMUQueue *q, void *data) 101dadd1a08SEric Auger { 102dadd1a08SEric Auger dma_addr_t addr = Q_CONS_ENTRY(q); 103dadd1a08SEric Auger 104dadd1a08SEric Auger return dma_memory_read(&address_space_memory, addr, data, q->entry_size); 105dadd1a08SEric Auger } 106dadd1a08SEric Auger 107dadd1a08SEric Auger static MemTxResult queue_write(SMMUQueue *q, void *data) 108dadd1a08SEric Auger { 109dadd1a08SEric Auger dma_addr_t addr = Q_PROD_ENTRY(q); 110dadd1a08SEric Auger MemTxResult ret; 111dadd1a08SEric Auger 112dadd1a08SEric Auger ret = dma_memory_write(&address_space_memory, addr, data, q->entry_size); 113dadd1a08SEric Auger if (ret != MEMTX_OK) { 114dadd1a08SEric Auger return ret; 115dadd1a08SEric Auger } 116dadd1a08SEric Auger 117dadd1a08SEric Auger queue_prod_incr(q); 118dadd1a08SEric Auger return MEMTX_OK; 119dadd1a08SEric Auger } 120dadd1a08SEric Auger 121bb981004SEric Auger static MemTxResult smmuv3_write_eventq(SMMUv3State *s, Evt *evt) 122dadd1a08SEric Auger { 123dadd1a08SEric Auger SMMUQueue *q = &s->eventq; 124bb981004SEric Auger MemTxResult r; 125bb981004SEric Auger 126bb981004SEric Auger if (!smmuv3_eventq_enabled(s)) { 127bb981004SEric Auger return MEMTX_ERROR; 128bb981004SEric Auger } 129bb981004SEric Auger 130bb981004SEric Auger if (smmuv3_q_full(q)) { 131bb981004SEric Auger return MEMTX_ERROR; 132bb981004SEric Auger } 133bb981004SEric Auger 134bb981004SEric Auger r = queue_write(q, evt); 135bb981004SEric Auger if (r != MEMTX_OK) { 136bb981004SEric Auger return r; 137bb981004SEric Auger } 138bb981004SEric Auger 1399f4d2a13SEric Auger if (!smmuv3_q_empty(q)) { 140bb981004SEric Auger smmuv3_trigger_irq(s, SMMU_IRQ_EVTQ, 0); 141bb981004SEric Auger } 142bb981004SEric Auger return MEMTX_OK; 143bb981004SEric Auger } 144bb981004SEric Auger 145bb981004SEric Auger void smmuv3_record_event(SMMUv3State *s, SMMUEventInfo *info) 146bb981004SEric Auger { 14724af32e0SEric Auger Evt evt = {}; 148bb981004SEric Auger MemTxResult r; 149dadd1a08SEric Auger 150dadd1a08SEric Auger if (!smmuv3_eventq_enabled(s)) { 151dadd1a08SEric Auger return; 152dadd1a08SEric Auger } 153dadd1a08SEric Auger 154bb981004SEric Auger EVT_SET_TYPE(&evt, info->type); 155bb981004SEric Auger EVT_SET_SID(&evt, info->sid); 156bb981004SEric Auger 157bb981004SEric Auger switch (info->type) { 1589122bea9SJia He case SMMU_EVT_NONE: 159dadd1a08SEric Auger return; 160bb981004SEric Auger case SMMU_EVT_F_UUT: 161bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_uut.ssid); 162bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_uut.ssv); 163bb981004SEric Auger EVT_SET_ADDR(&evt, info->u.f_uut.addr); 164bb981004SEric Auger EVT_SET_RNW(&evt, info->u.f_uut.rnw); 165bb981004SEric Auger EVT_SET_PNU(&evt, info->u.f_uut.pnu); 166bb981004SEric Auger EVT_SET_IND(&evt, info->u.f_uut.ind); 167bb981004SEric Auger break; 168bb981004SEric Auger case SMMU_EVT_C_BAD_STREAMID: 169bb981004SEric Auger EVT_SET_SSID(&evt, info->u.c_bad_streamid.ssid); 170bb981004SEric Auger EVT_SET_SSV(&evt, info->u.c_bad_streamid.ssv); 171bb981004SEric Auger break; 172bb981004SEric Auger case SMMU_EVT_F_STE_FETCH: 173bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_ste_fetch.ssid); 174bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_ste_fetch.ssv); 175b255cafbSSimon Veith EVT_SET_ADDR2(&evt, info->u.f_ste_fetch.addr); 176bb981004SEric Auger break; 177bb981004SEric Auger case SMMU_EVT_C_BAD_STE: 178bb981004SEric Auger EVT_SET_SSID(&evt, info->u.c_bad_ste.ssid); 179bb981004SEric Auger EVT_SET_SSV(&evt, info->u.c_bad_ste.ssv); 180bb981004SEric Auger break; 181bb981004SEric Auger case SMMU_EVT_F_STREAM_DISABLED: 182bb981004SEric Auger break; 183bb981004SEric Auger case SMMU_EVT_F_TRANS_FORBIDDEN: 184bb981004SEric Auger EVT_SET_ADDR(&evt, info->u.f_transl_forbidden.addr); 185bb981004SEric Auger EVT_SET_RNW(&evt, info->u.f_transl_forbidden.rnw); 186bb981004SEric Auger break; 187bb981004SEric Auger case SMMU_EVT_C_BAD_SUBSTREAMID: 188bb981004SEric Auger EVT_SET_SSID(&evt, info->u.c_bad_substream.ssid); 189bb981004SEric Auger break; 190bb981004SEric Auger case SMMU_EVT_F_CD_FETCH: 191bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_cd_fetch.ssid); 192bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_cd_fetch.ssv); 193bb981004SEric Auger EVT_SET_ADDR(&evt, info->u.f_cd_fetch.addr); 194bb981004SEric Auger break; 195bb981004SEric Auger case SMMU_EVT_C_BAD_CD: 196bb981004SEric Auger EVT_SET_SSID(&evt, info->u.c_bad_cd.ssid); 197bb981004SEric Auger EVT_SET_SSV(&evt, info->u.c_bad_cd.ssv); 198bb981004SEric Auger break; 199bb981004SEric Auger case SMMU_EVT_F_WALK_EABT: 200bb981004SEric Auger case SMMU_EVT_F_TRANSLATION: 201bb981004SEric Auger case SMMU_EVT_F_ADDR_SIZE: 202bb981004SEric Auger case SMMU_EVT_F_ACCESS: 203bb981004SEric Auger case SMMU_EVT_F_PERMISSION: 204bb981004SEric Auger EVT_SET_STALL(&evt, info->u.f_walk_eabt.stall); 205bb981004SEric Auger EVT_SET_STAG(&evt, info->u.f_walk_eabt.stag); 206bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_walk_eabt.ssid); 207bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_walk_eabt.ssv); 208bb981004SEric Auger EVT_SET_S2(&evt, info->u.f_walk_eabt.s2); 209bb981004SEric Auger EVT_SET_ADDR(&evt, info->u.f_walk_eabt.addr); 210bb981004SEric Auger EVT_SET_RNW(&evt, info->u.f_walk_eabt.rnw); 211bb981004SEric Auger EVT_SET_PNU(&evt, info->u.f_walk_eabt.pnu); 212bb981004SEric Auger EVT_SET_IND(&evt, info->u.f_walk_eabt.ind); 213bb981004SEric Auger EVT_SET_CLASS(&evt, info->u.f_walk_eabt.class); 214bb981004SEric Auger EVT_SET_ADDR2(&evt, info->u.f_walk_eabt.addr2); 215bb981004SEric Auger break; 216bb981004SEric Auger case SMMU_EVT_F_CFG_CONFLICT: 217bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_cfg_conflict.ssid); 218bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_cfg_conflict.ssv); 219bb981004SEric Auger break; 220bb981004SEric Auger /* rest is not implemented */ 221bb981004SEric Auger case SMMU_EVT_F_BAD_ATS_TREQ: 222bb981004SEric Auger case SMMU_EVT_F_TLB_CONFLICT: 223bb981004SEric Auger case SMMU_EVT_E_PAGE_REQ: 224bb981004SEric Auger default: 225bb981004SEric Auger g_assert_not_reached(); 226dadd1a08SEric Auger } 227dadd1a08SEric Auger 228bb981004SEric Auger trace_smmuv3_record_event(smmu_event_string(info->type), info->sid); 229bb981004SEric Auger r = smmuv3_write_eventq(s, &evt); 230bb981004SEric Auger if (r != MEMTX_OK) { 231bb981004SEric Auger smmuv3_trigger_irq(s, SMMU_IRQ_GERROR, R_GERROR_EVENTQ_ABT_ERR_MASK); 232dadd1a08SEric Auger } 233bb981004SEric Auger info->recorded = true; 234dadd1a08SEric Auger } 235dadd1a08SEric Auger 23610a83cb9SPrem Mallappa static void smmuv3_init_regs(SMMUv3State *s) 23710a83cb9SPrem Mallappa { 23810a83cb9SPrem Mallappa /** 23910a83cb9SPrem Mallappa * IDR0: stage1 only, AArch64 only, coherent access, 16b ASID, 24010a83cb9SPrem Mallappa * multi-level stream table 24110a83cb9SPrem Mallappa */ 24210a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, S1P, 1); /* stage 1 supported */ 24310a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTF, 2); /* AArch64 PTW only */ 24410a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, COHACC, 1); /* IO coherent */ 24510a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, ASID16, 1); /* 16-bit ASID */ 24610a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTENDIAN, 2); /* little endian */ 24710a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, STALL_MODEL, 1); /* No stall */ 24810a83cb9SPrem Mallappa /* terminated transaction will always be aborted/error returned */ 24910a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TERM_MODEL, 1); 25010a83cb9SPrem Mallappa /* 2-level stream table supported */ 25110a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, STLEVEL, 1); 25210a83cb9SPrem Mallappa 25310a83cb9SPrem Mallappa s->idr[1] = FIELD_DP32(s->idr[1], IDR1, SIDSIZE, SMMU_IDR1_SIDSIZE); 25410a83cb9SPrem Mallappa s->idr[1] = FIELD_DP32(s->idr[1], IDR1, EVENTQS, SMMU_EVENTQS); 25510a83cb9SPrem Mallappa s->idr[1] = FIELD_DP32(s->idr[1], IDR1, CMDQS, SMMU_CMDQS); 25610a83cb9SPrem Mallappa 25710a83cb9SPrem Mallappa /* 4K and 64K granule support */ 25810a83cb9SPrem Mallappa s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN4K, 1); 25910a83cb9SPrem Mallappa s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN64K, 1); 26010a83cb9SPrem Mallappa s->idr[5] = FIELD_DP32(s->idr[5], IDR5, OAS, SMMU_IDR5_OAS); /* 44 bits */ 26110a83cb9SPrem Mallappa 26210a83cb9SPrem Mallappa s->cmdq.base = deposit64(s->cmdq.base, 0, 5, SMMU_CMDQS); 26310a83cb9SPrem Mallappa s->cmdq.prod = 0; 26410a83cb9SPrem Mallappa s->cmdq.cons = 0; 26510a83cb9SPrem Mallappa s->cmdq.entry_size = sizeof(struct Cmd); 26610a83cb9SPrem Mallappa s->eventq.base = deposit64(s->eventq.base, 0, 5, SMMU_EVENTQS); 26710a83cb9SPrem Mallappa s->eventq.prod = 0; 26810a83cb9SPrem Mallappa s->eventq.cons = 0; 26910a83cb9SPrem Mallappa s->eventq.entry_size = sizeof(struct Evt); 27010a83cb9SPrem Mallappa 27110a83cb9SPrem Mallappa s->features = 0; 27210a83cb9SPrem Mallappa s->sid_split = 0; 27310a83cb9SPrem Mallappa } 27410a83cb9SPrem Mallappa 2759bde7f06SEric Auger static int smmu_get_ste(SMMUv3State *s, dma_addr_t addr, STE *buf, 2769bde7f06SEric Auger SMMUEventInfo *event) 2779bde7f06SEric Auger { 2789bde7f06SEric Auger int ret; 2799bde7f06SEric Auger 2809bde7f06SEric Auger trace_smmuv3_get_ste(addr); 2819bde7f06SEric Auger /* TODO: guarantee 64-bit single-copy atomicity */ 28218610bfdSPhilippe Mathieu-Daudé ret = dma_memory_read(&address_space_memory, addr, buf, sizeof(*buf)); 2839bde7f06SEric Auger if (ret != MEMTX_OK) { 2849bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 2859bde7f06SEric Auger "Cannot fetch pte at address=0x%"PRIx64"\n", addr); 2869bde7f06SEric Auger event->type = SMMU_EVT_F_STE_FETCH; 2879bde7f06SEric Auger event->u.f_ste_fetch.addr = addr; 2889bde7f06SEric Auger return -EINVAL; 2899bde7f06SEric Auger } 2909bde7f06SEric Auger return 0; 2919bde7f06SEric Auger 2929bde7f06SEric Auger } 2939bde7f06SEric Auger 2949bde7f06SEric Auger /* @ssid > 0 not supported yet */ 2959bde7f06SEric Auger static int smmu_get_cd(SMMUv3State *s, STE *ste, uint32_t ssid, 2969bde7f06SEric Auger CD *buf, SMMUEventInfo *event) 2979bde7f06SEric Auger { 2989bde7f06SEric Auger dma_addr_t addr = STE_CTXPTR(ste); 2999bde7f06SEric Auger int ret; 3009bde7f06SEric Auger 3019bde7f06SEric Auger trace_smmuv3_get_cd(addr); 3029bde7f06SEric Auger /* TODO: guarantee 64-bit single-copy atomicity */ 30318610bfdSPhilippe Mathieu-Daudé ret = dma_memory_read(&address_space_memory, addr, buf, sizeof(*buf)); 3049bde7f06SEric Auger if (ret != MEMTX_OK) { 3059bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 3069bde7f06SEric Auger "Cannot fetch pte at address=0x%"PRIx64"\n", addr); 3079bde7f06SEric Auger event->type = SMMU_EVT_F_CD_FETCH; 3089bde7f06SEric Auger event->u.f_ste_fetch.addr = addr; 3099bde7f06SEric Auger return -EINVAL; 3109bde7f06SEric Auger } 3119bde7f06SEric Auger return 0; 3129bde7f06SEric Auger } 3139bde7f06SEric Auger 3149122bea9SJia He /* Returns < 0 in case of invalid STE, 0 otherwise */ 3159bde7f06SEric Auger static int decode_ste(SMMUv3State *s, SMMUTransCfg *cfg, 3169bde7f06SEric Auger STE *ste, SMMUEventInfo *event) 3179bde7f06SEric Auger { 3189bde7f06SEric Auger uint32_t config; 3199bde7f06SEric Auger 3209bde7f06SEric Auger if (!STE_VALID(ste)) { 3213499ec08SEric Auger if (!event->inval_ste_allowed) { 32251b6d368SEric Auger qemu_log_mask(LOG_GUEST_ERROR, "invalid STE\n"); 3233499ec08SEric Auger } 3249bde7f06SEric Auger goto bad_ste; 3259bde7f06SEric Auger } 3269bde7f06SEric Auger 3279bde7f06SEric Auger config = STE_CONFIG(ste); 3289bde7f06SEric Auger 3299bde7f06SEric Auger if (STE_CFG_ABORT(config)) { 3309122bea9SJia He cfg->aborted = true; 3319122bea9SJia He return 0; 3329bde7f06SEric Auger } 3339bde7f06SEric Auger 3349bde7f06SEric Auger if (STE_CFG_BYPASS(config)) { 3359bde7f06SEric Auger cfg->bypassed = true; 3369122bea9SJia He return 0; 3379bde7f06SEric Auger } 3389bde7f06SEric Auger 3399bde7f06SEric Auger if (STE_CFG_S2_ENABLED(config)) { 3409bde7f06SEric Auger qemu_log_mask(LOG_UNIMP, "SMMUv3 does not support stage 2 yet\n"); 3419bde7f06SEric Auger goto bad_ste; 3429bde7f06SEric Auger } 3439bde7f06SEric Auger 3449bde7f06SEric Auger if (STE_S1CDMAX(ste) != 0) { 3459bde7f06SEric Auger qemu_log_mask(LOG_UNIMP, 3469bde7f06SEric Auger "SMMUv3 does not support multiple context descriptors yet\n"); 3479bde7f06SEric Auger goto bad_ste; 3489bde7f06SEric Auger } 3499bde7f06SEric Auger 3509bde7f06SEric Auger if (STE_S1STALLD(ste)) { 3519bde7f06SEric Auger qemu_log_mask(LOG_UNIMP, 3529bde7f06SEric Auger "SMMUv3 S1 stalling fault model not allowed yet\n"); 3539bde7f06SEric Auger goto bad_ste; 3549bde7f06SEric Auger } 3559bde7f06SEric Auger return 0; 3569bde7f06SEric Auger 3579bde7f06SEric Auger bad_ste: 3589bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_STE; 3599bde7f06SEric Auger return -EINVAL; 3609bde7f06SEric Auger } 3619bde7f06SEric Auger 3629bde7f06SEric Auger /** 3639bde7f06SEric Auger * smmu_find_ste - Return the stream table entry associated 3649bde7f06SEric Auger * to the sid 3659bde7f06SEric Auger * 3669bde7f06SEric Auger * @s: smmuv3 handle 3679bde7f06SEric Auger * @sid: stream ID 3689bde7f06SEric Auger * @ste: returned stream table entry 3699bde7f06SEric Auger * @event: handle to an event info 3709bde7f06SEric Auger * 3719bde7f06SEric Auger * Supports linear and 2-level stream table 3729bde7f06SEric Auger * Return 0 on success, -EINVAL otherwise 3739bde7f06SEric Auger */ 3749bde7f06SEric Auger static int smmu_find_ste(SMMUv3State *s, uint32_t sid, STE *ste, 3759bde7f06SEric Auger SMMUEventInfo *event) 3769bde7f06SEric Auger { 37741678c33SSimon Veith dma_addr_t addr, strtab_base; 37805ff2fb8SSimon Veith uint32_t log2size; 37941678c33SSimon Veith int strtab_size_shift; 3809bde7f06SEric Auger int ret; 3819bde7f06SEric Auger 3829bde7f06SEric Auger trace_smmuv3_find_ste(sid, s->features, s->sid_split); 38305ff2fb8SSimon Veith log2size = FIELD_EX32(s->strtab_base_cfg, STRTAB_BASE_CFG, LOG2SIZE); 38405ff2fb8SSimon Veith /* 38505ff2fb8SSimon Veith * Check SID range against both guest-configured and implementation limits 38605ff2fb8SSimon Veith */ 38705ff2fb8SSimon Veith if (sid >= (1 << MIN(log2size, SMMU_IDR1_SIDSIZE))) { 3889bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_STREAMID; 3899bde7f06SEric Auger return -EINVAL; 3909bde7f06SEric Auger } 3919bde7f06SEric Auger if (s->features & SMMU_FEATURE_2LVL_STE) { 3929bde7f06SEric Auger int l1_ste_offset, l2_ste_offset, max_l2_ste, span; 39341678c33SSimon Veith dma_addr_t l1ptr, l2ptr; 3949bde7f06SEric Auger STEDesc l1std; 3959bde7f06SEric Auger 39641678c33SSimon Veith /* 39741678c33SSimon Veith * Align strtab base address to table size. For this purpose, assume it 39841678c33SSimon Veith * is not bounded by SMMU_IDR1_SIDSIZE. 39941678c33SSimon Veith */ 40041678c33SSimon Veith strtab_size_shift = MAX(5, (int)log2size - s->sid_split - 1 + 3); 40141678c33SSimon Veith strtab_base = s->strtab_base & SMMU_BASE_ADDR_MASK & 40241678c33SSimon Veith ~MAKE_64BIT_MASK(0, strtab_size_shift); 4039bde7f06SEric Auger l1_ste_offset = sid >> s->sid_split; 4049bde7f06SEric Auger l2_ste_offset = sid & ((1 << s->sid_split) - 1); 4059bde7f06SEric Auger l1ptr = (dma_addr_t)(strtab_base + l1_ste_offset * sizeof(l1std)); 4069bde7f06SEric Auger /* TODO: guarantee 64-bit single-copy atomicity */ 40718610bfdSPhilippe Mathieu-Daudé ret = dma_memory_read(&address_space_memory, l1ptr, &l1std, 40818610bfdSPhilippe Mathieu-Daudé sizeof(l1std)); 4099bde7f06SEric Auger if (ret != MEMTX_OK) { 4109bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 4119bde7f06SEric Auger "Could not read L1PTR at 0X%"PRIx64"\n", l1ptr); 4129bde7f06SEric Auger event->type = SMMU_EVT_F_STE_FETCH; 4139bde7f06SEric Auger event->u.f_ste_fetch.addr = l1ptr; 4149bde7f06SEric Auger return -EINVAL; 4159bde7f06SEric Auger } 4169bde7f06SEric Auger 4179bde7f06SEric Auger span = L1STD_SPAN(&l1std); 4189bde7f06SEric Auger 4199bde7f06SEric Auger if (!span) { 4209bde7f06SEric Auger /* l2ptr is not valid */ 4213499ec08SEric Auger if (!event->inval_ste_allowed) { 4229bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 4239bde7f06SEric Auger "invalid sid=%d (L1STD span=0)\n", sid); 4243499ec08SEric Auger } 4259bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_STREAMID; 4269bde7f06SEric Auger return -EINVAL; 4279bde7f06SEric Auger } 4289bde7f06SEric Auger max_l2_ste = (1 << span) - 1; 4299bde7f06SEric Auger l2ptr = l1std_l2ptr(&l1std); 4309bde7f06SEric Auger trace_smmuv3_find_ste_2lvl(s->strtab_base, l1ptr, l1_ste_offset, 4319bde7f06SEric Auger l2ptr, l2_ste_offset, max_l2_ste); 4329bde7f06SEric Auger if (l2_ste_offset > max_l2_ste) { 4339bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 4349bde7f06SEric Auger "l2_ste_offset=%d > max_l2_ste=%d\n", 4359bde7f06SEric Auger l2_ste_offset, max_l2_ste); 4369bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_STE; 4379bde7f06SEric Auger return -EINVAL; 4389bde7f06SEric Auger } 4399bde7f06SEric Auger addr = l2ptr + l2_ste_offset * sizeof(*ste); 4409bde7f06SEric Auger } else { 44141678c33SSimon Veith strtab_size_shift = log2size + 5; 44241678c33SSimon Veith strtab_base = s->strtab_base & SMMU_BASE_ADDR_MASK & 44341678c33SSimon Veith ~MAKE_64BIT_MASK(0, strtab_size_shift); 44441678c33SSimon Veith addr = strtab_base + sid * sizeof(*ste); 4459bde7f06SEric Auger } 4469bde7f06SEric Auger 4479bde7f06SEric Auger if (smmu_get_ste(s, addr, ste, event)) { 4489bde7f06SEric Auger return -EINVAL; 4499bde7f06SEric Auger } 4509bde7f06SEric Auger 4519bde7f06SEric Auger return 0; 4529bde7f06SEric Auger } 4539bde7f06SEric Auger 4549bde7f06SEric Auger static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event) 4559bde7f06SEric Auger { 4569bde7f06SEric Auger int ret = -EINVAL; 4579bde7f06SEric Auger int i; 4589bde7f06SEric Auger 4599bde7f06SEric Auger if (!CD_VALID(cd) || !CD_AARCH64(cd)) { 4609bde7f06SEric Auger goto bad_cd; 4619bde7f06SEric Auger } 4629bde7f06SEric Auger if (!CD_A(cd)) { 4639bde7f06SEric Auger goto bad_cd; /* SMMU_IDR0.TERM_MODEL == 1 */ 4649bde7f06SEric Auger } 4659bde7f06SEric Auger if (CD_S(cd)) { 4669bde7f06SEric Auger goto bad_cd; /* !STE_SECURE && SMMU_IDR0.STALL_MODEL == 1 */ 4679bde7f06SEric Auger } 4689bde7f06SEric Auger if (CD_HA(cd) || CD_HD(cd)) { 4699bde7f06SEric Auger goto bad_cd; /* HTTU = 0 */ 4709bde7f06SEric Auger } 4719bde7f06SEric Auger 4729bde7f06SEric Auger /* we support only those at the moment */ 4739bde7f06SEric Auger cfg->aa64 = true; 4749bde7f06SEric Auger cfg->stage = 1; 4759bde7f06SEric Auger 4769bde7f06SEric Auger cfg->oas = oas2bits(CD_IPS(cd)); 4779bde7f06SEric Auger cfg->oas = MIN(oas2bits(SMMU_IDR5_OAS), cfg->oas); 4789bde7f06SEric Auger cfg->tbi = CD_TBI(cd); 4799bde7f06SEric Auger cfg->asid = CD_ASID(cd); 4809bde7f06SEric Auger 4819bde7f06SEric Auger trace_smmuv3_decode_cd(cfg->oas); 4829bde7f06SEric Auger 4839bde7f06SEric Auger /* decode data dependent on TT */ 4849bde7f06SEric Auger for (i = 0; i <= 1; i++) { 4859bde7f06SEric Auger int tg, tsz; 4869bde7f06SEric Auger SMMUTransTableInfo *tt = &cfg->tt[i]; 4879bde7f06SEric Auger 4889bde7f06SEric Auger cfg->tt[i].disabled = CD_EPD(cd, i); 4899bde7f06SEric Auger if (cfg->tt[i].disabled) { 4909bde7f06SEric Auger continue; 4919bde7f06SEric Auger } 4929bde7f06SEric Auger 4939bde7f06SEric Auger tsz = CD_TSZ(cd, i); 4949bde7f06SEric Auger if (tsz < 16 || tsz > 39) { 4959bde7f06SEric Auger goto bad_cd; 4969bde7f06SEric Auger } 4979bde7f06SEric Auger 4989bde7f06SEric Auger tg = CD_TG(cd, i); 4999bde7f06SEric Auger tt->granule_sz = tg2granule(tg, i); 5009bde7f06SEric Auger if ((tt->granule_sz != 12 && tt->granule_sz != 16) || CD_ENDI(cd)) { 5019bde7f06SEric Auger goto bad_cd; 5029bde7f06SEric Auger } 5039bde7f06SEric Auger 5049bde7f06SEric Auger tt->tsz = tsz; 5059bde7f06SEric Auger tt->ttb = CD_TTB(cd, i); 5069bde7f06SEric Auger if (tt->ttb & ~(MAKE_64BIT_MASK(0, cfg->oas))) { 5079bde7f06SEric Auger goto bad_cd; 5089bde7f06SEric Auger } 5099bde7f06SEric Auger trace_smmuv3_decode_cd_tt(i, tt->tsz, tt->ttb, tt->granule_sz); 5109bde7f06SEric Auger } 5119bde7f06SEric Auger 5129bde7f06SEric Auger event->record_trans_faults = CD_R(cd); 5139bde7f06SEric Auger 5149bde7f06SEric Auger return 0; 5159bde7f06SEric Auger 5169bde7f06SEric Auger bad_cd: 5179bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_CD; 5189bde7f06SEric Auger return ret; 5199bde7f06SEric Auger } 5209bde7f06SEric Auger 5219bde7f06SEric Auger /** 5229bde7f06SEric Auger * smmuv3_decode_config - Prepare the translation configuration 5239bde7f06SEric Auger * for the @mr iommu region 5249bde7f06SEric Auger * @mr: iommu memory region the translation config must be prepared for 5259bde7f06SEric Auger * @cfg: output translation configuration which is populated through 5269bde7f06SEric Auger * the different configuration decoding steps 5279bde7f06SEric Auger * @event: must be zero'ed by the caller 5289bde7f06SEric Auger * 5299122bea9SJia He * return < 0 in case of config decoding error (@event is filled 5309bde7f06SEric Auger * accordingly). Return 0 otherwise. 5319bde7f06SEric Auger */ 5329bde7f06SEric Auger static int smmuv3_decode_config(IOMMUMemoryRegion *mr, SMMUTransCfg *cfg, 5339bde7f06SEric Auger SMMUEventInfo *event) 5349bde7f06SEric Auger { 5359bde7f06SEric Auger SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu); 5369bde7f06SEric Auger uint32_t sid = smmu_get_sid(sdev); 5379bde7f06SEric Auger SMMUv3State *s = sdev->smmu; 5389122bea9SJia He int ret; 5399bde7f06SEric Auger STE ste; 5409bde7f06SEric Auger CD cd; 5419bde7f06SEric Auger 5429122bea9SJia He ret = smmu_find_ste(s, sid, &ste, event); 5439122bea9SJia He if (ret) { 5449bde7f06SEric Auger return ret; 5459bde7f06SEric Auger } 5469bde7f06SEric Auger 5479122bea9SJia He ret = decode_ste(s, cfg, &ste, event); 5489122bea9SJia He if (ret) { 5499bde7f06SEric Auger return ret; 5509bde7f06SEric Auger } 5519bde7f06SEric Auger 5529122bea9SJia He if (cfg->aborted || cfg->bypassed) { 5539122bea9SJia He return 0; 5549122bea9SJia He } 5559122bea9SJia He 5569122bea9SJia He ret = smmu_get_cd(s, &ste, 0 /* ssid */, &cd, event); 5579122bea9SJia He if (ret) { 5589bde7f06SEric Auger return ret; 5599bde7f06SEric Auger } 5609bde7f06SEric Auger 5619bde7f06SEric Auger return decode_cd(cfg, &cd, event); 5629bde7f06SEric Auger } 5639bde7f06SEric Auger 56432cfd7f3SEric Auger /** 56532cfd7f3SEric Auger * smmuv3_get_config - Look up for a cached copy of configuration data for 56632cfd7f3SEric Auger * @sdev and on cache miss performs a configuration structure decoding from 56732cfd7f3SEric Auger * guest RAM. 56832cfd7f3SEric Auger * 56932cfd7f3SEric Auger * @sdev: SMMUDevice handle 57032cfd7f3SEric Auger * @event: output event info 57132cfd7f3SEric Auger * 57232cfd7f3SEric Auger * The configuration cache contains data resulting from both STE and CD 57332cfd7f3SEric Auger * decoding under the form of an SMMUTransCfg struct. The hash table is indexed 57432cfd7f3SEric Auger * by the SMMUDevice handle. 57532cfd7f3SEric Auger */ 57632cfd7f3SEric Auger static SMMUTransCfg *smmuv3_get_config(SMMUDevice *sdev, SMMUEventInfo *event) 57732cfd7f3SEric Auger { 57832cfd7f3SEric Auger SMMUv3State *s = sdev->smmu; 57932cfd7f3SEric Auger SMMUState *bc = &s->smmu_state; 58032cfd7f3SEric Auger SMMUTransCfg *cfg; 58132cfd7f3SEric Auger 58232cfd7f3SEric Auger cfg = g_hash_table_lookup(bc->configs, sdev); 58332cfd7f3SEric Auger if (cfg) { 58432cfd7f3SEric Auger sdev->cfg_cache_hits++; 58532cfd7f3SEric Auger trace_smmuv3_config_cache_hit(smmu_get_sid(sdev), 58632cfd7f3SEric Auger sdev->cfg_cache_hits, sdev->cfg_cache_misses, 58732cfd7f3SEric Auger 100 * sdev->cfg_cache_hits / 58832cfd7f3SEric Auger (sdev->cfg_cache_hits + sdev->cfg_cache_misses)); 58932cfd7f3SEric Auger } else { 59032cfd7f3SEric Auger sdev->cfg_cache_misses++; 59132cfd7f3SEric Auger trace_smmuv3_config_cache_miss(smmu_get_sid(sdev), 59232cfd7f3SEric Auger sdev->cfg_cache_hits, sdev->cfg_cache_misses, 59332cfd7f3SEric Auger 100 * sdev->cfg_cache_hits / 59432cfd7f3SEric Auger (sdev->cfg_cache_hits + sdev->cfg_cache_misses)); 59532cfd7f3SEric Auger cfg = g_new0(SMMUTransCfg, 1); 59632cfd7f3SEric Auger 59732cfd7f3SEric Auger if (!smmuv3_decode_config(&sdev->iommu, cfg, event)) { 59832cfd7f3SEric Auger g_hash_table_insert(bc->configs, sdev, cfg); 59932cfd7f3SEric Auger } else { 60032cfd7f3SEric Auger g_free(cfg); 60132cfd7f3SEric Auger cfg = NULL; 60232cfd7f3SEric Auger } 60332cfd7f3SEric Auger } 60432cfd7f3SEric Auger return cfg; 60532cfd7f3SEric Auger } 60632cfd7f3SEric Auger 60732cfd7f3SEric Auger static void smmuv3_flush_config(SMMUDevice *sdev) 60832cfd7f3SEric Auger { 60932cfd7f3SEric Auger SMMUv3State *s = sdev->smmu; 61032cfd7f3SEric Auger SMMUState *bc = &s->smmu_state; 61132cfd7f3SEric Auger 61232cfd7f3SEric Auger trace_smmuv3_config_cache_inv(smmu_get_sid(sdev)); 61332cfd7f3SEric Auger g_hash_table_remove(bc->configs, sdev); 61432cfd7f3SEric Auger } 61532cfd7f3SEric Auger 6169bde7f06SEric Auger static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, 6172c91bcf2SPeter Maydell IOMMUAccessFlags flag, int iommu_idx) 6189bde7f06SEric Auger { 6199bde7f06SEric Auger SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu); 6209bde7f06SEric Auger SMMUv3State *s = sdev->smmu; 6219bde7f06SEric Auger uint32_t sid = smmu_get_sid(sdev); 6223499ec08SEric Auger SMMUEventInfo event = {.type = SMMU_EVT_NONE, 6233499ec08SEric Auger .sid = sid, 6243499ec08SEric Auger .inval_ste_allowed = false}; 6259bde7f06SEric Auger SMMUPTWEventInfo ptw_info = {}; 6269122bea9SJia He SMMUTranslationStatus status; 627cc27ed81SEric Auger SMMUState *bs = ARM_SMMU(s); 628cc27ed81SEric Auger uint64_t page_mask, aligned_addr; 629a7550158SEric Auger SMMUTLBEntry *cached_entry = NULL; 630cc27ed81SEric Auger SMMUTransTableInfo *tt; 63132cfd7f3SEric Auger SMMUTransCfg *cfg = NULL; 6329bde7f06SEric Auger IOMMUTLBEntry entry = { 6339bde7f06SEric Auger .target_as = &address_space_memory, 6349bde7f06SEric Auger .iova = addr, 6359bde7f06SEric Auger .translated_addr = addr, 6369bde7f06SEric Auger .addr_mask = ~(hwaddr)0, 6379bde7f06SEric Auger .perm = IOMMU_NONE, 6389bde7f06SEric Auger }; 6399bde7f06SEric Auger 64032cfd7f3SEric Auger qemu_mutex_lock(&s->mutex); 64132cfd7f3SEric Auger 6429bde7f06SEric Auger if (!smmu_enabled(s)) { 6439122bea9SJia He status = SMMU_TRANS_DISABLE; 6449122bea9SJia He goto epilogue; 6459bde7f06SEric Auger } 6469bde7f06SEric Auger 64732cfd7f3SEric Auger cfg = smmuv3_get_config(sdev, &event); 64832cfd7f3SEric Auger if (!cfg) { 6499122bea9SJia He status = SMMU_TRANS_ERROR; 6509122bea9SJia He goto epilogue; 6519bde7f06SEric Auger } 6529bde7f06SEric Auger 65332cfd7f3SEric Auger if (cfg->aborted) { 6549122bea9SJia He status = SMMU_TRANS_ABORT; 6559122bea9SJia He goto epilogue; 6569bde7f06SEric Auger } 6579bde7f06SEric Auger 65832cfd7f3SEric Auger if (cfg->bypassed) { 6599122bea9SJia He status = SMMU_TRANS_BYPASS; 6609122bea9SJia He goto epilogue; 6619122bea9SJia He } 6629122bea9SJia He 663cc27ed81SEric Auger tt = select_tt(cfg, addr); 664cc27ed81SEric Auger if (!tt) { 665cc27ed81SEric Auger if (event.record_trans_faults) { 666cc27ed81SEric Auger event.type = SMMU_EVT_F_TRANSLATION; 667cc27ed81SEric Auger event.u.f_translation.addr = addr; 668cc27ed81SEric Auger event.u.f_translation.rnw = flag & 0x1; 669cc27ed81SEric Auger } 670cc27ed81SEric Auger status = SMMU_TRANS_ERROR; 671cc27ed81SEric Auger goto epilogue; 672cc27ed81SEric Auger } 673cc27ed81SEric Auger 674cc27ed81SEric Auger page_mask = (1ULL << (tt->granule_sz)) - 1; 675cc27ed81SEric Auger aligned_addr = addr & ~page_mask; 676cc27ed81SEric Auger 6779e54dee7SEric Auger cached_entry = smmu_iotlb_lookup(bs, cfg, tt, aligned_addr); 678cc27ed81SEric Auger if (cached_entry) { 679a7550158SEric Auger if ((flag & IOMMU_WO) && !(cached_entry->entry.perm & IOMMU_WO)) { 680cc27ed81SEric Auger status = SMMU_TRANS_ERROR; 681cc27ed81SEric Auger if (event.record_trans_faults) { 682cc27ed81SEric Auger event.type = SMMU_EVT_F_PERMISSION; 683cc27ed81SEric Auger event.u.f_permission.addr = addr; 684cc27ed81SEric Auger event.u.f_permission.rnw = flag & 0x1; 685cc27ed81SEric Auger } 686cc27ed81SEric Auger } else { 687cc27ed81SEric Auger status = SMMU_TRANS_SUCCESS; 688cc27ed81SEric Auger } 689cc27ed81SEric Auger goto epilogue; 690cc27ed81SEric Auger } 691cc27ed81SEric Auger 692a7550158SEric Auger cached_entry = g_new0(SMMUTLBEntry, 1); 693cc27ed81SEric Auger 694cc27ed81SEric Auger if (smmu_ptw(cfg, aligned_addr, flag, cached_entry, &ptw_info)) { 695cc27ed81SEric Auger g_free(cached_entry); 6969bde7f06SEric Auger switch (ptw_info.type) { 6979bde7f06SEric Auger case SMMU_PTW_ERR_WALK_EABT: 6989bde7f06SEric Auger event.type = SMMU_EVT_F_WALK_EABT; 6999bde7f06SEric Auger event.u.f_walk_eabt.addr = addr; 7009bde7f06SEric Auger event.u.f_walk_eabt.rnw = flag & 0x1; 7019bde7f06SEric Auger event.u.f_walk_eabt.class = 0x1; 7029bde7f06SEric Auger event.u.f_walk_eabt.addr2 = ptw_info.addr; 7039bde7f06SEric Auger break; 7049bde7f06SEric Auger case SMMU_PTW_ERR_TRANSLATION: 7059bde7f06SEric Auger if (event.record_trans_faults) { 7069bde7f06SEric Auger event.type = SMMU_EVT_F_TRANSLATION; 7079bde7f06SEric Auger event.u.f_translation.addr = addr; 7089bde7f06SEric Auger event.u.f_translation.rnw = flag & 0x1; 7099bde7f06SEric Auger } 7109bde7f06SEric Auger break; 7119bde7f06SEric Auger case SMMU_PTW_ERR_ADDR_SIZE: 7129bde7f06SEric Auger if (event.record_trans_faults) { 7139bde7f06SEric Auger event.type = SMMU_EVT_F_ADDR_SIZE; 7149bde7f06SEric Auger event.u.f_addr_size.addr = addr; 7159bde7f06SEric Auger event.u.f_addr_size.rnw = flag & 0x1; 7169bde7f06SEric Auger } 7179bde7f06SEric Auger break; 7189bde7f06SEric Auger case SMMU_PTW_ERR_ACCESS: 7199bde7f06SEric Auger if (event.record_trans_faults) { 7209bde7f06SEric Auger event.type = SMMU_EVT_F_ACCESS; 7219bde7f06SEric Auger event.u.f_access.addr = addr; 7229bde7f06SEric Auger event.u.f_access.rnw = flag & 0x1; 7239bde7f06SEric Auger } 7249bde7f06SEric Auger break; 7259bde7f06SEric Auger case SMMU_PTW_ERR_PERMISSION: 7269bde7f06SEric Auger if (event.record_trans_faults) { 7279bde7f06SEric Auger event.type = SMMU_EVT_F_PERMISSION; 7289bde7f06SEric Auger event.u.f_permission.addr = addr; 7299bde7f06SEric Auger event.u.f_permission.rnw = flag & 0x1; 7309bde7f06SEric Auger } 7319bde7f06SEric Auger break; 7329bde7f06SEric Auger default: 7339bde7f06SEric Auger g_assert_not_reached(); 7349bde7f06SEric Auger } 7359122bea9SJia He status = SMMU_TRANS_ERROR; 7369122bea9SJia He } else { 7376808bca9SEric Auger smmu_iotlb_insert(bs, cfg, cached_entry); 7389122bea9SJia He status = SMMU_TRANS_SUCCESS; 7399bde7f06SEric Auger } 7409122bea9SJia He 7419122bea9SJia He epilogue: 74232cfd7f3SEric Auger qemu_mutex_unlock(&s->mutex); 7439122bea9SJia He switch (status) { 7449122bea9SJia He case SMMU_TRANS_SUCCESS: 7459bde7f06SEric Auger entry.perm = flag; 746a7550158SEric Auger entry.translated_addr = cached_entry->entry.translated_addr + 7479e54dee7SEric Auger (addr & cached_entry->entry.addr_mask); 748a7550158SEric Auger entry.addr_mask = cached_entry->entry.addr_mask; 7499122bea9SJia He trace_smmuv3_translate_success(mr->parent_obj.name, sid, addr, 7509bde7f06SEric Auger entry.translated_addr, entry.perm); 7519122bea9SJia He break; 7529122bea9SJia He case SMMU_TRANS_DISABLE: 7539122bea9SJia He entry.perm = flag; 7549122bea9SJia He entry.addr_mask = ~TARGET_PAGE_MASK; 7559122bea9SJia He trace_smmuv3_translate_disable(mr->parent_obj.name, sid, addr, 7569122bea9SJia He entry.perm); 7579122bea9SJia He break; 7589122bea9SJia He case SMMU_TRANS_BYPASS: 7599122bea9SJia He entry.perm = flag; 7609122bea9SJia He entry.addr_mask = ~TARGET_PAGE_MASK; 7619122bea9SJia He trace_smmuv3_translate_bypass(mr->parent_obj.name, sid, addr, 7629122bea9SJia He entry.perm); 7639122bea9SJia He break; 7649122bea9SJia He case SMMU_TRANS_ABORT: 7659122bea9SJia He /* no event is recorded on abort */ 7669122bea9SJia He trace_smmuv3_translate_abort(mr->parent_obj.name, sid, addr, 7679122bea9SJia He entry.perm); 7689122bea9SJia He break; 7699122bea9SJia He case SMMU_TRANS_ERROR: 7709122bea9SJia He qemu_log_mask(LOG_GUEST_ERROR, 7719122bea9SJia He "%s translation failed for iova=0x%"PRIx64"(%s)\n", 7729122bea9SJia He mr->parent_obj.name, addr, smmu_event_string(event.type)); 7739122bea9SJia He smmuv3_record_event(s, &event); 7749122bea9SJia He break; 7759bde7f06SEric Auger } 7769bde7f06SEric Auger 7779bde7f06SEric Auger return entry; 7789bde7f06SEric Auger } 7799bde7f06SEric Auger 780832e4222SEric Auger /** 781832e4222SEric Auger * smmuv3_notify_iova - call the notifier @n for a given 782832e4222SEric Auger * @asid and @iova tuple. 783832e4222SEric Auger * 784832e4222SEric Auger * @mr: IOMMU mr region handle 785832e4222SEric Auger * @n: notifier to be called 786832e4222SEric Auger * @asid: address space ID or negative value if we don't care 787832e4222SEric Auger * @iova: iova 788832e4222SEric Auger */ 789832e4222SEric Auger static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, 790832e4222SEric Auger IOMMUNotifier *n, 791832e4222SEric Auger int asid, 792832e4222SEric Auger dma_addr_t iova) 793832e4222SEric Auger { 794832e4222SEric Auger SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu); 7953499ec08SEric Auger SMMUEventInfo event = {.inval_ste_allowed = true}; 796832e4222SEric Auger SMMUTransTableInfo *tt; 797832e4222SEric Auger SMMUTransCfg *cfg; 798832e4222SEric Auger IOMMUTLBEntry entry; 799832e4222SEric Auger 800832e4222SEric Auger cfg = smmuv3_get_config(sdev, &event); 801832e4222SEric Auger if (!cfg) { 802832e4222SEric Auger return; 803832e4222SEric Auger } 804832e4222SEric Auger 805832e4222SEric Auger if (asid >= 0 && cfg->asid != asid) { 806832e4222SEric Auger return; 807832e4222SEric Auger } 808832e4222SEric Auger 809832e4222SEric Auger tt = select_tt(cfg, iova); 810832e4222SEric Auger if (!tt) { 811832e4222SEric Auger return; 812832e4222SEric Auger } 813832e4222SEric Auger 814832e4222SEric Auger entry.target_as = &address_space_memory; 815832e4222SEric Auger entry.iova = iova; 816832e4222SEric Auger entry.addr_mask = (1 << tt->granule_sz) - 1; 817832e4222SEric Auger entry.perm = IOMMU_NONE; 818832e4222SEric Auger 819832e4222SEric Auger memory_region_notify_one(n, &entry); 820832e4222SEric Auger } 821832e4222SEric Auger 822832e4222SEric Auger /* invalidate an asid/iova tuple in all mr's */ 823832e4222SEric Auger static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova) 824832e4222SEric Auger { 825c6370441SEric Auger SMMUDevice *sdev; 826832e4222SEric Auger 827c6370441SEric Auger QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { 828c6370441SEric Auger IOMMUMemoryRegion *mr = &sdev->iommu; 829832e4222SEric Auger IOMMUNotifier *n; 830832e4222SEric Auger 831832e4222SEric Auger trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, iova); 832832e4222SEric Auger 833832e4222SEric Auger IOMMU_NOTIFIER_FOREACH(n, mr) { 834832e4222SEric Auger smmuv3_notify_iova(mr, n, asid, iova); 835832e4222SEric Auger } 836832e4222SEric Auger } 837832e4222SEric Auger } 838832e4222SEric Auger 839*c0f9ef70SEric Auger static void smmuv3_s1_range_inval(SMMUState *s, Cmd *cmd) 840*c0f9ef70SEric Auger { 841*c0f9ef70SEric Auger dma_addr_t addr = CMD_ADDR(cmd); 842*c0f9ef70SEric Auger uint8_t type = CMD_TYPE(cmd); 843*c0f9ef70SEric Auger uint16_t vmid = CMD_VMID(cmd); 844*c0f9ef70SEric Auger bool leaf = CMD_LEAF(cmd); 845*c0f9ef70SEric Auger int asid = -1; 846*c0f9ef70SEric Auger 847*c0f9ef70SEric Auger if (type == SMMU_CMD_TLBI_NH_VA) { 848*c0f9ef70SEric Auger asid = CMD_ASID(cmd); 849*c0f9ef70SEric Auger } 850*c0f9ef70SEric Auger trace_smmuv3_s1_range_inval(vmid, asid, addr, leaf); 851*c0f9ef70SEric Auger smmuv3_inv_notifiers_iova(s, asid, addr); 852*c0f9ef70SEric Auger smmu_iotlb_inv_iova(s, asid, addr); 853*c0f9ef70SEric Auger } 854*c0f9ef70SEric Auger 855fae4be38SEric Auger static int smmuv3_cmdq_consume(SMMUv3State *s) 856dadd1a08SEric Auger { 85732cfd7f3SEric Auger SMMUState *bs = ARM_SMMU(s); 858dadd1a08SEric Auger SMMUCmdError cmd_error = SMMU_CERROR_NONE; 859dadd1a08SEric Auger SMMUQueue *q = &s->cmdq; 860dadd1a08SEric Auger SMMUCommandType type = 0; 861dadd1a08SEric Auger 862dadd1a08SEric Auger if (!smmuv3_cmdq_enabled(s)) { 863dadd1a08SEric Auger return 0; 864dadd1a08SEric Auger } 865dadd1a08SEric Auger /* 866dadd1a08SEric Auger * some commands depend on register values, typically CR0. In case those 867dadd1a08SEric Auger * register values change while handling the command, spec says it 868dadd1a08SEric Auger * is UNPREDICTABLE whether the command is interpreted under the new 869dadd1a08SEric Auger * or old value. 870dadd1a08SEric Auger */ 871dadd1a08SEric Auger 872dadd1a08SEric Auger while (!smmuv3_q_empty(q)) { 873dadd1a08SEric Auger uint32_t pending = s->gerror ^ s->gerrorn; 874dadd1a08SEric Auger Cmd cmd; 875dadd1a08SEric Auger 876dadd1a08SEric Auger trace_smmuv3_cmdq_consume(Q_PROD(q), Q_CONS(q), 877dadd1a08SEric Auger Q_PROD_WRAP(q), Q_CONS_WRAP(q)); 878dadd1a08SEric Auger 879dadd1a08SEric Auger if (FIELD_EX32(pending, GERROR, CMDQ_ERR)) { 880dadd1a08SEric Auger break; 881dadd1a08SEric Auger } 882dadd1a08SEric Auger 883dadd1a08SEric Auger if (queue_read(q, &cmd) != MEMTX_OK) { 884dadd1a08SEric Auger cmd_error = SMMU_CERROR_ABT; 885dadd1a08SEric Auger break; 886dadd1a08SEric Auger } 887dadd1a08SEric Auger 888dadd1a08SEric Auger type = CMD_TYPE(&cmd); 889dadd1a08SEric Auger 890dadd1a08SEric Auger trace_smmuv3_cmdq_opcode(smmu_cmd_string(type)); 891dadd1a08SEric Auger 89232cfd7f3SEric Auger qemu_mutex_lock(&s->mutex); 893dadd1a08SEric Auger switch (type) { 894dadd1a08SEric Auger case SMMU_CMD_SYNC: 895dadd1a08SEric Auger if (CMD_SYNC_CS(&cmd) & CMD_SYNC_SIG_IRQ) { 896dadd1a08SEric Auger smmuv3_trigger_irq(s, SMMU_IRQ_CMD_SYNC, 0); 897dadd1a08SEric Auger } 898dadd1a08SEric Auger break; 899dadd1a08SEric Auger case SMMU_CMD_PREFETCH_CONFIG: 900dadd1a08SEric Auger case SMMU_CMD_PREFETCH_ADDR: 90132cfd7f3SEric Auger break; 902dadd1a08SEric Auger case SMMU_CMD_CFGI_STE: 90332cfd7f3SEric Auger { 90432cfd7f3SEric Auger uint32_t sid = CMD_SID(&cmd); 90532cfd7f3SEric Auger IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, sid); 90632cfd7f3SEric Auger SMMUDevice *sdev; 90732cfd7f3SEric Auger 90832cfd7f3SEric Auger if (CMD_SSEC(&cmd)) { 90932cfd7f3SEric Auger cmd_error = SMMU_CERROR_ILL; 91032cfd7f3SEric Auger break; 91132cfd7f3SEric Auger } 91232cfd7f3SEric Auger 91332cfd7f3SEric Auger if (!mr) { 91432cfd7f3SEric Auger break; 91532cfd7f3SEric Auger } 91632cfd7f3SEric Auger 91732cfd7f3SEric Auger trace_smmuv3_cmdq_cfgi_ste(sid); 91832cfd7f3SEric Auger sdev = container_of(mr, SMMUDevice, iommu); 91932cfd7f3SEric Auger smmuv3_flush_config(sdev); 92032cfd7f3SEric Auger 92132cfd7f3SEric Auger break; 92232cfd7f3SEric Auger } 923dadd1a08SEric Auger case SMMU_CMD_CFGI_STE_RANGE: /* same as SMMU_CMD_CFGI_ALL */ 92432cfd7f3SEric Auger { 92532cfd7f3SEric Auger uint32_t start = CMD_SID(&cmd), end, i; 92632cfd7f3SEric Auger uint8_t range = CMD_STE_RANGE(&cmd); 92732cfd7f3SEric Auger 92832cfd7f3SEric Auger if (CMD_SSEC(&cmd)) { 92932cfd7f3SEric Auger cmd_error = SMMU_CERROR_ILL; 93032cfd7f3SEric Auger break; 93132cfd7f3SEric Auger } 93232cfd7f3SEric Auger 93332cfd7f3SEric Auger end = start + (1 << (range + 1)) - 1; 93432cfd7f3SEric Auger trace_smmuv3_cmdq_cfgi_ste_range(start, end); 93532cfd7f3SEric Auger 93632cfd7f3SEric Auger for (i = start; i <= end; i++) { 93732cfd7f3SEric Auger IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, i); 93832cfd7f3SEric Auger SMMUDevice *sdev; 93932cfd7f3SEric Auger 94032cfd7f3SEric Auger if (!mr) { 94132cfd7f3SEric Auger continue; 94232cfd7f3SEric Auger } 94332cfd7f3SEric Auger sdev = container_of(mr, SMMUDevice, iommu); 94432cfd7f3SEric Auger smmuv3_flush_config(sdev); 94532cfd7f3SEric Auger } 94632cfd7f3SEric Auger break; 94732cfd7f3SEric Auger } 948dadd1a08SEric Auger case SMMU_CMD_CFGI_CD: 949dadd1a08SEric Auger case SMMU_CMD_CFGI_CD_ALL: 95032cfd7f3SEric Auger { 95132cfd7f3SEric Auger uint32_t sid = CMD_SID(&cmd); 95232cfd7f3SEric Auger IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, sid); 95332cfd7f3SEric Auger SMMUDevice *sdev; 95432cfd7f3SEric Auger 95532cfd7f3SEric Auger if (CMD_SSEC(&cmd)) { 95632cfd7f3SEric Auger cmd_error = SMMU_CERROR_ILL; 95732cfd7f3SEric Auger break; 95832cfd7f3SEric Auger } 95932cfd7f3SEric Auger 96032cfd7f3SEric Auger if (!mr) { 96132cfd7f3SEric Auger break; 96232cfd7f3SEric Auger } 96332cfd7f3SEric Auger 96432cfd7f3SEric Auger trace_smmuv3_cmdq_cfgi_cd(sid); 96532cfd7f3SEric Auger sdev = container_of(mr, SMMUDevice, iommu); 96632cfd7f3SEric Auger smmuv3_flush_config(sdev); 96732cfd7f3SEric Auger break; 96832cfd7f3SEric Auger } 969dadd1a08SEric Auger case SMMU_CMD_TLBI_NH_ASID: 970cc27ed81SEric Auger { 971cc27ed81SEric Auger uint16_t asid = CMD_ASID(&cmd); 972cc27ed81SEric Auger 973cc27ed81SEric Auger trace_smmuv3_cmdq_tlbi_nh_asid(asid); 974832e4222SEric Auger smmu_inv_notifiers_all(&s->smmu_state); 975cc27ed81SEric Auger smmu_iotlb_inv_asid(bs, asid); 976cc27ed81SEric Auger break; 977cc27ed81SEric Auger } 978cc27ed81SEric Auger case SMMU_CMD_TLBI_NH_ALL: 979cc27ed81SEric Auger case SMMU_CMD_TLBI_NSNH_ALL: 980cc27ed81SEric Auger trace_smmuv3_cmdq_tlbi_nh(); 981832e4222SEric Auger smmu_inv_notifiers_all(&s->smmu_state); 982cc27ed81SEric Auger smmu_iotlb_inv_all(bs); 983cc27ed81SEric Auger break; 984dadd1a08SEric Auger case SMMU_CMD_TLBI_NH_VAA: 985cc27ed81SEric Auger case SMMU_CMD_TLBI_NH_VA: 986*c0f9ef70SEric Auger smmuv3_s1_range_inval(bs, &cmd); 987cc27ed81SEric Auger break; 988dadd1a08SEric Auger case SMMU_CMD_TLBI_EL3_ALL: 989dadd1a08SEric Auger case SMMU_CMD_TLBI_EL3_VA: 990dadd1a08SEric Auger case SMMU_CMD_TLBI_EL2_ALL: 991dadd1a08SEric Auger case SMMU_CMD_TLBI_EL2_ASID: 992dadd1a08SEric Auger case SMMU_CMD_TLBI_EL2_VA: 993dadd1a08SEric Auger case SMMU_CMD_TLBI_EL2_VAA: 994dadd1a08SEric Auger case SMMU_CMD_TLBI_S12_VMALL: 995dadd1a08SEric Auger case SMMU_CMD_TLBI_S2_IPA: 996dadd1a08SEric Auger case SMMU_CMD_ATC_INV: 997dadd1a08SEric Auger case SMMU_CMD_PRI_RESP: 998dadd1a08SEric Auger case SMMU_CMD_RESUME: 999dadd1a08SEric Auger case SMMU_CMD_STALL_TERM: 1000dadd1a08SEric Auger trace_smmuv3_unhandled_cmd(type); 1001dadd1a08SEric Auger break; 1002dadd1a08SEric Auger default: 1003dadd1a08SEric Auger cmd_error = SMMU_CERROR_ILL; 1004dadd1a08SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 1005dadd1a08SEric Auger "Illegal command type: %d\n", CMD_TYPE(&cmd)); 1006dadd1a08SEric Auger break; 1007dadd1a08SEric Auger } 100832cfd7f3SEric Auger qemu_mutex_unlock(&s->mutex); 1009dadd1a08SEric Auger if (cmd_error) { 1010dadd1a08SEric Auger break; 1011dadd1a08SEric Auger } 1012dadd1a08SEric Auger /* 1013dadd1a08SEric Auger * We only increment the cons index after the completion of 1014dadd1a08SEric Auger * the command. We do that because the SYNC returns immediately 1015dadd1a08SEric Auger * and does not check the completion of previous commands 1016dadd1a08SEric Auger */ 1017dadd1a08SEric Auger queue_cons_incr(q); 1018dadd1a08SEric Auger } 1019dadd1a08SEric Auger 1020dadd1a08SEric Auger if (cmd_error) { 1021dadd1a08SEric Auger trace_smmuv3_cmdq_consume_error(smmu_cmd_string(type), cmd_error); 1022dadd1a08SEric Auger smmu_write_cmdq_err(s, cmd_error); 1023dadd1a08SEric Auger smmuv3_trigger_irq(s, SMMU_IRQ_GERROR, R_GERROR_CMDQ_ERR_MASK); 1024dadd1a08SEric Auger } 1025dadd1a08SEric Auger 1026dadd1a08SEric Auger trace_smmuv3_cmdq_consume_out(Q_PROD(q), Q_CONS(q), 1027dadd1a08SEric Auger Q_PROD_WRAP(q), Q_CONS_WRAP(q)); 1028dadd1a08SEric Auger 1029dadd1a08SEric Auger return 0; 1030dadd1a08SEric Auger } 1031dadd1a08SEric Auger 1032fae4be38SEric Auger static MemTxResult smmu_writell(SMMUv3State *s, hwaddr offset, 1033fae4be38SEric Auger uint64_t data, MemTxAttrs attrs) 1034fae4be38SEric Auger { 1035fae4be38SEric Auger switch (offset) { 1036fae4be38SEric Auger case A_GERROR_IRQ_CFG0: 1037fae4be38SEric Auger s->gerror_irq_cfg0 = data; 1038fae4be38SEric Auger return MEMTX_OK; 1039fae4be38SEric Auger case A_STRTAB_BASE: 1040fae4be38SEric Auger s->strtab_base = data; 1041fae4be38SEric Auger return MEMTX_OK; 1042fae4be38SEric Auger case A_CMDQ_BASE: 1043fae4be38SEric Auger s->cmdq.base = data; 1044fae4be38SEric Auger s->cmdq.log2size = extract64(s->cmdq.base, 0, 5); 1045fae4be38SEric Auger if (s->cmdq.log2size > SMMU_CMDQS) { 1046fae4be38SEric Auger s->cmdq.log2size = SMMU_CMDQS; 1047fae4be38SEric Auger } 1048fae4be38SEric Auger return MEMTX_OK; 1049fae4be38SEric Auger case A_EVENTQ_BASE: 1050fae4be38SEric Auger s->eventq.base = data; 1051fae4be38SEric Auger s->eventq.log2size = extract64(s->eventq.base, 0, 5); 1052fae4be38SEric Auger if (s->eventq.log2size > SMMU_EVENTQS) { 1053fae4be38SEric Auger s->eventq.log2size = SMMU_EVENTQS; 1054fae4be38SEric Auger } 1055fae4be38SEric Auger return MEMTX_OK; 1056fae4be38SEric Auger case A_EVENTQ_IRQ_CFG0: 1057fae4be38SEric Auger s->eventq_irq_cfg0 = data; 1058fae4be38SEric Auger return MEMTX_OK; 1059fae4be38SEric Auger default: 1060fae4be38SEric Auger qemu_log_mask(LOG_UNIMP, 1061fae4be38SEric Auger "%s Unexpected 64-bit access to 0x%"PRIx64" (WI)\n", 1062fae4be38SEric Auger __func__, offset); 1063fae4be38SEric Auger return MEMTX_OK; 1064fae4be38SEric Auger } 1065fae4be38SEric Auger } 1066fae4be38SEric Auger 1067fae4be38SEric Auger static MemTxResult smmu_writel(SMMUv3State *s, hwaddr offset, 1068fae4be38SEric Auger uint64_t data, MemTxAttrs attrs) 1069fae4be38SEric Auger { 1070fae4be38SEric Auger switch (offset) { 1071fae4be38SEric Auger case A_CR0: 1072fae4be38SEric Auger s->cr[0] = data; 1073fae4be38SEric Auger s->cr0ack = data & ~SMMU_CR0_RESERVED; 1074fae4be38SEric Auger /* in case the command queue has been enabled */ 1075fae4be38SEric Auger smmuv3_cmdq_consume(s); 1076fae4be38SEric Auger return MEMTX_OK; 1077fae4be38SEric Auger case A_CR1: 1078fae4be38SEric Auger s->cr[1] = data; 1079fae4be38SEric Auger return MEMTX_OK; 1080fae4be38SEric Auger case A_CR2: 1081fae4be38SEric Auger s->cr[2] = data; 1082fae4be38SEric Auger return MEMTX_OK; 1083fae4be38SEric Auger case A_IRQ_CTRL: 1084fae4be38SEric Auger s->irq_ctrl = data; 1085fae4be38SEric Auger return MEMTX_OK; 1086fae4be38SEric Auger case A_GERRORN: 1087fae4be38SEric Auger smmuv3_write_gerrorn(s, data); 1088fae4be38SEric Auger /* 1089fae4be38SEric Auger * By acknowledging the CMDQ_ERR, SW may notify cmds can 1090fae4be38SEric Auger * be processed again 1091fae4be38SEric Auger */ 1092fae4be38SEric Auger smmuv3_cmdq_consume(s); 1093fae4be38SEric Auger return MEMTX_OK; 1094fae4be38SEric Auger case A_GERROR_IRQ_CFG0: /* 64b */ 1095fae4be38SEric Auger s->gerror_irq_cfg0 = deposit64(s->gerror_irq_cfg0, 0, 32, data); 1096fae4be38SEric Auger return MEMTX_OK; 1097fae4be38SEric Auger case A_GERROR_IRQ_CFG0 + 4: 1098fae4be38SEric Auger s->gerror_irq_cfg0 = deposit64(s->gerror_irq_cfg0, 32, 32, data); 1099fae4be38SEric Auger return MEMTX_OK; 1100fae4be38SEric Auger case A_GERROR_IRQ_CFG1: 1101fae4be38SEric Auger s->gerror_irq_cfg1 = data; 1102fae4be38SEric Auger return MEMTX_OK; 1103fae4be38SEric Auger case A_GERROR_IRQ_CFG2: 1104fae4be38SEric Auger s->gerror_irq_cfg2 = data; 1105fae4be38SEric Auger return MEMTX_OK; 1106fae4be38SEric Auger case A_STRTAB_BASE: /* 64b */ 1107fae4be38SEric Auger s->strtab_base = deposit64(s->strtab_base, 0, 32, data); 1108fae4be38SEric Auger return MEMTX_OK; 1109fae4be38SEric Auger case A_STRTAB_BASE + 4: 1110fae4be38SEric Auger s->strtab_base = deposit64(s->strtab_base, 32, 32, data); 1111fae4be38SEric Auger return MEMTX_OK; 1112fae4be38SEric Auger case A_STRTAB_BASE_CFG: 1113fae4be38SEric Auger s->strtab_base_cfg = data; 1114fae4be38SEric Auger if (FIELD_EX32(data, STRTAB_BASE_CFG, FMT) == 1) { 1115fae4be38SEric Auger s->sid_split = FIELD_EX32(data, STRTAB_BASE_CFG, SPLIT); 1116fae4be38SEric Auger s->features |= SMMU_FEATURE_2LVL_STE; 1117fae4be38SEric Auger } 1118fae4be38SEric Auger return MEMTX_OK; 1119fae4be38SEric Auger case A_CMDQ_BASE: /* 64b */ 1120fae4be38SEric Auger s->cmdq.base = deposit64(s->cmdq.base, 0, 32, data); 1121fae4be38SEric Auger s->cmdq.log2size = extract64(s->cmdq.base, 0, 5); 1122fae4be38SEric Auger if (s->cmdq.log2size > SMMU_CMDQS) { 1123fae4be38SEric Auger s->cmdq.log2size = SMMU_CMDQS; 1124fae4be38SEric Auger } 1125fae4be38SEric Auger return MEMTX_OK; 1126fae4be38SEric Auger case A_CMDQ_BASE + 4: /* 64b */ 1127fae4be38SEric Auger s->cmdq.base = deposit64(s->cmdq.base, 32, 32, data); 1128fae4be38SEric Auger return MEMTX_OK; 1129fae4be38SEric Auger case A_CMDQ_PROD: 1130fae4be38SEric Auger s->cmdq.prod = data; 1131fae4be38SEric Auger smmuv3_cmdq_consume(s); 1132fae4be38SEric Auger return MEMTX_OK; 1133fae4be38SEric Auger case A_CMDQ_CONS: 1134fae4be38SEric Auger s->cmdq.cons = data; 1135fae4be38SEric Auger return MEMTX_OK; 1136fae4be38SEric Auger case A_EVENTQ_BASE: /* 64b */ 1137fae4be38SEric Auger s->eventq.base = deposit64(s->eventq.base, 0, 32, data); 1138fae4be38SEric Auger s->eventq.log2size = extract64(s->eventq.base, 0, 5); 1139fae4be38SEric Auger if (s->eventq.log2size > SMMU_EVENTQS) { 1140fae4be38SEric Auger s->eventq.log2size = SMMU_EVENTQS; 1141fae4be38SEric Auger } 1142fae4be38SEric Auger return MEMTX_OK; 1143fae4be38SEric Auger case A_EVENTQ_BASE + 4: 1144fae4be38SEric Auger s->eventq.base = deposit64(s->eventq.base, 32, 32, data); 1145fae4be38SEric Auger return MEMTX_OK; 1146fae4be38SEric Auger case A_EVENTQ_PROD: 1147fae4be38SEric Auger s->eventq.prod = data; 1148fae4be38SEric Auger return MEMTX_OK; 1149fae4be38SEric Auger case A_EVENTQ_CONS: 1150fae4be38SEric Auger s->eventq.cons = data; 1151fae4be38SEric Auger return MEMTX_OK; 1152fae4be38SEric Auger case A_EVENTQ_IRQ_CFG0: /* 64b */ 1153fae4be38SEric Auger s->eventq_irq_cfg0 = deposit64(s->eventq_irq_cfg0, 0, 32, data); 1154fae4be38SEric Auger return MEMTX_OK; 1155fae4be38SEric Auger case A_EVENTQ_IRQ_CFG0 + 4: 1156fae4be38SEric Auger s->eventq_irq_cfg0 = deposit64(s->eventq_irq_cfg0, 32, 32, data); 1157fae4be38SEric Auger return MEMTX_OK; 1158fae4be38SEric Auger case A_EVENTQ_IRQ_CFG1: 1159fae4be38SEric Auger s->eventq_irq_cfg1 = data; 1160fae4be38SEric Auger return MEMTX_OK; 1161fae4be38SEric Auger case A_EVENTQ_IRQ_CFG2: 1162fae4be38SEric Auger s->eventq_irq_cfg2 = data; 1163fae4be38SEric Auger return MEMTX_OK; 1164fae4be38SEric Auger default: 1165fae4be38SEric Auger qemu_log_mask(LOG_UNIMP, 1166fae4be38SEric Auger "%s Unexpected 32-bit access to 0x%"PRIx64" (WI)\n", 1167fae4be38SEric Auger __func__, offset); 1168fae4be38SEric Auger return MEMTX_OK; 1169fae4be38SEric Auger } 1170fae4be38SEric Auger } 1171fae4be38SEric Auger 117210a83cb9SPrem Mallappa static MemTxResult smmu_write_mmio(void *opaque, hwaddr offset, uint64_t data, 117310a83cb9SPrem Mallappa unsigned size, MemTxAttrs attrs) 117410a83cb9SPrem Mallappa { 1175fae4be38SEric Auger SMMUState *sys = opaque; 1176fae4be38SEric Auger SMMUv3State *s = ARM_SMMUV3(sys); 1177fae4be38SEric Auger MemTxResult r; 1178fae4be38SEric Auger 1179fae4be38SEric Auger /* CONSTRAINED UNPREDICTABLE choice to have page0/1 be exact aliases */ 1180fae4be38SEric Auger offset &= ~0x10000; 1181fae4be38SEric Auger 1182fae4be38SEric Auger switch (size) { 1183fae4be38SEric Auger case 8: 1184fae4be38SEric Auger r = smmu_writell(s, offset, data, attrs); 1185fae4be38SEric Auger break; 1186fae4be38SEric Auger case 4: 1187fae4be38SEric Auger r = smmu_writel(s, offset, data, attrs); 1188fae4be38SEric Auger break; 1189fae4be38SEric Auger default: 1190fae4be38SEric Auger r = MEMTX_ERROR; 1191fae4be38SEric Auger break; 1192fae4be38SEric Auger } 1193fae4be38SEric Auger 1194fae4be38SEric Auger trace_smmuv3_write_mmio(offset, data, size, r); 1195fae4be38SEric Auger return r; 119610a83cb9SPrem Mallappa } 119710a83cb9SPrem Mallappa 119810a83cb9SPrem Mallappa static MemTxResult smmu_readll(SMMUv3State *s, hwaddr offset, 119910a83cb9SPrem Mallappa uint64_t *data, MemTxAttrs attrs) 120010a83cb9SPrem Mallappa { 120110a83cb9SPrem Mallappa switch (offset) { 120210a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG0: 120310a83cb9SPrem Mallappa *data = s->gerror_irq_cfg0; 120410a83cb9SPrem Mallappa return MEMTX_OK; 120510a83cb9SPrem Mallappa case A_STRTAB_BASE: 120610a83cb9SPrem Mallappa *data = s->strtab_base; 120710a83cb9SPrem Mallappa return MEMTX_OK; 120810a83cb9SPrem Mallappa case A_CMDQ_BASE: 120910a83cb9SPrem Mallappa *data = s->cmdq.base; 121010a83cb9SPrem Mallappa return MEMTX_OK; 121110a83cb9SPrem Mallappa case A_EVENTQ_BASE: 121210a83cb9SPrem Mallappa *data = s->eventq.base; 121310a83cb9SPrem Mallappa return MEMTX_OK; 121410a83cb9SPrem Mallappa default: 121510a83cb9SPrem Mallappa *data = 0; 121610a83cb9SPrem Mallappa qemu_log_mask(LOG_UNIMP, 121710a83cb9SPrem Mallappa "%s Unexpected 64-bit access to 0x%"PRIx64" (RAZ)\n", 121810a83cb9SPrem Mallappa __func__, offset); 121910a83cb9SPrem Mallappa return MEMTX_OK; 122010a83cb9SPrem Mallappa } 122110a83cb9SPrem Mallappa } 122210a83cb9SPrem Mallappa 122310a83cb9SPrem Mallappa static MemTxResult smmu_readl(SMMUv3State *s, hwaddr offset, 122410a83cb9SPrem Mallappa uint64_t *data, MemTxAttrs attrs) 122510a83cb9SPrem Mallappa { 122610a83cb9SPrem Mallappa switch (offset) { 122797fb318dSPeter Maydell case A_IDREGS ... A_IDREGS + 0x2f: 122810a83cb9SPrem Mallappa *data = smmuv3_idreg(offset - A_IDREGS); 122910a83cb9SPrem Mallappa return MEMTX_OK; 123010a83cb9SPrem Mallappa case A_IDR0 ... A_IDR5: 123110a83cb9SPrem Mallappa *data = s->idr[(offset - A_IDR0) / 4]; 123210a83cb9SPrem Mallappa return MEMTX_OK; 123310a83cb9SPrem Mallappa case A_IIDR: 123410a83cb9SPrem Mallappa *data = s->iidr; 123510a83cb9SPrem Mallappa return MEMTX_OK; 123610a83cb9SPrem Mallappa case A_CR0: 123710a83cb9SPrem Mallappa *data = s->cr[0]; 123810a83cb9SPrem Mallappa return MEMTX_OK; 123910a83cb9SPrem Mallappa case A_CR0ACK: 124010a83cb9SPrem Mallappa *data = s->cr0ack; 124110a83cb9SPrem Mallappa return MEMTX_OK; 124210a83cb9SPrem Mallappa case A_CR1: 124310a83cb9SPrem Mallappa *data = s->cr[1]; 124410a83cb9SPrem Mallappa return MEMTX_OK; 124510a83cb9SPrem Mallappa case A_CR2: 124610a83cb9SPrem Mallappa *data = s->cr[2]; 124710a83cb9SPrem Mallappa return MEMTX_OK; 124810a83cb9SPrem Mallappa case A_STATUSR: 124910a83cb9SPrem Mallappa *data = s->statusr; 125010a83cb9SPrem Mallappa return MEMTX_OK; 125110a83cb9SPrem Mallappa case A_IRQ_CTRL: 125210a83cb9SPrem Mallappa case A_IRQ_CTRL_ACK: 125310a83cb9SPrem Mallappa *data = s->irq_ctrl; 125410a83cb9SPrem Mallappa return MEMTX_OK; 125510a83cb9SPrem Mallappa case A_GERROR: 125610a83cb9SPrem Mallappa *data = s->gerror; 125710a83cb9SPrem Mallappa return MEMTX_OK; 125810a83cb9SPrem Mallappa case A_GERRORN: 125910a83cb9SPrem Mallappa *data = s->gerrorn; 126010a83cb9SPrem Mallappa return MEMTX_OK; 126110a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG0: /* 64b */ 126210a83cb9SPrem Mallappa *data = extract64(s->gerror_irq_cfg0, 0, 32); 126310a83cb9SPrem Mallappa return MEMTX_OK; 126410a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG0 + 4: 126510a83cb9SPrem Mallappa *data = extract64(s->gerror_irq_cfg0, 32, 32); 126610a83cb9SPrem Mallappa return MEMTX_OK; 126710a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG1: 126810a83cb9SPrem Mallappa *data = s->gerror_irq_cfg1; 126910a83cb9SPrem Mallappa return MEMTX_OK; 127010a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG2: 127110a83cb9SPrem Mallappa *data = s->gerror_irq_cfg2; 127210a83cb9SPrem Mallappa return MEMTX_OK; 127310a83cb9SPrem Mallappa case A_STRTAB_BASE: /* 64b */ 127410a83cb9SPrem Mallappa *data = extract64(s->strtab_base, 0, 32); 127510a83cb9SPrem Mallappa return MEMTX_OK; 127610a83cb9SPrem Mallappa case A_STRTAB_BASE + 4: /* 64b */ 127710a83cb9SPrem Mallappa *data = extract64(s->strtab_base, 32, 32); 127810a83cb9SPrem Mallappa return MEMTX_OK; 127910a83cb9SPrem Mallappa case A_STRTAB_BASE_CFG: 128010a83cb9SPrem Mallappa *data = s->strtab_base_cfg; 128110a83cb9SPrem Mallappa return MEMTX_OK; 128210a83cb9SPrem Mallappa case A_CMDQ_BASE: /* 64b */ 128310a83cb9SPrem Mallappa *data = extract64(s->cmdq.base, 0, 32); 128410a83cb9SPrem Mallappa return MEMTX_OK; 128510a83cb9SPrem Mallappa case A_CMDQ_BASE + 4: 128610a83cb9SPrem Mallappa *data = extract64(s->cmdq.base, 32, 32); 128710a83cb9SPrem Mallappa return MEMTX_OK; 128810a83cb9SPrem Mallappa case A_CMDQ_PROD: 128910a83cb9SPrem Mallappa *data = s->cmdq.prod; 129010a83cb9SPrem Mallappa return MEMTX_OK; 129110a83cb9SPrem Mallappa case A_CMDQ_CONS: 129210a83cb9SPrem Mallappa *data = s->cmdq.cons; 129310a83cb9SPrem Mallappa return MEMTX_OK; 129410a83cb9SPrem Mallappa case A_EVENTQ_BASE: /* 64b */ 129510a83cb9SPrem Mallappa *data = extract64(s->eventq.base, 0, 32); 129610a83cb9SPrem Mallappa return MEMTX_OK; 129710a83cb9SPrem Mallappa case A_EVENTQ_BASE + 4: /* 64b */ 129810a83cb9SPrem Mallappa *data = extract64(s->eventq.base, 32, 32); 129910a83cb9SPrem Mallappa return MEMTX_OK; 130010a83cb9SPrem Mallappa case A_EVENTQ_PROD: 130110a83cb9SPrem Mallappa *data = s->eventq.prod; 130210a83cb9SPrem Mallappa return MEMTX_OK; 130310a83cb9SPrem Mallappa case A_EVENTQ_CONS: 130410a83cb9SPrem Mallappa *data = s->eventq.cons; 130510a83cb9SPrem Mallappa return MEMTX_OK; 130610a83cb9SPrem Mallappa default: 130710a83cb9SPrem Mallappa *data = 0; 130810a83cb9SPrem Mallappa qemu_log_mask(LOG_UNIMP, 130910a83cb9SPrem Mallappa "%s unhandled 32-bit access at 0x%"PRIx64" (RAZ)\n", 131010a83cb9SPrem Mallappa __func__, offset); 131110a83cb9SPrem Mallappa return MEMTX_OK; 131210a83cb9SPrem Mallappa } 131310a83cb9SPrem Mallappa } 131410a83cb9SPrem Mallappa 131510a83cb9SPrem Mallappa static MemTxResult smmu_read_mmio(void *opaque, hwaddr offset, uint64_t *data, 131610a83cb9SPrem Mallappa unsigned size, MemTxAttrs attrs) 131710a83cb9SPrem Mallappa { 131810a83cb9SPrem Mallappa SMMUState *sys = opaque; 131910a83cb9SPrem Mallappa SMMUv3State *s = ARM_SMMUV3(sys); 132010a83cb9SPrem Mallappa MemTxResult r; 132110a83cb9SPrem Mallappa 132210a83cb9SPrem Mallappa /* CONSTRAINED UNPREDICTABLE choice to have page0/1 be exact aliases */ 132310a83cb9SPrem Mallappa offset &= ~0x10000; 132410a83cb9SPrem Mallappa 132510a83cb9SPrem Mallappa switch (size) { 132610a83cb9SPrem Mallappa case 8: 132710a83cb9SPrem Mallappa r = smmu_readll(s, offset, data, attrs); 132810a83cb9SPrem Mallappa break; 132910a83cb9SPrem Mallappa case 4: 133010a83cb9SPrem Mallappa r = smmu_readl(s, offset, data, attrs); 133110a83cb9SPrem Mallappa break; 133210a83cb9SPrem Mallappa default: 133310a83cb9SPrem Mallappa r = MEMTX_ERROR; 133410a83cb9SPrem Mallappa break; 133510a83cb9SPrem Mallappa } 133610a83cb9SPrem Mallappa 133710a83cb9SPrem Mallappa trace_smmuv3_read_mmio(offset, *data, size, r); 133810a83cb9SPrem Mallappa return r; 133910a83cb9SPrem Mallappa } 134010a83cb9SPrem Mallappa 134110a83cb9SPrem Mallappa static const MemoryRegionOps smmu_mem_ops = { 134210a83cb9SPrem Mallappa .read_with_attrs = smmu_read_mmio, 134310a83cb9SPrem Mallappa .write_with_attrs = smmu_write_mmio, 134410a83cb9SPrem Mallappa .endianness = DEVICE_LITTLE_ENDIAN, 134510a83cb9SPrem Mallappa .valid = { 134610a83cb9SPrem Mallappa .min_access_size = 4, 134710a83cb9SPrem Mallappa .max_access_size = 8, 134810a83cb9SPrem Mallappa }, 134910a83cb9SPrem Mallappa .impl = { 135010a83cb9SPrem Mallappa .min_access_size = 4, 135110a83cb9SPrem Mallappa .max_access_size = 8, 135210a83cb9SPrem Mallappa }, 135310a83cb9SPrem Mallappa }; 135410a83cb9SPrem Mallappa 135510a83cb9SPrem Mallappa static void smmu_init_irq(SMMUv3State *s, SysBusDevice *dev) 135610a83cb9SPrem Mallappa { 135710a83cb9SPrem Mallappa int i; 135810a83cb9SPrem Mallappa 135910a83cb9SPrem Mallappa for (i = 0; i < ARRAY_SIZE(s->irq); i++) { 136010a83cb9SPrem Mallappa sysbus_init_irq(dev, &s->irq[i]); 136110a83cb9SPrem Mallappa } 136210a83cb9SPrem Mallappa } 136310a83cb9SPrem Mallappa 136410a83cb9SPrem Mallappa static void smmu_reset(DeviceState *dev) 136510a83cb9SPrem Mallappa { 136610a83cb9SPrem Mallappa SMMUv3State *s = ARM_SMMUV3(dev); 136710a83cb9SPrem Mallappa SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s); 136810a83cb9SPrem Mallappa 136910a83cb9SPrem Mallappa c->parent_reset(dev); 137010a83cb9SPrem Mallappa 137110a83cb9SPrem Mallappa smmuv3_init_regs(s); 137210a83cb9SPrem Mallappa } 137310a83cb9SPrem Mallappa 137410a83cb9SPrem Mallappa static void smmu_realize(DeviceState *d, Error **errp) 137510a83cb9SPrem Mallappa { 137610a83cb9SPrem Mallappa SMMUState *sys = ARM_SMMU(d); 137710a83cb9SPrem Mallappa SMMUv3State *s = ARM_SMMUV3(sys); 137810a83cb9SPrem Mallappa SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s); 137910a83cb9SPrem Mallappa SysBusDevice *dev = SYS_BUS_DEVICE(d); 138010a83cb9SPrem Mallappa Error *local_err = NULL; 138110a83cb9SPrem Mallappa 138210a83cb9SPrem Mallappa c->parent_realize(d, &local_err); 138310a83cb9SPrem Mallappa if (local_err) { 138410a83cb9SPrem Mallappa error_propagate(errp, local_err); 138510a83cb9SPrem Mallappa return; 138610a83cb9SPrem Mallappa } 138710a83cb9SPrem Mallappa 138832cfd7f3SEric Auger qemu_mutex_init(&s->mutex); 138932cfd7f3SEric Auger 139010a83cb9SPrem Mallappa memory_region_init_io(&sys->iomem, OBJECT(s), 139110a83cb9SPrem Mallappa &smmu_mem_ops, sys, TYPE_ARM_SMMUV3, 0x20000); 139210a83cb9SPrem Mallappa 139310a83cb9SPrem Mallappa sys->mrtypename = TYPE_SMMUV3_IOMMU_MEMORY_REGION; 139410a83cb9SPrem Mallappa 139510a83cb9SPrem Mallappa sysbus_init_mmio(dev, &sys->iomem); 139610a83cb9SPrem Mallappa 139710a83cb9SPrem Mallappa smmu_init_irq(s, dev); 139810a83cb9SPrem Mallappa } 139910a83cb9SPrem Mallappa 140010a83cb9SPrem Mallappa static const VMStateDescription vmstate_smmuv3_queue = { 140110a83cb9SPrem Mallappa .name = "smmuv3_queue", 140210a83cb9SPrem Mallappa .version_id = 1, 140310a83cb9SPrem Mallappa .minimum_version_id = 1, 140410a83cb9SPrem Mallappa .fields = (VMStateField[]) { 140510a83cb9SPrem Mallappa VMSTATE_UINT64(base, SMMUQueue), 140610a83cb9SPrem Mallappa VMSTATE_UINT32(prod, SMMUQueue), 140710a83cb9SPrem Mallappa VMSTATE_UINT32(cons, SMMUQueue), 140810a83cb9SPrem Mallappa VMSTATE_UINT8(log2size, SMMUQueue), 1409758b71f7SDr. David Alan Gilbert VMSTATE_END_OF_LIST(), 141010a83cb9SPrem Mallappa }, 141110a83cb9SPrem Mallappa }; 141210a83cb9SPrem Mallappa 141310a83cb9SPrem Mallappa static const VMStateDescription vmstate_smmuv3 = { 141410a83cb9SPrem Mallappa .name = "smmuv3", 141510a83cb9SPrem Mallappa .version_id = 1, 141610a83cb9SPrem Mallappa .minimum_version_id = 1, 141710a83cb9SPrem Mallappa .fields = (VMStateField[]) { 141810a83cb9SPrem Mallappa VMSTATE_UINT32(features, SMMUv3State), 141910a83cb9SPrem Mallappa VMSTATE_UINT8(sid_size, SMMUv3State), 142010a83cb9SPrem Mallappa VMSTATE_UINT8(sid_split, SMMUv3State), 142110a83cb9SPrem Mallappa 142210a83cb9SPrem Mallappa VMSTATE_UINT32_ARRAY(cr, SMMUv3State, 3), 142310a83cb9SPrem Mallappa VMSTATE_UINT32(cr0ack, SMMUv3State), 142410a83cb9SPrem Mallappa VMSTATE_UINT32(statusr, SMMUv3State), 142510a83cb9SPrem Mallappa VMSTATE_UINT32(irq_ctrl, SMMUv3State), 142610a83cb9SPrem Mallappa VMSTATE_UINT32(gerror, SMMUv3State), 142710a83cb9SPrem Mallappa VMSTATE_UINT32(gerrorn, SMMUv3State), 142810a83cb9SPrem Mallappa VMSTATE_UINT64(gerror_irq_cfg0, SMMUv3State), 142910a83cb9SPrem Mallappa VMSTATE_UINT32(gerror_irq_cfg1, SMMUv3State), 143010a83cb9SPrem Mallappa VMSTATE_UINT32(gerror_irq_cfg2, SMMUv3State), 143110a83cb9SPrem Mallappa VMSTATE_UINT64(strtab_base, SMMUv3State), 143210a83cb9SPrem Mallappa VMSTATE_UINT32(strtab_base_cfg, SMMUv3State), 143310a83cb9SPrem Mallappa VMSTATE_UINT64(eventq_irq_cfg0, SMMUv3State), 143410a83cb9SPrem Mallappa VMSTATE_UINT32(eventq_irq_cfg1, SMMUv3State), 143510a83cb9SPrem Mallappa VMSTATE_UINT32(eventq_irq_cfg2, SMMUv3State), 143610a83cb9SPrem Mallappa 143710a83cb9SPrem Mallappa VMSTATE_STRUCT(cmdq, SMMUv3State, 0, vmstate_smmuv3_queue, SMMUQueue), 143810a83cb9SPrem Mallappa VMSTATE_STRUCT(eventq, SMMUv3State, 0, vmstate_smmuv3_queue, SMMUQueue), 143910a83cb9SPrem Mallappa 144010a83cb9SPrem Mallappa VMSTATE_END_OF_LIST(), 144110a83cb9SPrem Mallappa }, 144210a83cb9SPrem Mallappa }; 144310a83cb9SPrem Mallappa 144410a83cb9SPrem Mallappa static void smmuv3_instance_init(Object *obj) 144510a83cb9SPrem Mallappa { 144610a83cb9SPrem Mallappa /* Nothing much to do here as of now */ 144710a83cb9SPrem Mallappa } 144810a83cb9SPrem Mallappa 144910a83cb9SPrem Mallappa static void smmuv3_class_init(ObjectClass *klass, void *data) 145010a83cb9SPrem Mallappa { 145110a83cb9SPrem Mallappa DeviceClass *dc = DEVICE_CLASS(klass); 145210a83cb9SPrem Mallappa SMMUv3Class *c = ARM_SMMUV3_CLASS(klass); 145310a83cb9SPrem Mallappa 145410a83cb9SPrem Mallappa dc->vmsd = &vmstate_smmuv3; 145510a83cb9SPrem Mallappa device_class_set_parent_reset(dc, smmu_reset, &c->parent_reset); 145610a83cb9SPrem Mallappa c->parent_realize = dc->realize; 145710a83cb9SPrem Mallappa dc->realize = smmu_realize; 145810a83cb9SPrem Mallappa } 145910a83cb9SPrem Mallappa 1460549d4005SEric Auger static int smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, 14610d1ac82eSEric Auger IOMMUNotifierFlag old, 1462549d4005SEric Auger IOMMUNotifierFlag new, 1463549d4005SEric Auger Error **errp) 14640d1ac82eSEric Auger { 1465832e4222SEric Auger SMMUDevice *sdev = container_of(iommu, SMMUDevice, iommu); 1466832e4222SEric Auger SMMUv3State *s3 = sdev->smmu; 1467832e4222SEric Auger SMMUState *s = &(s3->smmu_state); 1468832e4222SEric Auger 1469832e4222SEric Auger if (new & IOMMU_NOTIFIER_MAP) { 1470549d4005SEric Auger error_setg(errp, 1471549d4005SEric Auger "device %02x.%02x.%x requires iommu MAP notifier which is " 1472549d4005SEric Auger "not currently supported", pci_bus_num(sdev->bus), 1473549d4005SEric Auger PCI_SLOT(sdev->devfn), PCI_FUNC(sdev->devfn)); 1474549d4005SEric Auger return -EINVAL; 1475832e4222SEric Auger } 1476832e4222SEric Auger 14770d1ac82eSEric Auger if (old == IOMMU_NOTIFIER_NONE) { 1478832e4222SEric Auger trace_smmuv3_notify_flag_add(iommu->parent_obj.name); 1479c6370441SEric Auger QLIST_INSERT_HEAD(&s->devices_with_notifiers, sdev, next); 1480c6370441SEric Auger } else if (new == IOMMU_NOTIFIER_NONE) { 1481832e4222SEric Auger trace_smmuv3_notify_flag_del(iommu->parent_obj.name); 1482c6370441SEric Auger QLIST_REMOVE(sdev, next); 14830d1ac82eSEric Auger } 1484549d4005SEric Auger return 0; 14850d1ac82eSEric Auger } 14860d1ac82eSEric Auger 148710a83cb9SPrem Mallappa static void smmuv3_iommu_memory_region_class_init(ObjectClass *klass, 148810a83cb9SPrem Mallappa void *data) 148910a83cb9SPrem Mallappa { 14909bde7f06SEric Auger IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass); 14919bde7f06SEric Auger 14929bde7f06SEric Auger imrc->translate = smmuv3_translate; 14930d1ac82eSEric Auger imrc->notify_flag_changed = smmuv3_notify_flag_changed; 149410a83cb9SPrem Mallappa } 149510a83cb9SPrem Mallappa 149610a83cb9SPrem Mallappa static const TypeInfo smmuv3_type_info = { 149710a83cb9SPrem Mallappa .name = TYPE_ARM_SMMUV3, 149810a83cb9SPrem Mallappa .parent = TYPE_ARM_SMMU, 149910a83cb9SPrem Mallappa .instance_size = sizeof(SMMUv3State), 150010a83cb9SPrem Mallappa .instance_init = smmuv3_instance_init, 150110a83cb9SPrem Mallappa .class_size = sizeof(SMMUv3Class), 150210a83cb9SPrem Mallappa .class_init = smmuv3_class_init, 150310a83cb9SPrem Mallappa }; 150410a83cb9SPrem Mallappa 150510a83cb9SPrem Mallappa static const TypeInfo smmuv3_iommu_memory_region_info = { 150610a83cb9SPrem Mallappa .parent = TYPE_IOMMU_MEMORY_REGION, 150710a83cb9SPrem Mallappa .name = TYPE_SMMUV3_IOMMU_MEMORY_REGION, 150810a83cb9SPrem Mallappa .class_init = smmuv3_iommu_memory_region_class_init, 150910a83cb9SPrem Mallappa }; 151010a83cb9SPrem Mallappa 151110a83cb9SPrem Mallappa static void smmuv3_register_types(void) 151210a83cb9SPrem Mallappa { 151310a83cb9SPrem Mallappa type_register(&smmuv3_type_info); 151410a83cb9SPrem Mallappa type_register(&smmuv3_iommu_memory_region_info); 151510a83cb9SPrem Mallappa } 151610a83cb9SPrem Mallappa 151710a83cb9SPrem Mallappa type_init(smmuv3_register_types) 151810a83cb9SPrem Mallappa 1519