xref: /qemu/hw/arm/smmuv3.c (revision 6d9cd115b9dfee08faef0f64c3b90ac5c79ededc)
110a83cb9SPrem Mallappa /*
210a83cb9SPrem Mallappa  * Copyright (C) 2014-2016 Broadcom Corporation
310a83cb9SPrem Mallappa  * Copyright (c) 2017 Red Hat, Inc.
410a83cb9SPrem Mallappa  * Written by Prem Mallappa, Eric Auger
510a83cb9SPrem Mallappa  *
610a83cb9SPrem Mallappa  * This program is free software; you can redistribute it and/or modify
710a83cb9SPrem Mallappa  * it under the terms of the GNU General Public License version 2 as
810a83cb9SPrem Mallappa  * published by the Free Software Foundation.
910a83cb9SPrem Mallappa  *
1010a83cb9SPrem Mallappa  * This program is distributed in the hope that it will be useful,
1110a83cb9SPrem Mallappa  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1210a83cb9SPrem Mallappa  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1310a83cb9SPrem Mallappa  * GNU General Public License for more details.
1410a83cb9SPrem Mallappa  *
1510a83cb9SPrem Mallappa  * You should have received a copy of the GNU General Public License along
1610a83cb9SPrem Mallappa  * with this program; if not, see <http://www.gnu.org/licenses/>.
1710a83cb9SPrem Mallappa  */
1810a83cb9SPrem Mallappa 
1910a83cb9SPrem Mallappa #include "qemu/osdep.h"
20744a790eSPhilippe Mathieu-Daudé #include "qemu/bitops.h"
2164552b6bSMarkus Armbruster #include "hw/irq.h"
2210a83cb9SPrem Mallappa #include "hw/sysbus.h"
23d6454270SMarkus Armbruster #include "migration/vmstate.h"
2410a83cb9SPrem Mallappa #include "hw/qdev-core.h"
2510a83cb9SPrem Mallappa #include "hw/pci/pci.h"
2610a83cb9SPrem Mallappa #include "exec/address-spaces.h"
279122bea9SJia He #include "cpu.h"
2810a83cb9SPrem Mallappa #include "trace.h"
2910a83cb9SPrem Mallappa #include "qemu/log.h"
3010a83cb9SPrem Mallappa #include "qemu/error-report.h"
3110a83cb9SPrem Mallappa #include "qapi/error.h"
3210a83cb9SPrem Mallappa 
3310a83cb9SPrem Mallappa #include "hw/arm/smmuv3.h"
3410a83cb9SPrem Mallappa #include "smmuv3-internal.h"
3510a83cb9SPrem Mallappa 
366a736033SEric Auger /**
376a736033SEric Auger  * smmuv3_trigger_irq - pulse @irq if enabled and update
386a736033SEric Auger  * GERROR register in case of GERROR interrupt
396a736033SEric Auger  *
406a736033SEric Auger  * @irq: irq type
416a736033SEric Auger  * @gerror_mask: mask of gerrors to toggle (relevant if @irq is GERROR)
426a736033SEric Auger  */
43fae4be38SEric Auger static void smmuv3_trigger_irq(SMMUv3State *s, SMMUIrq irq,
44fae4be38SEric Auger                                uint32_t gerror_mask)
456a736033SEric Auger {
466a736033SEric Auger 
476a736033SEric Auger     bool pulse = false;
486a736033SEric Auger 
496a736033SEric Auger     switch (irq) {
506a736033SEric Auger     case SMMU_IRQ_EVTQ:
516a736033SEric Auger         pulse = smmuv3_eventq_irq_enabled(s);
526a736033SEric Auger         break;
536a736033SEric Auger     case SMMU_IRQ_PRIQ:
546a736033SEric Auger         qemu_log_mask(LOG_UNIMP, "PRI not yet supported\n");
556a736033SEric Auger         break;
566a736033SEric Auger     case SMMU_IRQ_CMD_SYNC:
576a736033SEric Auger         pulse = true;
586a736033SEric Auger         break;
596a736033SEric Auger     case SMMU_IRQ_GERROR:
606a736033SEric Auger     {
616a736033SEric Auger         uint32_t pending = s->gerror ^ s->gerrorn;
626a736033SEric Auger         uint32_t new_gerrors = ~pending & gerror_mask;
636a736033SEric Auger 
646a736033SEric Auger         if (!new_gerrors) {
656a736033SEric Auger             /* only toggle non pending errors */
666a736033SEric Auger             return;
676a736033SEric Auger         }
686a736033SEric Auger         s->gerror ^= new_gerrors;
696a736033SEric Auger         trace_smmuv3_write_gerror(new_gerrors, s->gerror);
706a736033SEric Auger 
716a736033SEric Auger         pulse = smmuv3_gerror_irq_enabled(s);
726a736033SEric Auger         break;
736a736033SEric Auger     }
746a736033SEric Auger     }
756a736033SEric Auger     if (pulse) {
766a736033SEric Auger             trace_smmuv3_trigger_irq(irq);
776a736033SEric Auger             qemu_irq_pulse(s->irq[irq]);
786a736033SEric Auger     }
796a736033SEric Auger }
806a736033SEric Auger 
81fae4be38SEric Auger static void smmuv3_write_gerrorn(SMMUv3State *s, uint32_t new_gerrorn)
826a736033SEric Auger {
836a736033SEric Auger     uint32_t pending = s->gerror ^ s->gerrorn;
846a736033SEric Auger     uint32_t toggled = s->gerrorn ^ new_gerrorn;
856a736033SEric Auger 
866a736033SEric Auger     if (toggled & ~pending) {
876a736033SEric Auger         qemu_log_mask(LOG_GUEST_ERROR,
886a736033SEric Auger                       "guest toggles non pending errors = 0x%x\n",
896a736033SEric Auger                       toggled & ~pending);
906a736033SEric Auger     }
916a736033SEric Auger 
926a736033SEric Auger     /*
936a736033SEric Auger      * We do not raise any error in case guest toggles bits corresponding
946a736033SEric Auger      * to not active IRQs (CONSTRAINED UNPREDICTABLE)
956a736033SEric Auger      */
966a736033SEric Auger     s->gerrorn = new_gerrorn;
976a736033SEric Auger 
986a736033SEric Auger     trace_smmuv3_write_gerrorn(toggled & pending, s->gerrorn);
996a736033SEric Auger }
1006a736033SEric Auger 
101dadd1a08SEric Auger static inline MemTxResult queue_read(SMMUQueue *q, void *data)
102dadd1a08SEric Auger {
103dadd1a08SEric Auger     dma_addr_t addr = Q_CONS_ENTRY(q);
104dadd1a08SEric Auger 
105dadd1a08SEric Auger     return dma_memory_read(&address_space_memory, addr, data, q->entry_size);
106dadd1a08SEric Auger }
107dadd1a08SEric Auger 
108dadd1a08SEric Auger static MemTxResult queue_write(SMMUQueue *q, void *data)
109dadd1a08SEric Auger {
110dadd1a08SEric Auger     dma_addr_t addr = Q_PROD_ENTRY(q);
111dadd1a08SEric Auger     MemTxResult ret;
112dadd1a08SEric Auger 
113dadd1a08SEric Auger     ret = dma_memory_write(&address_space_memory, addr, data, q->entry_size);
114dadd1a08SEric Auger     if (ret != MEMTX_OK) {
115dadd1a08SEric Auger         return ret;
116dadd1a08SEric Auger     }
117dadd1a08SEric Auger 
118dadd1a08SEric Auger     queue_prod_incr(q);
119dadd1a08SEric Auger     return MEMTX_OK;
120dadd1a08SEric Auger }
121dadd1a08SEric Auger 
122bb981004SEric Auger static MemTxResult smmuv3_write_eventq(SMMUv3State *s, Evt *evt)
123dadd1a08SEric Auger {
124dadd1a08SEric Auger     SMMUQueue *q = &s->eventq;
125bb981004SEric Auger     MemTxResult r;
126bb981004SEric Auger 
127bb981004SEric Auger     if (!smmuv3_eventq_enabled(s)) {
128bb981004SEric Auger         return MEMTX_ERROR;
129bb981004SEric Auger     }
130bb981004SEric Auger 
131bb981004SEric Auger     if (smmuv3_q_full(q)) {
132bb981004SEric Auger         return MEMTX_ERROR;
133bb981004SEric Auger     }
134bb981004SEric Auger 
135bb981004SEric Auger     r = queue_write(q, evt);
136bb981004SEric Auger     if (r != MEMTX_OK) {
137bb981004SEric Auger         return r;
138bb981004SEric Auger     }
139bb981004SEric Auger 
1409f4d2a13SEric Auger     if (!smmuv3_q_empty(q)) {
141bb981004SEric Auger         smmuv3_trigger_irq(s, SMMU_IRQ_EVTQ, 0);
142bb981004SEric Auger     }
143bb981004SEric Auger     return MEMTX_OK;
144bb981004SEric Auger }
145bb981004SEric Auger 
146bb981004SEric Auger void smmuv3_record_event(SMMUv3State *s, SMMUEventInfo *info)
147bb981004SEric Auger {
14824af32e0SEric Auger     Evt evt = {};
149bb981004SEric Auger     MemTxResult r;
150dadd1a08SEric Auger 
151dadd1a08SEric Auger     if (!smmuv3_eventq_enabled(s)) {
152dadd1a08SEric Auger         return;
153dadd1a08SEric Auger     }
154dadd1a08SEric Auger 
155bb981004SEric Auger     EVT_SET_TYPE(&evt, info->type);
156bb981004SEric Auger     EVT_SET_SID(&evt, info->sid);
157bb981004SEric Auger 
158bb981004SEric Auger     switch (info->type) {
1599122bea9SJia He     case SMMU_EVT_NONE:
160dadd1a08SEric Auger         return;
161bb981004SEric Auger     case SMMU_EVT_F_UUT:
162bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_uut.ssid);
163bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.f_uut.ssv);
164bb981004SEric Auger         EVT_SET_ADDR(&evt, info->u.f_uut.addr);
165bb981004SEric Auger         EVT_SET_RNW(&evt,  info->u.f_uut.rnw);
166bb981004SEric Auger         EVT_SET_PNU(&evt,  info->u.f_uut.pnu);
167bb981004SEric Auger         EVT_SET_IND(&evt,  info->u.f_uut.ind);
168bb981004SEric Auger         break;
169bb981004SEric Auger     case SMMU_EVT_C_BAD_STREAMID:
170bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.c_bad_streamid.ssid);
171bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.c_bad_streamid.ssv);
172bb981004SEric Auger         break;
173bb981004SEric Auger     case SMMU_EVT_F_STE_FETCH:
174bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_ste_fetch.ssid);
175bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.f_ste_fetch.ssv);
176b255cafbSSimon Veith         EVT_SET_ADDR2(&evt, info->u.f_ste_fetch.addr);
177bb981004SEric Auger         break;
178bb981004SEric Auger     case SMMU_EVT_C_BAD_STE:
179bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.c_bad_ste.ssid);
180bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.c_bad_ste.ssv);
181bb981004SEric Auger         break;
182bb981004SEric Auger     case SMMU_EVT_F_STREAM_DISABLED:
183bb981004SEric Auger         break;
184bb981004SEric Auger     case SMMU_EVT_F_TRANS_FORBIDDEN:
185bb981004SEric Auger         EVT_SET_ADDR(&evt, info->u.f_transl_forbidden.addr);
186bb981004SEric Auger         EVT_SET_RNW(&evt, info->u.f_transl_forbidden.rnw);
187bb981004SEric Auger         break;
188bb981004SEric Auger     case SMMU_EVT_C_BAD_SUBSTREAMID:
189bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.c_bad_substream.ssid);
190bb981004SEric Auger         break;
191bb981004SEric Auger     case SMMU_EVT_F_CD_FETCH:
192bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_cd_fetch.ssid);
193bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.f_cd_fetch.ssv);
194bb981004SEric Auger         EVT_SET_ADDR(&evt, info->u.f_cd_fetch.addr);
195bb981004SEric Auger         break;
196bb981004SEric Auger     case SMMU_EVT_C_BAD_CD:
197bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.c_bad_cd.ssid);
198bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.c_bad_cd.ssv);
199bb981004SEric Auger         break;
200bb981004SEric Auger     case SMMU_EVT_F_WALK_EABT:
201bb981004SEric Auger     case SMMU_EVT_F_TRANSLATION:
202bb981004SEric Auger     case SMMU_EVT_F_ADDR_SIZE:
203bb981004SEric Auger     case SMMU_EVT_F_ACCESS:
204bb981004SEric Auger     case SMMU_EVT_F_PERMISSION:
205bb981004SEric Auger         EVT_SET_STALL(&evt, info->u.f_walk_eabt.stall);
206bb981004SEric Auger         EVT_SET_STAG(&evt, info->u.f_walk_eabt.stag);
207bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_walk_eabt.ssid);
208bb981004SEric Auger         EVT_SET_SSV(&evt, info->u.f_walk_eabt.ssv);
209bb981004SEric Auger         EVT_SET_S2(&evt, info->u.f_walk_eabt.s2);
210bb981004SEric Auger         EVT_SET_ADDR(&evt, info->u.f_walk_eabt.addr);
211bb981004SEric Auger         EVT_SET_RNW(&evt, info->u.f_walk_eabt.rnw);
212bb981004SEric Auger         EVT_SET_PNU(&evt, info->u.f_walk_eabt.pnu);
213bb981004SEric Auger         EVT_SET_IND(&evt, info->u.f_walk_eabt.ind);
214bb981004SEric Auger         EVT_SET_CLASS(&evt, info->u.f_walk_eabt.class);
215bb981004SEric Auger         EVT_SET_ADDR2(&evt, info->u.f_walk_eabt.addr2);
216bb981004SEric Auger         break;
217bb981004SEric Auger     case SMMU_EVT_F_CFG_CONFLICT:
218bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_cfg_conflict.ssid);
219bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.f_cfg_conflict.ssv);
220bb981004SEric Auger         break;
221bb981004SEric Auger     /* rest is not implemented */
222bb981004SEric Auger     case SMMU_EVT_F_BAD_ATS_TREQ:
223bb981004SEric Auger     case SMMU_EVT_F_TLB_CONFLICT:
224bb981004SEric Auger     case SMMU_EVT_E_PAGE_REQ:
225bb981004SEric Auger     default:
226bb981004SEric Auger         g_assert_not_reached();
227dadd1a08SEric Auger     }
228dadd1a08SEric Auger 
229bb981004SEric Auger     trace_smmuv3_record_event(smmu_event_string(info->type), info->sid);
230bb981004SEric Auger     r = smmuv3_write_eventq(s, &evt);
231bb981004SEric Auger     if (r != MEMTX_OK) {
232bb981004SEric Auger         smmuv3_trigger_irq(s, SMMU_IRQ_GERROR, R_GERROR_EVENTQ_ABT_ERR_MASK);
233dadd1a08SEric Auger     }
234bb981004SEric Auger     info->recorded = true;
235dadd1a08SEric Auger }
236dadd1a08SEric Auger 
23710a83cb9SPrem Mallappa static void smmuv3_init_regs(SMMUv3State *s)
23810a83cb9SPrem Mallappa {
23910a83cb9SPrem Mallappa     /**
24010a83cb9SPrem Mallappa      * IDR0: stage1 only, AArch64 only, coherent access, 16b ASID,
24110a83cb9SPrem Mallappa      *       multi-level stream table
24210a83cb9SPrem Mallappa      */
24310a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, S1P, 1); /* stage 1 supported */
24410a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTF, 2); /* AArch64 PTW only */
24510a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, COHACC, 1); /* IO coherent */
24610a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, ASID16, 1); /* 16-bit ASID */
24710a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTENDIAN, 2); /* little endian */
24810a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, STALL_MODEL, 1); /* No stall */
24910a83cb9SPrem Mallappa     /* terminated transaction will always be aborted/error returned */
25010a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TERM_MODEL, 1);
25110a83cb9SPrem Mallappa     /* 2-level stream table supported */
25210a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, STLEVEL, 1);
25310a83cb9SPrem Mallappa 
25410a83cb9SPrem Mallappa     s->idr[1] = FIELD_DP32(s->idr[1], IDR1, SIDSIZE, SMMU_IDR1_SIDSIZE);
25510a83cb9SPrem Mallappa     s->idr[1] = FIELD_DP32(s->idr[1], IDR1, EVENTQS, SMMU_EVENTQS);
25610a83cb9SPrem Mallappa     s->idr[1] = FIELD_DP32(s->idr[1], IDR1, CMDQS,   SMMU_CMDQS);
25710a83cb9SPrem Mallappa 
258de206dfdSEric Auger     s->idr[3] = FIELD_DP32(s->idr[3], IDR3, RIL, 1);
259e7c3b9d9SEric Auger     s->idr[3] = FIELD_DP32(s->idr[3], IDR3, HAD, 1);
260e7c3b9d9SEric Auger 
26110a83cb9SPrem Mallappa    /* 4K and 64K granule support */
26210a83cb9SPrem Mallappa     s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN4K, 1);
26310a83cb9SPrem Mallappa     s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN64K, 1);
26410a83cb9SPrem Mallappa     s->idr[5] = FIELD_DP32(s->idr[5], IDR5, OAS, SMMU_IDR5_OAS); /* 44 bits */
26510a83cb9SPrem Mallappa 
26610a83cb9SPrem Mallappa     s->cmdq.base = deposit64(s->cmdq.base, 0, 5, SMMU_CMDQS);
26710a83cb9SPrem Mallappa     s->cmdq.prod = 0;
26810a83cb9SPrem Mallappa     s->cmdq.cons = 0;
26910a83cb9SPrem Mallappa     s->cmdq.entry_size = sizeof(struct Cmd);
27010a83cb9SPrem Mallappa     s->eventq.base = deposit64(s->eventq.base, 0, 5, SMMU_EVENTQS);
27110a83cb9SPrem Mallappa     s->eventq.prod = 0;
27210a83cb9SPrem Mallappa     s->eventq.cons = 0;
27310a83cb9SPrem Mallappa     s->eventq.entry_size = sizeof(struct Evt);
27410a83cb9SPrem Mallappa 
27510a83cb9SPrem Mallappa     s->features = 0;
27610a83cb9SPrem Mallappa     s->sid_split = 0;
277e7c3b9d9SEric Auger     s->aidr = 0x1;
27810a83cb9SPrem Mallappa }
27910a83cb9SPrem Mallappa 
2809bde7f06SEric Auger static int smmu_get_ste(SMMUv3State *s, dma_addr_t addr, STE *buf,
2819bde7f06SEric Auger                         SMMUEventInfo *event)
2829bde7f06SEric Auger {
2839bde7f06SEric Auger     int ret;
2849bde7f06SEric Auger 
2859bde7f06SEric Auger     trace_smmuv3_get_ste(addr);
2869bde7f06SEric Auger     /* TODO: guarantee 64-bit single-copy atomicity */
28718610bfdSPhilippe Mathieu-Daudé     ret = dma_memory_read(&address_space_memory, addr, buf, sizeof(*buf));
2889bde7f06SEric Auger     if (ret != MEMTX_OK) {
2899bde7f06SEric Auger         qemu_log_mask(LOG_GUEST_ERROR,
2909bde7f06SEric Auger                       "Cannot fetch pte at address=0x%"PRIx64"\n", addr);
2919bde7f06SEric Auger         event->type = SMMU_EVT_F_STE_FETCH;
2929bde7f06SEric Auger         event->u.f_ste_fetch.addr = addr;
2939bde7f06SEric Auger         return -EINVAL;
2949bde7f06SEric Auger     }
2959bde7f06SEric Auger     return 0;
2969bde7f06SEric Auger 
2979bde7f06SEric Auger }
2989bde7f06SEric Auger 
2999bde7f06SEric Auger /* @ssid > 0 not supported yet */
3009bde7f06SEric Auger static int smmu_get_cd(SMMUv3State *s, STE *ste, uint32_t ssid,
3019bde7f06SEric Auger                        CD *buf, SMMUEventInfo *event)
3029bde7f06SEric Auger {
3039bde7f06SEric Auger     dma_addr_t addr = STE_CTXPTR(ste);
3049bde7f06SEric Auger     int ret;
3059bde7f06SEric Auger 
3069bde7f06SEric Auger     trace_smmuv3_get_cd(addr);
3079bde7f06SEric Auger     /* TODO: guarantee 64-bit single-copy atomicity */
30818610bfdSPhilippe Mathieu-Daudé     ret = dma_memory_read(&address_space_memory, addr, buf, sizeof(*buf));
3099bde7f06SEric Auger     if (ret != MEMTX_OK) {
3109bde7f06SEric Auger         qemu_log_mask(LOG_GUEST_ERROR,
3119bde7f06SEric Auger                       "Cannot fetch pte at address=0x%"PRIx64"\n", addr);
3129bde7f06SEric Auger         event->type = SMMU_EVT_F_CD_FETCH;
3139bde7f06SEric Auger         event->u.f_ste_fetch.addr = addr;
3149bde7f06SEric Auger         return -EINVAL;
3159bde7f06SEric Auger     }
3169bde7f06SEric Auger     return 0;
3179bde7f06SEric Auger }
3189bde7f06SEric Auger 
3199122bea9SJia He /* Returns < 0 in case of invalid STE, 0 otherwise */
3209bde7f06SEric Auger static int decode_ste(SMMUv3State *s, SMMUTransCfg *cfg,
3219bde7f06SEric Auger                       STE *ste, SMMUEventInfo *event)
3229bde7f06SEric Auger {
3239bde7f06SEric Auger     uint32_t config;
3249bde7f06SEric Auger 
3259bde7f06SEric Auger     if (!STE_VALID(ste)) {
3263499ec08SEric Auger         if (!event->inval_ste_allowed) {
32751b6d368SEric Auger             qemu_log_mask(LOG_GUEST_ERROR, "invalid STE\n");
3283499ec08SEric Auger         }
3299bde7f06SEric Auger         goto bad_ste;
3309bde7f06SEric Auger     }
3319bde7f06SEric Auger 
3329bde7f06SEric Auger     config = STE_CONFIG(ste);
3339bde7f06SEric Auger 
3349bde7f06SEric Auger     if (STE_CFG_ABORT(config)) {
3359122bea9SJia He         cfg->aborted = true;
3369122bea9SJia He         return 0;
3379bde7f06SEric Auger     }
3389bde7f06SEric Auger 
3399bde7f06SEric Auger     if (STE_CFG_BYPASS(config)) {
3409bde7f06SEric Auger         cfg->bypassed = true;
3419122bea9SJia He         return 0;
3429bde7f06SEric Auger     }
3439bde7f06SEric Auger 
3449bde7f06SEric Auger     if (STE_CFG_S2_ENABLED(config)) {
3459bde7f06SEric Auger         qemu_log_mask(LOG_UNIMP, "SMMUv3 does not support stage 2 yet\n");
3469bde7f06SEric Auger         goto bad_ste;
3479bde7f06SEric Auger     }
3489bde7f06SEric Auger 
3499bde7f06SEric Auger     if (STE_S1CDMAX(ste) != 0) {
3509bde7f06SEric Auger         qemu_log_mask(LOG_UNIMP,
3519bde7f06SEric Auger                       "SMMUv3 does not support multiple context descriptors yet\n");
3529bde7f06SEric Auger         goto bad_ste;
3539bde7f06SEric Auger     }
3549bde7f06SEric Auger 
3559bde7f06SEric Auger     if (STE_S1STALLD(ste)) {
3569bde7f06SEric Auger         qemu_log_mask(LOG_UNIMP,
3579bde7f06SEric Auger                       "SMMUv3 S1 stalling fault model not allowed yet\n");
3589bde7f06SEric Auger         goto bad_ste;
3599bde7f06SEric Auger     }
3609bde7f06SEric Auger     return 0;
3619bde7f06SEric Auger 
3629bde7f06SEric Auger bad_ste:
3639bde7f06SEric Auger     event->type = SMMU_EVT_C_BAD_STE;
3649bde7f06SEric Auger     return -EINVAL;
3659bde7f06SEric Auger }
3669bde7f06SEric Auger 
3679bde7f06SEric Auger /**
3689bde7f06SEric Auger  * smmu_find_ste - Return the stream table entry associated
3699bde7f06SEric Auger  * to the sid
3709bde7f06SEric Auger  *
3719bde7f06SEric Auger  * @s: smmuv3 handle
3729bde7f06SEric Auger  * @sid: stream ID
3739bde7f06SEric Auger  * @ste: returned stream table entry
3749bde7f06SEric Auger  * @event: handle to an event info
3759bde7f06SEric Auger  *
3769bde7f06SEric Auger  * Supports linear and 2-level stream table
3779bde7f06SEric Auger  * Return 0 on success, -EINVAL otherwise
3789bde7f06SEric Auger  */
3799bde7f06SEric Auger static int smmu_find_ste(SMMUv3State *s, uint32_t sid, STE *ste,
3809bde7f06SEric Auger                          SMMUEventInfo *event)
3819bde7f06SEric Auger {
38241678c33SSimon Veith     dma_addr_t addr, strtab_base;
38305ff2fb8SSimon Veith     uint32_t log2size;
38441678c33SSimon Veith     int strtab_size_shift;
3859bde7f06SEric Auger     int ret;
3869bde7f06SEric Auger 
3879bde7f06SEric Auger     trace_smmuv3_find_ste(sid, s->features, s->sid_split);
38805ff2fb8SSimon Veith     log2size = FIELD_EX32(s->strtab_base_cfg, STRTAB_BASE_CFG, LOG2SIZE);
38905ff2fb8SSimon Veith     /*
39005ff2fb8SSimon Veith      * Check SID range against both guest-configured and implementation limits
39105ff2fb8SSimon Veith      */
39205ff2fb8SSimon Veith     if (sid >= (1 << MIN(log2size, SMMU_IDR1_SIDSIZE))) {
3939bde7f06SEric Auger         event->type = SMMU_EVT_C_BAD_STREAMID;
3949bde7f06SEric Auger         return -EINVAL;
3959bde7f06SEric Auger     }
3969bde7f06SEric Auger     if (s->features & SMMU_FEATURE_2LVL_STE) {
3979bde7f06SEric Auger         int l1_ste_offset, l2_ste_offset, max_l2_ste, span;
39841678c33SSimon Veith         dma_addr_t l1ptr, l2ptr;
3999bde7f06SEric Auger         STEDesc l1std;
4009bde7f06SEric Auger 
40141678c33SSimon Veith         /*
40241678c33SSimon Veith          * Align strtab base address to table size. For this purpose, assume it
40341678c33SSimon Veith          * is not bounded by SMMU_IDR1_SIDSIZE.
40441678c33SSimon Veith          */
40541678c33SSimon Veith         strtab_size_shift = MAX(5, (int)log2size - s->sid_split - 1 + 3);
40641678c33SSimon Veith         strtab_base = s->strtab_base & SMMU_BASE_ADDR_MASK &
40741678c33SSimon Veith                       ~MAKE_64BIT_MASK(0, strtab_size_shift);
4089bde7f06SEric Auger         l1_ste_offset = sid >> s->sid_split;
4099bde7f06SEric Auger         l2_ste_offset = sid & ((1 << s->sid_split) - 1);
4109bde7f06SEric Auger         l1ptr = (dma_addr_t)(strtab_base + l1_ste_offset * sizeof(l1std));
4119bde7f06SEric Auger         /* TODO: guarantee 64-bit single-copy atomicity */
41218610bfdSPhilippe Mathieu-Daudé         ret = dma_memory_read(&address_space_memory, l1ptr, &l1std,
41318610bfdSPhilippe Mathieu-Daudé                               sizeof(l1std));
4149bde7f06SEric Auger         if (ret != MEMTX_OK) {
4159bde7f06SEric Auger             qemu_log_mask(LOG_GUEST_ERROR,
4169bde7f06SEric Auger                           "Could not read L1PTR at 0X%"PRIx64"\n", l1ptr);
4179bde7f06SEric Auger             event->type = SMMU_EVT_F_STE_FETCH;
4189bde7f06SEric Auger             event->u.f_ste_fetch.addr = l1ptr;
4199bde7f06SEric Auger             return -EINVAL;
4209bde7f06SEric Auger         }
4219bde7f06SEric Auger 
4229bde7f06SEric Auger         span = L1STD_SPAN(&l1std);
4239bde7f06SEric Auger 
4249bde7f06SEric Auger         if (!span) {
4259bde7f06SEric Auger             /* l2ptr is not valid */
4263499ec08SEric Auger             if (!event->inval_ste_allowed) {
4279bde7f06SEric Auger                 qemu_log_mask(LOG_GUEST_ERROR,
4289bde7f06SEric Auger                               "invalid sid=%d (L1STD span=0)\n", sid);
4293499ec08SEric Auger             }
4309bde7f06SEric Auger             event->type = SMMU_EVT_C_BAD_STREAMID;
4319bde7f06SEric Auger             return -EINVAL;
4329bde7f06SEric Auger         }
4339bde7f06SEric Auger         max_l2_ste = (1 << span) - 1;
4349bde7f06SEric Auger         l2ptr = l1std_l2ptr(&l1std);
4359bde7f06SEric Auger         trace_smmuv3_find_ste_2lvl(s->strtab_base, l1ptr, l1_ste_offset,
4369bde7f06SEric Auger                                    l2ptr, l2_ste_offset, max_l2_ste);
4379bde7f06SEric Auger         if (l2_ste_offset > max_l2_ste) {
4389bde7f06SEric Auger             qemu_log_mask(LOG_GUEST_ERROR,
4399bde7f06SEric Auger                           "l2_ste_offset=%d > max_l2_ste=%d\n",
4409bde7f06SEric Auger                           l2_ste_offset, max_l2_ste);
4419bde7f06SEric Auger             event->type = SMMU_EVT_C_BAD_STE;
4429bde7f06SEric Auger             return -EINVAL;
4439bde7f06SEric Auger         }
4449bde7f06SEric Auger         addr = l2ptr + l2_ste_offset * sizeof(*ste);
4459bde7f06SEric Auger     } else {
44641678c33SSimon Veith         strtab_size_shift = log2size + 5;
44741678c33SSimon Veith         strtab_base = s->strtab_base & SMMU_BASE_ADDR_MASK &
44841678c33SSimon Veith                       ~MAKE_64BIT_MASK(0, strtab_size_shift);
44941678c33SSimon Veith         addr = strtab_base + sid * sizeof(*ste);
4509bde7f06SEric Auger     }
4519bde7f06SEric Auger 
4529bde7f06SEric Auger     if (smmu_get_ste(s, addr, ste, event)) {
4539bde7f06SEric Auger         return -EINVAL;
4549bde7f06SEric Auger     }
4559bde7f06SEric Auger 
4569bde7f06SEric Auger     return 0;
4579bde7f06SEric Auger }
4589bde7f06SEric Auger 
4599bde7f06SEric Auger static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event)
4609bde7f06SEric Auger {
4619bde7f06SEric Auger     int ret = -EINVAL;
4629bde7f06SEric Auger     int i;
4639bde7f06SEric Auger 
4649bde7f06SEric Auger     if (!CD_VALID(cd) || !CD_AARCH64(cd)) {
4659bde7f06SEric Auger         goto bad_cd;
4669bde7f06SEric Auger     }
4679bde7f06SEric Auger     if (!CD_A(cd)) {
4689bde7f06SEric Auger         goto bad_cd; /* SMMU_IDR0.TERM_MODEL == 1 */
4699bde7f06SEric Auger     }
4709bde7f06SEric Auger     if (CD_S(cd)) {
4719bde7f06SEric Auger         goto bad_cd; /* !STE_SECURE && SMMU_IDR0.STALL_MODEL == 1 */
4729bde7f06SEric Auger     }
4739bde7f06SEric Auger     if (CD_HA(cd) || CD_HD(cd)) {
4749bde7f06SEric Auger         goto bad_cd; /* HTTU = 0 */
4759bde7f06SEric Auger     }
4769bde7f06SEric Auger 
4779bde7f06SEric Auger     /* we support only those at the moment */
4789bde7f06SEric Auger     cfg->aa64 = true;
4799bde7f06SEric Auger     cfg->stage = 1;
4809bde7f06SEric Auger 
4819bde7f06SEric Auger     cfg->oas = oas2bits(CD_IPS(cd));
4829bde7f06SEric Auger     cfg->oas = MIN(oas2bits(SMMU_IDR5_OAS), cfg->oas);
4839bde7f06SEric Auger     cfg->tbi = CD_TBI(cd);
4849bde7f06SEric Auger     cfg->asid = CD_ASID(cd);
4859bde7f06SEric Auger 
4869bde7f06SEric Auger     trace_smmuv3_decode_cd(cfg->oas);
4879bde7f06SEric Auger 
4889bde7f06SEric Auger     /* decode data dependent on TT */
4899bde7f06SEric Auger     for (i = 0; i <= 1; i++) {
4909bde7f06SEric Auger         int tg, tsz;
4919bde7f06SEric Auger         SMMUTransTableInfo *tt = &cfg->tt[i];
4929bde7f06SEric Auger 
4939bde7f06SEric Auger         cfg->tt[i].disabled = CD_EPD(cd, i);
4949bde7f06SEric Auger         if (cfg->tt[i].disabled) {
4959bde7f06SEric Auger             continue;
4969bde7f06SEric Auger         }
4979bde7f06SEric Auger 
4989bde7f06SEric Auger         tsz = CD_TSZ(cd, i);
4999bde7f06SEric Auger         if (tsz < 16 || tsz > 39) {
5009bde7f06SEric Auger             goto bad_cd;
5019bde7f06SEric Auger         }
5029bde7f06SEric Auger 
5039bde7f06SEric Auger         tg = CD_TG(cd, i);
5049bde7f06SEric Auger         tt->granule_sz = tg2granule(tg, i);
5059bde7f06SEric Auger         if ((tt->granule_sz != 12 && tt->granule_sz != 16) || CD_ENDI(cd)) {
5069bde7f06SEric Auger             goto bad_cd;
5079bde7f06SEric Auger         }
5089bde7f06SEric Auger 
5099bde7f06SEric Auger         tt->tsz = tsz;
5109bde7f06SEric Auger         tt->ttb = CD_TTB(cd, i);
5119bde7f06SEric Auger         if (tt->ttb & ~(MAKE_64BIT_MASK(0, cfg->oas))) {
5129bde7f06SEric Auger             goto bad_cd;
5139bde7f06SEric Auger         }
514e7c3b9d9SEric Auger         tt->had = CD_HAD(cd, i);
515e7c3b9d9SEric Auger         trace_smmuv3_decode_cd_tt(i, tt->tsz, tt->ttb, tt->granule_sz, tt->had);
5169bde7f06SEric Auger     }
5179bde7f06SEric Auger 
5189bde7f06SEric Auger     event->record_trans_faults = CD_R(cd);
5199bde7f06SEric Auger 
5209bde7f06SEric Auger     return 0;
5219bde7f06SEric Auger 
5229bde7f06SEric Auger bad_cd:
5239bde7f06SEric Auger     event->type = SMMU_EVT_C_BAD_CD;
5249bde7f06SEric Auger     return ret;
5259bde7f06SEric Auger }
5269bde7f06SEric Auger 
5279bde7f06SEric Auger /**
5289bde7f06SEric Auger  * smmuv3_decode_config - Prepare the translation configuration
5299bde7f06SEric Auger  * for the @mr iommu region
5309bde7f06SEric Auger  * @mr: iommu memory region the translation config must be prepared for
5319bde7f06SEric Auger  * @cfg: output translation configuration which is populated through
5329bde7f06SEric Auger  *       the different configuration decoding steps
5339bde7f06SEric Auger  * @event: must be zero'ed by the caller
5349bde7f06SEric Auger  *
5359122bea9SJia He  * return < 0 in case of config decoding error (@event is filled
5369bde7f06SEric Auger  * accordingly). Return 0 otherwise.
5379bde7f06SEric Auger  */
5389bde7f06SEric Auger static int smmuv3_decode_config(IOMMUMemoryRegion *mr, SMMUTransCfg *cfg,
5399bde7f06SEric Auger                                 SMMUEventInfo *event)
5409bde7f06SEric Auger {
5419bde7f06SEric Auger     SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu);
5429bde7f06SEric Auger     uint32_t sid = smmu_get_sid(sdev);
5439bde7f06SEric Auger     SMMUv3State *s = sdev->smmu;
5449122bea9SJia He     int ret;
5459bde7f06SEric Auger     STE ste;
5469bde7f06SEric Auger     CD cd;
5479bde7f06SEric Auger 
5489122bea9SJia He     ret = smmu_find_ste(s, sid, &ste, event);
5499122bea9SJia He     if (ret) {
5509bde7f06SEric Auger         return ret;
5519bde7f06SEric Auger     }
5529bde7f06SEric Auger 
5539122bea9SJia He     ret = decode_ste(s, cfg, &ste, event);
5549122bea9SJia He     if (ret) {
5559bde7f06SEric Auger         return ret;
5569bde7f06SEric Auger     }
5579bde7f06SEric Auger 
5589122bea9SJia He     if (cfg->aborted || cfg->bypassed) {
5599122bea9SJia He         return 0;
5609122bea9SJia He     }
5619122bea9SJia He 
5629122bea9SJia He     ret = smmu_get_cd(s, &ste, 0 /* ssid */, &cd, event);
5639122bea9SJia He     if (ret) {
5649bde7f06SEric Auger         return ret;
5659bde7f06SEric Auger     }
5669bde7f06SEric Auger 
5679bde7f06SEric Auger     return decode_cd(cfg, &cd, event);
5689bde7f06SEric Auger }
5699bde7f06SEric Auger 
57032cfd7f3SEric Auger /**
57132cfd7f3SEric Auger  * smmuv3_get_config - Look up for a cached copy of configuration data for
57232cfd7f3SEric Auger  * @sdev and on cache miss performs a configuration structure decoding from
57332cfd7f3SEric Auger  * guest RAM.
57432cfd7f3SEric Auger  *
57532cfd7f3SEric Auger  * @sdev: SMMUDevice handle
57632cfd7f3SEric Auger  * @event: output event info
57732cfd7f3SEric Auger  *
57832cfd7f3SEric Auger  * The configuration cache contains data resulting from both STE and CD
57932cfd7f3SEric Auger  * decoding under the form of an SMMUTransCfg struct. The hash table is indexed
58032cfd7f3SEric Auger  * by the SMMUDevice handle.
58132cfd7f3SEric Auger  */
58232cfd7f3SEric Auger static SMMUTransCfg *smmuv3_get_config(SMMUDevice *sdev, SMMUEventInfo *event)
58332cfd7f3SEric Auger {
58432cfd7f3SEric Auger     SMMUv3State *s = sdev->smmu;
58532cfd7f3SEric Auger     SMMUState *bc = &s->smmu_state;
58632cfd7f3SEric Auger     SMMUTransCfg *cfg;
58732cfd7f3SEric Auger 
58832cfd7f3SEric Auger     cfg = g_hash_table_lookup(bc->configs, sdev);
58932cfd7f3SEric Auger     if (cfg) {
59032cfd7f3SEric Auger         sdev->cfg_cache_hits++;
59132cfd7f3SEric Auger         trace_smmuv3_config_cache_hit(smmu_get_sid(sdev),
59232cfd7f3SEric Auger                             sdev->cfg_cache_hits, sdev->cfg_cache_misses,
59332cfd7f3SEric Auger                             100 * sdev->cfg_cache_hits /
59432cfd7f3SEric Auger                             (sdev->cfg_cache_hits + sdev->cfg_cache_misses));
59532cfd7f3SEric Auger     } else {
59632cfd7f3SEric Auger         sdev->cfg_cache_misses++;
59732cfd7f3SEric Auger         trace_smmuv3_config_cache_miss(smmu_get_sid(sdev),
59832cfd7f3SEric Auger                             sdev->cfg_cache_hits, sdev->cfg_cache_misses,
59932cfd7f3SEric Auger                             100 * sdev->cfg_cache_hits /
60032cfd7f3SEric Auger                             (sdev->cfg_cache_hits + sdev->cfg_cache_misses));
60132cfd7f3SEric Auger         cfg = g_new0(SMMUTransCfg, 1);
60232cfd7f3SEric Auger 
60332cfd7f3SEric Auger         if (!smmuv3_decode_config(&sdev->iommu, cfg, event)) {
60432cfd7f3SEric Auger             g_hash_table_insert(bc->configs, sdev, cfg);
60532cfd7f3SEric Auger         } else {
60632cfd7f3SEric Auger             g_free(cfg);
60732cfd7f3SEric Auger             cfg = NULL;
60832cfd7f3SEric Auger         }
60932cfd7f3SEric Auger     }
61032cfd7f3SEric Auger     return cfg;
61132cfd7f3SEric Auger }
61232cfd7f3SEric Auger 
61332cfd7f3SEric Auger static void smmuv3_flush_config(SMMUDevice *sdev)
61432cfd7f3SEric Auger {
61532cfd7f3SEric Auger     SMMUv3State *s = sdev->smmu;
61632cfd7f3SEric Auger     SMMUState *bc = &s->smmu_state;
61732cfd7f3SEric Auger 
61832cfd7f3SEric Auger     trace_smmuv3_config_cache_inv(smmu_get_sid(sdev));
61932cfd7f3SEric Auger     g_hash_table_remove(bc->configs, sdev);
62032cfd7f3SEric Auger }
62132cfd7f3SEric Auger 
6229bde7f06SEric Auger static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr,
6232c91bcf2SPeter Maydell                                       IOMMUAccessFlags flag, int iommu_idx)
6249bde7f06SEric Auger {
6259bde7f06SEric Auger     SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu);
6269bde7f06SEric Auger     SMMUv3State *s = sdev->smmu;
6279bde7f06SEric Auger     uint32_t sid = smmu_get_sid(sdev);
6283499ec08SEric Auger     SMMUEventInfo event = {.type = SMMU_EVT_NONE,
6293499ec08SEric Auger                            .sid = sid,
6303499ec08SEric Auger                            .inval_ste_allowed = false};
6319bde7f06SEric Auger     SMMUPTWEventInfo ptw_info = {};
6329122bea9SJia He     SMMUTranslationStatus status;
633cc27ed81SEric Auger     SMMUState *bs = ARM_SMMU(s);
634cc27ed81SEric Auger     uint64_t page_mask, aligned_addr;
635a7550158SEric Auger     SMMUTLBEntry *cached_entry = NULL;
636cc27ed81SEric Auger     SMMUTransTableInfo *tt;
63732cfd7f3SEric Auger     SMMUTransCfg *cfg = NULL;
6389bde7f06SEric Auger     IOMMUTLBEntry entry = {
6399bde7f06SEric Auger         .target_as = &address_space_memory,
6409bde7f06SEric Auger         .iova = addr,
6419bde7f06SEric Auger         .translated_addr = addr,
6429bde7f06SEric Auger         .addr_mask = ~(hwaddr)0,
6439bde7f06SEric Auger         .perm = IOMMU_NONE,
6449bde7f06SEric Auger     };
6459bde7f06SEric Auger 
64632cfd7f3SEric Auger     qemu_mutex_lock(&s->mutex);
64732cfd7f3SEric Auger 
6489bde7f06SEric Auger     if (!smmu_enabled(s)) {
6499122bea9SJia He         status = SMMU_TRANS_DISABLE;
6509122bea9SJia He         goto epilogue;
6519bde7f06SEric Auger     }
6529bde7f06SEric Auger 
65332cfd7f3SEric Auger     cfg = smmuv3_get_config(sdev, &event);
65432cfd7f3SEric Auger     if (!cfg) {
6559122bea9SJia He         status = SMMU_TRANS_ERROR;
6569122bea9SJia He         goto epilogue;
6579bde7f06SEric Auger     }
6589bde7f06SEric Auger 
65932cfd7f3SEric Auger     if (cfg->aborted) {
6609122bea9SJia He         status = SMMU_TRANS_ABORT;
6619122bea9SJia He         goto epilogue;
6629bde7f06SEric Auger     }
6639bde7f06SEric Auger 
66432cfd7f3SEric Auger     if (cfg->bypassed) {
6659122bea9SJia He         status = SMMU_TRANS_BYPASS;
6669122bea9SJia He         goto epilogue;
6679122bea9SJia He     }
6689122bea9SJia He 
669cc27ed81SEric Auger     tt = select_tt(cfg, addr);
670cc27ed81SEric Auger     if (!tt) {
671cc27ed81SEric Auger         if (event.record_trans_faults) {
672cc27ed81SEric Auger             event.type = SMMU_EVT_F_TRANSLATION;
673cc27ed81SEric Auger             event.u.f_translation.addr = addr;
674cc27ed81SEric Auger             event.u.f_translation.rnw = flag & 0x1;
675cc27ed81SEric Auger         }
676cc27ed81SEric Auger         status = SMMU_TRANS_ERROR;
677cc27ed81SEric Auger         goto epilogue;
678cc27ed81SEric Auger     }
679cc27ed81SEric Auger 
680cc27ed81SEric Auger     page_mask = (1ULL << (tt->granule_sz)) - 1;
681cc27ed81SEric Auger     aligned_addr = addr & ~page_mask;
682cc27ed81SEric Auger 
6839e54dee7SEric Auger     cached_entry = smmu_iotlb_lookup(bs, cfg, tt, aligned_addr);
684cc27ed81SEric Auger     if (cached_entry) {
685a7550158SEric Auger         if ((flag & IOMMU_WO) && !(cached_entry->entry.perm & IOMMU_WO)) {
686cc27ed81SEric Auger             status = SMMU_TRANS_ERROR;
687cc27ed81SEric Auger             if (event.record_trans_faults) {
688cc27ed81SEric Auger                 event.type = SMMU_EVT_F_PERMISSION;
689cc27ed81SEric Auger                 event.u.f_permission.addr = addr;
690cc27ed81SEric Auger                 event.u.f_permission.rnw = flag & 0x1;
691cc27ed81SEric Auger             }
692cc27ed81SEric Auger         } else {
693cc27ed81SEric Auger             status = SMMU_TRANS_SUCCESS;
694cc27ed81SEric Auger         }
695cc27ed81SEric Auger         goto epilogue;
696cc27ed81SEric Auger     }
697cc27ed81SEric Auger 
698a7550158SEric Auger     cached_entry = g_new0(SMMUTLBEntry, 1);
699cc27ed81SEric Auger 
700cc27ed81SEric Auger     if (smmu_ptw(cfg, aligned_addr, flag, cached_entry, &ptw_info)) {
701cc27ed81SEric Auger         g_free(cached_entry);
7029bde7f06SEric Auger         switch (ptw_info.type) {
7039bde7f06SEric Auger         case SMMU_PTW_ERR_WALK_EABT:
7049bde7f06SEric Auger             event.type = SMMU_EVT_F_WALK_EABT;
7059bde7f06SEric Auger             event.u.f_walk_eabt.addr = addr;
7069bde7f06SEric Auger             event.u.f_walk_eabt.rnw = flag & 0x1;
7079bde7f06SEric Auger             event.u.f_walk_eabt.class = 0x1;
7089bde7f06SEric Auger             event.u.f_walk_eabt.addr2 = ptw_info.addr;
7099bde7f06SEric Auger             break;
7109bde7f06SEric Auger         case SMMU_PTW_ERR_TRANSLATION:
7119bde7f06SEric Auger             if (event.record_trans_faults) {
7129bde7f06SEric Auger                 event.type = SMMU_EVT_F_TRANSLATION;
7139bde7f06SEric Auger                 event.u.f_translation.addr = addr;
7149bde7f06SEric Auger                 event.u.f_translation.rnw = flag & 0x1;
7159bde7f06SEric Auger             }
7169bde7f06SEric Auger             break;
7179bde7f06SEric Auger         case SMMU_PTW_ERR_ADDR_SIZE:
7189bde7f06SEric Auger             if (event.record_trans_faults) {
7199bde7f06SEric Auger                 event.type = SMMU_EVT_F_ADDR_SIZE;
7209bde7f06SEric Auger                 event.u.f_addr_size.addr = addr;
7219bde7f06SEric Auger                 event.u.f_addr_size.rnw = flag & 0x1;
7229bde7f06SEric Auger             }
7239bde7f06SEric Auger             break;
7249bde7f06SEric Auger         case SMMU_PTW_ERR_ACCESS:
7259bde7f06SEric Auger             if (event.record_trans_faults) {
7269bde7f06SEric Auger                 event.type = SMMU_EVT_F_ACCESS;
7279bde7f06SEric Auger                 event.u.f_access.addr = addr;
7289bde7f06SEric Auger                 event.u.f_access.rnw = flag & 0x1;
7299bde7f06SEric Auger             }
7309bde7f06SEric Auger             break;
7319bde7f06SEric Auger         case SMMU_PTW_ERR_PERMISSION:
7329bde7f06SEric Auger             if (event.record_trans_faults) {
7339bde7f06SEric Auger                 event.type = SMMU_EVT_F_PERMISSION;
7349bde7f06SEric Auger                 event.u.f_permission.addr = addr;
7359bde7f06SEric Auger                 event.u.f_permission.rnw = flag & 0x1;
7369bde7f06SEric Auger             }
7379bde7f06SEric Auger             break;
7389bde7f06SEric Auger         default:
7399bde7f06SEric Auger             g_assert_not_reached();
7409bde7f06SEric Auger         }
7419122bea9SJia He         status = SMMU_TRANS_ERROR;
7429122bea9SJia He     } else {
7436808bca9SEric Auger         smmu_iotlb_insert(bs, cfg, cached_entry);
7449122bea9SJia He         status = SMMU_TRANS_SUCCESS;
7459bde7f06SEric Auger     }
7469122bea9SJia He 
7479122bea9SJia He epilogue:
74832cfd7f3SEric Auger     qemu_mutex_unlock(&s->mutex);
7499122bea9SJia He     switch (status) {
7509122bea9SJia He     case SMMU_TRANS_SUCCESS:
7519bde7f06SEric Auger         entry.perm = flag;
752a7550158SEric Auger         entry.translated_addr = cached_entry->entry.translated_addr +
7539e54dee7SEric Auger                                     (addr & cached_entry->entry.addr_mask);
754a7550158SEric Auger         entry.addr_mask = cached_entry->entry.addr_mask;
7559122bea9SJia He         trace_smmuv3_translate_success(mr->parent_obj.name, sid, addr,
7569bde7f06SEric Auger                                        entry.translated_addr, entry.perm);
7579122bea9SJia He         break;
7589122bea9SJia He     case SMMU_TRANS_DISABLE:
7599122bea9SJia He         entry.perm = flag;
7609122bea9SJia He         entry.addr_mask = ~TARGET_PAGE_MASK;
7619122bea9SJia He         trace_smmuv3_translate_disable(mr->parent_obj.name, sid, addr,
7629122bea9SJia He                                       entry.perm);
7639122bea9SJia He         break;
7649122bea9SJia He     case SMMU_TRANS_BYPASS:
7659122bea9SJia He         entry.perm = flag;
7669122bea9SJia He         entry.addr_mask = ~TARGET_PAGE_MASK;
7679122bea9SJia He         trace_smmuv3_translate_bypass(mr->parent_obj.name, sid, addr,
7689122bea9SJia He                                       entry.perm);
7699122bea9SJia He         break;
7709122bea9SJia He     case SMMU_TRANS_ABORT:
7719122bea9SJia He         /* no event is recorded on abort */
7729122bea9SJia He         trace_smmuv3_translate_abort(mr->parent_obj.name, sid, addr,
7739122bea9SJia He                                      entry.perm);
7749122bea9SJia He         break;
7759122bea9SJia He     case SMMU_TRANS_ERROR:
7769122bea9SJia He         qemu_log_mask(LOG_GUEST_ERROR,
7779122bea9SJia He                       "%s translation failed for iova=0x%"PRIx64"(%s)\n",
7789122bea9SJia He                       mr->parent_obj.name, addr, smmu_event_string(event.type));
7799122bea9SJia He         smmuv3_record_event(s, &event);
7809122bea9SJia He         break;
7819bde7f06SEric Auger     }
7829bde7f06SEric Auger 
7839bde7f06SEric Auger     return entry;
7849bde7f06SEric Auger }
7859bde7f06SEric Auger 
786832e4222SEric Auger /**
787832e4222SEric Auger  * smmuv3_notify_iova - call the notifier @n for a given
788832e4222SEric Auger  * @asid and @iova tuple.
789832e4222SEric Auger  *
790832e4222SEric Auger  * @mr: IOMMU mr region handle
791832e4222SEric Auger  * @n: notifier to be called
792832e4222SEric Auger  * @asid: address space ID or negative value if we don't care
793832e4222SEric Auger  * @iova: iova
794d5291561SEric Auger  * @tg: translation granule (if communicated through range invalidation)
795d5291561SEric Auger  * @num_pages: number of @granule sized pages (if tg != 0), otherwise 1
796832e4222SEric Auger  */
797832e4222SEric Auger static void smmuv3_notify_iova(IOMMUMemoryRegion *mr,
798832e4222SEric Auger                                IOMMUNotifier *n,
799d5291561SEric Auger                                int asid, dma_addr_t iova,
800d5291561SEric Auger                                uint8_t tg, uint64_t num_pages)
801832e4222SEric Auger {
802832e4222SEric Auger     SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu);
8035039caf3SEugenio Pérez     IOMMUTLBEvent event;
804dcda883cSZenghui Yu     uint8_t granule;
805832e4222SEric Auger 
806d5291561SEric Auger     if (!tg) {
807d5291561SEric Auger         SMMUEventInfo event = {.inval_ste_allowed = true};
808d5291561SEric Auger         SMMUTransCfg *cfg = smmuv3_get_config(sdev, &event);
809d5291561SEric Auger         SMMUTransTableInfo *tt;
810d5291561SEric Auger 
811832e4222SEric Auger         if (!cfg) {
812832e4222SEric Auger             return;
813832e4222SEric Auger         }
814832e4222SEric Auger 
815832e4222SEric Auger         if (asid >= 0 && cfg->asid != asid) {
816832e4222SEric Auger             return;
817832e4222SEric Auger         }
818832e4222SEric Auger 
819832e4222SEric Auger         tt = select_tt(cfg, iova);
820832e4222SEric Auger         if (!tt) {
821832e4222SEric Auger             return;
822832e4222SEric Auger         }
823d5291561SEric Auger         granule = tt->granule_sz;
824dcda883cSZenghui Yu     } else {
825dcda883cSZenghui Yu         granule = tg * 2 + 10;
826d5291561SEric Auger     }
827832e4222SEric Auger 
8285039caf3SEugenio Pérez     event.type = IOMMU_NOTIFIER_UNMAP;
8295039caf3SEugenio Pérez     event.entry.target_as = &address_space_memory;
8305039caf3SEugenio Pérez     event.entry.iova = iova;
8315039caf3SEugenio Pérez     event.entry.addr_mask = num_pages * (1 << granule) - 1;
8325039caf3SEugenio Pérez     event.entry.perm = IOMMU_NONE;
833832e4222SEric Auger 
8345039caf3SEugenio Pérez     memory_region_notify_iommu_one(n, &event);
835832e4222SEric Auger }
836832e4222SEric Auger 
837d5291561SEric Auger /* invalidate an asid/iova range tuple in all mr's */
838d5291561SEric Auger static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova,
839d5291561SEric Auger                                       uint8_t tg, uint64_t num_pages)
840832e4222SEric Auger {
841c6370441SEric Auger     SMMUDevice *sdev;
842832e4222SEric Auger 
843c6370441SEric Auger     QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) {
844c6370441SEric Auger         IOMMUMemoryRegion *mr = &sdev->iommu;
845832e4222SEric Auger         IOMMUNotifier *n;
846832e4222SEric Auger 
847d5291561SEric Auger         trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, iova,
848d5291561SEric Auger                                         tg, num_pages);
849832e4222SEric Auger 
850832e4222SEric Auger         IOMMU_NOTIFIER_FOREACH(n, mr) {
851d5291561SEric Auger             smmuv3_notify_iova(mr, n, asid, iova, tg, num_pages);
852832e4222SEric Auger         }
853832e4222SEric Auger     }
854832e4222SEric Auger }
855832e4222SEric Auger 
856c0f9ef70SEric Auger static void smmuv3_s1_range_inval(SMMUState *s, Cmd *cmd)
857c0f9ef70SEric Auger {
858d5291561SEric Auger     uint8_t scale = 0, num = 0, ttl = 0;
859c0f9ef70SEric Auger     dma_addr_t addr = CMD_ADDR(cmd);
860c0f9ef70SEric Auger     uint8_t type = CMD_TYPE(cmd);
861c0f9ef70SEric Auger     uint16_t vmid = CMD_VMID(cmd);
862c0f9ef70SEric Auger     bool leaf = CMD_LEAF(cmd);
863d5291561SEric Auger     uint8_t tg = CMD_TG(cmd);
864*6d9cd115SEric Auger     uint64_t first_page = 0, last_page;
865*6d9cd115SEric Auger     uint64_t num_pages = 1;
866c0f9ef70SEric Auger     int asid = -1;
867c0f9ef70SEric Auger 
868d5291561SEric Auger     if (tg) {
869d5291561SEric Auger         scale = CMD_SCALE(cmd);
870d5291561SEric Auger         num = CMD_NUM(cmd);
871d5291561SEric Auger         ttl = CMD_TTL(cmd);
872744a790eSPhilippe Mathieu-Daudé         num_pages = (num + 1) * BIT_ULL(scale);
873d5291561SEric Auger     }
874d5291561SEric Auger 
875c0f9ef70SEric Auger     if (type == SMMU_CMD_TLBI_NH_VA) {
876c0f9ef70SEric Auger         asid = CMD_ASID(cmd);
877c0f9ef70SEric Auger     }
878*6d9cd115SEric Auger 
879*6d9cd115SEric Auger     /* Split invalidations into ^2 range invalidations */
880*6d9cd115SEric Auger     last_page = num_pages - 1;
881*6d9cd115SEric Auger     while (num_pages) {
882*6d9cd115SEric Auger         uint8_t granule = tg * 2 + 10;
883*6d9cd115SEric Auger         uint64_t mask, count;
884*6d9cd115SEric Auger 
885*6d9cd115SEric Auger         mask = dma_aligned_pow2_mask(first_page, last_page, 64 - granule);
886*6d9cd115SEric Auger         count = mask + 1;
887*6d9cd115SEric Auger 
888*6d9cd115SEric Auger         trace_smmuv3_s1_range_inval(vmid, asid, addr, tg, count, ttl, leaf);
889*6d9cd115SEric Auger         smmuv3_inv_notifiers_iova(s, asid, addr, tg, count);
890*6d9cd115SEric Auger         smmu_iotlb_inv_iova(s, asid, addr, tg, count, ttl);
891*6d9cd115SEric Auger 
892*6d9cd115SEric Auger         num_pages -= count;
893*6d9cd115SEric Auger         first_page += count;
894*6d9cd115SEric Auger         addr += count * BIT_ULL(granule);
895*6d9cd115SEric Auger     }
896c0f9ef70SEric Auger }
897c0f9ef70SEric Auger 
898fae4be38SEric Auger static int smmuv3_cmdq_consume(SMMUv3State *s)
899dadd1a08SEric Auger {
90032cfd7f3SEric Auger     SMMUState *bs = ARM_SMMU(s);
901dadd1a08SEric Auger     SMMUCmdError cmd_error = SMMU_CERROR_NONE;
902dadd1a08SEric Auger     SMMUQueue *q = &s->cmdq;
903dadd1a08SEric Auger     SMMUCommandType type = 0;
904dadd1a08SEric Auger 
905dadd1a08SEric Auger     if (!smmuv3_cmdq_enabled(s)) {
906dadd1a08SEric Auger         return 0;
907dadd1a08SEric Auger     }
908dadd1a08SEric Auger     /*
909dadd1a08SEric Auger      * some commands depend on register values, typically CR0. In case those
910dadd1a08SEric Auger      * register values change while handling the command, spec says it
911dadd1a08SEric Auger      * is UNPREDICTABLE whether the command is interpreted under the new
912dadd1a08SEric Auger      * or old value.
913dadd1a08SEric Auger      */
914dadd1a08SEric Auger 
915dadd1a08SEric Auger     while (!smmuv3_q_empty(q)) {
916dadd1a08SEric Auger         uint32_t pending = s->gerror ^ s->gerrorn;
917dadd1a08SEric Auger         Cmd cmd;
918dadd1a08SEric Auger 
919dadd1a08SEric Auger         trace_smmuv3_cmdq_consume(Q_PROD(q), Q_CONS(q),
920dadd1a08SEric Auger                                   Q_PROD_WRAP(q), Q_CONS_WRAP(q));
921dadd1a08SEric Auger 
922dadd1a08SEric Auger         if (FIELD_EX32(pending, GERROR, CMDQ_ERR)) {
923dadd1a08SEric Auger             break;
924dadd1a08SEric Auger         }
925dadd1a08SEric Auger 
926dadd1a08SEric Auger         if (queue_read(q, &cmd) != MEMTX_OK) {
927dadd1a08SEric Auger             cmd_error = SMMU_CERROR_ABT;
928dadd1a08SEric Auger             break;
929dadd1a08SEric Auger         }
930dadd1a08SEric Auger 
931dadd1a08SEric Auger         type = CMD_TYPE(&cmd);
932dadd1a08SEric Auger 
933dadd1a08SEric Auger         trace_smmuv3_cmdq_opcode(smmu_cmd_string(type));
934dadd1a08SEric Auger 
93532cfd7f3SEric Auger         qemu_mutex_lock(&s->mutex);
936dadd1a08SEric Auger         switch (type) {
937dadd1a08SEric Auger         case SMMU_CMD_SYNC:
938dadd1a08SEric Auger             if (CMD_SYNC_CS(&cmd) & CMD_SYNC_SIG_IRQ) {
939dadd1a08SEric Auger                 smmuv3_trigger_irq(s, SMMU_IRQ_CMD_SYNC, 0);
940dadd1a08SEric Auger             }
941dadd1a08SEric Auger             break;
942dadd1a08SEric Auger         case SMMU_CMD_PREFETCH_CONFIG:
943dadd1a08SEric Auger         case SMMU_CMD_PREFETCH_ADDR:
94432cfd7f3SEric Auger             break;
945dadd1a08SEric Auger         case SMMU_CMD_CFGI_STE:
94632cfd7f3SEric Auger         {
94732cfd7f3SEric Auger             uint32_t sid = CMD_SID(&cmd);
94832cfd7f3SEric Auger             IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, sid);
94932cfd7f3SEric Auger             SMMUDevice *sdev;
95032cfd7f3SEric Auger 
95132cfd7f3SEric Auger             if (CMD_SSEC(&cmd)) {
95232cfd7f3SEric Auger                 cmd_error = SMMU_CERROR_ILL;
95332cfd7f3SEric Auger                 break;
95432cfd7f3SEric Auger             }
95532cfd7f3SEric Auger 
95632cfd7f3SEric Auger             if (!mr) {
95732cfd7f3SEric Auger                 break;
95832cfd7f3SEric Auger             }
95932cfd7f3SEric Auger 
96032cfd7f3SEric Auger             trace_smmuv3_cmdq_cfgi_ste(sid);
96132cfd7f3SEric Auger             sdev = container_of(mr, SMMUDevice, iommu);
96232cfd7f3SEric Auger             smmuv3_flush_config(sdev);
96332cfd7f3SEric Auger 
96432cfd7f3SEric Auger             break;
96532cfd7f3SEric Auger         }
966dadd1a08SEric Auger         case SMMU_CMD_CFGI_STE_RANGE: /* same as SMMU_CMD_CFGI_ALL */
96732cfd7f3SEric Auger         {
96832cfd7f3SEric Auger             uint32_t start = CMD_SID(&cmd), end, i;
96932cfd7f3SEric Auger             uint8_t range = CMD_STE_RANGE(&cmd);
97032cfd7f3SEric Auger 
97132cfd7f3SEric Auger             if (CMD_SSEC(&cmd)) {
97232cfd7f3SEric Auger                 cmd_error = SMMU_CERROR_ILL;
97332cfd7f3SEric Auger                 break;
97432cfd7f3SEric Auger             }
97532cfd7f3SEric Auger 
97632cfd7f3SEric Auger             end = start + (1 << (range + 1)) - 1;
97732cfd7f3SEric Auger             trace_smmuv3_cmdq_cfgi_ste_range(start, end);
97832cfd7f3SEric Auger 
97932cfd7f3SEric Auger             for (i = start; i <= end; i++) {
98032cfd7f3SEric Auger                 IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, i);
98132cfd7f3SEric Auger                 SMMUDevice *sdev;
98232cfd7f3SEric Auger 
98332cfd7f3SEric Auger                 if (!mr) {
98432cfd7f3SEric Auger                     continue;
98532cfd7f3SEric Auger                 }
98632cfd7f3SEric Auger                 sdev = container_of(mr, SMMUDevice, iommu);
98732cfd7f3SEric Auger                 smmuv3_flush_config(sdev);
98832cfd7f3SEric Auger             }
98932cfd7f3SEric Auger             break;
99032cfd7f3SEric Auger         }
991dadd1a08SEric Auger         case SMMU_CMD_CFGI_CD:
992dadd1a08SEric Auger         case SMMU_CMD_CFGI_CD_ALL:
99332cfd7f3SEric Auger         {
99432cfd7f3SEric Auger             uint32_t sid = CMD_SID(&cmd);
99532cfd7f3SEric Auger             IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, sid);
99632cfd7f3SEric Auger             SMMUDevice *sdev;
99732cfd7f3SEric Auger 
99832cfd7f3SEric Auger             if (CMD_SSEC(&cmd)) {
99932cfd7f3SEric Auger                 cmd_error = SMMU_CERROR_ILL;
100032cfd7f3SEric Auger                 break;
100132cfd7f3SEric Auger             }
100232cfd7f3SEric Auger 
100332cfd7f3SEric Auger             if (!mr) {
100432cfd7f3SEric Auger                 break;
100532cfd7f3SEric Auger             }
100632cfd7f3SEric Auger 
100732cfd7f3SEric Auger             trace_smmuv3_cmdq_cfgi_cd(sid);
100832cfd7f3SEric Auger             sdev = container_of(mr, SMMUDevice, iommu);
100932cfd7f3SEric Auger             smmuv3_flush_config(sdev);
101032cfd7f3SEric Auger             break;
101132cfd7f3SEric Auger         }
1012dadd1a08SEric Auger         case SMMU_CMD_TLBI_NH_ASID:
1013cc27ed81SEric Auger         {
1014cc27ed81SEric Auger             uint16_t asid = CMD_ASID(&cmd);
1015cc27ed81SEric Auger 
1016cc27ed81SEric Auger             trace_smmuv3_cmdq_tlbi_nh_asid(asid);
1017832e4222SEric Auger             smmu_inv_notifiers_all(&s->smmu_state);
1018cc27ed81SEric Auger             smmu_iotlb_inv_asid(bs, asid);
1019cc27ed81SEric Auger             break;
1020cc27ed81SEric Auger         }
1021cc27ed81SEric Auger         case SMMU_CMD_TLBI_NH_ALL:
1022cc27ed81SEric Auger         case SMMU_CMD_TLBI_NSNH_ALL:
1023cc27ed81SEric Auger             trace_smmuv3_cmdq_tlbi_nh();
1024832e4222SEric Auger             smmu_inv_notifiers_all(&s->smmu_state);
1025cc27ed81SEric Auger             smmu_iotlb_inv_all(bs);
1026cc27ed81SEric Auger             break;
1027dadd1a08SEric Auger         case SMMU_CMD_TLBI_NH_VAA:
1028cc27ed81SEric Auger         case SMMU_CMD_TLBI_NH_VA:
1029c0f9ef70SEric Auger             smmuv3_s1_range_inval(bs, &cmd);
1030cc27ed81SEric Auger             break;
1031dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL3_ALL:
1032dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL3_VA:
1033dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL2_ALL:
1034dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL2_ASID:
1035dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL2_VA:
1036dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL2_VAA:
1037dadd1a08SEric Auger         case SMMU_CMD_TLBI_S12_VMALL:
1038dadd1a08SEric Auger         case SMMU_CMD_TLBI_S2_IPA:
1039dadd1a08SEric Auger         case SMMU_CMD_ATC_INV:
1040dadd1a08SEric Auger         case SMMU_CMD_PRI_RESP:
1041dadd1a08SEric Auger         case SMMU_CMD_RESUME:
1042dadd1a08SEric Auger         case SMMU_CMD_STALL_TERM:
1043dadd1a08SEric Auger             trace_smmuv3_unhandled_cmd(type);
1044dadd1a08SEric Auger             break;
1045dadd1a08SEric Auger         default:
1046dadd1a08SEric Auger             cmd_error = SMMU_CERROR_ILL;
1047dadd1a08SEric Auger             qemu_log_mask(LOG_GUEST_ERROR,
1048dadd1a08SEric Auger                           "Illegal command type: %d\n", CMD_TYPE(&cmd));
1049dadd1a08SEric Auger             break;
1050dadd1a08SEric Auger         }
105132cfd7f3SEric Auger         qemu_mutex_unlock(&s->mutex);
1052dadd1a08SEric Auger         if (cmd_error) {
1053dadd1a08SEric Auger             break;
1054dadd1a08SEric Auger         }
1055dadd1a08SEric Auger         /*
1056dadd1a08SEric Auger          * We only increment the cons index after the completion of
1057dadd1a08SEric Auger          * the command. We do that because the SYNC returns immediately
1058dadd1a08SEric Auger          * and does not check the completion of previous commands
1059dadd1a08SEric Auger          */
1060dadd1a08SEric Auger         queue_cons_incr(q);
1061dadd1a08SEric Auger     }
1062dadd1a08SEric Auger 
1063dadd1a08SEric Auger     if (cmd_error) {
1064dadd1a08SEric Auger         trace_smmuv3_cmdq_consume_error(smmu_cmd_string(type), cmd_error);
1065dadd1a08SEric Auger         smmu_write_cmdq_err(s, cmd_error);
1066dadd1a08SEric Auger         smmuv3_trigger_irq(s, SMMU_IRQ_GERROR, R_GERROR_CMDQ_ERR_MASK);
1067dadd1a08SEric Auger     }
1068dadd1a08SEric Auger 
1069dadd1a08SEric Auger     trace_smmuv3_cmdq_consume_out(Q_PROD(q), Q_CONS(q),
1070dadd1a08SEric Auger                                   Q_PROD_WRAP(q), Q_CONS_WRAP(q));
1071dadd1a08SEric Auger 
1072dadd1a08SEric Auger     return 0;
1073dadd1a08SEric Auger }
1074dadd1a08SEric Auger 
1075fae4be38SEric Auger static MemTxResult smmu_writell(SMMUv3State *s, hwaddr offset,
1076fae4be38SEric Auger                                uint64_t data, MemTxAttrs attrs)
1077fae4be38SEric Auger {
1078fae4be38SEric Auger     switch (offset) {
1079fae4be38SEric Auger     case A_GERROR_IRQ_CFG0:
1080fae4be38SEric Auger         s->gerror_irq_cfg0 = data;
1081fae4be38SEric Auger         return MEMTX_OK;
1082fae4be38SEric Auger     case A_STRTAB_BASE:
1083fae4be38SEric Auger         s->strtab_base = data;
1084fae4be38SEric Auger         return MEMTX_OK;
1085fae4be38SEric Auger     case A_CMDQ_BASE:
1086fae4be38SEric Auger         s->cmdq.base = data;
1087fae4be38SEric Auger         s->cmdq.log2size = extract64(s->cmdq.base, 0, 5);
1088fae4be38SEric Auger         if (s->cmdq.log2size > SMMU_CMDQS) {
1089fae4be38SEric Auger             s->cmdq.log2size = SMMU_CMDQS;
1090fae4be38SEric Auger         }
1091fae4be38SEric Auger         return MEMTX_OK;
1092fae4be38SEric Auger     case A_EVENTQ_BASE:
1093fae4be38SEric Auger         s->eventq.base = data;
1094fae4be38SEric Auger         s->eventq.log2size = extract64(s->eventq.base, 0, 5);
1095fae4be38SEric Auger         if (s->eventq.log2size > SMMU_EVENTQS) {
1096fae4be38SEric Auger             s->eventq.log2size = SMMU_EVENTQS;
1097fae4be38SEric Auger         }
1098fae4be38SEric Auger         return MEMTX_OK;
1099fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG0:
1100fae4be38SEric Auger         s->eventq_irq_cfg0 = data;
1101fae4be38SEric Auger         return MEMTX_OK;
1102fae4be38SEric Auger     default:
1103fae4be38SEric Auger         qemu_log_mask(LOG_UNIMP,
1104fae4be38SEric Auger                       "%s Unexpected 64-bit access to 0x%"PRIx64" (WI)\n",
1105fae4be38SEric Auger                       __func__, offset);
1106fae4be38SEric Auger         return MEMTX_OK;
1107fae4be38SEric Auger     }
1108fae4be38SEric Auger }
1109fae4be38SEric Auger 
1110fae4be38SEric Auger static MemTxResult smmu_writel(SMMUv3State *s, hwaddr offset,
1111fae4be38SEric Auger                                uint64_t data, MemTxAttrs attrs)
1112fae4be38SEric Auger {
1113fae4be38SEric Auger     switch (offset) {
1114fae4be38SEric Auger     case A_CR0:
1115fae4be38SEric Auger         s->cr[0] = data;
1116fae4be38SEric Auger         s->cr0ack = data & ~SMMU_CR0_RESERVED;
1117fae4be38SEric Auger         /* in case the command queue has been enabled */
1118fae4be38SEric Auger         smmuv3_cmdq_consume(s);
1119fae4be38SEric Auger         return MEMTX_OK;
1120fae4be38SEric Auger     case A_CR1:
1121fae4be38SEric Auger         s->cr[1] = data;
1122fae4be38SEric Auger         return MEMTX_OK;
1123fae4be38SEric Auger     case A_CR2:
1124fae4be38SEric Auger         s->cr[2] = data;
1125fae4be38SEric Auger         return MEMTX_OK;
1126fae4be38SEric Auger     case A_IRQ_CTRL:
1127fae4be38SEric Auger         s->irq_ctrl = data;
1128fae4be38SEric Auger         return MEMTX_OK;
1129fae4be38SEric Auger     case A_GERRORN:
1130fae4be38SEric Auger         smmuv3_write_gerrorn(s, data);
1131fae4be38SEric Auger         /*
1132fae4be38SEric Auger          * By acknowledging the CMDQ_ERR, SW may notify cmds can
1133fae4be38SEric Auger          * be processed again
1134fae4be38SEric Auger          */
1135fae4be38SEric Auger         smmuv3_cmdq_consume(s);
1136fae4be38SEric Auger         return MEMTX_OK;
1137fae4be38SEric Auger     case A_GERROR_IRQ_CFG0: /* 64b */
1138fae4be38SEric Auger         s->gerror_irq_cfg0 = deposit64(s->gerror_irq_cfg0, 0, 32, data);
1139fae4be38SEric Auger         return MEMTX_OK;
1140fae4be38SEric Auger     case A_GERROR_IRQ_CFG0 + 4:
1141fae4be38SEric Auger         s->gerror_irq_cfg0 = deposit64(s->gerror_irq_cfg0, 32, 32, data);
1142fae4be38SEric Auger         return MEMTX_OK;
1143fae4be38SEric Auger     case A_GERROR_IRQ_CFG1:
1144fae4be38SEric Auger         s->gerror_irq_cfg1 = data;
1145fae4be38SEric Auger         return MEMTX_OK;
1146fae4be38SEric Auger     case A_GERROR_IRQ_CFG2:
1147fae4be38SEric Auger         s->gerror_irq_cfg2 = data;
1148fae4be38SEric Auger         return MEMTX_OK;
1149fae4be38SEric Auger     case A_STRTAB_BASE: /* 64b */
1150fae4be38SEric Auger         s->strtab_base = deposit64(s->strtab_base, 0, 32, data);
1151fae4be38SEric Auger         return MEMTX_OK;
1152fae4be38SEric Auger     case A_STRTAB_BASE + 4:
1153fae4be38SEric Auger         s->strtab_base = deposit64(s->strtab_base, 32, 32, data);
1154fae4be38SEric Auger         return MEMTX_OK;
1155fae4be38SEric Auger     case A_STRTAB_BASE_CFG:
1156fae4be38SEric Auger         s->strtab_base_cfg = data;
1157fae4be38SEric Auger         if (FIELD_EX32(data, STRTAB_BASE_CFG, FMT) == 1) {
1158fae4be38SEric Auger             s->sid_split = FIELD_EX32(data, STRTAB_BASE_CFG, SPLIT);
1159fae4be38SEric Auger             s->features |= SMMU_FEATURE_2LVL_STE;
1160fae4be38SEric Auger         }
1161fae4be38SEric Auger         return MEMTX_OK;
1162fae4be38SEric Auger     case A_CMDQ_BASE: /* 64b */
1163fae4be38SEric Auger         s->cmdq.base = deposit64(s->cmdq.base, 0, 32, data);
1164fae4be38SEric Auger         s->cmdq.log2size = extract64(s->cmdq.base, 0, 5);
1165fae4be38SEric Auger         if (s->cmdq.log2size > SMMU_CMDQS) {
1166fae4be38SEric Auger             s->cmdq.log2size = SMMU_CMDQS;
1167fae4be38SEric Auger         }
1168fae4be38SEric Auger         return MEMTX_OK;
1169fae4be38SEric Auger     case A_CMDQ_BASE + 4: /* 64b */
1170fae4be38SEric Auger         s->cmdq.base = deposit64(s->cmdq.base, 32, 32, data);
1171fae4be38SEric Auger         return MEMTX_OK;
1172fae4be38SEric Auger     case A_CMDQ_PROD:
1173fae4be38SEric Auger         s->cmdq.prod = data;
1174fae4be38SEric Auger         smmuv3_cmdq_consume(s);
1175fae4be38SEric Auger         return MEMTX_OK;
1176fae4be38SEric Auger     case A_CMDQ_CONS:
1177fae4be38SEric Auger         s->cmdq.cons = data;
1178fae4be38SEric Auger         return MEMTX_OK;
1179fae4be38SEric Auger     case A_EVENTQ_BASE: /* 64b */
1180fae4be38SEric Auger         s->eventq.base = deposit64(s->eventq.base, 0, 32, data);
1181fae4be38SEric Auger         s->eventq.log2size = extract64(s->eventq.base, 0, 5);
1182fae4be38SEric Auger         if (s->eventq.log2size > SMMU_EVENTQS) {
1183fae4be38SEric Auger             s->eventq.log2size = SMMU_EVENTQS;
1184fae4be38SEric Auger         }
1185fae4be38SEric Auger         return MEMTX_OK;
1186fae4be38SEric Auger     case A_EVENTQ_BASE + 4:
1187fae4be38SEric Auger         s->eventq.base = deposit64(s->eventq.base, 32, 32, data);
1188fae4be38SEric Auger         return MEMTX_OK;
1189fae4be38SEric Auger     case A_EVENTQ_PROD:
1190fae4be38SEric Auger         s->eventq.prod = data;
1191fae4be38SEric Auger         return MEMTX_OK;
1192fae4be38SEric Auger     case A_EVENTQ_CONS:
1193fae4be38SEric Auger         s->eventq.cons = data;
1194fae4be38SEric Auger         return MEMTX_OK;
1195fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG0: /* 64b */
1196fae4be38SEric Auger         s->eventq_irq_cfg0 = deposit64(s->eventq_irq_cfg0, 0, 32, data);
1197fae4be38SEric Auger         return MEMTX_OK;
1198fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG0 + 4:
1199fae4be38SEric Auger         s->eventq_irq_cfg0 = deposit64(s->eventq_irq_cfg0, 32, 32, data);
1200fae4be38SEric Auger         return MEMTX_OK;
1201fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG1:
1202fae4be38SEric Auger         s->eventq_irq_cfg1 = data;
1203fae4be38SEric Auger         return MEMTX_OK;
1204fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG2:
1205fae4be38SEric Auger         s->eventq_irq_cfg2 = data;
1206fae4be38SEric Auger         return MEMTX_OK;
1207fae4be38SEric Auger     default:
1208fae4be38SEric Auger         qemu_log_mask(LOG_UNIMP,
1209fae4be38SEric Auger                       "%s Unexpected 32-bit access to 0x%"PRIx64" (WI)\n",
1210fae4be38SEric Auger                       __func__, offset);
1211fae4be38SEric Auger         return MEMTX_OK;
1212fae4be38SEric Auger     }
1213fae4be38SEric Auger }
1214fae4be38SEric Auger 
121510a83cb9SPrem Mallappa static MemTxResult smmu_write_mmio(void *opaque, hwaddr offset, uint64_t data,
121610a83cb9SPrem Mallappa                                    unsigned size, MemTxAttrs attrs)
121710a83cb9SPrem Mallappa {
1218fae4be38SEric Auger     SMMUState *sys = opaque;
1219fae4be38SEric Auger     SMMUv3State *s = ARM_SMMUV3(sys);
1220fae4be38SEric Auger     MemTxResult r;
1221fae4be38SEric Auger 
1222fae4be38SEric Auger     /* CONSTRAINED UNPREDICTABLE choice to have page0/1 be exact aliases */
1223fae4be38SEric Auger     offset &= ~0x10000;
1224fae4be38SEric Auger 
1225fae4be38SEric Auger     switch (size) {
1226fae4be38SEric Auger     case 8:
1227fae4be38SEric Auger         r = smmu_writell(s, offset, data, attrs);
1228fae4be38SEric Auger         break;
1229fae4be38SEric Auger     case 4:
1230fae4be38SEric Auger         r = smmu_writel(s, offset, data, attrs);
1231fae4be38SEric Auger         break;
1232fae4be38SEric Auger     default:
1233fae4be38SEric Auger         r = MEMTX_ERROR;
1234fae4be38SEric Auger         break;
1235fae4be38SEric Auger     }
1236fae4be38SEric Auger 
1237fae4be38SEric Auger     trace_smmuv3_write_mmio(offset, data, size, r);
1238fae4be38SEric Auger     return r;
123910a83cb9SPrem Mallappa }
124010a83cb9SPrem Mallappa 
124110a83cb9SPrem Mallappa static MemTxResult smmu_readll(SMMUv3State *s, hwaddr offset,
124210a83cb9SPrem Mallappa                                uint64_t *data, MemTxAttrs attrs)
124310a83cb9SPrem Mallappa {
124410a83cb9SPrem Mallappa     switch (offset) {
124510a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG0:
124610a83cb9SPrem Mallappa         *data = s->gerror_irq_cfg0;
124710a83cb9SPrem Mallappa         return MEMTX_OK;
124810a83cb9SPrem Mallappa     case A_STRTAB_BASE:
124910a83cb9SPrem Mallappa         *data = s->strtab_base;
125010a83cb9SPrem Mallappa         return MEMTX_OK;
125110a83cb9SPrem Mallappa     case A_CMDQ_BASE:
125210a83cb9SPrem Mallappa         *data = s->cmdq.base;
125310a83cb9SPrem Mallappa         return MEMTX_OK;
125410a83cb9SPrem Mallappa     case A_EVENTQ_BASE:
125510a83cb9SPrem Mallappa         *data = s->eventq.base;
125610a83cb9SPrem Mallappa         return MEMTX_OK;
125710a83cb9SPrem Mallappa     default:
125810a83cb9SPrem Mallappa         *data = 0;
125910a83cb9SPrem Mallappa         qemu_log_mask(LOG_UNIMP,
126010a83cb9SPrem Mallappa                       "%s Unexpected 64-bit access to 0x%"PRIx64" (RAZ)\n",
126110a83cb9SPrem Mallappa                       __func__, offset);
126210a83cb9SPrem Mallappa         return MEMTX_OK;
126310a83cb9SPrem Mallappa     }
126410a83cb9SPrem Mallappa }
126510a83cb9SPrem Mallappa 
126610a83cb9SPrem Mallappa static MemTxResult smmu_readl(SMMUv3State *s, hwaddr offset,
126710a83cb9SPrem Mallappa                               uint64_t *data, MemTxAttrs attrs)
126810a83cb9SPrem Mallappa {
126910a83cb9SPrem Mallappa     switch (offset) {
127097fb318dSPeter Maydell     case A_IDREGS ... A_IDREGS + 0x2f:
127110a83cb9SPrem Mallappa         *data = smmuv3_idreg(offset - A_IDREGS);
127210a83cb9SPrem Mallappa         return MEMTX_OK;
127310a83cb9SPrem Mallappa     case A_IDR0 ... A_IDR5:
127410a83cb9SPrem Mallappa         *data = s->idr[(offset - A_IDR0) / 4];
127510a83cb9SPrem Mallappa         return MEMTX_OK;
127610a83cb9SPrem Mallappa     case A_IIDR:
127710a83cb9SPrem Mallappa         *data = s->iidr;
127810a83cb9SPrem Mallappa         return MEMTX_OK;
12795888f0adSEric Auger     case A_AIDR:
12805888f0adSEric Auger         *data = s->aidr;
12815888f0adSEric Auger         return MEMTX_OK;
128210a83cb9SPrem Mallappa     case A_CR0:
128310a83cb9SPrem Mallappa         *data = s->cr[0];
128410a83cb9SPrem Mallappa         return MEMTX_OK;
128510a83cb9SPrem Mallappa     case A_CR0ACK:
128610a83cb9SPrem Mallappa         *data = s->cr0ack;
128710a83cb9SPrem Mallappa         return MEMTX_OK;
128810a83cb9SPrem Mallappa     case A_CR1:
128910a83cb9SPrem Mallappa         *data = s->cr[1];
129010a83cb9SPrem Mallappa         return MEMTX_OK;
129110a83cb9SPrem Mallappa     case A_CR2:
129210a83cb9SPrem Mallappa         *data = s->cr[2];
129310a83cb9SPrem Mallappa         return MEMTX_OK;
129410a83cb9SPrem Mallappa     case A_STATUSR:
129510a83cb9SPrem Mallappa         *data = s->statusr;
129610a83cb9SPrem Mallappa         return MEMTX_OK;
129710a83cb9SPrem Mallappa     case A_IRQ_CTRL:
129810a83cb9SPrem Mallappa     case A_IRQ_CTRL_ACK:
129910a83cb9SPrem Mallappa         *data = s->irq_ctrl;
130010a83cb9SPrem Mallappa         return MEMTX_OK;
130110a83cb9SPrem Mallappa     case A_GERROR:
130210a83cb9SPrem Mallappa         *data = s->gerror;
130310a83cb9SPrem Mallappa         return MEMTX_OK;
130410a83cb9SPrem Mallappa     case A_GERRORN:
130510a83cb9SPrem Mallappa         *data = s->gerrorn;
130610a83cb9SPrem Mallappa         return MEMTX_OK;
130710a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG0: /* 64b */
130810a83cb9SPrem Mallappa         *data = extract64(s->gerror_irq_cfg0, 0, 32);
130910a83cb9SPrem Mallappa         return MEMTX_OK;
131010a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG0 + 4:
131110a83cb9SPrem Mallappa         *data = extract64(s->gerror_irq_cfg0, 32, 32);
131210a83cb9SPrem Mallappa         return MEMTX_OK;
131310a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG1:
131410a83cb9SPrem Mallappa         *data = s->gerror_irq_cfg1;
131510a83cb9SPrem Mallappa         return MEMTX_OK;
131610a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG2:
131710a83cb9SPrem Mallappa         *data = s->gerror_irq_cfg2;
131810a83cb9SPrem Mallappa         return MEMTX_OK;
131910a83cb9SPrem Mallappa     case A_STRTAB_BASE: /* 64b */
132010a83cb9SPrem Mallappa         *data = extract64(s->strtab_base, 0, 32);
132110a83cb9SPrem Mallappa         return MEMTX_OK;
132210a83cb9SPrem Mallappa     case A_STRTAB_BASE + 4: /* 64b */
132310a83cb9SPrem Mallappa         *data = extract64(s->strtab_base, 32, 32);
132410a83cb9SPrem Mallappa         return MEMTX_OK;
132510a83cb9SPrem Mallappa     case A_STRTAB_BASE_CFG:
132610a83cb9SPrem Mallappa         *data = s->strtab_base_cfg;
132710a83cb9SPrem Mallappa         return MEMTX_OK;
132810a83cb9SPrem Mallappa     case A_CMDQ_BASE: /* 64b */
132910a83cb9SPrem Mallappa         *data = extract64(s->cmdq.base, 0, 32);
133010a83cb9SPrem Mallappa         return MEMTX_OK;
133110a83cb9SPrem Mallappa     case A_CMDQ_BASE + 4:
133210a83cb9SPrem Mallappa         *data = extract64(s->cmdq.base, 32, 32);
133310a83cb9SPrem Mallappa         return MEMTX_OK;
133410a83cb9SPrem Mallappa     case A_CMDQ_PROD:
133510a83cb9SPrem Mallappa         *data = s->cmdq.prod;
133610a83cb9SPrem Mallappa         return MEMTX_OK;
133710a83cb9SPrem Mallappa     case A_CMDQ_CONS:
133810a83cb9SPrem Mallappa         *data = s->cmdq.cons;
133910a83cb9SPrem Mallappa         return MEMTX_OK;
134010a83cb9SPrem Mallappa     case A_EVENTQ_BASE: /* 64b */
134110a83cb9SPrem Mallappa         *data = extract64(s->eventq.base, 0, 32);
134210a83cb9SPrem Mallappa         return MEMTX_OK;
134310a83cb9SPrem Mallappa     case A_EVENTQ_BASE + 4: /* 64b */
134410a83cb9SPrem Mallappa         *data = extract64(s->eventq.base, 32, 32);
134510a83cb9SPrem Mallappa         return MEMTX_OK;
134610a83cb9SPrem Mallappa     case A_EVENTQ_PROD:
134710a83cb9SPrem Mallappa         *data = s->eventq.prod;
134810a83cb9SPrem Mallappa         return MEMTX_OK;
134910a83cb9SPrem Mallappa     case A_EVENTQ_CONS:
135010a83cb9SPrem Mallappa         *data = s->eventq.cons;
135110a83cb9SPrem Mallappa         return MEMTX_OK;
135210a83cb9SPrem Mallappa     default:
135310a83cb9SPrem Mallappa         *data = 0;
135410a83cb9SPrem Mallappa         qemu_log_mask(LOG_UNIMP,
135510a83cb9SPrem Mallappa                       "%s unhandled 32-bit access at 0x%"PRIx64" (RAZ)\n",
135610a83cb9SPrem Mallappa                       __func__, offset);
135710a83cb9SPrem Mallappa         return MEMTX_OK;
135810a83cb9SPrem Mallappa     }
135910a83cb9SPrem Mallappa }
136010a83cb9SPrem Mallappa 
136110a83cb9SPrem Mallappa static MemTxResult smmu_read_mmio(void *opaque, hwaddr offset, uint64_t *data,
136210a83cb9SPrem Mallappa                                   unsigned size, MemTxAttrs attrs)
136310a83cb9SPrem Mallappa {
136410a83cb9SPrem Mallappa     SMMUState *sys = opaque;
136510a83cb9SPrem Mallappa     SMMUv3State *s = ARM_SMMUV3(sys);
136610a83cb9SPrem Mallappa     MemTxResult r;
136710a83cb9SPrem Mallappa 
136810a83cb9SPrem Mallappa     /* CONSTRAINED UNPREDICTABLE choice to have page0/1 be exact aliases */
136910a83cb9SPrem Mallappa     offset &= ~0x10000;
137010a83cb9SPrem Mallappa 
137110a83cb9SPrem Mallappa     switch (size) {
137210a83cb9SPrem Mallappa     case 8:
137310a83cb9SPrem Mallappa         r = smmu_readll(s, offset, data, attrs);
137410a83cb9SPrem Mallappa         break;
137510a83cb9SPrem Mallappa     case 4:
137610a83cb9SPrem Mallappa         r = smmu_readl(s, offset, data, attrs);
137710a83cb9SPrem Mallappa         break;
137810a83cb9SPrem Mallappa     default:
137910a83cb9SPrem Mallappa         r = MEMTX_ERROR;
138010a83cb9SPrem Mallappa         break;
138110a83cb9SPrem Mallappa     }
138210a83cb9SPrem Mallappa 
138310a83cb9SPrem Mallappa     trace_smmuv3_read_mmio(offset, *data, size, r);
138410a83cb9SPrem Mallappa     return r;
138510a83cb9SPrem Mallappa }
138610a83cb9SPrem Mallappa 
138710a83cb9SPrem Mallappa static const MemoryRegionOps smmu_mem_ops = {
138810a83cb9SPrem Mallappa     .read_with_attrs = smmu_read_mmio,
138910a83cb9SPrem Mallappa     .write_with_attrs = smmu_write_mmio,
139010a83cb9SPrem Mallappa     .endianness = DEVICE_LITTLE_ENDIAN,
139110a83cb9SPrem Mallappa     .valid = {
139210a83cb9SPrem Mallappa         .min_access_size = 4,
139310a83cb9SPrem Mallappa         .max_access_size = 8,
139410a83cb9SPrem Mallappa     },
139510a83cb9SPrem Mallappa     .impl = {
139610a83cb9SPrem Mallappa         .min_access_size = 4,
139710a83cb9SPrem Mallappa         .max_access_size = 8,
139810a83cb9SPrem Mallappa     },
139910a83cb9SPrem Mallappa };
140010a83cb9SPrem Mallappa 
140110a83cb9SPrem Mallappa static void smmu_init_irq(SMMUv3State *s, SysBusDevice *dev)
140210a83cb9SPrem Mallappa {
140310a83cb9SPrem Mallappa     int i;
140410a83cb9SPrem Mallappa 
140510a83cb9SPrem Mallappa     for (i = 0; i < ARRAY_SIZE(s->irq); i++) {
140610a83cb9SPrem Mallappa         sysbus_init_irq(dev, &s->irq[i]);
140710a83cb9SPrem Mallappa     }
140810a83cb9SPrem Mallappa }
140910a83cb9SPrem Mallappa 
141010a83cb9SPrem Mallappa static void smmu_reset(DeviceState *dev)
141110a83cb9SPrem Mallappa {
141210a83cb9SPrem Mallappa     SMMUv3State *s = ARM_SMMUV3(dev);
141310a83cb9SPrem Mallappa     SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s);
141410a83cb9SPrem Mallappa 
141510a83cb9SPrem Mallappa     c->parent_reset(dev);
141610a83cb9SPrem Mallappa 
141710a83cb9SPrem Mallappa     smmuv3_init_regs(s);
141810a83cb9SPrem Mallappa }
141910a83cb9SPrem Mallappa 
142010a83cb9SPrem Mallappa static void smmu_realize(DeviceState *d, Error **errp)
142110a83cb9SPrem Mallappa {
142210a83cb9SPrem Mallappa     SMMUState *sys = ARM_SMMU(d);
142310a83cb9SPrem Mallappa     SMMUv3State *s = ARM_SMMUV3(sys);
142410a83cb9SPrem Mallappa     SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s);
142510a83cb9SPrem Mallappa     SysBusDevice *dev = SYS_BUS_DEVICE(d);
142610a83cb9SPrem Mallappa     Error *local_err = NULL;
142710a83cb9SPrem Mallappa 
142810a83cb9SPrem Mallappa     c->parent_realize(d, &local_err);
142910a83cb9SPrem Mallappa     if (local_err) {
143010a83cb9SPrem Mallappa         error_propagate(errp, local_err);
143110a83cb9SPrem Mallappa         return;
143210a83cb9SPrem Mallappa     }
143310a83cb9SPrem Mallappa 
143432cfd7f3SEric Auger     qemu_mutex_init(&s->mutex);
143532cfd7f3SEric Auger 
143610a83cb9SPrem Mallappa     memory_region_init_io(&sys->iomem, OBJECT(s),
143710a83cb9SPrem Mallappa                           &smmu_mem_ops, sys, TYPE_ARM_SMMUV3, 0x20000);
143810a83cb9SPrem Mallappa 
143910a83cb9SPrem Mallappa     sys->mrtypename = TYPE_SMMUV3_IOMMU_MEMORY_REGION;
144010a83cb9SPrem Mallappa 
144110a83cb9SPrem Mallappa     sysbus_init_mmio(dev, &sys->iomem);
144210a83cb9SPrem Mallappa 
144310a83cb9SPrem Mallappa     smmu_init_irq(s, dev);
144410a83cb9SPrem Mallappa }
144510a83cb9SPrem Mallappa 
144610a83cb9SPrem Mallappa static const VMStateDescription vmstate_smmuv3_queue = {
144710a83cb9SPrem Mallappa     .name = "smmuv3_queue",
144810a83cb9SPrem Mallappa     .version_id = 1,
144910a83cb9SPrem Mallappa     .minimum_version_id = 1,
145010a83cb9SPrem Mallappa     .fields = (VMStateField[]) {
145110a83cb9SPrem Mallappa         VMSTATE_UINT64(base, SMMUQueue),
145210a83cb9SPrem Mallappa         VMSTATE_UINT32(prod, SMMUQueue),
145310a83cb9SPrem Mallappa         VMSTATE_UINT32(cons, SMMUQueue),
145410a83cb9SPrem Mallappa         VMSTATE_UINT8(log2size, SMMUQueue),
1455758b71f7SDr. David Alan Gilbert         VMSTATE_END_OF_LIST(),
145610a83cb9SPrem Mallappa     },
145710a83cb9SPrem Mallappa };
145810a83cb9SPrem Mallappa 
145910a83cb9SPrem Mallappa static const VMStateDescription vmstate_smmuv3 = {
146010a83cb9SPrem Mallappa     .name = "smmuv3",
146110a83cb9SPrem Mallappa     .version_id = 1,
146210a83cb9SPrem Mallappa     .minimum_version_id = 1,
1463a55aab61SZenghui Yu     .priority = MIG_PRI_IOMMU,
146410a83cb9SPrem Mallappa     .fields = (VMStateField[]) {
146510a83cb9SPrem Mallappa         VMSTATE_UINT32(features, SMMUv3State),
146610a83cb9SPrem Mallappa         VMSTATE_UINT8(sid_size, SMMUv3State),
146710a83cb9SPrem Mallappa         VMSTATE_UINT8(sid_split, SMMUv3State),
146810a83cb9SPrem Mallappa 
146910a83cb9SPrem Mallappa         VMSTATE_UINT32_ARRAY(cr, SMMUv3State, 3),
147010a83cb9SPrem Mallappa         VMSTATE_UINT32(cr0ack, SMMUv3State),
147110a83cb9SPrem Mallappa         VMSTATE_UINT32(statusr, SMMUv3State),
147210a83cb9SPrem Mallappa         VMSTATE_UINT32(irq_ctrl, SMMUv3State),
147310a83cb9SPrem Mallappa         VMSTATE_UINT32(gerror, SMMUv3State),
147410a83cb9SPrem Mallappa         VMSTATE_UINT32(gerrorn, SMMUv3State),
147510a83cb9SPrem Mallappa         VMSTATE_UINT64(gerror_irq_cfg0, SMMUv3State),
147610a83cb9SPrem Mallappa         VMSTATE_UINT32(gerror_irq_cfg1, SMMUv3State),
147710a83cb9SPrem Mallappa         VMSTATE_UINT32(gerror_irq_cfg2, SMMUv3State),
147810a83cb9SPrem Mallappa         VMSTATE_UINT64(strtab_base, SMMUv3State),
147910a83cb9SPrem Mallappa         VMSTATE_UINT32(strtab_base_cfg, SMMUv3State),
148010a83cb9SPrem Mallappa         VMSTATE_UINT64(eventq_irq_cfg0, SMMUv3State),
148110a83cb9SPrem Mallappa         VMSTATE_UINT32(eventq_irq_cfg1, SMMUv3State),
148210a83cb9SPrem Mallappa         VMSTATE_UINT32(eventq_irq_cfg2, SMMUv3State),
148310a83cb9SPrem Mallappa 
148410a83cb9SPrem Mallappa         VMSTATE_STRUCT(cmdq, SMMUv3State, 0, vmstate_smmuv3_queue, SMMUQueue),
148510a83cb9SPrem Mallappa         VMSTATE_STRUCT(eventq, SMMUv3State, 0, vmstate_smmuv3_queue, SMMUQueue),
148610a83cb9SPrem Mallappa 
148710a83cb9SPrem Mallappa         VMSTATE_END_OF_LIST(),
148810a83cb9SPrem Mallappa     },
148910a83cb9SPrem Mallappa };
149010a83cb9SPrem Mallappa 
149110a83cb9SPrem Mallappa static void smmuv3_instance_init(Object *obj)
149210a83cb9SPrem Mallappa {
149310a83cb9SPrem Mallappa     /* Nothing much to do here as of now */
149410a83cb9SPrem Mallappa }
149510a83cb9SPrem Mallappa 
149610a83cb9SPrem Mallappa static void smmuv3_class_init(ObjectClass *klass, void *data)
149710a83cb9SPrem Mallappa {
149810a83cb9SPrem Mallappa     DeviceClass *dc = DEVICE_CLASS(klass);
149910a83cb9SPrem Mallappa     SMMUv3Class *c = ARM_SMMUV3_CLASS(klass);
150010a83cb9SPrem Mallappa 
150110a83cb9SPrem Mallappa     dc->vmsd = &vmstate_smmuv3;
150210a83cb9SPrem Mallappa     device_class_set_parent_reset(dc, smmu_reset, &c->parent_reset);
150310a83cb9SPrem Mallappa     c->parent_realize = dc->realize;
150410a83cb9SPrem Mallappa     dc->realize = smmu_realize;
150510a83cb9SPrem Mallappa }
150610a83cb9SPrem Mallappa 
1507549d4005SEric Auger static int smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu,
15080d1ac82eSEric Auger                                       IOMMUNotifierFlag old,
1509549d4005SEric Auger                                       IOMMUNotifierFlag new,
1510549d4005SEric Auger                                       Error **errp)
15110d1ac82eSEric Auger {
1512832e4222SEric Auger     SMMUDevice *sdev = container_of(iommu, SMMUDevice, iommu);
1513832e4222SEric Auger     SMMUv3State *s3 = sdev->smmu;
1514832e4222SEric Auger     SMMUState *s = &(s3->smmu_state);
1515832e4222SEric Auger 
1516958ec334SPeter Xu     if (new & IOMMU_NOTIFIER_DEVIOTLB_UNMAP) {
1517958ec334SPeter Xu         error_setg(errp, "SMMUv3 does not support dev-iotlb yet");
1518958ec334SPeter Xu         return -EINVAL;
1519958ec334SPeter Xu     }
1520958ec334SPeter Xu 
1521832e4222SEric Auger     if (new & IOMMU_NOTIFIER_MAP) {
1522549d4005SEric Auger         error_setg(errp,
1523549d4005SEric Auger                    "device %02x.%02x.%x requires iommu MAP notifier which is "
1524549d4005SEric Auger                    "not currently supported", pci_bus_num(sdev->bus),
1525549d4005SEric Auger                    PCI_SLOT(sdev->devfn), PCI_FUNC(sdev->devfn));
1526549d4005SEric Auger         return -EINVAL;
1527832e4222SEric Auger     }
1528832e4222SEric Auger 
15290d1ac82eSEric Auger     if (old == IOMMU_NOTIFIER_NONE) {
1530832e4222SEric Auger         trace_smmuv3_notify_flag_add(iommu->parent_obj.name);
1531c6370441SEric Auger         QLIST_INSERT_HEAD(&s->devices_with_notifiers, sdev, next);
1532c6370441SEric Auger     } else if (new == IOMMU_NOTIFIER_NONE) {
1533832e4222SEric Auger         trace_smmuv3_notify_flag_del(iommu->parent_obj.name);
1534c6370441SEric Auger         QLIST_REMOVE(sdev, next);
15350d1ac82eSEric Auger     }
1536549d4005SEric Auger     return 0;
15370d1ac82eSEric Auger }
15380d1ac82eSEric Auger 
153910a83cb9SPrem Mallappa static void smmuv3_iommu_memory_region_class_init(ObjectClass *klass,
154010a83cb9SPrem Mallappa                                                   void *data)
154110a83cb9SPrem Mallappa {
15429bde7f06SEric Auger     IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
15439bde7f06SEric Auger 
15449bde7f06SEric Auger     imrc->translate = smmuv3_translate;
15450d1ac82eSEric Auger     imrc->notify_flag_changed = smmuv3_notify_flag_changed;
154610a83cb9SPrem Mallappa }
154710a83cb9SPrem Mallappa 
154810a83cb9SPrem Mallappa static const TypeInfo smmuv3_type_info = {
154910a83cb9SPrem Mallappa     .name          = TYPE_ARM_SMMUV3,
155010a83cb9SPrem Mallappa     .parent        = TYPE_ARM_SMMU,
155110a83cb9SPrem Mallappa     .instance_size = sizeof(SMMUv3State),
155210a83cb9SPrem Mallappa     .instance_init = smmuv3_instance_init,
155310a83cb9SPrem Mallappa     .class_size    = sizeof(SMMUv3Class),
155410a83cb9SPrem Mallappa     .class_init    = smmuv3_class_init,
155510a83cb9SPrem Mallappa };
155610a83cb9SPrem Mallappa 
155710a83cb9SPrem Mallappa static const TypeInfo smmuv3_iommu_memory_region_info = {
155810a83cb9SPrem Mallappa     .parent = TYPE_IOMMU_MEMORY_REGION,
155910a83cb9SPrem Mallappa     .name = TYPE_SMMUV3_IOMMU_MEMORY_REGION,
156010a83cb9SPrem Mallappa     .class_init = smmuv3_iommu_memory_region_class_init,
156110a83cb9SPrem Mallappa };
156210a83cb9SPrem Mallappa 
156310a83cb9SPrem Mallappa static void smmuv3_register_types(void)
156410a83cb9SPrem Mallappa {
156510a83cb9SPrem Mallappa     type_register(&smmuv3_type_info);
156610a83cb9SPrem Mallappa     type_register(&smmuv3_iommu_memory_region_info);
156710a83cb9SPrem Mallappa }
156810a83cb9SPrem Mallappa 
156910a83cb9SPrem Mallappa type_init(smmuv3_register_types)
157010a83cb9SPrem Mallappa 
1571