xref: /qemu/hw/arm/smmuv3.c (revision 69970205edb661f79a7f6d6046785c521c6da80b)
110a83cb9SPrem Mallappa /*
210a83cb9SPrem Mallappa  * Copyright (C) 2014-2016 Broadcom Corporation
310a83cb9SPrem Mallappa  * Copyright (c) 2017 Red Hat, Inc.
410a83cb9SPrem Mallappa  * Written by Prem Mallappa, Eric Auger
510a83cb9SPrem Mallappa  *
610a83cb9SPrem Mallappa  * This program is free software; you can redistribute it and/or modify
710a83cb9SPrem Mallappa  * it under the terms of the GNU General Public License version 2 as
810a83cb9SPrem Mallappa  * published by the Free Software Foundation.
910a83cb9SPrem Mallappa  *
1010a83cb9SPrem Mallappa  * This program is distributed in the hope that it will be useful,
1110a83cb9SPrem Mallappa  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1210a83cb9SPrem Mallappa  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1310a83cb9SPrem Mallappa  * GNU General Public License for more details.
1410a83cb9SPrem Mallappa  *
1510a83cb9SPrem Mallappa  * You should have received a copy of the GNU General Public License along
1610a83cb9SPrem Mallappa  * with this program; if not, see <http://www.gnu.org/licenses/>.
1710a83cb9SPrem Mallappa  */
1810a83cb9SPrem Mallappa 
1910a83cb9SPrem Mallappa #include "qemu/osdep.h"
20744a790eSPhilippe Mathieu-Daudé #include "qemu/bitops.h"
2164552b6bSMarkus Armbruster #include "hw/irq.h"
2210a83cb9SPrem Mallappa #include "hw/sysbus.h"
23d6454270SMarkus Armbruster #include "migration/vmstate.h"
248cefcc3bSMostafa Saleh #include "hw/qdev-properties.h"
2510a83cb9SPrem Mallappa #include "hw/qdev-core.h"
2610a83cb9SPrem Mallappa #include "hw/pci/pci.h"
279122bea9SJia He #include "cpu.h"
2810a83cb9SPrem Mallappa #include "trace.h"
2910a83cb9SPrem Mallappa #include "qemu/log.h"
3010a83cb9SPrem Mallappa #include "qemu/error-report.h"
3110a83cb9SPrem Mallappa #include "qapi/error.h"
3210a83cb9SPrem Mallappa 
3310a83cb9SPrem Mallappa #include "hw/arm/smmuv3.h"
3410a83cb9SPrem Mallappa #include "smmuv3-internal.h"
351194140bSEric Auger #include "smmu-internal.h"
3610a83cb9SPrem Mallappa 
3721eb5b5cSMostafa Saleh #define PTW_RECORD_FAULT(cfg)   (((cfg)->stage == 1) ? (cfg)->record_faults : \
3821eb5b5cSMostafa Saleh                                  (cfg)->s2cfg.record_faults)
3921eb5b5cSMostafa Saleh 
406a736033SEric Auger /**
416a736033SEric Auger  * smmuv3_trigger_irq - pulse @irq if enabled and update
426a736033SEric Auger  * GERROR register in case of GERROR interrupt
436a736033SEric Auger  *
446a736033SEric Auger  * @irq: irq type
456a736033SEric Auger  * @gerror_mask: mask of gerrors to toggle (relevant if @irq is GERROR)
466a736033SEric Auger  */
47fae4be38SEric Auger static void smmuv3_trigger_irq(SMMUv3State *s, SMMUIrq irq,
48fae4be38SEric Auger                                uint32_t gerror_mask)
496a736033SEric Auger {
506a736033SEric Auger 
516a736033SEric Auger     bool pulse = false;
526a736033SEric Auger 
536a736033SEric Auger     switch (irq) {
546a736033SEric Auger     case SMMU_IRQ_EVTQ:
556a736033SEric Auger         pulse = smmuv3_eventq_irq_enabled(s);
566a736033SEric Auger         break;
576a736033SEric Auger     case SMMU_IRQ_PRIQ:
586a736033SEric Auger         qemu_log_mask(LOG_UNIMP, "PRI not yet supported\n");
596a736033SEric Auger         break;
606a736033SEric Auger     case SMMU_IRQ_CMD_SYNC:
616a736033SEric Auger         pulse = true;
626a736033SEric Auger         break;
636a736033SEric Auger     case SMMU_IRQ_GERROR:
646a736033SEric Auger     {
656a736033SEric Auger         uint32_t pending = s->gerror ^ s->gerrorn;
666a736033SEric Auger         uint32_t new_gerrors = ~pending & gerror_mask;
676a736033SEric Auger 
686a736033SEric Auger         if (!new_gerrors) {
696a736033SEric Auger             /* only toggle non pending errors */
706a736033SEric Auger             return;
716a736033SEric Auger         }
726a736033SEric Auger         s->gerror ^= new_gerrors;
736a736033SEric Auger         trace_smmuv3_write_gerror(new_gerrors, s->gerror);
746a736033SEric Auger 
756a736033SEric Auger         pulse = smmuv3_gerror_irq_enabled(s);
766a736033SEric Auger         break;
776a736033SEric Auger     }
786a736033SEric Auger     }
796a736033SEric Auger     if (pulse) {
806a736033SEric Auger             trace_smmuv3_trigger_irq(irq);
816a736033SEric Auger             qemu_irq_pulse(s->irq[irq]);
826a736033SEric Auger     }
836a736033SEric Auger }
846a736033SEric Auger 
85fae4be38SEric Auger static void smmuv3_write_gerrorn(SMMUv3State *s, uint32_t new_gerrorn)
866a736033SEric Auger {
876a736033SEric Auger     uint32_t pending = s->gerror ^ s->gerrorn;
886a736033SEric Auger     uint32_t toggled = s->gerrorn ^ new_gerrorn;
896a736033SEric Auger 
906a736033SEric Auger     if (toggled & ~pending) {
916a736033SEric Auger         qemu_log_mask(LOG_GUEST_ERROR,
926a736033SEric Auger                       "guest toggles non pending errors = 0x%x\n",
936a736033SEric Auger                       toggled & ~pending);
946a736033SEric Auger     }
956a736033SEric Auger 
966a736033SEric Auger     /*
976a736033SEric Auger      * We do not raise any error in case guest toggles bits corresponding
986a736033SEric Auger      * to not active IRQs (CONSTRAINED UNPREDICTABLE)
996a736033SEric Auger      */
1006a736033SEric Auger     s->gerrorn = new_gerrorn;
1016a736033SEric Auger 
1026a736033SEric Auger     trace_smmuv3_write_gerrorn(toggled & pending, s->gerrorn);
1036a736033SEric Auger }
1046a736033SEric Auger 
105c6445544SPeter Maydell static inline MemTxResult queue_read(SMMUQueue *q, Cmd *cmd)
106dadd1a08SEric Auger {
107dadd1a08SEric Auger     dma_addr_t addr = Q_CONS_ENTRY(q);
108c6445544SPeter Maydell     MemTxResult ret;
109c6445544SPeter Maydell     int i;
110dadd1a08SEric Auger 
111c6445544SPeter Maydell     ret = dma_memory_read(&address_space_memory, addr, cmd, sizeof(Cmd),
112ba06fe8aSPhilippe Mathieu-Daudé                           MEMTXATTRS_UNSPECIFIED);
113c6445544SPeter Maydell     if (ret != MEMTX_OK) {
114c6445544SPeter Maydell         return ret;
115c6445544SPeter Maydell     }
116c6445544SPeter Maydell     for (i = 0; i < ARRAY_SIZE(cmd->word); i++) {
117c6445544SPeter Maydell         le32_to_cpus(&cmd->word[i]);
118c6445544SPeter Maydell     }
119c6445544SPeter Maydell     return ret;
120dadd1a08SEric Auger }
121dadd1a08SEric Auger 
122c6445544SPeter Maydell static MemTxResult queue_write(SMMUQueue *q, Evt *evt_in)
123dadd1a08SEric Auger {
124dadd1a08SEric Auger     dma_addr_t addr = Q_PROD_ENTRY(q);
125dadd1a08SEric Auger     MemTxResult ret;
126c6445544SPeter Maydell     Evt evt = *evt_in;
127c6445544SPeter Maydell     int i;
128dadd1a08SEric Auger 
129c6445544SPeter Maydell     for (i = 0; i < ARRAY_SIZE(evt.word); i++) {
130c6445544SPeter Maydell         cpu_to_le32s(&evt.word[i]);
131c6445544SPeter Maydell     }
132c6445544SPeter Maydell     ret = dma_memory_write(&address_space_memory, addr, &evt, sizeof(Evt),
133ba06fe8aSPhilippe Mathieu-Daudé                            MEMTXATTRS_UNSPECIFIED);
134dadd1a08SEric Auger     if (ret != MEMTX_OK) {
135dadd1a08SEric Auger         return ret;
136dadd1a08SEric Auger     }
137dadd1a08SEric Auger 
138dadd1a08SEric Auger     queue_prod_incr(q);
139dadd1a08SEric Auger     return MEMTX_OK;
140dadd1a08SEric Auger }
141dadd1a08SEric Auger 
142bb981004SEric Auger static MemTxResult smmuv3_write_eventq(SMMUv3State *s, Evt *evt)
143dadd1a08SEric Auger {
144dadd1a08SEric Auger     SMMUQueue *q = &s->eventq;
145bb981004SEric Auger     MemTxResult r;
146bb981004SEric Auger 
147bb981004SEric Auger     if (!smmuv3_eventq_enabled(s)) {
148bb981004SEric Auger         return MEMTX_ERROR;
149bb981004SEric Auger     }
150bb981004SEric Auger 
151bb981004SEric Auger     if (smmuv3_q_full(q)) {
152bb981004SEric Auger         return MEMTX_ERROR;
153bb981004SEric Auger     }
154bb981004SEric Auger 
155bb981004SEric Auger     r = queue_write(q, evt);
156bb981004SEric Auger     if (r != MEMTX_OK) {
157bb981004SEric Auger         return r;
158bb981004SEric Auger     }
159bb981004SEric Auger 
1609f4d2a13SEric Auger     if (!smmuv3_q_empty(q)) {
161bb981004SEric Auger         smmuv3_trigger_irq(s, SMMU_IRQ_EVTQ, 0);
162bb981004SEric Auger     }
163bb981004SEric Auger     return MEMTX_OK;
164bb981004SEric Auger }
165bb981004SEric Auger 
166bb981004SEric Auger void smmuv3_record_event(SMMUv3State *s, SMMUEventInfo *info)
167bb981004SEric Auger {
16824af32e0SEric Auger     Evt evt = {};
169bb981004SEric Auger     MemTxResult r;
170dadd1a08SEric Auger 
171dadd1a08SEric Auger     if (!smmuv3_eventq_enabled(s)) {
172dadd1a08SEric Auger         return;
173dadd1a08SEric Auger     }
174dadd1a08SEric Auger 
175bb981004SEric Auger     EVT_SET_TYPE(&evt, info->type);
176bb981004SEric Auger     EVT_SET_SID(&evt, info->sid);
177bb981004SEric Auger 
178bb981004SEric Auger     switch (info->type) {
1799122bea9SJia He     case SMMU_EVT_NONE:
180dadd1a08SEric Auger         return;
181bb981004SEric Auger     case SMMU_EVT_F_UUT:
182bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_uut.ssid);
183bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.f_uut.ssv);
184bb981004SEric Auger         EVT_SET_ADDR(&evt, info->u.f_uut.addr);
185bb981004SEric Auger         EVT_SET_RNW(&evt,  info->u.f_uut.rnw);
186bb981004SEric Auger         EVT_SET_PNU(&evt,  info->u.f_uut.pnu);
187bb981004SEric Auger         EVT_SET_IND(&evt,  info->u.f_uut.ind);
188bb981004SEric Auger         break;
189bb981004SEric Auger     case SMMU_EVT_C_BAD_STREAMID:
190bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.c_bad_streamid.ssid);
191bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.c_bad_streamid.ssv);
192bb981004SEric Auger         break;
193bb981004SEric Auger     case SMMU_EVT_F_STE_FETCH:
194bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_ste_fetch.ssid);
195bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.f_ste_fetch.ssv);
196b255cafbSSimon Veith         EVT_SET_ADDR2(&evt, info->u.f_ste_fetch.addr);
197bb981004SEric Auger         break;
198bb981004SEric Auger     case SMMU_EVT_C_BAD_STE:
199bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.c_bad_ste.ssid);
200bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.c_bad_ste.ssv);
201bb981004SEric Auger         break;
202bb981004SEric Auger     case SMMU_EVT_F_STREAM_DISABLED:
203bb981004SEric Auger         break;
204bb981004SEric Auger     case SMMU_EVT_F_TRANS_FORBIDDEN:
205bb981004SEric Auger         EVT_SET_ADDR(&evt, info->u.f_transl_forbidden.addr);
206bb981004SEric Auger         EVT_SET_RNW(&evt, info->u.f_transl_forbidden.rnw);
207bb981004SEric Auger         break;
208bb981004SEric Auger     case SMMU_EVT_C_BAD_SUBSTREAMID:
209bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.c_bad_substream.ssid);
210bb981004SEric Auger         break;
211bb981004SEric Auger     case SMMU_EVT_F_CD_FETCH:
212bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_cd_fetch.ssid);
213bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.f_cd_fetch.ssv);
214bb981004SEric Auger         EVT_SET_ADDR(&evt, info->u.f_cd_fetch.addr);
215bb981004SEric Auger         break;
216bb981004SEric Auger     case SMMU_EVT_C_BAD_CD:
217bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.c_bad_cd.ssid);
218bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.c_bad_cd.ssv);
219bb981004SEric Auger         break;
220bb981004SEric Auger     case SMMU_EVT_F_WALK_EABT:
221bb981004SEric Auger     case SMMU_EVT_F_TRANSLATION:
222bb981004SEric Auger     case SMMU_EVT_F_ADDR_SIZE:
223bb981004SEric Auger     case SMMU_EVT_F_ACCESS:
224bb981004SEric Auger     case SMMU_EVT_F_PERMISSION:
225bb981004SEric Auger         EVT_SET_STALL(&evt, info->u.f_walk_eabt.stall);
226bb981004SEric Auger         EVT_SET_STAG(&evt, info->u.f_walk_eabt.stag);
227bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_walk_eabt.ssid);
228bb981004SEric Auger         EVT_SET_SSV(&evt, info->u.f_walk_eabt.ssv);
229bb981004SEric Auger         EVT_SET_S2(&evt, info->u.f_walk_eabt.s2);
230bb981004SEric Auger         EVT_SET_ADDR(&evt, info->u.f_walk_eabt.addr);
231bb981004SEric Auger         EVT_SET_RNW(&evt, info->u.f_walk_eabt.rnw);
232bb981004SEric Auger         EVT_SET_PNU(&evt, info->u.f_walk_eabt.pnu);
233bb981004SEric Auger         EVT_SET_IND(&evt, info->u.f_walk_eabt.ind);
234bb981004SEric Auger         EVT_SET_CLASS(&evt, info->u.f_walk_eabt.class);
235bb981004SEric Auger         EVT_SET_ADDR2(&evt, info->u.f_walk_eabt.addr2);
236bb981004SEric Auger         break;
237bb981004SEric Auger     case SMMU_EVT_F_CFG_CONFLICT:
238bb981004SEric Auger         EVT_SET_SSID(&evt, info->u.f_cfg_conflict.ssid);
239bb981004SEric Auger         EVT_SET_SSV(&evt,  info->u.f_cfg_conflict.ssv);
240bb981004SEric Auger         break;
241bb981004SEric Auger     /* rest is not implemented */
242bb981004SEric Auger     case SMMU_EVT_F_BAD_ATS_TREQ:
243bb981004SEric Auger     case SMMU_EVT_F_TLB_CONFLICT:
244bb981004SEric Auger     case SMMU_EVT_E_PAGE_REQ:
245bb981004SEric Auger     default:
246bb981004SEric Auger         g_assert_not_reached();
247dadd1a08SEric Auger     }
248dadd1a08SEric Auger 
249bb981004SEric Auger     trace_smmuv3_record_event(smmu_event_string(info->type), info->sid);
250bb981004SEric Auger     r = smmuv3_write_eventq(s, &evt);
251bb981004SEric Auger     if (r != MEMTX_OK) {
252bb981004SEric Auger         smmuv3_trigger_irq(s, SMMU_IRQ_GERROR, R_GERROR_EVENTQ_ABT_ERR_MASK);
253dadd1a08SEric Auger     }
254bb981004SEric Auger     info->recorded = true;
255dadd1a08SEric Auger }
256dadd1a08SEric Auger 
25710a83cb9SPrem Mallappa static void smmuv3_init_regs(SMMUv3State *s)
25810a83cb9SPrem Mallappa {
2598cefcc3bSMostafa Saleh     /* Based on sys property, the stages supported in smmu will be advertised.*/
2608cefcc3bSMostafa Saleh     if (s->stage && !strcmp("2", s->stage)) {
2618cefcc3bSMostafa Saleh         s->idr[0] = FIELD_DP32(s->idr[0], IDR0, S2P, 1);
2628cefcc3bSMostafa Saleh     } else {
2638cefcc3bSMostafa Saleh         s->idr[0] = FIELD_DP32(s->idr[0], IDR0, S1P, 1);
2648cefcc3bSMostafa Saleh     }
2658cefcc3bSMostafa Saleh 
26610a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTF, 2); /* AArch64 PTW only */
26710a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, COHACC, 1); /* IO coherent */
26810a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, ASID16, 1); /* 16-bit ASID */
2698cefcc3bSMostafa Saleh     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, VMID16, 1); /* 16-bit VMID */
27010a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTENDIAN, 2); /* little endian */
27110a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, STALL_MODEL, 1); /* No stall */
27210a83cb9SPrem Mallappa     /* terminated transaction will always be aborted/error returned */
27310a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TERM_MODEL, 1);
27410a83cb9SPrem Mallappa     /* 2-level stream table supported */
27510a83cb9SPrem Mallappa     s->idr[0] = FIELD_DP32(s->idr[0], IDR0, STLEVEL, 1);
27610a83cb9SPrem Mallappa 
27710a83cb9SPrem Mallappa     s->idr[1] = FIELD_DP32(s->idr[1], IDR1, SIDSIZE, SMMU_IDR1_SIDSIZE);
27810a83cb9SPrem Mallappa     s->idr[1] = FIELD_DP32(s->idr[1], IDR1, EVENTQS, SMMU_EVENTQS);
27910a83cb9SPrem Mallappa     s->idr[1] = FIELD_DP32(s->idr[1], IDR1, CMDQS,   SMMU_CMDQS);
28010a83cb9SPrem Mallappa 
281e7c3b9d9SEric Auger     s->idr[3] = FIELD_DP32(s->idr[3], IDR3, HAD, 1);
2824cdd146dSPeter Maydell     if (FIELD_EX32(s->idr[0], IDR0, S2P)) {
2834cdd146dSPeter Maydell         /* XNX is a stage-2-specific feature */
2844cdd146dSPeter Maydell         s->idr[3] = FIELD_DP32(s->idr[3], IDR3, XNX, 1);
2854cdd146dSPeter Maydell     }
28627fd85d3SPeter Maydell     s->idr[3] = FIELD_DP32(s->idr[3], IDR3, RIL, 1);
287f8e7163dSPeter Maydell     s->idr[3] = FIELD_DP32(s->idr[3], IDR3, BBML, 2);
288e7c3b9d9SEric Auger 
28927fd85d3SPeter Maydell     s->idr[5] = FIELD_DP32(s->idr[5], IDR5, OAS, SMMU_IDR5_OAS); /* 44 bits */
290bf559ee4SKunkun Jiang     /* 4K, 16K and 64K granule support */
29110a83cb9SPrem Mallappa     s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN4K, 1);
292bf559ee4SKunkun Jiang     s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN16K, 1);
29310a83cb9SPrem Mallappa     s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN64K, 1);
29410a83cb9SPrem Mallappa 
29510a83cb9SPrem Mallappa     s->cmdq.base = deposit64(s->cmdq.base, 0, 5, SMMU_CMDQS);
29610a83cb9SPrem Mallappa     s->cmdq.prod = 0;
29710a83cb9SPrem Mallappa     s->cmdq.cons = 0;
29810a83cb9SPrem Mallappa     s->cmdq.entry_size = sizeof(struct Cmd);
29910a83cb9SPrem Mallappa     s->eventq.base = deposit64(s->eventq.base, 0, 5, SMMU_EVENTQS);
30010a83cb9SPrem Mallappa     s->eventq.prod = 0;
30110a83cb9SPrem Mallappa     s->eventq.cons = 0;
30210a83cb9SPrem Mallappa     s->eventq.entry_size = sizeof(struct Evt);
30310a83cb9SPrem Mallappa 
30410a83cb9SPrem Mallappa     s->features = 0;
30510a83cb9SPrem Mallappa     s->sid_split = 0;
306e7c3b9d9SEric Auger     s->aidr = 0x1;
30743530095SEric Auger     s->cr[0] = 0;
30843530095SEric Auger     s->cr0ack = 0;
30943530095SEric Auger     s->irq_ctrl = 0;
31043530095SEric Auger     s->gerror = 0;
31143530095SEric Auger     s->gerrorn = 0;
31243530095SEric Auger     s->statusr = 0;
313c2ecb424SMostafa Saleh     s->gbpa = SMMU_GBPA_RESET_VAL;
31410a83cb9SPrem Mallappa }
31510a83cb9SPrem Mallappa 
3169bde7f06SEric Auger static int smmu_get_ste(SMMUv3State *s, dma_addr_t addr, STE *buf,
3179bde7f06SEric Auger                         SMMUEventInfo *event)
3189bde7f06SEric Auger {
319c6445544SPeter Maydell     int ret, i;
3209bde7f06SEric Auger 
3219bde7f06SEric Auger     trace_smmuv3_get_ste(addr);
3229bde7f06SEric Auger     /* TODO: guarantee 64-bit single-copy atomicity */
323ba06fe8aSPhilippe Mathieu-Daudé     ret = dma_memory_read(&address_space_memory, addr, buf, sizeof(*buf),
324ba06fe8aSPhilippe Mathieu-Daudé                           MEMTXATTRS_UNSPECIFIED);
3259bde7f06SEric Auger     if (ret != MEMTX_OK) {
3269bde7f06SEric Auger         qemu_log_mask(LOG_GUEST_ERROR,
3279bde7f06SEric Auger                       "Cannot fetch pte at address=0x%"PRIx64"\n", addr);
3289bde7f06SEric Auger         event->type = SMMU_EVT_F_STE_FETCH;
3299bde7f06SEric Auger         event->u.f_ste_fetch.addr = addr;
3309bde7f06SEric Auger         return -EINVAL;
3319bde7f06SEric Auger     }
332c6445544SPeter Maydell     for (i = 0; i < ARRAY_SIZE(buf->word); i++) {
333c6445544SPeter Maydell         le32_to_cpus(&buf->word[i]);
334c6445544SPeter Maydell     }
3359bde7f06SEric Auger     return 0;
3369bde7f06SEric Auger 
3379bde7f06SEric Auger }
3389bde7f06SEric Auger 
3399bde7f06SEric Auger /* @ssid > 0 not supported yet */
3409bde7f06SEric Auger static int smmu_get_cd(SMMUv3State *s, STE *ste, uint32_t ssid,
3419bde7f06SEric Auger                        CD *buf, SMMUEventInfo *event)
3429bde7f06SEric Auger {
3439bde7f06SEric Auger     dma_addr_t addr = STE_CTXPTR(ste);
344c6445544SPeter Maydell     int ret, i;
3459bde7f06SEric Auger 
3469bde7f06SEric Auger     trace_smmuv3_get_cd(addr);
3479bde7f06SEric Auger     /* TODO: guarantee 64-bit single-copy atomicity */
348ba06fe8aSPhilippe Mathieu-Daudé     ret = dma_memory_read(&address_space_memory, addr, buf, sizeof(*buf),
349ba06fe8aSPhilippe Mathieu-Daudé                           MEMTXATTRS_UNSPECIFIED);
3509bde7f06SEric Auger     if (ret != MEMTX_OK) {
3519bde7f06SEric Auger         qemu_log_mask(LOG_GUEST_ERROR,
3529bde7f06SEric Auger                       "Cannot fetch pte at address=0x%"PRIx64"\n", addr);
3539bde7f06SEric Auger         event->type = SMMU_EVT_F_CD_FETCH;
3549bde7f06SEric Auger         event->u.f_ste_fetch.addr = addr;
3559bde7f06SEric Auger         return -EINVAL;
3569bde7f06SEric Auger     }
357c6445544SPeter Maydell     for (i = 0; i < ARRAY_SIZE(buf->word); i++) {
358c6445544SPeter Maydell         le32_to_cpus(&buf->word[i]);
359c6445544SPeter Maydell     }
3609bde7f06SEric Auger     return 0;
3619bde7f06SEric Auger }
3629bde7f06SEric Auger 
36321eb5b5cSMostafa Saleh /*
36421eb5b5cSMostafa Saleh  * Max valid value is 39 when SMMU_IDR3.STT == 0.
36521eb5b5cSMostafa Saleh  * In architectures after SMMUv3.0:
36621eb5b5cSMostafa Saleh  * - If STE.S2TG selects a 4KB or 16KB granule, the minimum valid value for this
36721eb5b5cSMostafa Saleh  *   field is MAX(16, 64-IAS)
36821eb5b5cSMostafa Saleh  * - If STE.S2TG selects a 64KB granule, the minimum valid value for this field
36921eb5b5cSMostafa Saleh  *   is (64-IAS).
37021eb5b5cSMostafa Saleh  * As we only support AA64, IAS = OAS.
37121eb5b5cSMostafa Saleh  */
37221eb5b5cSMostafa Saleh static bool s2t0sz_valid(SMMUTransCfg *cfg)
37321eb5b5cSMostafa Saleh {
37421eb5b5cSMostafa Saleh     if (cfg->s2cfg.tsz > 39) {
37521eb5b5cSMostafa Saleh         return false;
37621eb5b5cSMostafa Saleh     }
37721eb5b5cSMostafa Saleh 
37821eb5b5cSMostafa Saleh     if (cfg->s2cfg.granule_sz == 16) {
37921eb5b5cSMostafa Saleh         return (cfg->s2cfg.tsz >= 64 - oas2bits(SMMU_IDR5_OAS));
38021eb5b5cSMostafa Saleh     }
38121eb5b5cSMostafa Saleh 
38221eb5b5cSMostafa Saleh     return (cfg->s2cfg.tsz >= MAX(64 - oas2bits(SMMU_IDR5_OAS), 16));
38321eb5b5cSMostafa Saleh }
38421eb5b5cSMostafa Saleh 
38521eb5b5cSMostafa Saleh /*
38621eb5b5cSMostafa Saleh  * Return true if s2 page table config is valid.
38721eb5b5cSMostafa Saleh  * This checks with the configured start level, ias_bits and granularity we can
38821eb5b5cSMostafa Saleh  * have a valid page table as described in ARM ARM D8.2 Translation process.
38921eb5b5cSMostafa Saleh  * The idea here is to see for the highest possible number of IPA bits, how
39021eb5b5cSMostafa Saleh  * many concatenated tables we would need, if it is more than 16, then this is
39121eb5b5cSMostafa Saleh  * not possible.
39221eb5b5cSMostafa Saleh  */
39321eb5b5cSMostafa Saleh static bool s2_pgtable_config_valid(uint8_t sl0, uint8_t t0sz, uint8_t gran)
39421eb5b5cSMostafa Saleh {
39521eb5b5cSMostafa Saleh     int level = get_start_level(sl0, gran);
39621eb5b5cSMostafa Saleh     uint64_t ipa_bits = 64 - t0sz;
39721eb5b5cSMostafa Saleh     uint64_t max_ipa = (1ULL << ipa_bits) - 1;
39821eb5b5cSMostafa Saleh     int nr_concat = pgd_concat_idx(level, gran, max_ipa) + 1;
39921eb5b5cSMostafa Saleh 
40021eb5b5cSMostafa Saleh     return nr_concat <= VMSA_MAX_S2_CONCAT;
40121eb5b5cSMostafa Saleh }
40221eb5b5cSMostafa Saleh 
40321eb5b5cSMostafa Saleh static int decode_ste_s2_cfg(SMMUTransCfg *cfg, STE *ste)
40421eb5b5cSMostafa Saleh {
40521eb5b5cSMostafa Saleh     cfg->stage = 2;
40621eb5b5cSMostafa Saleh 
40721eb5b5cSMostafa Saleh     if (STE_S2AA64(ste) == 0x0) {
40821eb5b5cSMostafa Saleh         qemu_log_mask(LOG_UNIMP,
40921eb5b5cSMostafa Saleh                       "SMMUv3 AArch32 tables not supported\n");
41021eb5b5cSMostafa Saleh         g_assert_not_reached();
41121eb5b5cSMostafa Saleh     }
41221eb5b5cSMostafa Saleh 
41321eb5b5cSMostafa Saleh     switch (STE_S2TG(ste)) {
41421eb5b5cSMostafa Saleh     case 0x0: /* 4KB */
41521eb5b5cSMostafa Saleh         cfg->s2cfg.granule_sz = 12;
41621eb5b5cSMostafa Saleh         break;
41721eb5b5cSMostafa Saleh     case 0x1: /* 64KB */
41821eb5b5cSMostafa Saleh         cfg->s2cfg.granule_sz = 16;
41921eb5b5cSMostafa Saleh         break;
42021eb5b5cSMostafa Saleh     case 0x2: /* 16KB */
42121eb5b5cSMostafa Saleh         cfg->s2cfg.granule_sz = 14;
42221eb5b5cSMostafa Saleh         break;
42321eb5b5cSMostafa Saleh     default:
42421eb5b5cSMostafa Saleh         qemu_log_mask(LOG_GUEST_ERROR,
42521eb5b5cSMostafa Saleh                       "SMMUv3 bad STE S2TG: %x\n", STE_S2TG(ste));
42621eb5b5cSMostafa Saleh         goto bad_ste;
42721eb5b5cSMostafa Saleh     }
42821eb5b5cSMostafa Saleh 
42921eb5b5cSMostafa Saleh     cfg->s2cfg.vttb = STE_S2TTB(ste);
43021eb5b5cSMostafa Saleh 
43121eb5b5cSMostafa Saleh     cfg->s2cfg.sl0 = STE_S2SL0(ste);
43221eb5b5cSMostafa Saleh     /* FEAT_TTST not supported. */
43321eb5b5cSMostafa Saleh     if (cfg->s2cfg.sl0 == 0x3) {
43421eb5b5cSMostafa Saleh         qemu_log_mask(LOG_UNIMP, "SMMUv3 S2SL0 = 0x3 has no meaning!\n");
43521eb5b5cSMostafa Saleh         goto bad_ste;
43621eb5b5cSMostafa Saleh     }
43721eb5b5cSMostafa Saleh 
43821eb5b5cSMostafa Saleh     /* For AA64, The effective S2PS size is capped to the OAS. */
43921eb5b5cSMostafa Saleh     cfg->s2cfg.eff_ps = oas2bits(MIN(STE_S2PS(ste), SMMU_IDR5_OAS));
44021eb5b5cSMostafa Saleh     /*
44121eb5b5cSMostafa Saleh      * It is ILLEGAL for the address in S2TTB to be outside the range
44221eb5b5cSMostafa Saleh      * described by the effective S2PS value.
44321eb5b5cSMostafa Saleh      */
44421eb5b5cSMostafa Saleh     if (cfg->s2cfg.vttb & ~(MAKE_64BIT_MASK(0, cfg->s2cfg.eff_ps))) {
44521eb5b5cSMostafa Saleh         qemu_log_mask(LOG_GUEST_ERROR,
44621eb5b5cSMostafa Saleh                       "SMMUv3 S2TTB too large 0x%" PRIx64
44721eb5b5cSMostafa Saleh                       ", effective PS %d bits\n",
44821eb5b5cSMostafa Saleh                       cfg->s2cfg.vttb,  cfg->s2cfg.eff_ps);
44921eb5b5cSMostafa Saleh         goto bad_ste;
45021eb5b5cSMostafa Saleh     }
45121eb5b5cSMostafa Saleh 
45221eb5b5cSMostafa Saleh     cfg->s2cfg.tsz = STE_S2T0SZ(ste);
45321eb5b5cSMostafa Saleh 
45421eb5b5cSMostafa Saleh     if (!s2t0sz_valid(cfg)) {
45521eb5b5cSMostafa Saleh         qemu_log_mask(LOG_GUEST_ERROR, "SMMUv3 bad STE S2T0SZ = %d\n",
45621eb5b5cSMostafa Saleh                       cfg->s2cfg.tsz);
45721eb5b5cSMostafa Saleh         goto bad_ste;
45821eb5b5cSMostafa Saleh     }
45921eb5b5cSMostafa Saleh 
46021eb5b5cSMostafa Saleh     if (!s2_pgtable_config_valid(cfg->s2cfg.sl0, cfg->s2cfg.tsz,
46121eb5b5cSMostafa Saleh                                     cfg->s2cfg.granule_sz)) {
46221eb5b5cSMostafa Saleh         qemu_log_mask(LOG_GUEST_ERROR,
46321eb5b5cSMostafa Saleh                       "SMMUv3 STE stage 2 config not valid!\n");
46421eb5b5cSMostafa Saleh         goto bad_ste;
46521eb5b5cSMostafa Saleh     }
46621eb5b5cSMostafa Saleh 
46721eb5b5cSMostafa Saleh     /* Only LE supported(IDR0.TTENDIAN). */
46821eb5b5cSMostafa Saleh     if (STE_S2ENDI(ste)) {
46921eb5b5cSMostafa Saleh         qemu_log_mask(LOG_GUEST_ERROR,
47021eb5b5cSMostafa Saleh                       "SMMUv3 STE_S2ENDI only supports LE!\n");
47121eb5b5cSMostafa Saleh         goto bad_ste;
47221eb5b5cSMostafa Saleh     }
47321eb5b5cSMostafa Saleh 
47421eb5b5cSMostafa Saleh     cfg->s2cfg.affd = STE_S2AFFD(ste);
47521eb5b5cSMostafa Saleh 
47621eb5b5cSMostafa Saleh     cfg->s2cfg.record_faults = STE_S2R(ste);
47721eb5b5cSMostafa Saleh     /* As stall is not supported. */
47821eb5b5cSMostafa Saleh     if (STE_S2S(ste)) {
47921eb5b5cSMostafa Saleh         qemu_log_mask(LOG_UNIMP, "SMMUv3 Stall not implemented!\n");
48021eb5b5cSMostafa Saleh         goto bad_ste;
48121eb5b5cSMostafa Saleh     }
48221eb5b5cSMostafa Saleh 
48321eb5b5cSMostafa Saleh     return 0;
48421eb5b5cSMostafa Saleh 
48521eb5b5cSMostafa Saleh bad_ste:
48621eb5b5cSMostafa Saleh     return -EINVAL;
48721eb5b5cSMostafa Saleh }
48821eb5b5cSMostafa Saleh 
4899122bea9SJia He /* Returns < 0 in case of invalid STE, 0 otherwise */
4909bde7f06SEric Auger static int decode_ste(SMMUv3State *s, SMMUTransCfg *cfg,
4919bde7f06SEric Auger                       STE *ste, SMMUEventInfo *event)
4929bde7f06SEric Auger {
4939bde7f06SEric Auger     uint32_t config;
49421eb5b5cSMostafa Saleh     int ret;
4959bde7f06SEric Auger 
4969bde7f06SEric Auger     if (!STE_VALID(ste)) {
4973499ec08SEric Auger         if (!event->inval_ste_allowed) {
49851b6d368SEric Auger             qemu_log_mask(LOG_GUEST_ERROR, "invalid STE\n");
4993499ec08SEric Auger         }
5009bde7f06SEric Auger         goto bad_ste;
5019bde7f06SEric Auger     }
5029bde7f06SEric Auger 
5039bde7f06SEric Auger     config = STE_CONFIG(ste);
5049bde7f06SEric Auger 
5059bde7f06SEric Auger     if (STE_CFG_ABORT(config)) {
5069122bea9SJia He         cfg->aborted = true;
5079122bea9SJia He         return 0;
5089bde7f06SEric Auger     }
5099bde7f06SEric Auger 
5109bde7f06SEric Auger     if (STE_CFG_BYPASS(config)) {
5119bde7f06SEric Auger         cfg->bypassed = true;
5129122bea9SJia He         return 0;
5139bde7f06SEric Auger     }
5149bde7f06SEric Auger 
51521eb5b5cSMostafa Saleh     /*
51621eb5b5cSMostafa Saleh      * If a stage is enabled in SW while not advertised, throw bad ste
51721eb5b5cSMostafa Saleh      * according to user manual(IHI0070E) "5.2 Stream Table Entry".
51821eb5b5cSMostafa Saleh      */
51921eb5b5cSMostafa Saleh     if (!STAGE1_SUPPORTED(s) && STE_CFG_S1_ENABLED(config)) {
52021eb5b5cSMostafa Saleh         qemu_log_mask(LOG_GUEST_ERROR, "SMMUv3 S1 used but not supported.\n");
5219bde7f06SEric Auger         goto bad_ste;
5229bde7f06SEric Auger     }
52321eb5b5cSMostafa Saleh     if (!STAGE2_SUPPORTED(s) && STE_CFG_S2_ENABLED(config)) {
52421eb5b5cSMostafa Saleh         qemu_log_mask(LOG_GUEST_ERROR, "SMMUv3 S2 used but not supported.\n");
52521eb5b5cSMostafa Saleh         goto bad_ste;
52621eb5b5cSMostafa Saleh     }
52721eb5b5cSMostafa Saleh 
52821eb5b5cSMostafa Saleh     if (STAGE2_SUPPORTED(s)) {
52921eb5b5cSMostafa Saleh         /* VMID is considered even if s2 is disabled. */
53021eb5b5cSMostafa Saleh         cfg->s2cfg.vmid = STE_S2VMID(ste);
53121eb5b5cSMostafa Saleh     } else {
53221eb5b5cSMostafa Saleh         /* Default to -1 */
53321eb5b5cSMostafa Saleh         cfg->s2cfg.vmid = -1;
53421eb5b5cSMostafa Saleh     }
53521eb5b5cSMostafa Saleh 
53621eb5b5cSMostafa Saleh     if (STE_CFG_S2_ENABLED(config)) {
53721eb5b5cSMostafa Saleh         /*
53821eb5b5cSMostafa Saleh          * Stage-1 OAS defaults to OAS even if not enabled as it would be used
53921eb5b5cSMostafa Saleh          * in input address check for stage-2.
54021eb5b5cSMostafa Saleh          */
54121eb5b5cSMostafa Saleh         cfg->oas = oas2bits(SMMU_IDR5_OAS);
54221eb5b5cSMostafa Saleh         ret = decode_ste_s2_cfg(cfg, ste);
54321eb5b5cSMostafa Saleh         if (ret) {
54421eb5b5cSMostafa Saleh             goto bad_ste;
54521eb5b5cSMostafa Saleh         }
54621eb5b5cSMostafa Saleh     }
5479bde7f06SEric Auger 
5489bde7f06SEric Auger     if (STE_S1CDMAX(ste) != 0) {
5499bde7f06SEric Auger         qemu_log_mask(LOG_UNIMP,
5509bde7f06SEric Auger                       "SMMUv3 does not support multiple context descriptors yet\n");
5519bde7f06SEric Auger         goto bad_ste;
5529bde7f06SEric Auger     }
5539bde7f06SEric Auger 
5549bde7f06SEric Auger     if (STE_S1STALLD(ste)) {
5559bde7f06SEric Auger         qemu_log_mask(LOG_UNIMP,
5569bde7f06SEric Auger                       "SMMUv3 S1 stalling fault model not allowed yet\n");
5579bde7f06SEric Auger         goto bad_ste;
5589bde7f06SEric Auger     }
5599bde7f06SEric Auger     return 0;
5609bde7f06SEric Auger 
5619bde7f06SEric Auger bad_ste:
5629bde7f06SEric Auger     event->type = SMMU_EVT_C_BAD_STE;
5639bde7f06SEric Auger     return -EINVAL;
5649bde7f06SEric Auger }
5659bde7f06SEric Auger 
5669bde7f06SEric Auger /**
5679bde7f06SEric Auger  * smmu_find_ste - Return the stream table entry associated
5689bde7f06SEric Auger  * to the sid
5699bde7f06SEric Auger  *
5709bde7f06SEric Auger  * @s: smmuv3 handle
5719bde7f06SEric Auger  * @sid: stream ID
5729bde7f06SEric Auger  * @ste: returned stream table entry
5739bde7f06SEric Auger  * @event: handle to an event info
5749bde7f06SEric Auger  *
5759bde7f06SEric Auger  * Supports linear and 2-level stream table
5769bde7f06SEric Auger  * Return 0 on success, -EINVAL otherwise
5779bde7f06SEric Auger  */
5789bde7f06SEric Auger static int smmu_find_ste(SMMUv3State *s, uint32_t sid, STE *ste,
5799bde7f06SEric Auger                          SMMUEventInfo *event)
5809bde7f06SEric Auger {
58141678c33SSimon Veith     dma_addr_t addr, strtab_base;
58205ff2fb8SSimon Veith     uint32_t log2size;
58341678c33SSimon Veith     int strtab_size_shift;
5849bde7f06SEric Auger     int ret;
5859bde7f06SEric Auger 
5869bde7f06SEric Auger     trace_smmuv3_find_ste(sid, s->features, s->sid_split);
58705ff2fb8SSimon Veith     log2size = FIELD_EX32(s->strtab_base_cfg, STRTAB_BASE_CFG, LOG2SIZE);
58805ff2fb8SSimon Veith     /*
58905ff2fb8SSimon Veith      * Check SID range against both guest-configured and implementation limits
59005ff2fb8SSimon Veith      */
59105ff2fb8SSimon Veith     if (sid >= (1 << MIN(log2size, SMMU_IDR1_SIDSIZE))) {
5929bde7f06SEric Auger         event->type = SMMU_EVT_C_BAD_STREAMID;
5939bde7f06SEric Auger         return -EINVAL;
5949bde7f06SEric Auger     }
5959bde7f06SEric Auger     if (s->features & SMMU_FEATURE_2LVL_STE) {
596c6445544SPeter Maydell         int l1_ste_offset, l2_ste_offset, max_l2_ste, span, i;
59741678c33SSimon Veith         dma_addr_t l1ptr, l2ptr;
5989bde7f06SEric Auger         STEDesc l1std;
5999bde7f06SEric Auger 
60041678c33SSimon Veith         /*
60141678c33SSimon Veith          * Align strtab base address to table size. For this purpose, assume it
60241678c33SSimon Veith          * is not bounded by SMMU_IDR1_SIDSIZE.
60341678c33SSimon Veith          */
60441678c33SSimon Veith         strtab_size_shift = MAX(5, (int)log2size - s->sid_split - 1 + 3);
60541678c33SSimon Veith         strtab_base = s->strtab_base & SMMU_BASE_ADDR_MASK &
60641678c33SSimon Veith                       ~MAKE_64BIT_MASK(0, strtab_size_shift);
6079bde7f06SEric Auger         l1_ste_offset = sid >> s->sid_split;
6089bde7f06SEric Auger         l2_ste_offset = sid & ((1 << s->sid_split) - 1);
6099bde7f06SEric Auger         l1ptr = (dma_addr_t)(strtab_base + l1_ste_offset * sizeof(l1std));
6109bde7f06SEric Auger         /* TODO: guarantee 64-bit single-copy atomicity */
61118610bfdSPhilippe Mathieu-Daudé         ret = dma_memory_read(&address_space_memory, l1ptr, &l1std,
612ba06fe8aSPhilippe Mathieu-Daudé                               sizeof(l1std), MEMTXATTRS_UNSPECIFIED);
6139bde7f06SEric Auger         if (ret != MEMTX_OK) {
6149bde7f06SEric Auger             qemu_log_mask(LOG_GUEST_ERROR,
6159bde7f06SEric Auger                           "Could not read L1PTR at 0X%"PRIx64"\n", l1ptr);
6169bde7f06SEric Auger             event->type = SMMU_EVT_F_STE_FETCH;
6179bde7f06SEric Auger             event->u.f_ste_fetch.addr = l1ptr;
6189bde7f06SEric Auger             return -EINVAL;
6199bde7f06SEric Auger         }
620c6445544SPeter Maydell         for (i = 0; i < ARRAY_SIZE(l1std.word); i++) {
621c6445544SPeter Maydell             le32_to_cpus(&l1std.word[i]);
622c6445544SPeter Maydell         }
6239bde7f06SEric Auger 
6249bde7f06SEric Auger         span = L1STD_SPAN(&l1std);
6259bde7f06SEric Auger 
6269bde7f06SEric Auger         if (!span) {
6279bde7f06SEric Auger             /* l2ptr is not valid */
6283499ec08SEric Auger             if (!event->inval_ste_allowed) {
6299bde7f06SEric Auger                 qemu_log_mask(LOG_GUEST_ERROR,
6309bde7f06SEric Auger                               "invalid sid=%d (L1STD span=0)\n", sid);
6313499ec08SEric Auger             }
6329bde7f06SEric Auger             event->type = SMMU_EVT_C_BAD_STREAMID;
6339bde7f06SEric Auger             return -EINVAL;
6349bde7f06SEric Auger         }
6359bde7f06SEric Auger         max_l2_ste = (1 << span) - 1;
6369bde7f06SEric Auger         l2ptr = l1std_l2ptr(&l1std);
6379bde7f06SEric Auger         trace_smmuv3_find_ste_2lvl(s->strtab_base, l1ptr, l1_ste_offset,
6389bde7f06SEric Auger                                    l2ptr, l2_ste_offset, max_l2_ste);
6399bde7f06SEric Auger         if (l2_ste_offset > max_l2_ste) {
6409bde7f06SEric Auger             qemu_log_mask(LOG_GUEST_ERROR,
6419bde7f06SEric Auger                           "l2_ste_offset=%d > max_l2_ste=%d\n",
6429bde7f06SEric Auger                           l2_ste_offset, max_l2_ste);
6439bde7f06SEric Auger             event->type = SMMU_EVT_C_BAD_STE;
6449bde7f06SEric Auger             return -EINVAL;
6459bde7f06SEric Auger         }
6469bde7f06SEric Auger         addr = l2ptr + l2_ste_offset * sizeof(*ste);
6479bde7f06SEric Auger     } else {
64841678c33SSimon Veith         strtab_size_shift = log2size + 5;
64941678c33SSimon Veith         strtab_base = s->strtab_base & SMMU_BASE_ADDR_MASK &
65041678c33SSimon Veith                       ~MAKE_64BIT_MASK(0, strtab_size_shift);
65141678c33SSimon Veith         addr = strtab_base + sid * sizeof(*ste);
6529bde7f06SEric Auger     }
6539bde7f06SEric Auger 
6549bde7f06SEric Auger     if (smmu_get_ste(s, addr, ste, event)) {
6559bde7f06SEric Auger         return -EINVAL;
6569bde7f06SEric Auger     }
6579bde7f06SEric Auger 
6589bde7f06SEric Auger     return 0;
6599bde7f06SEric Auger }
6609bde7f06SEric Auger 
6619bde7f06SEric Auger static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event)
6629bde7f06SEric Auger {
6639bde7f06SEric Auger     int ret = -EINVAL;
6649bde7f06SEric Auger     int i;
6659bde7f06SEric Auger 
6669bde7f06SEric Auger     if (!CD_VALID(cd) || !CD_AARCH64(cd)) {
6679bde7f06SEric Auger         goto bad_cd;
6689bde7f06SEric Auger     }
6699bde7f06SEric Auger     if (!CD_A(cd)) {
6709bde7f06SEric Auger         goto bad_cd; /* SMMU_IDR0.TERM_MODEL == 1 */
6719bde7f06SEric Auger     }
6729bde7f06SEric Auger     if (CD_S(cd)) {
6739bde7f06SEric Auger         goto bad_cd; /* !STE_SECURE && SMMU_IDR0.STALL_MODEL == 1 */
6749bde7f06SEric Auger     }
6759bde7f06SEric Auger     if (CD_HA(cd) || CD_HD(cd)) {
6769bde7f06SEric Auger         goto bad_cd; /* HTTU = 0 */
6779bde7f06SEric Auger     }
6789bde7f06SEric Auger 
6799bde7f06SEric Auger     /* we support only those at the moment */
6809bde7f06SEric Auger     cfg->aa64 = true;
6819bde7f06SEric Auger     cfg->stage = 1;
6829bde7f06SEric Auger 
6839bde7f06SEric Auger     cfg->oas = oas2bits(CD_IPS(cd));
6849bde7f06SEric Auger     cfg->oas = MIN(oas2bits(SMMU_IDR5_OAS), cfg->oas);
6859bde7f06SEric Auger     cfg->tbi = CD_TBI(cd);
6869bde7f06SEric Auger     cfg->asid = CD_ASID(cd);
68715f6c16eSLuc Michel     cfg->affd = CD_AFFD(cd);
6889bde7f06SEric Auger 
6899bde7f06SEric Auger     trace_smmuv3_decode_cd(cfg->oas);
6909bde7f06SEric Auger 
6919bde7f06SEric Auger     /* decode data dependent on TT */
6929bde7f06SEric Auger     for (i = 0; i <= 1; i++) {
6939bde7f06SEric Auger         int tg, tsz;
6949bde7f06SEric Auger         SMMUTransTableInfo *tt = &cfg->tt[i];
6959bde7f06SEric Auger 
6969bde7f06SEric Auger         cfg->tt[i].disabled = CD_EPD(cd, i);
6979bde7f06SEric Auger         if (cfg->tt[i].disabled) {
6989bde7f06SEric Auger             continue;
6999bde7f06SEric Auger         }
7009bde7f06SEric Auger 
7019bde7f06SEric Auger         tsz = CD_TSZ(cd, i);
7029bde7f06SEric Auger         if (tsz < 16 || tsz > 39) {
7039bde7f06SEric Auger             goto bad_cd;
7049bde7f06SEric Auger         }
7059bde7f06SEric Auger 
7069bde7f06SEric Auger         tg = CD_TG(cd, i);
7079bde7f06SEric Auger         tt->granule_sz = tg2granule(tg, i);
708bf559ee4SKunkun Jiang         if ((tt->granule_sz != 12 && tt->granule_sz != 14 &&
709bf559ee4SKunkun Jiang              tt->granule_sz != 16) || CD_ENDI(cd)) {
7109bde7f06SEric Auger             goto bad_cd;
7119bde7f06SEric Auger         }
7129bde7f06SEric Auger 
7139bde7f06SEric Auger         tt->tsz = tsz;
7149bde7f06SEric Auger         tt->ttb = CD_TTB(cd, i);
7159bde7f06SEric Auger         if (tt->ttb & ~(MAKE_64BIT_MASK(0, cfg->oas))) {
7169bde7f06SEric Auger             goto bad_cd;
7179bde7f06SEric Auger         }
718e7c3b9d9SEric Auger         tt->had = CD_HAD(cd, i);
719e7c3b9d9SEric Auger         trace_smmuv3_decode_cd_tt(i, tt->tsz, tt->ttb, tt->granule_sz, tt->had);
7209bde7f06SEric Auger     }
7219bde7f06SEric Auger 
722ced71694SJean-Philippe Brucker     cfg->record_faults = CD_R(cd);
7239bde7f06SEric Auger 
7249bde7f06SEric Auger     return 0;
7259bde7f06SEric Auger 
7269bde7f06SEric Auger bad_cd:
7279bde7f06SEric Auger     event->type = SMMU_EVT_C_BAD_CD;
7289bde7f06SEric Auger     return ret;
7299bde7f06SEric Auger }
7309bde7f06SEric Auger 
7319bde7f06SEric Auger /**
7329bde7f06SEric Auger  * smmuv3_decode_config - Prepare the translation configuration
7339bde7f06SEric Auger  * for the @mr iommu region
7349bde7f06SEric Auger  * @mr: iommu memory region the translation config must be prepared for
7359bde7f06SEric Auger  * @cfg: output translation configuration which is populated through
7369bde7f06SEric Auger  *       the different configuration decoding steps
7379bde7f06SEric Auger  * @event: must be zero'ed by the caller
7389bde7f06SEric Auger  *
7399122bea9SJia He  * return < 0 in case of config decoding error (@event is filled
7409bde7f06SEric Auger  * accordingly). Return 0 otherwise.
7419bde7f06SEric Auger  */
7429bde7f06SEric Auger static int smmuv3_decode_config(IOMMUMemoryRegion *mr, SMMUTransCfg *cfg,
7439bde7f06SEric Auger                                 SMMUEventInfo *event)
7449bde7f06SEric Auger {
7459bde7f06SEric Auger     SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu);
7469bde7f06SEric Auger     uint32_t sid = smmu_get_sid(sdev);
7479bde7f06SEric Auger     SMMUv3State *s = sdev->smmu;
7489122bea9SJia He     int ret;
7499bde7f06SEric Auger     STE ste;
7509bde7f06SEric Auger     CD cd;
7519bde7f06SEric Auger 
752cd617556SMostafa Saleh     /* ASID defaults to -1 (if s1 is not supported). */
753cd617556SMostafa Saleh     cfg->asid = -1;
754cd617556SMostafa Saleh 
7559122bea9SJia He     ret = smmu_find_ste(s, sid, &ste, event);
7569122bea9SJia He     if (ret) {
7579bde7f06SEric Auger         return ret;
7589bde7f06SEric Auger     }
7599bde7f06SEric Auger 
7609122bea9SJia He     ret = decode_ste(s, cfg, &ste, event);
7619122bea9SJia He     if (ret) {
7629bde7f06SEric Auger         return ret;
7639bde7f06SEric Auger     }
7649bde7f06SEric Auger 
7658cefcc3bSMostafa Saleh     if (cfg->aborted || cfg->bypassed || (cfg->stage == 2)) {
7669122bea9SJia He         return 0;
7679122bea9SJia He     }
7689122bea9SJia He 
7699122bea9SJia He     ret = smmu_get_cd(s, &ste, 0 /* ssid */, &cd, event);
7709122bea9SJia He     if (ret) {
7719bde7f06SEric Auger         return ret;
7729bde7f06SEric Auger     }
7739bde7f06SEric Auger 
7749bde7f06SEric Auger     return decode_cd(cfg, &cd, event);
7759bde7f06SEric Auger }
7769bde7f06SEric Auger 
77732cfd7f3SEric Auger /**
77832cfd7f3SEric Auger  * smmuv3_get_config - Look up for a cached copy of configuration data for
77932cfd7f3SEric Auger  * @sdev and on cache miss performs a configuration structure decoding from
78032cfd7f3SEric Auger  * guest RAM.
78132cfd7f3SEric Auger  *
78232cfd7f3SEric Auger  * @sdev: SMMUDevice handle
78332cfd7f3SEric Auger  * @event: output event info
78432cfd7f3SEric Auger  *
78532cfd7f3SEric Auger  * The configuration cache contains data resulting from both STE and CD
78632cfd7f3SEric Auger  * decoding under the form of an SMMUTransCfg struct. The hash table is indexed
78732cfd7f3SEric Auger  * by the SMMUDevice handle.
78832cfd7f3SEric Auger  */
78932cfd7f3SEric Auger static SMMUTransCfg *smmuv3_get_config(SMMUDevice *sdev, SMMUEventInfo *event)
79032cfd7f3SEric Auger {
79132cfd7f3SEric Auger     SMMUv3State *s = sdev->smmu;
79232cfd7f3SEric Auger     SMMUState *bc = &s->smmu_state;
79332cfd7f3SEric Auger     SMMUTransCfg *cfg;
79432cfd7f3SEric Auger 
79532cfd7f3SEric Auger     cfg = g_hash_table_lookup(bc->configs, sdev);
79632cfd7f3SEric Auger     if (cfg) {
79732cfd7f3SEric Auger         sdev->cfg_cache_hits++;
79832cfd7f3SEric Auger         trace_smmuv3_config_cache_hit(smmu_get_sid(sdev),
79932cfd7f3SEric Auger                             sdev->cfg_cache_hits, sdev->cfg_cache_misses,
80032cfd7f3SEric Auger                             100 * sdev->cfg_cache_hits /
80132cfd7f3SEric Auger                             (sdev->cfg_cache_hits + sdev->cfg_cache_misses));
80232cfd7f3SEric Auger     } else {
80332cfd7f3SEric Auger         sdev->cfg_cache_misses++;
80432cfd7f3SEric Auger         trace_smmuv3_config_cache_miss(smmu_get_sid(sdev),
80532cfd7f3SEric Auger                             sdev->cfg_cache_hits, sdev->cfg_cache_misses,
80632cfd7f3SEric Auger                             100 * sdev->cfg_cache_hits /
80732cfd7f3SEric Auger                             (sdev->cfg_cache_hits + sdev->cfg_cache_misses));
80832cfd7f3SEric Auger         cfg = g_new0(SMMUTransCfg, 1);
80932cfd7f3SEric Auger 
81032cfd7f3SEric Auger         if (!smmuv3_decode_config(&sdev->iommu, cfg, event)) {
81132cfd7f3SEric Auger             g_hash_table_insert(bc->configs, sdev, cfg);
81232cfd7f3SEric Auger         } else {
81332cfd7f3SEric Auger             g_free(cfg);
81432cfd7f3SEric Auger             cfg = NULL;
81532cfd7f3SEric Auger         }
81632cfd7f3SEric Auger     }
81732cfd7f3SEric Auger     return cfg;
81832cfd7f3SEric Auger }
81932cfd7f3SEric Auger 
82032cfd7f3SEric Auger static void smmuv3_flush_config(SMMUDevice *sdev)
82132cfd7f3SEric Auger {
82232cfd7f3SEric Auger     SMMUv3State *s = sdev->smmu;
82332cfd7f3SEric Auger     SMMUState *bc = &s->smmu_state;
82432cfd7f3SEric Auger 
82532cfd7f3SEric Auger     trace_smmuv3_config_cache_inv(smmu_get_sid(sdev));
82632cfd7f3SEric Auger     g_hash_table_remove(bc->configs, sdev);
82732cfd7f3SEric Auger }
82832cfd7f3SEric Auger 
8299bde7f06SEric Auger static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr,
8302c91bcf2SPeter Maydell                                       IOMMUAccessFlags flag, int iommu_idx)
8319bde7f06SEric Auger {
8329bde7f06SEric Auger     SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu);
8339bde7f06SEric Auger     SMMUv3State *s = sdev->smmu;
8349bde7f06SEric Auger     uint32_t sid = smmu_get_sid(sdev);
8353499ec08SEric Auger     SMMUEventInfo event = {.type = SMMU_EVT_NONE,
8363499ec08SEric Auger                            .sid = sid,
8373499ec08SEric Auger                            .inval_ste_allowed = false};
8389bde7f06SEric Auger     SMMUPTWEventInfo ptw_info = {};
8399122bea9SJia He     SMMUTranslationStatus status;
840cc27ed81SEric Auger     SMMUState *bs = ARM_SMMU(s);
841cc27ed81SEric Auger     uint64_t page_mask, aligned_addr;
842a7550158SEric Auger     SMMUTLBEntry *cached_entry = NULL;
843cc27ed81SEric Auger     SMMUTransTableInfo *tt;
84432cfd7f3SEric Auger     SMMUTransCfg *cfg = NULL;
8459bde7f06SEric Auger     IOMMUTLBEntry entry = {
8469bde7f06SEric Auger         .target_as = &address_space_memory,
8479bde7f06SEric Auger         .iova = addr,
8489bde7f06SEric Auger         .translated_addr = addr,
8499bde7f06SEric Auger         .addr_mask = ~(hwaddr)0,
8509bde7f06SEric Auger         .perm = IOMMU_NONE,
8519bde7f06SEric Auger     };
852cd617556SMostafa Saleh     /*
853cd617556SMostafa Saleh      * Combined attributes used for TLB lookup, as only one stage is supported,
854cd617556SMostafa Saleh      * it will hold attributes based on the enabled stage.
855cd617556SMostafa Saleh      */
856cd617556SMostafa Saleh     SMMUTransTableInfo tt_combined;
8579bde7f06SEric Auger 
85832cfd7f3SEric Auger     qemu_mutex_lock(&s->mutex);
85932cfd7f3SEric Auger 
8609bde7f06SEric Auger     if (!smmu_enabled(s)) {
861c2ecb424SMostafa Saleh         if (FIELD_EX32(s->gbpa, GBPA, ABORT)) {
862c2ecb424SMostafa Saleh             status = SMMU_TRANS_ABORT;
863c2ecb424SMostafa Saleh         } else {
8649122bea9SJia He             status = SMMU_TRANS_DISABLE;
865c2ecb424SMostafa Saleh         }
8669122bea9SJia He         goto epilogue;
8679bde7f06SEric Auger     }
8689bde7f06SEric Auger 
86932cfd7f3SEric Auger     cfg = smmuv3_get_config(sdev, &event);
87032cfd7f3SEric Auger     if (!cfg) {
8719122bea9SJia He         status = SMMU_TRANS_ERROR;
8729122bea9SJia He         goto epilogue;
8739bde7f06SEric Auger     }
8749bde7f06SEric Auger 
87532cfd7f3SEric Auger     if (cfg->aborted) {
8769122bea9SJia He         status = SMMU_TRANS_ABORT;
8779122bea9SJia He         goto epilogue;
8789bde7f06SEric Auger     }
8799bde7f06SEric Auger 
88032cfd7f3SEric Auger     if (cfg->bypassed) {
8819122bea9SJia He         status = SMMU_TRANS_BYPASS;
8829122bea9SJia He         goto epilogue;
8839122bea9SJia He     }
8849122bea9SJia He 
885cd617556SMostafa Saleh     if (cfg->stage == 1) {
886cd617556SMostafa Saleh         /* Select stage1 translation table. */
887cc27ed81SEric Auger         tt = select_tt(cfg, addr);
888cc27ed81SEric Auger         if (!tt) {
889ced71694SJean-Philippe Brucker             if (cfg->record_faults) {
890cc27ed81SEric Auger                 event.type = SMMU_EVT_F_TRANSLATION;
891cc27ed81SEric Auger                 event.u.f_translation.addr = addr;
892cc27ed81SEric Auger                 event.u.f_translation.rnw = flag & 0x1;
893cc27ed81SEric Auger             }
894cc27ed81SEric Auger             status = SMMU_TRANS_ERROR;
895cc27ed81SEric Auger             goto epilogue;
896cc27ed81SEric Auger         }
897cd617556SMostafa Saleh         tt_combined.granule_sz = tt->granule_sz;
898cd617556SMostafa Saleh         tt_combined.tsz = tt->tsz;
899cc27ed81SEric Auger 
900cd617556SMostafa Saleh     } else {
901cd617556SMostafa Saleh         /* Stage2. */
902cd617556SMostafa Saleh         tt_combined.granule_sz = cfg->s2cfg.granule_sz;
903cd617556SMostafa Saleh         tt_combined.tsz = cfg->s2cfg.tsz;
904cd617556SMostafa Saleh     }
905cd617556SMostafa Saleh     /*
906cd617556SMostafa Saleh      * TLB lookup looks for granule and input size for a translation stage,
907cd617556SMostafa Saleh      * as only one stage is supported right now, choose the right values
908cd617556SMostafa Saleh      * from the configuration.
909cd617556SMostafa Saleh      */
910cd617556SMostafa Saleh     page_mask = (1ULL << tt_combined.granule_sz) - 1;
911cc27ed81SEric Auger     aligned_addr = addr & ~page_mask;
912cc27ed81SEric Auger 
913cd617556SMostafa Saleh     cached_entry = smmu_iotlb_lookup(bs, cfg, &tt_combined, aligned_addr);
914cc27ed81SEric Auger     if (cached_entry) {
915a7550158SEric Auger         if ((flag & IOMMU_WO) && !(cached_entry->entry.perm & IOMMU_WO)) {
916cc27ed81SEric Auger             status = SMMU_TRANS_ERROR;
91721eb5b5cSMostafa Saleh             /*
91821eb5b5cSMostafa Saleh              * We know that the TLB only contains either stage-1 or stage-2 as
91921eb5b5cSMostafa Saleh              * nesting is not supported. So it is sufficient to check the
92021eb5b5cSMostafa Saleh              * translation stage to know the TLB stage for now.
92121eb5b5cSMostafa Saleh              */
92221eb5b5cSMostafa Saleh             event.u.f_walk_eabt.s2 = (cfg->stage == 2);
92321eb5b5cSMostafa Saleh             if (PTW_RECORD_FAULT(cfg)) {
924cc27ed81SEric Auger                 event.type = SMMU_EVT_F_PERMISSION;
925cc27ed81SEric Auger                 event.u.f_permission.addr = addr;
926cc27ed81SEric Auger                 event.u.f_permission.rnw = flag & 0x1;
927cc27ed81SEric Auger             }
928cc27ed81SEric Auger         } else {
929cc27ed81SEric Auger             status = SMMU_TRANS_SUCCESS;
930cc27ed81SEric Auger         }
931cc27ed81SEric Auger         goto epilogue;
932cc27ed81SEric Auger     }
933cc27ed81SEric Auger 
934a7550158SEric Auger     cached_entry = g_new0(SMMUTLBEntry, 1);
935cc27ed81SEric Auger 
936cc27ed81SEric Auger     if (smmu_ptw(cfg, aligned_addr, flag, cached_entry, &ptw_info)) {
937bcc919e7SMostafa Saleh         /* All faults from PTW has S2 field. */
938bcc919e7SMostafa Saleh         event.u.f_walk_eabt.s2 = (ptw_info.stage == 2);
939cc27ed81SEric Auger         g_free(cached_entry);
9409bde7f06SEric Auger         switch (ptw_info.type) {
9419bde7f06SEric Auger         case SMMU_PTW_ERR_WALK_EABT:
9429bde7f06SEric Auger             event.type = SMMU_EVT_F_WALK_EABT;
9439bde7f06SEric Auger             event.u.f_walk_eabt.addr = addr;
9449bde7f06SEric Auger             event.u.f_walk_eabt.rnw = flag & 0x1;
9459bde7f06SEric Auger             event.u.f_walk_eabt.class = 0x1;
9469bde7f06SEric Auger             event.u.f_walk_eabt.addr2 = ptw_info.addr;
9479bde7f06SEric Auger             break;
9489bde7f06SEric Auger         case SMMU_PTW_ERR_TRANSLATION:
94921eb5b5cSMostafa Saleh             if (PTW_RECORD_FAULT(cfg)) {
9509bde7f06SEric Auger                 event.type = SMMU_EVT_F_TRANSLATION;
9519bde7f06SEric Auger                 event.u.f_translation.addr = addr;
9529bde7f06SEric Auger                 event.u.f_translation.rnw = flag & 0x1;
9539bde7f06SEric Auger             }
9549bde7f06SEric Auger             break;
9559bde7f06SEric Auger         case SMMU_PTW_ERR_ADDR_SIZE:
95621eb5b5cSMostafa Saleh             if (PTW_RECORD_FAULT(cfg)) {
9579bde7f06SEric Auger                 event.type = SMMU_EVT_F_ADDR_SIZE;
9589bde7f06SEric Auger                 event.u.f_addr_size.addr = addr;
9599bde7f06SEric Auger                 event.u.f_addr_size.rnw = flag & 0x1;
9609bde7f06SEric Auger             }
9619bde7f06SEric Auger             break;
9629bde7f06SEric Auger         case SMMU_PTW_ERR_ACCESS:
96321eb5b5cSMostafa Saleh             if (PTW_RECORD_FAULT(cfg)) {
9649bde7f06SEric Auger                 event.type = SMMU_EVT_F_ACCESS;
9659bde7f06SEric Auger                 event.u.f_access.addr = addr;
9669bde7f06SEric Auger                 event.u.f_access.rnw = flag & 0x1;
9679bde7f06SEric Auger             }
9689bde7f06SEric Auger             break;
9699bde7f06SEric Auger         case SMMU_PTW_ERR_PERMISSION:
97021eb5b5cSMostafa Saleh             if (PTW_RECORD_FAULT(cfg)) {
9719bde7f06SEric Auger                 event.type = SMMU_EVT_F_PERMISSION;
9729bde7f06SEric Auger                 event.u.f_permission.addr = addr;
9739bde7f06SEric Auger                 event.u.f_permission.rnw = flag & 0x1;
9749bde7f06SEric Auger             }
9759bde7f06SEric Auger             break;
9769bde7f06SEric Auger         default:
9779bde7f06SEric Auger             g_assert_not_reached();
9789bde7f06SEric Auger         }
9799122bea9SJia He         status = SMMU_TRANS_ERROR;
9809122bea9SJia He     } else {
9816808bca9SEric Auger         smmu_iotlb_insert(bs, cfg, cached_entry);
9829122bea9SJia He         status = SMMU_TRANS_SUCCESS;
9839bde7f06SEric Auger     }
9849122bea9SJia He 
9859122bea9SJia He epilogue:
98632cfd7f3SEric Auger     qemu_mutex_unlock(&s->mutex);
9879122bea9SJia He     switch (status) {
9889122bea9SJia He     case SMMU_TRANS_SUCCESS:
989c3ca7d56SXiang Chen         entry.perm = cached_entry->entry.perm;
990a7550158SEric Auger         entry.translated_addr = cached_entry->entry.translated_addr +
9919e54dee7SEric Auger                                     (addr & cached_entry->entry.addr_mask);
992a7550158SEric Auger         entry.addr_mask = cached_entry->entry.addr_mask;
9939122bea9SJia He         trace_smmuv3_translate_success(mr->parent_obj.name, sid, addr,
9949bde7f06SEric Auger                                        entry.translated_addr, entry.perm);
9959122bea9SJia He         break;
9969122bea9SJia He     case SMMU_TRANS_DISABLE:
9979122bea9SJia He         entry.perm = flag;
9989122bea9SJia He         entry.addr_mask = ~TARGET_PAGE_MASK;
9999122bea9SJia He         trace_smmuv3_translate_disable(mr->parent_obj.name, sid, addr,
10009122bea9SJia He                                       entry.perm);
10019122bea9SJia He         break;
10029122bea9SJia He     case SMMU_TRANS_BYPASS:
10039122bea9SJia He         entry.perm = flag;
10049122bea9SJia He         entry.addr_mask = ~TARGET_PAGE_MASK;
10059122bea9SJia He         trace_smmuv3_translate_bypass(mr->parent_obj.name, sid, addr,
10069122bea9SJia He                                       entry.perm);
10079122bea9SJia He         break;
10089122bea9SJia He     case SMMU_TRANS_ABORT:
10099122bea9SJia He         /* no event is recorded on abort */
10109122bea9SJia He         trace_smmuv3_translate_abort(mr->parent_obj.name, sid, addr,
10119122bea9SJia He                                      entry.perm);
10129122bea9SJia He         break;
10139122bea9SJia He     case SMMU_TRANS_ERROR:
10149122bea9SJia He         qemu_log_mask(LOG_GUEST_ERROR,
10159122bea9SJia He                       "%s translation failed for iova=0x%"PRIx64" (%s)\n",
10169122bea9SJia He                       mr->parent_obj.name, addr, smmu_event_string(event.type));
10179122bea9SJia He         smmuv3_record_event(s, &event);
10189122bea9SJia He         break;
10199bde7f06SEric Auger     }
10209bde7f06SEric Auger 
10219bde7f06SEric Auger     return entry;
10229bde7f06SEric Auger }
10239bde7f06SEric Auger 
1024832e4222SEric Auger /**
1025832e4222SEric Auger  * smmuv3_notify_iova - call the notifier @n for a given
1026832e4222SEric Auger  * @asid and @iova tuple.
1027832e4222SEric Auger  *
1028832e4222SEric Auger  * @mr: IOMMU mr region handle
1029832e4222SEric Auger  * @n: notifier to be called
1030832e4222SEric Auger  * @asid: address space ID or negative value if we don't care
103132bd7baeSMostafa Saleh  * @vmid: virtual machine ID or negative value if we don't care
1032832e4222SEric Auger  * @iova: iova
1033d5291561SEric Auger  * @tg: translation granule (if communicated through range invalidation)
1034d5291561SEric Auger  * @num_pages: number of @granule sized pages (if tg != 0), otherwise 1
1035832e4222SEric Auger  */
1036832e4222SEric Auger static void smmuv3_notify_iova(IOMMUMemoryRegion *mr,
1037832e4222SEric Auger                                IOMMUNotifier *n,
103832bd7baeSMostafa Saleh                                int asid, int vmid,
103932bd7baeSMostafa Saleh                                dma_addr_t iova, uint8_t tg,
104032bd7baeSMostafa Saleh                                uint64_t num_pages)
1041832e4222SEric Auger {
1042832e4222SEric Auger     SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu);
10435039caf3SEugenio Pérez     IOMMUTLBEvent event;
1044dcda883cSZenghui Yu     uint8_t granule;
104532bd7baeSMostafa Saleh     SMMUv3State *s = sdev->smmu;
1046832e4222SEric Auger 
1047d5291561SEric Auger     if (!tg) {
10489e2135eeSPeter Maydell         SMMUEventInfo eventinfo = {.inval_ste_allowed = true};
10499e2135eeSPeter Maydell         SMMUTransCfg *cfg = smmuv3_get_config(sdev, &eventinfo);
1050d5291561SEric Auger         SMMUTransTableInfo *tt;
1051d5291561SEric Auger 
1052832e4222SEric Auger         if (!cfg) {
1053832e4222SEric Auger             return;
1054832e4222SEric Auger         }
1055832e4222SEric Auger 
1056832e4222SEric Auger         if (asid >= 0 && cfg->asid != asid) {
1057832e4222SEric Auger             return;
1058832e4222SEric Auger         }
1059832e4222SEric Auger 
106032bd7baeSMostafa Saleh         if (vmid >= 0 && cfg->s2cfg.vmid != vmid) {
106132bd7baeSMostafa Saleh             return;
106232bd7baeSMostafa Saleh         }
106332bd7baeSMostafa Saleh 
106432bd7baeSMostafa Saleh         if (STAGE1_SUPPORTED(s)) {
1065832e4222SEric Auger             tt = select_tt(cfg, iova);
1066832e4222SEric Auger             if (!tt) {
1067832e4222SEric Auger                 return;
1068832e4222SEric Auger             }
1069d5291561SEric Auger             granule = tt->granule_sz;
1070dcda883cSZenghui Yu         } else {
107132bd7baeSMostafa Saleh             granule = cfg->s2cfg.granule_sz;
107232bd7baeSMostafa Saleh         }
107332bd7baeSMostafa Saleh 
107432bd7baeSMostafa Saleh     } else {
1075dcda883cSZenghui Yu         granule = tg * 2 + 10;
1076d5291561SEric Auger     }
1077832e4222SEric Auger 
10785039caf3SEugenio Pérez     event.type = IOMMU_NOTIFIER_UNMAP;
10795039caf3SEugenio Pérez     event.entry.target_as = &address_space_memory;
10805039caf3SEugenio Pérez     event.entry.iova = iova;
10815039caf3SEugenio Pérez     event.entry.addr_mask = num_pages * (1 << granule) - 1;
10825039caf3SEugenio Pérez     event.entry.perm = IOMMU_NONE;
1083832e4222SEric Auger 
10845039caf3SEugenio Pérez     memory_region_notify_iommu_one(n, &event);
1085832e4222SEric Auger }
1086832e4222SEric Auger 
108732bd7baeSMostafa Saleh /* invalidate an asid/vmid/iova range tuple in all mr's */
108832bd7baeSMostafa Saleh static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, int vmid,
108932bd7baeSMostafa Saleh                                       dma_addr_t iova, uint8_t tg,
109032bd7baeSMostafa Saleh                                       uint64_t num_pages)
1091832e4222SEric Auger {
1092c6370441SEric Auger     SMMUDevice *sdev;
1093832e4222SEric Auger 
1094c6370441SEric Auger     QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) {
1095c6370441SEric Auger         IOMMUMemoryRegion *mr = &sdev->iommu;
1096832e4222SEric Auger         IOMMUNotifier *n;
1097832e4222SEric Auger 
109832bd7baeSMostafa Saleh         trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, vmid,
109932bd7baeSMostafa Saleh                                         iova, tg, num_pages);
1100832e4222SEric Auger 
1101832e4222SEric Auger         IOMMU_NOTIFIER_FOREACH(n, mr) {
110232bd7baeSMostafa Saleh             smmuv3_notify_iova(mr, n, asid, vmid, iova, tg, num_pages);
1103832e4222SEric Auger         }
1104832e4222SEric Auger     }
1105832e4222SEric Auger }
1106832e4222SEric Auger 
1107ccc3ee38SMostafa Saleh static void smmuv3_range_inval(SMMUState *s, Cmd *cmd)
1108c0f9ef70SEric Auger {
1109219729cfSEric Auger     dma_addr_t end, addr = CMD_ADDR(cmd);
1110c0f9ef70SEric Auger     uint8_t type = CMD_TYPE(cmd);
11112eaeb7d5SMostafa Saleh     int vmid = -1;
1112219729cfSEric Auger     uint8_t scale = CMD_SCALE(cmd);
1113219729cfSEric Auger     uint8_t num = CMD_NUM(cmd);
1114219729cfSEric Auger     uint8_t ttl = CMD_TTL(cmd);
1115c0f9ef70SEric Auger     bool leaf = CMD_LEAF(cmd);
1116d5291561SEric Auger     uint8_t tg = CMD_TG(cmd);
1117219729cfSEric Auger     uint64_t num_pages;
1118219729cfSEric Auger     uint8_t granule;
1119c0f9ef70SEric Auger     int asid = -1;
11202eaeb7d5SMostafa Saleh     SMMUv3State *smmuv3 = ARM_SMMUV3(s);
11212eaeb7d5SMostafa Saleh 
11222eaeb7d5SMostafa Saleh     /* Only consider VMID if stage-2 is supported. */
11232eaeb7d5SMostafa Saleh     if (STAGE2_SUPPORTED(smmuv3)) {
11242eaeb7d5SMostafa Saleh         vmid = CMD_VMID(cmd);
11252eaeb7d5SMostafa Saleh     }
1126c0f9ef70SEric Auger 
1127c0f9ef70SEric Auger     if (type == SMMU_CMD_TLBI_NH_VA) {
1128c0f9ef70SEric Auger         asid = CMD_ASID(cmd);
1129c0f9ef70SEric Auger     }
11306d9cd115SEric Auger 
1131219729cfSEric Auger     if (!tg) {
1132ccc3ee38SMostafa Saleh         trace_smmuv3_range_inval(vmid, asid, addr, tg, 1, ttl, leaf);
113332bd7baeSMostafa Saleh         smmuv3_inv_notifiers_iova(s, asid, vmid, addr, tg, 1);
11342eaeb7d5SMostafa Saleh         smmu_iotlb_inv_iova(s, asid, vmid, addr, tg, 1, ttl);
1135219729cfSEric Auger         return;
1136219729cfSEric Auger     }
1137219729cfSEric Auger 
1138219729cfSEric Auger     /* RIL in use */
1139219729cfSEric Auger 
1140219729cfSEric Auger     num_pages = (num + 1) * BIT_ULL(scale);
1141219729cfSEric Auger     granule = tg * 2 + 10;
1142219729cfSEric Auger 
11436d9cd115SEric Auger     /* Split invalidations into ^2 range invalidations */
1144219729cfSEric Auger     end = addr + (num_pages << granule) - 1;
11456d9cd115SEric Auger 
1146219729cfSEric Auger     while (addr != end + 1) {
1147219729cfSEric Auger         uint64_t mask = dma_aligned_pow2_mask(addr, end, 64);
11486d9cd115SEric Auger 
1149219729cfSEric Auger         num_pages = (mask + 1) >> granule;
1150ccc3ee38SMostafa Saleh         trace_smmuv3_range_inval(vmid, asid, addr, tg, num_pages, ttl, leaf);
115132bd7baeSMostafa Saleh         smmuv3_inv_notifiers_iova(s, asid, vmid, addr, tg, num_pages);
11522eaeb7d5SMostafa Saleh         smmu_iotlb_inv_iova(s, asid, vmid, addr, tg, num_pages, ttl);
1153219729cfSEric Auger         addr += mask + 1;
11546d9cd115SEric Auger     }
1155c0f9ef70SEric Auger }
1156c0f9ef70SEric Auger 
11571194140bSEric Auger static gboolean
11581194140bSEric Auger smmuv3_invalidate_ste(gpointer key, gpointer value, gpointer user_data)
11591194140bSEric Auger {
11601194140bSEric Auger     SMMUDevice *sdev = (SMMUDevice *)key;
11611194140bSEric Auger     uint32_t sid = smmu_get_sid(sdev);
11621194140bSEric Auger     SMMUSIDRange *sid_range = (SMMUSIDRange *)user_data;
11631194140bSEric Auger 
11641194140bSEric Auger     if (sid < sid_range->start || sid > sid_range->end) {
11651194140bSEric Auger         return false;
11661194140bSEric Auger     }
11671194140bSEric Auger     trace_smmuv3_config_cache_inv(sid);
11681194140bSEric Auger     return true;
11691194140bSEric Auger }
11701194140bSEric Auger 
1171fae4be38SEric Auger static int smmuv3_cmdq_consume(SMMUv3State *s)
1172dadd1a08SEric Auger {
117332cfd7f3SEric Auger     SMMUState *bs = ARM_SMMU(s);
1174dadd1a08SEric Auger     SMMUCmdError cmd_error = SMMU_CERROR_NONE;
1175dadd1a08SEric Auger     SMMUQueue *q = &s->cmdq;
1176dadd1a08SEric Auger     SMMUCommandType type = 0;
1177dadd1a08SEric Auger 
1178dadd1a08SEric Auger     if (!smmuv3_cmdq_enabled(s)) {
1179dadd1a08SEric Auger         return 0;
1180dadd1a08SEric Auger     }
1181dadd1a08SEric Auger     /*
1182dadd1a08SEric Auger      * some commands depend on register values, typically CR0. In case those
1183dadd1a08SEric Auger      * register values change while handling the command, spec says it
1184dadd1a08SEric Auger      * is UNPREDICTABLE whether the command is interpreted under the new
1185dadd1a08SEric Auger      * or old value.
1186dadd1a08SEric Auger      */
1187dadd1a08SEric Auger 
1188dadd1a08SEric Auger     while (!smmuv3_q_empty(q)) {
1189dadd1a08SEric Auger         uint32_t pending = s->gerror ^ s->gerrorn;
1190dadd1a08SEric Auger         Cmd cmd;
1191dadd1a08SEric Auger 
1192dadd1a08SEric Auger         trace_smmuv3_cmdq_consume(Q_PROD(q), Q_CONS(q),
1193dadd1a08SEric Auger                                   Q_PROD_WRAP(q), Q_CONS_WRAP(q));
1194dadd1a08SEric Auger 
1195dadd1a08SEric Auger         if (FIELD_EX32(pending, GERROR, CMDQ_ERR)) {
1196dadd1a08SEric Auger             break;
1197dadd1a08SEric Auger         }
1198dadd1a08SEric Auger 
1199dadd1a08SEric Auger         if (queue_read(q, &cmd) != MEMTX_OK) {
1200dadd1a08SEric Auger             cmd_error = SMMU_CERROR_ABT;
1201dadd1a08SEric Auger             break;
1202dadd1a08SEric Auger         }
1203dadd1a08SEric Auger 
1204dadd1a08SEric Auger         type = CMD_TYPE(&cmd);
1205dadd1a08SEric Auger 
1206dadd1a08SEric Auger         trace_smmuv3_cmdq_opcode(smmu_cmd_string(type));
1207dadd1a08SEric Auger 
120832cfd7f3SEric Auger         qemu_mutex_lock(&s->mutex);
1209dadd1a08SEric Auger         switch (type) {
1210dadd1a08SEric Auger         case SMMU_CMD_SYNC:
1211dadd1a08SEric Auger             if (CMD_SYNC_CS(&cmd) & CMD_SYNC_SIG_IRQ) {
1212dadd1a08SEric Auger                 smmuv3_trigger_irq(s, SMMU_IRQ_CMD_SYNC, 0);
1213dadd1a08SEric Auger             }
1214dadd1a08SEric Auger             break;
1215dadd1a08SEric Auger         case SMMU_CMD_PREFETCH_CONFIG:
1216dadd1a08SEric Auger         case SMMU_CMD_PREFETCH_ADDR:
121732cfd7f3SEric Auger             break;
1218dadd1a08SEric Auger         case SMMU_CMD_CFGI_STE:
121932cfd7f3SEric Auger         {
122032cfd7f3SEric Auger             uint32_t sid = CMD_SID(&cmd);
1221*69970205SNicolin Chen             SMMUDevice *sdev = smmu_find_sdev(bs, sid);
122232cfd7f3SEric Auger 
122332cfd7f3SEric Auger             if (CMD_SSEC(&cmd)) {
122432cfd7f3SEric Auger                 cmd_error = SMMU_CERROR_ILL;
122532cfd7f3SEric Auger                 break;
122632cfd7f3SEric Auger             }
122732cfd7f3SEric Auger 
1228*69970205SNicolin Chen             if (!sdev) {
122932cfd7f3SEric Auger                 break;
123032cfd7f3SEric Auger             }
123132cfd7f3SEric Auger 
123232cfd7f3SEric Auger             trace_smmuv3_cmdq_cfgi_ste(sid);
123332cfd7f3SEric Auger             smmuv3_flush_config(sdev);
123432cfd7f3SEric Auger 
123532cfd7f3SEric Auger             break;
123632cfd7f3SEric Auger         }
1237dadd1a08SEric Auger         case SMMU_CMD_CFGI_STE_RANGE: /* same as SMMU_CMD_CFGI_ALL */
123832cfd7f3SEric Auger         {
1239017a913aSZenghui Yu             uint32_t sid = CMD_SID(&cmd), mask;
124032cfd7f3SEric Auger             uint8_t range = CMD_STE_RANGE(&cmd);
1241017a913aSZenghui Yu             SMMUSIDRange sid_range;
124232cfd7f3SEric Auger 
124332cfd7f3SEric Auger             if (CMD_SSEC(&cmd)) {
124432cfd7f3SEric Auger                 cmd_error = SMMU_CERROR_ILL;
124532cfd7f3SEric Auger                 break;
124632cfd7f3SEric Auger             }
1247017a913aSZenghui Yu 
1248017a913aSZenghui Yu             mask = (1ULL << (range + 1)) - 1;
1249017a913aSZenghui Yu             sid_range.start = sid & ~mask;
1250017a913aSZenghui Yu             sid_range.end = sid_range.start + mask;
1251017a913aSZenghui Yu 
1252017a913aSZenghui Yu             trace_smmuv3_cmdq_cfgi_ste_range(sid_range.start, sid_range.end);
12531194140bSEric Auger             g_hash_table_foreach_remove(bs->configs, smmuv3_invalidate_ste,
12541194140bSEric Auger                                         &sid_range);
125532cfd7f3SEric Auger             break;
125632cfd7f3SEric Auger         }
1257dadd1a08SEric Auger         case SMMU_CMD_CFGI_CD:
1258dadd1a08SEric Auger         case SMMU_CMD_CFGI_CD_ALL:
125932cfd7f3SEric Auger         {
126032cfd7f3SEric Auger             uint32_t sid = CMD_SID(&cmd);
1261*69970205SNicolin Chen             SMMUDevice *sdev = smmu_find_sdev(bs, sid);
126232cfd7f3SEric Auger 
126332cfd7f3SEric Auger             if (CMD_SSEC(&cmd)) {
126432cfd7f3SEric Auger                 cmd_error = SMMU_CERROR_ILL;
126532cfd7f3SEric Auger                 break;
126632cfd7f3SEric Auger             }
126732cfd7f3SEric Auger 
1268*69970205SNicolin Chen             if (!sdev) {
126932cfd7f3SEric Auger                 break;
127032cfd7f3SEric Auger             }
127132cfd7f3SEric Auger 
127232cfd7f3SEric Auger             trace_smmuv3_cmdq_cfgi_cd(sid);
127332cfd7f3SEric Auger             smmuv3_flush_config(sdev);
127432cfd7f3SEric Auger             break;
127532cfd7f3SEric Auger         }
1276dadd1a08SEric Auger         case SMMU_CMD_TLBI_NH_ASID:
1277cc27ed81SEric Auger         {
1278cc27ed81SEric Auger             uint16_t asid = CMD_ASID(&cmd);
1279cc27ed81SEric Auger 
1280ccc3ee38SMostafa Saleh             if (!STAGE1_SUPPORTED(s)) {
1281ccc3ee38SMostafa Saleh                 cmd_error = SMMU_CERROR_ILL;
1282ccc3ee38SMostafa Saleh                 break;
1283ccc3ee38SMostafa Saleh             }
1284ccc3ee38SMostafa Saleh 
1285cc27ed81SEric Auger             trace_smmuv3_cmdq_tlbi_nh_asid(asid);
1286832e4222SEric Auger             smmu_inv_notifiers_all(&s->smmu_state);
1287cc27ed81SEric Auger             smmu_iotlb_inv_asid(bs, asid);
1288cc27ed81SEric Auger             break;
1289cc27ed81SEric Auger         }
1290cc27ed81SEric Auger         case SMMU_CMD_TLBI_NH_ALL:
1291ccc3ee38SMostafa Saleh             if (!STAGE1_SUPPORTED(s)) {
1292ccc3ee38SMostafa Saleh                 cmd_error = SMMU_CERROR_ILL;
1293ccc3ee38SMostafa Saleh                 break;
1294ccc3ee38SMostafa Saleh             }
1295ccc3ee38SMostafa Saleh             QEMU_FALLTHROUGH;
1296cc27ed81SEric Auger         case SMMU_CMD_TLBI_NSNH_ALL:
1297cc27ed81SEric Auger             trace_smmuv3_cmdq_tlbi_nh();
1298832e4222SEric Auger             smmu_inv_notifiers_all(&s->smmu_state);
1299cc27ed81SEric Auger             smmu_iotlb_inv_all(bs);
1300cc27ed81SEric Auger             break;
1301dadd1a08SEric Auger         case SMMU_CMD_TLBI_NH_VAA:
1302cc27ed81SEric Auger         case SMMU_CMD_TLBI_NH_VA:
1303ccc3ee38SMostafa Saleh             if (!STAGE1_SUPPORTED(s)) {
1304ccc3ee38SMostafa Saleh                 cmd_error = SMMU_CERROR_ILL;
1305ccc3ee38SMostafa Saleh                 break;
1306ccc3ee38SMostafa Saleh             }
1307ccc3ee38SMostafa Saleh             smmuv3_range_inval(bs, &cmd);
1308ccc3ee38SMostafa Saleh             break;
1309ccc3ee38SMostafa Saleh         case SMMU_CMD_TLBI_S12_VMALL:
1310ccc3ee38SMostafa Saleh         {
1311ccc3ee38SMostafa Saleh             uint16_t vmid = CMD_VMID(&cmd);
1312ccc3ee38SMostafa Saleh 
1313ccc3ee38SMostafa Saleh             if (!STAGE2_SUPPORTED(s)) {
1314ccc3ee38SMostafa Saleh                 cmd_error = SMMU_CERROR_ILL;
1315ccc3ee38SMostafa Saleh                 break;
1316ccc3ee38SMostafa Saleh             }
1317ccc3ee38SMostafa Saleh 
1318ccc3ee38SMostafa Saleh             trace_smmuv3_cmdq_tlbi_s12_vmid(vmid);
1319ccc3ee38SMostafa Saleh             smmu_inv_notifiers_all(&s->smmu_state);
1320ccc3ee38SMostafa Saleh             smmu_iotlb_inv_vmid(bs, vmid);
1321ccc3ee38SMostafa Saleh             break;
1322ccc3ee38SMostafa Saleh         }
1323ccc3ee38SMostafa Saleh         case SMMU_CMD_TLBI_S2_IPA:
1324ccc3ee38SMostafa Saleh             if (!STAGE2_SUPPORTED(s)) {
1325ccc3ee38SMostafa Saleh                 cmd_error = SMMU_CERROR_ILL;
1326ccc3ee38SMostafa Saleh                 break;
1327ccc3ee38SMostafa Saleh             }
1328ccc3ee38SMostafa Saleh             /*
1329ccc3ee38SMostafa Saleh              * As currently only either s1 or s2 are supported
1330ccc3ee38SMostafa Saleh              * we can reuse same function for s2.
1331ccc3ee38SMostafa Saleh              */
1332ccc3ee38SMostafa Saleh             smmuv3_range_inval(bs, &cmd);
1333cc27ed81SEric Auger             break;
1334dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL3_ALL:
1335dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL3_VA:
1336dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL2_ALL:
1337dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL2_ASID:
1338dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL2_VA:
1339dadd1a08SEric Auger         case SMMU_CMD_TLBI_EL2_VAA:
1340dadd1a08SEric Auger         case SMMU_CMD_ATC_INV:
1341dadd1a08SEric Auger         case SMMU_CMD_PRI_RESP:
1342dadd1a08SEric Auger         case SMMU_CMD_RESUME:
1343dadd1a08SEric Auger         case SMMU_CMD_STALL_TERM:
1344dadd1a08SEric Auger             trace_smmuv3_unhandled_cmd(type);
1345dadd1a08SEric Auger             break;
1346dadd1a08SEric Auger         default:
1347dadd1a08SEric Auger             cmd_error = SMMU_CERROR_ILL;
1348dadd1a08SEric Auger             break;
1349dadd1a08SEric Auger         }
135032cfd7f3SEric Auger         qemu_mutex_unlock(&s->mutex);
1351dadd1a08SEric Auger         if (cmd_error) {
1352ccc3ee38SMostafa Saleh             if (cmd_error == SMMU_CERROR_ILL) {
1353ccc3ee38SMostafa Saleh                 qemu_log_mask(LOG_GUEST_ERROR,
1354ccc3ee38SMostafa Saleh                               "Illegal command type: %d\n", CMD_TYPE(&cmd));
1355ccc3ee38SMostafa Saleh             }
1356dadd1a08SEric Auger             break;
1357dadd1a08SEric Auger         }
1358dadd1a08SEric Auger         /*
1359dadd1a08SEric Auger          * We only increment the cons index after the completion of
1360dadd1a08SEric Auger          * the command. We do that because the SYNC returns immediately
1361dadd1a08SEric Auger          * and does not check the completion of previous commands
1362dadd1a08SEric Auger          */
1363dadd1a08SEric Auger         queue_cons_incr(q);
1364dadd1a08SEric Auger     }
1365dadd1a08SEric Auger 
1366dadd1a08SEric Auger     if (cmd_error) {
1367dadd1a08SEric Auger         trace_smmuv3_cmdq_consume_error(smmu_cmd_string(type), cmd_error);
1368dadd1a08SEric Auger         smmu_write_cmdq_err(s, cmd_error);
1369dadd1a08SEric Auger         smmuv3_trigger_irq(s, SMMU_IRQ_GERROR, R_GERROR_CMDQ_ERR_MASK);
1370dadd1a08SEric Auger     }
1371dadd1a08SEric Auger 
1372dadd1a08SEric Auger     trace_smmuv3_cmdq_consume_out(Q_PROD(q), Q_CONS(q),
1373dadd1a08SEric Auger                                   Q_PROD_WRAP(q), Q_CONS_WRAP(q));
1374dadd1a08SEric Auger 
1375dadd1a08SEric Auger     return 0;
1376dadd1a08SEric Auger }
1377dadd1a08SEric Auger 
1378fae4be38SEric Auger static MemTxResult smmu_writell(SMMUv3State *s, hwaddr offset,
1379fae4be38SEric Auger                                uint64_t data, MemTxAttrs attrs)
1380fae4be38SEric Auger {
1381fae4be38SEric Auger     switch (offset) {
1382fae4be38SEric Auger     case A_GERROR_IRQ_CFG0:
1383fae4be38SEric Auger         s->gerror_irq_cfg0 = data;
1384fae4be38SEric Auger         return MEMTX_OK;
1385fae4be38SEric Auger     case A_STRTAB_BASE:
1386fae4be38SEric Auger         s->strtab_base = data;
1387fae4be38SEric Auger         return MEMTX_OK;
1388fae4be38SEric Auger     case A_CMDQ_BASE:
1389fae4be38SEric Auger         s->cmdq.base = data;
1390fae4be38SEric Auger         s->cmdq.log2size = extract64(s->cmdq.base, 0, 5);
1391fae4be38SEric Auger         if (s->cmdq.log2size > SMMU_CMDQS) {
1392fae4be38SEric Auger             s->cmdq.log2size = SMMU_CMDQS;
1393fae4be38SEric Auger         }
1394fae4be38SEric Auger         return MEMTX_OK;
1395fae4be38SEric Auger     case A_EVENTQ_BASE:
1396fae4be38SEric Auger         s->eventq.base = data;
1397fae4be38SEric Auger         s->eventq.log2size = extract64(s->eventq.base, 0, 5);
1398fae4be38SEric Auger         if (s->eventq.log2size > SMMU_EVENTQS) {
1399fae4be38SEric Auger             s->eventq.log2size = SMMU_EVENTQS;
1400fae4be38SEric Auger         }
1401fae4be38SEric Auger         return MEMTX_OK;
1402fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG0:
1403fae4be38SEric Auger         s->eventq_irq_cfg0 = data;
1404fae4be38SEric Auger         return MEMTX_OK;
1405fae4be38SEric Auger     default:
1406fae4be38SEric Auger         qemu_log_mask(LOG_UNIMP,
1407fae4be38SEric Auger                       "%s Unexpected 64-bit access to 0x%"PRIx64" (WI)\n",
1408fae4be38SEric Auger                       __func__, offset);
1409fae4be38SEric Auger         return MEMTX_OK;
1410fae4be38SEric Auger     }
1411fae4be38SEric Auger }
1412fae4be38SEric Auger 
1413fae4be38SEric Auger static MemTxResult smmu_writel(SMMUv3State *s, hwaddr offset,
1414fae4be38SEric Auger                                uint64_t data, MemTxAttrs attrs)
1415fae4be38SEric Auger {
1416fae4be38SEric Auger     switch (offset) {
1417fae4be38SEric Auger     case A_CR0:
1418fae4be38SEric Auger         s->cr[0] = data;
1419fae4be38SEric Auger         s->cr0ack = data & ~SMMU_CR0_RESERVED;
1420fae4be38SEric Auger         /* in case the command queue has been enabled */
1421fae4be38SEric Auger         smmuv3_cmdq_consume(s);
1422fae4be38SEric Auger         return MEMTX_OK;
1423fae4be38SEric Auger     case A_CR1:
1424fae4be38SEric Auger         s->cr[1] = data;
1425fae4be38SEric Auger         return MEMTX_OK;
1426fae4be38SEric Auger     case A_CR2:
1427fae4be38SEric Auger         s->cr[2] = data;
1428fae4be38SEric Auger         return MEMTX_OK;
1429fae4be38SEric Auger     case A_IRQ_CTRL:
1430fae4be38SEric Auger         s->irq_ctrl = data;
1431fae4be38SEric Auger         return MEMTX_OK;
1432fae4be38SEric Auger     case A_GERRORN:
1433fae4be38SEric Auger         smmuv3_write_gerrorn(s, data);
1434fae4be38SEric Auger         /*
1435fae4be38SEric Auger          * By acknowledging the CMDQ_ERR, SW may notify cmds can
1436fae4be38SEric Auger          * be processed again
1437fae4be38SEric Auger          */
1438fae4be38SEric Auger         smmuv3_cmdq_consume(s);
1439fae4be38SEric Auger         return MEMTX_OK;
1440fae4be38SEric Auger     case A_GERROR_IRQ_CFG0: /* 64b */
1441fae4be38SEric Auger         s->gerror_irq_cfg0 = deposit64(s->gerror_irq_cfg0, 0, 32, data);
1442fae4be38SEric Auger         return MEMTX_OK;
1443fae4be38SEric Auger     case A_GERROR_IRQ_CFG0 + 4:
1444fae4be38SEric Auger         s->gerror_irq_cfg0 = deposit64(s->gerror_irq_cfg0, 32, 32, data);
1445fae4be38SEric Auger         return MEMTX_OK;
1446fae4be38SEric Auger     case A_GERROR_IRQ_CFG1:
1447fae4be38SEric Auger         s->gerror_irq_cfg1 = data;
1448fae4be38SEric Auger         return MEMTX_OK;
1449fae4be38SEric Auger     case A_GERROR_IRQ_CFG2:
1450fae4be38SEric Auger         s->gerror_irq_cfg2 = data;
1451fae4be38SEric Auger         return MEMTX_OK;
1452c2ecb424SMostafa Saleh     case A_GBPA:
1453c2ecb424SMostafa Saleh         /*
1454c2ecb424SMostafa Saleh          * If UPDATE is not set, the write is ignored. This is the only
1455c2ecb424SMostafa Saleh          * permitted behavior in SMMUv3.2 and later.
1456c2ecb424SMostafa Saleh          */
1457c2ecb424SMostafa Saleh         if (data & R_GBPA_UPDATE_MASK) {
1458c2ecb424SMostafa Saleh             /* Ignore update bit as write is synchronous. */
1459c2ecb424SMostafa Saleh             s->gbpa = data & ~R_GBPA_UPDATE_MASK;
1460c2ecb424SMostafa Saleh         }
1461c2ecb424SMostafa Saleh         return MEMTX_OK;
1462fae4be38SEric Auger     case A_STRTAB_BASE: /* 64b */
1463fae4be38SEric Auger         s->strtab_base = deposit64(s->strtab_base, 0, 32, data);
1464fae4be38SEric Auger         return MEMTX_OK;
1465fae4be38SEric Auger     case A_STRTAB_BASE + 4:
1466fae4be38SEric Auger         s->strtab_base = deposit64(s->strtab_base, 32, 32, data);
1467fae4be38SEric Auger         return MEMTX_OK;
1468fae4be38SEric Auger     case A_STRTAB_BASE_CFG:
1469fae4be38SEric Auger         s->strtab_base_cfg = data;
1470fae4be38SEric Auger         if (FIELD_EX32(data, STRTAB_BASE_CFG, FMT) == 1) {
1471fae4be38SEric Auger             s->sid_split = FIELD_EX32(data, STRTAB_BASE_CFG, SPLIT);
1472fae4be38SEric Auger             s->features |= SMMU_FEATURE_2LVL_STE;
1473fae4be38SEric Auger         }
1474fae4be38SEric Auger         return MEMTX_OK;
1475fae4be38SEric Auger     case A_CMDQ_BASE: /* 64b */
1476fae4be38SEric Auger         s->cmdq.base = deposit64(s->cmdq.base, 0, 32, data);
1477fae4be38SEric Auger         s->cmdq.log2size = extract64(s->cmdq.base, 0, 5);
1478fae4be38SEric Auger         if (s->cmdq.log2size > SMMU_CMDQS) {
1479fae4be38SEric Auger             s->cmdq.log2size = SMMU_CMDQS;
1480fae4be38SEric Auger         }
1481fae4be38SEric Auger         return MEMTX_OK;
1482fae4be38SEric Auger     case A_CMDQ_BASE + 4: /* 64b */
1483fae4be38SEric Auger         s->cmdq.base = deposit64(s->cmdq.base, 32, 32, data);
1484fae4be38SEric Auger         return MEMTX_OK;
1485fae4be38SEric Auger     case A_CMDQ_PROD:
1486fae4be38SEric Auger         s->cmdq.prod = data;
1487fae4be38SEric Auger         smmuv3_cmdq_consume(s);
1488fae4be38SEric Auger         return MEMTX_OK;
1489fae4be38SEric Auger     case A_CMDQ_CONS:
1490fae4be38SEric Auger         s->cmdq.cons = data;
1491fae4be38SEric Auger         return MEMTX_OK;
1492fae4be38SEric Auger     case A_EVENTQ_BASE: /* 64b */
1493fae4be38SEric Auger         s->eventq.base = deposit64(s->eventq.base, 0, 32, data);
1494fae4be38SEric Auger         s->eventq.log2size = extract64(s->eventq.base, 0, 5);
1495fae4be38SEric Auger         if (s->eventq.log2size > SMMU_EVENTQS) {
1496fae4be38SEric Auger             s->eventq.log2size = SMMU_EVENTQS;
1497fae4be38SEric Auger         }
1498fae4be38SEric Auger         return MEMTX_OK;
1499fae4be38SEric Auger     case A_EVENTQ_BASE + 4:
1500fae4be38SEric Auger         s->eventq.base = deposit64(s->eventq.base, 32, 32, data);
1501fae4be38SEric Auger         return MEMTX_OK;
1502fae4be38SEric Auger     case A_EVENTQ_PROD:
1503fae4be38SEric Auger         s->eventq.prod = data;
1504fae4be38SEric Auger         return MEMTX_OK;
1505fae4be38SEric Auger     case A_EVENTQ_CONS:
1506fae4be38SEric Auger         s->eventq.cons = data;
1507fae4be38SEric Auger         return MEMTX_OK;
1508fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG0: /* 64b */
1509fae4be38SEric Auger         s->eventq_irq_cfg0 = deposit64(s->eventq_irq_cfg0, 0, 32, data);
1510fae4be38SEric Auger         return MEMTX_OK;
1511fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG0 + 4:
1512fae4be38SEric Auger         s->eventq_irq_cfg0 = deposit64(s->eventq_irq_cfg0, 32, 32, data);
1513fae4be38SEric Auger         return MEMTX_OK;
1514fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG1:
1515fae4be38SEric Auger         s->eventq_irq_cfg1 = data;
1516fae4be38SEric Auger         return MEMTX_OK;
1517fae4be38SEric Auger     case A_EVENTQ_IRQ_CFG2:
1518fae4be38SEric Auger         s->eventq_irq_cfg2 = data;
1519fae4be38SEric Auger         return MEMTX_OK;
1520fae4be38SEric Auger     default:
1521fae4be38SEric Auger         qemu_log_mask(LOG_UNIMP,
1522fae4be38SEric Auger                       "%s Unexpected 32-bit access to 0x%"PRIx64" (WI)\n",
1523fae4be38SEric Auger                       __func__, offset);
1524fae4be38SEric Auger         return MEMTX_OK;
1525fae4be38SEric Auger     }
1526fae4be38SEric Auger }
1527fae4be38SEric Auger 
152810a83cb9SPrem Mallappa static MemTxResult smmu_write_mmio(void *opaque, hwaddr offset, uint64_t data,
152910a83cb9SPrem Mallappa                                    unsigned size, MemTxAttrs attrs)
153010a83cb9SPrem Mallappa {
1531fae4be38SEric Auger     SMMUState *sys = opaque;
1532fae4be38SEric Auger     SMMUv3State *s = ARM_SMMUV3(sys);
1533fae4be38SEric Auger     MemTxResult r;
1534fae4be38SEric Auger 
1535fae4be38SEric Auger     /* CONSTRAINED UNPREDICTABLE choice to have page0/1 be exact aliases */
1536fae4be38SEric Auger     offset &= ~0x10000;
1537fae4be38SEric Auger 
1538fae4be38SEric Auger     switch (size) {
1539fae4be38SEric Auger     case 8:
1540fae4be38SEric Auger         r = smmu_writell(s, offset, data, attrs);
1541fae4be38SEric Auger         break;
1542fae4be38SEric Auger     case 4:
1543fae4be38SEric Auger         r = smmu_writel(s, offset, data, attrs);
1544fae4be38SEric Auger         break;
1545fae4be38SEric Auger     default:
1546fae4be38SEric Auger         r = MEMTX_ERROR;
1547fae4be38SEric Auger         break;
1548fae4be38SEric Auger     }
1549fae4be38SEric Auger 
1550fae4be38SEric Auger     trace_smmuv3_write_mmio(offset, data, size, r);
1551fae4be38SEric Auger     return r;
155210a83cb9SPrem Mallappa }
155310a83cb9SPrem Mallappa 
155410a83cb9SPrem Mallappa static MemTxResult smmu_readll(SMMUv3State *s, hwaddr offset,
155510a83cb9SPrem Mallappa                                uint64_t *data, MemTxAttrs attrs)
155610a83cb9SPrem Mallappa {
155710a83cb9SPrem Mallappa     switch (offset) {
155810a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG0:
155910a83cb9SPrem Mallappa         *data = s->gerror_irq_cfg0;
156010a83cb9SPrem Mallappa         return MEMTX_OK;
156110a83cb9SPrem Mallappa     case A_STRTAB_BASE:
156210a83cb9SPrem Mallappa         *data = s->strtab_base;
156310a83cb9SPrem Mallappa         return MEMTX_OK;
156410a83cb9SPrem Mallappa     case A_CMDQ_BASE:
156510a83cb9SPrem Mallappa         *data = s->cmdq.base;
156610a83cb9SPrem Mallappa         return MEMTX_OK;
156710a83cb9SPrem Mallappa     case A_EVENTQ_BASE:
156810a83cb9SPrem Mallappa         *data = s->eventq.base;
156910a83cb9SPrem Mallappa         return MEMTX_OK;
157010a83cb9SPrem Mallappa     default:
157110a83cb9SPrem Mallappa         *data = 0;
157210a83cb9SPrem Mallappa         qemu_log_mask(LOG_UNIMP,
157310a83cb9SPrem Mallappa                       "%s Unexpected 64-bit access to 0x%"PRIx64" (RAZ)\n",
157410a83cb9SPrem Mallappa                       __func__, offset);
157510a83cb9SPrem Mallappa         return MEMTX_OK;
157610a83cb9SPrem Mallappa     }
157710a83cb9SPrem Mallappa }
157810a83cb9SPrem Mallappa 
157910a83cb9SPrem Mallappa static MemTxResult smmu_readl(SMMUv3State *s, hwaddr offset,
158010a83cb9SPrem Mallappa                               uint64_t *data, MemTxAttrs attrs)
158110a83cb9SPrem Mallappa {
158210a83cb9SPrem Mallappa     switch (offset) {
158397fb318dSPeter Maydell     case A_IDREGS ... A_IDREGS + 0x2f:
158410a83cb9SPrem Mallappa         *data = smmuv3_idreg(offset - A_IDREGS);
158510a83cb9SPrem Mallappa         return MEMTX_OK;
158610a83cb9SPrem Mallappa     case A_IDR0 ... A_IDR5:
158710a83cb9SPrem Mallappa         *data = s->idr[(offset - A_IDR0) / 4];
158810a83cb9SPrem Mallappa         return MEMTX_OK;
158910a83cb9SPrem Mallappa     case A_IIDR:
159010a83cb9SPrem Mallappa         *data = s->iidr;
159110a83cb9SPrem Mallappa         return MEMTX_OK;
15925888f0adSEric Auger     case A_AIDR:
15935888f0adSEric Auger         *data = s->aidr;
15945888f0adSEric Auger         return MEMTX_OK;
159510a83cb9SPrem Mallappa     case A_CR0:
159610a83cb9SPrem Mallappa         *data = s->cr[0];
159710a83cb9SPrem Mallappa         return MEMTX_OK;
159810a83cb9SPrem Mallappa     case A_CR0ACK:
159910a83cb9SPrem Mallappa         *data = s->cr0ack;
160010a83cb9SPrem Mallappa         return MEMTX_OK;
160110a83cb9SPrem Mallappa     case A_CR1:
160210a83cb9SPrem Mallappa         *data = s->cr[1];
160310a83cb9SPrem Mallappa         return MEMTX_OK;
160410a83cb9SPrem Mallappa     case A_CR2:
160510a83cb9SPrem Mallappa         *data = s->cr[2];
160610a83cb9SPrem Mallappa         return MEMTX_OK;
160710a83cb9SPrem Mallappa     case A_STATUSR:
160810a83cb9SPrem Mallappa         *data = s->statusr;
160910a83cb9SPrem Mallappa         return MEMTX_OK;
1610c2ecb424SMostafa Saleh     case A_GBPA:
1611c2ecb424SMostafa Saleh         *data = s->gbpa;
1612c2ecb424SMostafa Saleh         return MEMTX_OK;
161310a83cb9SPrem Mallappa     case A_IRQ_CTRL:
161410a83cb9SPrem Mallappa     case A_IRQ_CTRL_ACK:
161510a83cb9SPrem Mallappa         *data = s->irq_ctrl;
161610a83cb9SPrem Mallappa         return MEMTX_OK;
161710a83cb9SPrem Mallappa     case A_GERROR:
161810a83cb9SPrem Mallappa         *data = s->gerror;
161910a83cb9SPrem Mallappa         return MEMTX_OK;
162010a83cb9SPrem Mallappa     case A_GERRORN:
162110a83cb9SPrem Mallappa         *data = s->gerrorn;
162210a83cb9SPrem Mallappa         return MEMTX_OK;
162310a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG0: /* 64b */
162410a83cb9SPrem Mallappa         *data = extract64(s->gerror_irq_cfg0, 0, 32);
162510a83cb9SPrem Mallappa         return MEMTX_OK;
162610a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG0 + 4:
162710a83cb9SPrem Mallappa         *data = extract64(s->gerror_irq_cfg0, 32, 32);
162810a83cb9SPrem Mallappa         return MEMTX_OK;
162910a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG1:
163010a83cb9SPrem Mallappa         *data = s->gerror_irq_cfg1;
163110a83cb9SPrem Mallappa         return MEMTX_OK;
163210a83cb9SPrem Mallappa     case A_GERROR_IRQ_CFG2:
163310a83cb9SPrem Mallappa         *data = s->gerror_irq_cfg2;
163410a83cb9SPrem Mallappa         return MEMTX_OK;
163510a83cb9SPrem Mallappa     case A_STRTAB_BASE: /* 64b */
163610a83cb9SPrem Mallappa         *data = extract64(s->strtab_base, 0, 32);
163710a83cb9SPrem Mallappa         return MEMTX_OK;
163810a83cb9SPrem Mallappa     case A_STRTAB_BASE + 4: /* 64b */
163910a83cb9SPrem Mallappa         *data = extract64(s->strtab_base, 32, 32);
164010a83cb9SPrem Mallappa         return MEMTX_OK;
164110a83cb9SPrem Mallappa     case A_STRTAB_BASE_CFG:
164210a83cb9SPrem Mallappa         *data = s->strtab_base_cfg;
164310a83cb9SPrem Mallappa         return MEMTX_OK;
164410a83cb9SPrem Mallappa     case A_CMDQ_BASE: /* 64b */
164510a83cb9SPrem Mallappa         *data = extract64(s->cmdq.base, 0, 32);
164610a83cb9SPrem Mallappa         return MEMTX_OK;
164710a83cb9SPrem Mallappa     case A_CMDQ_BASE + 4:
164810a83cb9SPrem Mallappa         *data = extract64(s->cmdq.base, 32, 32);
164910a83cb9SPrem Mallappa         return MEMTX_OK;
165010a83cb9SPrem Mallappa     case A_CMDQ_PROD:
165110a83cb9SPrem Mallappa         *data = s->cmdq.prod;
165210a83cb9SPrem Mallappa         return MEMTX_OK;
165310a83cb9SPrem Mallappa     case A_CMDQ_CONS:
165410a83cb9SPrem Mallappa         *data = s->cmdq.cons;
165510a83cb9SPrem Mallappa         return MEMTX_OK;
165610a83cb9SPrem Mallappa     case A_EVENTQ_BASE: /* 64b */
165710a83cb9SPrem Mallappa         *data = extract64(s->eventq.base, 0, 32);
165810a83cb9SPrem Mallappa         return MEMTX_OK;
165910a83cb9SPrem Mallappa     case A_EVENTQ_BASE + 4: /* 64b */
166010a83cb9SPrem Mallappa         *data = extract64(s->eventq.base, 32, 32);
166110a83cb9SPrem Mallappa         return MEMTX_OK;
166210a83cb9SPrem Mallappa     case A_EVENTQ_PROD:
166310a83cb9SPrem Mallappa         *data = s->eventq.prod;
166410a83cb9SPrem Mallappa         return MEMTX_OK;
166510a83cb9SPrem Mallappa     case A_EVENTQ_CONS:
166610a83cb9SPrem Mallappa         *data = s->eventq.cons;
166710a83cb9SPrem Mallappa         return MEMTX_OK;
166810a83cb9SPrem Mallappa     default:
166910a83cb9SPrem Mallappa         *data = 0;
167010a83cb9SPrem Mallappa         qemu_log_mask(LOG_UNIMP,
167110a83cb9SPrem Mallappa                       "%s unhandled 32-bit access at 0x%"PRIx64" (RAZ)\n",
167210a83cb9SPrem Mallappa                       __func__, offset);
167310a83cb9SPrem Mallappa         return MEMTX_OK;
167410a83cb9SPrem Mallappa     }
167510a83cb9SPrem Mallappa }
167610a83cb9SPrem Mallappa 
167710a83cb9SPrem Mallappa static MemTxResult smmu_read_mmio(void *opaque, hwaddr offset, uint64_t *data,
167810a83cb9SPrem Mallappa                                   unsigned size, MemTxAttrs attrs)
167910a83cb9SPrem Mallappa {
168010a83cb9SPrem Mallappa     SMMUState *sys = opaque;
168110a83cb9SPrem Mallappa     SMMUv3State *s = ARM_SMMUV3(sys);
168210a83cb9SPrem Mallappa     MemTxResult r;
168310a83cb9SPrem Mallappa 
168410a83cb9SPrem Mallappa     /* CONSTRAINED UNPREDICTABLE choice to have page0/1 be exact aliases */
168510a83cb9SPrem Mallappa     offset &= ~0x10000;
168610a83cb9SPrem Mallappa 
168710a83cb9SPrem Mallappa     switch (size) {
168810a83cb9SPrem Mallappa     case 8:
168910a83cb9SPrem Mallappa         r = smmu_readll(s, offset, data, attrs);
169010a83cb9SPrem Mallappa         break;
169110a83cb9SPrem Mallappa     case 4:
169210a83cb9SPrem Mallappa         r = smmu_readl(s, offset, data, attrs);
169310a83cb9SPrem Mallappa         break;
169410a83cb9SPrem Mallappa     default:
169510a83cb9SPrem Mallappa         r = MEMTX_ERROR;
169610a83cb9SPrem Mallappa         break;
169710a83cb9SPrem Mallappa     }
169810a83cb9SPrem Mallappa 
169910a83cb9SPrem Mallappa     trace_smmuv3_read_mmio(offset, *data, size, r);
170010a83cb9SPrem Mallappa     return r;
170110a83cb9SPrem Mallappa }
170210a83cb9SPrem Mallappa 
170310a83cb9SPrem Mallappa static const MemoryRegionOps smmu_mem_ops = {
170410a83cb9SPrem Mallappa     .read_with_attrs = smmu_read_mmio,
170510a83cb9SPrem Mallappa     .write_with_attrs = smmu_write_mmio,
170610a83cb9SPrem Mallappa     .endianness = DEVICE_LITTLE_ENDIAN,
170710a83cb9SPrem Mallappa     .valid = {
170810a83cb9SPrem Mallappa         .min_access_size = 4,
170910a83cb9SPrem Mallappa         .max_access_size = 8,
171010a83cb9SPrem Mallappa     },
171110a83cb9SPrem Mallappa     .impl = {
171210a83cb9SPrem Mallappa         .min_access_size = 4,
171310a83cb9SPrem Mallappa         .max_access_size = 8,
171410a83cb9SPrem Mallappa     },
171510a83cb9SPrem Mallappa };
171610a83cb9SPrem Mallappa 
171710a83cb9SPrem Mallappa static void smmu_init_irq(SMMUv3State *s, SysBusDevice *dev)
171810a83cb9SPrem Mallappa {
171910a83cb9SPrem Mallappa     int i;
172010a83cb9SPrem Mallappa 
172110a83cb9SPrem Mallappa     for (i = 0; i < ARRAY_SIZE(s->irq); i++) {
172210a83cb9SPrem Mallappa         sysbus_init_irq(dev, &s->irq[i]);
172310a83cb9SPrem Mallappa     }
172410a83cb9SPrem Mallappa }
172510a83cb9SPrem Mallappa 
1726ad80e367SPeter Maydell static void smmu_reset_hold(Object *obj, ResetType type)
172710a83cb9SPrem Mallappa {
1728503819a3SPeter Maydell     SMMUv3State *s = ARM_SMMUV3(obj);
172910a83cb9SPrem Mallappa     SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s);
173010a83cb9SPrem Mallappa 
1731503819a3SPeter Maydell     if (c->parent_phases.hold) {
1732ad80e367SPeter Maydell         c->parent_phases.hold(obj, type);
1733503819a3SPeter Maydell     }
173410a83cb9SPrem Mallappa 
173510a83cb9SPrem Mallappa     smmuv3_init_regs(s);
173610a83cb9SPrem Mallappa }
173710a83cb9SPrem Mallappa 
173810a83cb9SPrem Mallappa static void smmu_realize(DeviceState *d, Error **errp)
173910a83cb9SPrem Mallappa {
174010a83cb9SPrem Mallappa     SMMUState *sys = ARM_SMMU(d);
174110a83cb9SPrem Mallappa     SMMUv3State *s = ARM_SMMUV3(sys);
174210a83cb9SPrem Mallappa     SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s);
174310a83cb9SPrem Mallappa     SysBusDevice *dev = SYS_BUS_DEVICE(d);
174410a83cb9SPrem Mallappa     Error *local_err = NULL;
174510a83cb9SPrem Mallappa 
174610a83cb9SPrem Mallappa     c->parent_realize(d, &local_err);
174710a83cb9SPrem Mallappa     if (local_err) {
174810a83cb9SPrem Mallappa         error_propagate(errp, local_err);
174910a83cb9SPrem Mallappa         return;
175010a83cb9SPrem Mallappa     }
175110a83cb9SPrem Mallappa 
175232cfd7f3SEric Auger     qemu_mutex_init(&s->mutex);
175332cfd7f3SEric Auger 
175410a83cb9SPrem Mallappa     memory_region_init_io(&sys->iomem, OBJECT(s),
175510a83cb9SPrem Mallappa                           &smmu_mem_ops, sys, TYPE_ARM_SMMUV3, 0x20000);
175610a83cb9SPrem Mallappa 
175710a83cb9SPrem Mallappa     sys->mrtypename = TYPE_SMMUV3_IOMMU_MEMORY_REGION;
175810a83cb9SPrem Mallappa 
175910a83cb9SPrem Mallappa     sysbus_init_mmio(dev, &sys->iomem);
176010a83cb9SPrem Mallappa 
176110a83cb9SPrem Mallappa     smmu_init_irq(s, dev);
176210a83cb9SPrem Mallappa }
176310a83cb9SPrem Mallappa 
176410a83cb9SPrem Mallappa static const VMStateDescription vmstate_smmuv3_queue = {
176510a83cb9SPrem Mallappa     .name = "smmuv3_queue",
176610a83cb9SPrem Mallappa     .version_id = 1,
176710a83cb9SPrem Mallappa     .minimum_version_id = 1,
1768607ef570SRichard Henderson     .fields = (const VMStateField[]) {
176910a83cb9SPrem Mallappa         VMSTATE_UINT64(base, SMMUQueue),
177010a83cb9SPrem Mallappa         VMSTATE_UINT32(prod, SMMUQueue),
177110a83cb9SPrem Mallappa         VMSTATE_UINT32(cons, SMMUQueue),
177210a83cb9SPrem Mallappa         VMSTATE_UINT8(log2size, SMMUQueue),
1773758b71f7SDr. David Alan Gilbert         VMSTATE_END_OF_LIST(),
177410a83cb9SPrem Mallappa     },
177510a83cb9SPrem Mallappa };
177610a83cb9SPrem Mallappa 
1777c2ecb424SMostafa Saleh static bool smmuv3_gbpa_needed(void *opaque)
1778c2ecb424SMostafa Saleh {
1779c2ecb424SMostafa Saleh     SMMUv3State *s = opaque;
1780c2ecb424SMostafa Saleh 
1781c2ecb424SMostafa Saleh     /* Only migrate GBPA if it has different reset value. */
1782c2ecb424SMostafa Saleh     return s->gbpa != SMMU_GBPA_RESET_VAL;
1783c2ecb424SMostafa Saleh }
1784c2ecb424SMostafa Saleh 
1785c2ecb424SMostafa Saleh static const VMStateDescription vmstate_gbpa = {
1786c2ecb424SMostafa Saleh     .name = "smmuv3/gbpa",
1787c2ecb424SMostafa Saleh     .version_id = 1,
1788c2ecb424SMostafa Saleh     .minimum_version_id = 1,
1789c2ecb424SMostafa Saleh     .needed = smmuv3_gbpa_needed,
1790607ef570SRichard Henderson     .fields = (const VMStateField[]) {
1791c2ecb424SMostafa Saleh         VMSTATE_UINT32(gbpa, SMMUv3State),
1792c2ecb424SMostafa Saleh         VMSTATE_END_OF_LIST()
1793c2ecb424SMostafa Saleh     }
1794c2ecb424SMostafa Saleh };
1795c2ecb424SMostafa Saleh 
179610a83cb9SPrem Mallappa static const VMStateDescription vmstate_smmuv3 = {
179710a83cb9SPrem Mallappa     .name = "smmuv3",
179810a83cb9SPrem Mallappa     .version_id = 1,
179910a83cb9SPrem Mallappa     .minimum_version_id = 1,
1800a55aab61SZenghui Yu     .priority = MIG_PRI_IOMMU,
1801607ef570SRichard Henderson     .fields = (const VMStateField[]) {
180210a83cb9SPrem Mallappa         VMSTATE_UINT32(features, SMMUv3State),
180310a83cb9SPrem Mallappa         VMSTATE_UINT8(sid_size, SMMUv3State),
180410a83cb9SPrem Mallappa         VMSTATE_UINT8(sid_split, SMMUv3State),
180510a83cb9SPrem Mallappa 
180610a83cb9SPrem Mallappa         VMSTATE_UINT32_ARRAY(cr, SMMUv3State, 3),
180710a83cb9SPrem Mallappa         VMSTATE_UINT32(cr0ack, SMMUv3State),
180810a83cb9SPrem Mallappa         VMSTATE_UINT32(statusr, SMMUv3State),
180910a83cb9SPrem Mallappa         VMSTATE_UINT32(irq_ctrl, SMMUv3State),
181010a83cb9SPrem Mallappa         VMSTATE_UINT32(gerror, SMMUv3State),
181110a83cb9SPrem Mallappa         VMSTATE_UINT32(gerrorn, SMMUv3State),
181210a83cb9SPrem Mallappa         VMSTATE_UINT64(gerror_irq_cfg0, SMMUv3State),
181310a83cb9SPrem Mallappa         VMSTATE_UINT32(gerror_irq_cfg1, SMMUv3State),
181410a83cb9SPrem Mallappa         VMSTATE_UINT32(gerror_irq_cfg2, SMMUv3State),
181510a83cb9SPrem Mallappa         VMSTATE_UINT64(strtab_base, SMMUv3State),
181610a83cb9SPrem Mallappa         VMSTATE_UINT32(strtab_base_cfg, SMMUv3State),
181710a83cb9SPrem Mallappa         VMSTATE_UINT64(eventq_irq_cfg0, SMMUv3State),
181810a83cb9SPrem Mallappa         VMSTATE_UINT32(eventq_irq_cfg1, SMMUv3State),
181910a83cb9SPrem Mallappa         VMSTATE_UINT32(eventq_irq_cfg2, SMMUv3State),
182010a83cb9SPrem Mallappa 
182110a83cb9SPrem Mallappa         VMSTATE_STRUCT(cmdq, SMMUv3State, 0, vmstate_smmuv3_queue, SMMUQueue),
182210a83cb9SPrem Mallappa         VMSTATE_STRUCT(eventq, SMMUv3State, 0, vmstate_smmuv3_queue, SMMUQueue),
182310a83cb9SPrem Mallappa 
182410a83cb9SPrem Mallappa         VMSTATE_END_OF_LIST(),
182510a83cb9SPrem Mallappa     },
1826607ef570SRichard Henderson     .subsections = (const VMStateDescription * const []) {
1827c2ecb424SMostafa Saleh         &vmstate_gbpa,
1828c2ecb424SMostafa Saleh         NULL
1829c2ecb424SMostafa Saleh     }
183010a83cb9SPrem Mallappa };
183110a83cb9SPrem Mallappa 
18328cefcc3bSMostafa Saleh static Property smmuv3_properties[] = {
18338cefcc3bSMostafa Saleh     /*
18348cefcc3bSMostafa Saleh      * Stages of translation advertised.
18358cefcc3bSMostafa Saleh      * "1": Stage 1
18368cefcc3bSMostafa Saleh      * "2": Stage 2
18378cefcc3bSMostafa Saleh      * Defaults to stage 1
18388cefcc3bSMostafa Saleh      */
18398cefcc3bSMostafa Saleh     DEFINE_PROP_STRING("stage", SMMUv3State, stage),
18408cefcc3bSMostafa Saleh     DEFINE_PROP_END_OF_LIST()
18418cefcc3bSMostafa Saleh };
18428cefcc3bSMostafa Saleh 
184310a83cb9SPrem Mallappa static void smmuv3_instance_init(Object *obj)
184410a83cb9SPrem Mallappa {
184510a83cb9SPrem Mallappa     /* Nothing much to do here as of now */
184610a83cb9SPrem Mallappa }
184710a83cb9SPrem Mallappa 
184810a83cb9SPrem Mallappa static void smmuv3_class_init(ObjectClass *klass, void *data)
184910a83cb9SPrem Mallappa {
185010a83cb9SPrem Mallappa     DeviceClass *dc = DEVICE_CLASS(klass);
1851503819a3SPeter Maydell     ResettableClass *rc = RESETTABLE_CLASS(klass);
185210a83cb9SPrem Mallappa     SMMUv3Class *c = ARM_SMMUV3_CLASS(klass);
185310a83cb9SPrem Mallappa 
185410a83cb9SPrem Mallappa     dc->vmsd = &vmstate_smmuv3;
1855503819a3SPeter Maydell     resettable_class_set_parent_phases(rc, NULL, smmu_reset_hold, NULL,
1856503819a3SPeter Maydell                                        &c->parent_phases);
18579953bf34SZhao Liu     device_class_set_parent_realize(dc, smmu_realize,
18589953bf34SZhao Liu                                     &c->parent_realize);
18598cefcc3bSMostafa Saleh     device_class_set_props(dc, smmuv3_properties);
186010a83cb9SPrem Mallappa }
186110a83cb9SPrem Mallappa 
1862549d4005SEric Auger static int smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu,
18630d1ac82eSEric Auger                                       IOMMUNotifierFlag old,
1864549d4005SEric Auger                                       IOMMUNotifierFlag new,
1865549d4005SEric Auger                                       Error **errp)
18660d1ac82eSEric Auger {
1867832e4222SEric Auger     SMMUDevice *sdev = container_of(iommu, SMMUDevice, iommu);
1868832e4222SEric Auger     SMMUv3State *s3 = sdev->smmu;
1869832e4222SEric Auger     SMMUState *s = &(s3->smmu_state);
1870832e4222SEric Auger 
1871958ec334SPeter Xu     if (new & IOMMU_NOTIFIER_DEVIOTLB_UNMAP) {
1872958ec334SPeter Xu         error_setg(errp, "SMMUv3 does not support dev-iotlb yet");
1873958ec334SPeter Xu         return -EINVAL;
1874958ec334SPeter Xu     }
1875958ec334SPeter Xu 
1876832e4222SEric Auger     if (new & IOMMU_NOTIFIER_MAP) {
1877549d4005SEric Auger         error_setg(errp,
1878549d4005SEric Auger                    "device %02x.%02x.%x requires iommu MAP notifier which is "
1879549d4005SEric Auger                    "not currently supported", pci_bus_num(sdev->bus),
1880549d4005SEric Auger                    PCI_SLOT(sdev->devfn), PCI_FUNC(sdev->devfn));
1881549d4005SEric Auger         return -EINVAL;
1882832e4222SEric Auger     }
1883832e4222SEric Auger 
18840d1ac82eSEric Auger     if (old == IOMMU_NOTIFIER_NONE) {
1885832e4222SEric Auger         trace_smmuv3_notify_flag_add(iommu->parent_obj.name);
1886c6370441SEric Auger         QLIST_INSERT_HEAD(&s->devices_with_notifiers, sdev, next);
1887c6370441SEric Auger     } else if (new == IOMMU_NOTIFIER_NONE) {
1888832e4222SEric Auger         trace_smmuv3_notify_flag_del(iommu->parent_obj.name);
1889c6370441SEric Auger         QLIST_REMOVE(sdev, next);
18900d1ac82eSEric Auger     }
1891549d4005SEric Auger     return 0;
18920d1ac82eSEric Auger }
18930d1ac82eSEric Auger 
189410a83cb9SPrem Mallappa static void smmuv3_iommu_memory_region_class_init(ObjectClass *klass,
189510a83cb9SPrem Mallappa                                                   void *data)
189610a83cb9SPrem Mallappa {
18979bde7f06SEric Auger     IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
18989bde7f06SEric Auger 
18999bde7f06SEric Auger     imrc->translate = smmuv3_translate;
19000d1ac82eSEric Auger     imrc->notify_flag_changed = smmuv3_notify_flag_changed;
190110a83cb9SPrem Mallappa }
190210a83cb9SPrem Mallappa 
190310a83cb9SPrem Mallappa static const TypeInfo smmuv3_type_info = {
190410a83cb9SPrem Mallappa     .name          = TYPE_ARM_SMMUV3,
190510a83cb9SPrem Mallappa     .parent        = TYPE_ARM_SMMU,
190610a83cb9SPrem Mallappa     .instance_size = sizeof(SMMUv3State),
190710a83cb9SPrem Mallappa     .instance_init = smmuv3_instance_init,
190810a83cb9SPrem Mallappa     .class_size    = sizeof(SMMUv3Class),
190910a83cb9SPrem Mallappa     .class_init    = smmuv3_class_init,
191010a83cb9SPrem Mallappa };
191110a83cb9SPrem Mallappa 
191210a83cb9SPrem Mallappa static const TypeInfo smmuv3_iommu_memory_region_info = {
191310a83cb9SPrem Mallappa     .parent = TYPE_IOMMU_MEMORY_REGION,
191410a83cb9SPrem Mallappa     .name = TYPE_SMMUV3_IOMMU_MEMORY_REGION,
191510a83cb9SPrem Mallappa     .class_init = smmuv3_iommu_memory_region_class_init,
191610a83cb9SPrem Mallappa };
191710a83cb9SPrem Mallappa 
191810a83cb9SPrem Mallappa static void smmuv3_register_types(void)
191910a83cb9SPrem Mallappa {
192010a83cb9SPrem Mallappa     type_register(&smmuv3_type_info);
192110a83cb9SPrem Mallappa     type_register(&smmuv3_iommu_memory_region_info);
192210a83cb9SPrem Mallappa }
192310a83cb9SPrem Mallappa 
192410a83cb9SPrem Mallappa type_init(smmuv3_register_types)
192510a83cb9SPrem Mallappa 
1926