110a83cb9SPrem Mallappa /* 210a83cb9SPrem Mallappa * Copyright (C) 2014-2016 Broadcom Corporation 310a83cb9SPrem Mallappa * Copyright (c) 2017 Red Hat, Inc. 410a83cb9SPrem Mallappa * Written by Prem Mallappa, Eric Auger 510a83cb9SPrem Mallappa * 610a83cb9SPrem Mallappa * This program is free software; you can redistribute it and/or modify 710a83cb9SPrem Mallappa * it under the terms of the GNU General Public License version 2 as 810a83cb9SPrem Mallappa * published by the Free Software Foundation. 910a83cb9SPrem Mallappa * 1010a83cb9SPrem Mallappa * This program is distributed in the hope that it will be useful, 1110a83cb9SPrem Mallappa * but WITHOUT ANY WARRANTY; without even the implied warranty of 1210a83cb9SPrem Mallappa * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1310a83cb9SPrem Mallappa * GNU General Public License for more details. 1410a83cb9SPrem Mallappa * 1510a83cb9SPrem Mallappa * You should have received a copy of the GNU General Public License along 1610a83cb9SPrem Mallappa * with this program; if not, see <http://www.gnu.org/licenses/>. 1710a83cb9SPrem Mallappa */ 1810a83cb9SPrem Mallappa 1910a83cb9SPrem Mallappa #include "qemu/osdep.h" 20744a790eSPhilippe Mathieu-Daudé #include "qemu/bitops.h" 2164552b6bSMarkus Armbruster #include "hw/irq.h" 2210a83cb9SPrem Mallappa #include "hw/sysbus.h" 23d6454270SMarkus Armbruster #include "migration/vmstate.h" 2410a83cb9SPrem Mallappa #include "hw/qdev-core.h" 2510a83cb9SPrem Mallappa #include "hw/pci/pci.h" 269122bea9SJia He #include "cpu.h" 2710a83cb9SPrem Mallappa #include "trace.h" 2810a83cb9SPrem Mallappa #include "qemu/log.h" 2910a83cb9SPrem Mallappa #include "qemu/error-report.h" 3010a83cb9SPrem Mallappa #include "qapi/error.h" 3110a83cb9SPrem Mallappa 3210a83cb9SPrem Mallappa #include "hw/arm/smmuv3.h" 3310a83cb9SPrem Mallappa #include "smmuv3-internal.h" 341194140bSEric Auger #include "smmu-internal.h" 3510a83cb9SPrem Mallappa 3621eb5b5cSMostafa Saleh #define PTW_RECORD_FAULT(cfg) (((cfg)->stage == 1) ? (cfg)->record_faults : \ 3721eb5b5cSMostafa Saleh (cfg)->s2cfg.record_faults) 3821eb5b5cSMostafa Saleh 396a736033SEric Auger /** 406a736033SEric Auger * smmuv3_trigger_irq - pulse @irq if enabled and update 416a736033SEric Auger * GERROR register in case of GERROR interrupt 426a736033SEric Auger * 436a736033SEric Auger * @irq: irq type 446a736033SEric Auger * @gerror_mask: mask of gerrors to toggle (relevant if @irq is GERROR) 456a736033SEric Auger */ 46fae4be38SEric Auger static void smmuv3_trigger_irq(SMMUv3State *s, SMMUIrq irq, 47fae4be38SEric Auger uint32_t gerror_mask) 486a736033SEric Auger { 496a736033SEric Auger 506a736033SEric Auger bool pulse = false; 516a736033SEric Auger 526a736033SEric Auger switch (irq) { 536a736033SEric Auger case SMMU_IRQ_EVTQ: 546a736033SEric Auger pulse = smmuv3_eventq_irq_enabled(s); 556a736033SEric Auger break; 566a736033SEric Auger case SMMU_IRQ_PRIQ: 576a736033SEric Auger qemu_log_mask(LOG_UNIMP, "PRI not yet supported\n"); 586a736033SEric Auger break; 596a736033SEric Auger case SMMU_IRQ_CMD_SYNC: 606a736033SEric Auger pulse = true; 616a736033SEric Auger break; 626a736033SEric Auger case SMMU_IRQ_GERROR: 636a736033SEric Auger { 646a736033SEric Auger uint32_t pending = s->gerror ^ s->gerrorn; 656a736033SEric Auger uint32_t new_gerrors = ~pending & gerror_mask; 666a736033SEric Auger 676a736033SEric Auger if (!new_gerrors) { 686a736033SEric Auger /* only toggle non pending errors */ 696a736033SEric Auger return; 706a736033SEric Auger } 716a736033SEric Auger s->gerror ^= new_gerrors; 726a736033SEric Auger trace_smmuv3_write_gerror(new_gerrors, s->gerror); 736a736033SEric Auger 746a736033SEric Auger pulse = smmuv3_gerror_irq_enabled(s); 756a736033SEric Auger break; 766a736033SEric Auger } 776a736033SEric Auger } 786a736033SEric Auger if (pulse) { 796a736033SEric Auger trace_smmuv3_trigger_irq(irq); 806a736033SEric Auger qemu_irq_pulse(s->irq[irq]); 816a736033SEric Auger } 826a736033SEric Auger } 836a736033SEric Auger 84fae4be38SEric Auger static void smmuv3_write_gerrorn(SMMUv3State *s, uint32_t new_gerrorn) 856a736033SEric Auger { 866a736033SEric Auger uint32_t pending = s->gerror ^ s->gerrorn; 876a736033SEric Auger uint32_t toggled = s->gerrorn ^ new_gerrorn; 886a736033SEric Auger 896a736033SEric Auger if (toggled & ~pending) { 906a736033SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 916a736033SEric Auger "guest toggles non pending errors = 0x%x\n", 926a736033SEric Auger toggled & ~pending); 936a736033SEric Auger } 946a736033SEric Auger 956a736033SEric Auger /* 966a736033SEric Auger * We do not raise any error in case guest toggles bits corresponding 976a736033SEric Auger * to not active IRQs (CONSTRAINED UNPREDICTABLE) 986a736033SEric Auger */ 996a736033SEric Auger s->gerrorn = new_gerrorn; 1006a736033SEric Auger 1016a736033SEric Auger trace_smmuv3_write_gerrorn(toggled & pending, s->gerrorn); 1026a736033SEric Auger } 1036a736033SEric Auger 104dadd1a08SEric Auger static inline MemTxResult queue_read(SMMUQueue *q, void *data) 105dadd1a08SEric Auger { 106dadd1a08SEric Auger dma_addr_t addr = Q_CONS_ENTRY(q); 107dadd1a08SEric Auger 108ba06fe8aSPhilippe Mathieu-Daudé return dma_memory_read(&address_space_memory, addr, data, q->entry_size, 109ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 110dadd1a08SEric Auger } 111dadd1a08SEric Auger 112dadd1a08SEric Auger static MemTxResult queue_write(SMMUQueue *q, void *data) 113dadd1a08SEric Auger { 114dadd1a08SEric Auger dma_addr_t addr = Q_PROD_ENTRY(q); 115dadd1a08SEric Auger MemTxResult ret; 116dadd1a08SEric Auger 117ba06fe8aSPhilippe Mathieu-Daudé ret = dma_memory_write(&address_space_memory, addr, data, q->entry_size, 118ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 119dadd1a08SEric Auger if (ret != MEMTX_OK) { 120dadd1a08SEric Auger return ret; 121dadd1a08SEric Auger } 122dadd1a08SEric Auger 123dadd1a08SEric Auger queue_prod_incr(q); 124dadd1a08SEric Auger return MEMTX_OK; 125dadd1a08SEric Auger } 126dadd1a08SEric Auger 127bb981004SEric Auger static MemTxResult smmuv3_write_eventq(SMMUv3State *s, Evt *evt) 128dadd1a08SEric Auger { 129dadd1a08SEric Auger SMMUQueue *q = &s->eventq; 130bb981004SEric Auger MemTxResult r; 131bb981004SEric Auger 132bb981004SEric Auger if (!smmuv3_eventq_enabled(s)) { 133bb981004SEric Auger return MEMTX_ERROR; 134bb981004SEric Auger } 135bb981004SEric Auger 136bb981004SEric Auger if (smmuv3_q_full(q)) { 137bb981004SEric Auger return MEMTX_ERROR; 138bb981004SEric Auger } 139bb981004SEric Auger 140bb981004SEric Auger r = queue_write(q, evt); 141bb981004SEric Auger if (r != MEMTX_OK) { 142bb981004SEric Auger return r; 143bb981004SEric Auger } 144bb981004SEric Auger 1459f4d2a13SEric Auger if (!smmuv3_q_empty(q)) { 146bb981004SEric Auger smmuv3_trigger_irq(s, SMMU_IRQ_EVTQ, 0); 147bb981004SEric Auger } 148bb981004SEric Auger return MEMTX_OK; 149bb981004SEric Auger } 150bb981004SEric Auger 151bb981004SEric Auger void smmuv3_record_event(SMMUv3State *s, SMMUEventInfo *info) 152bb981004SEric Auger { 15324af32e0SEric Auger Evt evt = {}; 154bb981004SEric Auger MemTxResult r; 155dadd1a08SEric Auger 156dadd1a08SEric Auger if (!smmuv3_eventq_enabled(s)) { 157dadd1a08SEric Auger return; 158dadd1a08SEric Auger } 159dadd1a08SEric Auger 160bb981004SEric Auger EVT_SET_TYPE(&evt, info->type); 161bb981004SEric Auger EVT_SET_SID(&evt, info->sid); 162bb981004SEric Auger 163bb981004SEric Auger switch (info->type) { 1649122bea9SJia He case SMMU_EVT_NONE: 165dadd1a08SEric Auger return; 166bb981004SEric Auger case SMMU_EVT_F_UUT: 167bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_uut.ssid); 168bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_uut.ssv); 169bb981004SEric Auger EVT_SET_ADDR(&evt, info->u.f_uut.addr); 170bb981004SEric Auger EVT_SET_RNW(&evt, info->u.f_uut.rnw); 171bb981004SEric Auger EVT_SET_PNU(&evt, info->u.f_uut.pnu); 172bb981004SEric Auger EVT_SET_IND(&evt, info->u.f_uut.ind); 173bb981004SEric Auger break; 174bb981004SEric Auger case SMMU_EVT_C_BAD_STREAMID: 175bb981004SEric Auger EVT_SET_SSID(&evt, info->u.c_bad_streamid.ssid); 176bb981004SEric Auger EVT_SET_SSV(&evt, info->u.c_bad_streamid.ssv); 177bb981004SEric Auger break; 178bb981004SEric Auger case SMMU_EVT_F_STE_FETCH: 179bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_ste_fetch.ssid); 180bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_ste_fetch.ssv); 181b255cafbSSimon Veith EVT_SET_ADDR2(&evt, info->u.f_ste_fetch.addr); 182bb981004SEric Auger break; 183bb981004SEric Auger case SMMU_EVT_C_BAD_STE: 184bb981004SEric Auger EVT_SET_SSID(&evt, info->u.c_bad_ste.ssid); 185bb981004SEric Auger EVT_SET_SSV(&evt, info->u.c_bad_ste.ssv); 186bb981004SEric Auger break; 187bb981004SEric Auger case SMMU_EVT_F_STREAM_DISABLED: 188bb981004SEric Auger break; 189bb981004SEric Auger case SMMU_EVT_F_TRANS_FORBIDDEN: 190bb981004SEric Auger EVT_SET_ADDR(&evt, info->u.f_transl_forbidden.addr); 191bb981004SEric Auger EVT_SET_RNW(&evt, info->u.f_transl_forbidden.rnw); 192bb981004SEric Auger break; 193bb981004SEric Auger case SMMU_EVT_C_BAD_SUBSTREAMID: 194bb981004SEric Auger EVT_SET_SSID(&evt, info->u.c_bad_substream.ssid); 195bb981004SEric Auger break; 196bb981004SEric Auger case SMMU_EVT_F_CD_FETCH: 197bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_cd_fetch.ssid); 198bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_cd_fetch.ssv); 199bb981004SEric Auger EVT_SET_ADDR(&evt, info->u.f_cd_fetch.addr); 200bb981004SEric Auger break; 201bb981004SEric Auger case SMMU_EVT_C_BAD_CD: 202bb981004SEric Auger EVT_SET_SSID(&evt, info->u.c_bad_cd.ssid); 203bb981004SEric Auger EVT_SET_SSV(&evt, info->u.c_bad_cd.ssv); 204bb981004SEric Auger break; 205bb981004SEric Auger case SMMU_EVT_F_WALK_EABT: 206bb981004SEric Auger case SMMU_EVT_F_TRANSLATION: 207bb981004SEric Auger case SMMU_EVT_F_ADDR_SIZE: 208bb981004SEric Auger case SMMU_EVT_F_ACCESS: 209bb981004SEric Auger case SMMU_EVT_F_PERMISSION: 210bb981004SEric Auger EVT_SET_STALL(&evt, info->u.f_walk_eabt.stall); 211bb981004SEric Auger EVT_SET_STAG(&evt, info->u.f_walk_eabt.stag); 212bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_walk_eabt.ssid); 213bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_walk_eabt.ssv); 214bb981004SEric Auger EVT_SET_S2(&evt, info->u.f_walk_eabt.s2); 215bb981004SEric Auger EVT_SET_ADDR(&evt, info->u.f_walk_eabt.addr); 216bb981004SEric Auger EVT_SET_RNW(&evt, info->u.f_walk_eabt.rnw); 217bb981004SEric Auger EVT_SET_PNU(&evt, info->u.f_walk_eabt.pnu); 218bb981004SEric Auger EVT_SET_IND(&evt, info->u.f_walk_eabt.ind); 219bb981004SEric Auger EVT_SET_CLASS(&evt, info->u.f_walk_eabt.class); 220bb981004SEric Auger EVT_SET_ADDR2(&evt, info->u.f_walk_eabt.addr2); 221bb981004SEric Auger break; 222bb981004SEric Auger case SMMU_EVT_F_CFG_CONFLICT: 223bb981004SEric Auger EVT_SET_SSID(&evt, info->u.f_cfg_conflict.ssid); 224bb981004SEric Auger EVT_SET_SSV(&evt, info->u.f_cfg_conflict.ssv); 225bb981004SEric Auger break; 226bb981004SEric Auger /* rest is not implemented */ 227bb981004SEric Auger case SMMU_EVT_F_BAD_ATS_TREQ: 228bb981004SEric Auger case SMMU_EVT_F_TLB_CONFLICT: 229bb981004SEric Auger case SMMU_EVT_E_PAGE_REQ: 230bb981004SEric Auger default: 231bb981004SEric Auger g_assert_not_reached(); 232dadd1a08SEric Auger } 233dadd1a08SEric Auger 234bb981004SEric Auger trace_smmuv3_record_event(smmu_event_string(info->type), info->sid); 235bb981004SEric Auger r = smmuv3_write_eventq(s, &evt); 236bb981004SEric Auger if (r != MEMTX_OK) { 237bb981004SEric Auger smmuv3_trigger_irq(s, SMMU_IRQ_GERROR, R_GERROR_EVENTQ_ABT_ERR_MASK); 238dadd1a08SEric Auger } 239bb981004SEric Auger info->recorded = true; 240dadd1a08SEric Auger } 241dadd1a08SEric Auger 24210a83cb9SPrem Mallappa static void smmuv3_init_regs(SMMUv3State *s) 24310a83cb9SPrem Mallappa { 24410a83cb9SPrem Mallappa /** 24510a83cb9SPrem Mallappa * IDR0: stage1 only, AArch64 only, coherent access, 16b ASID, 24610a83cb9SPrem Mallappa * multi-level stream table 24710a83cb9SPrem Mallappa */ 24810a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, S1P, 1); /* stage 1 supported */ 24910a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTF, 2); /* AArch64 PTW only */ 25010a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, COHACC, 1); /* IO coherent */ 25110a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, ASID16, 1); /* 16-bit ASID */ 25210a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TTENDIAN, 2); /* little endian */ 25310a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, STALL_MODEL, 1); /* No stall */ 25410a83cb9SPrem Mallappa /* terminated transaction will always be aborted/error returned */ 25510a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, TERM_MODEL, 1); 25610a83cb9SPrem Mallappa /* 2-level stream table supported */ 25710a83cb9SPrem Mallappa s->idr[0] = FIELD_DP32(s->idr[0], IDR0, STLEVEL, 1); 25810a83cb9SPrem Mallappa 25910a83cb9SPrem Mallappa s->idr[1] = FIELD_DP32(s->idr[1], IDR1, SIDSIZE, SMMU_IDR1_SIDSIZE); 26010a83cb9SPrem Mallappa s->idr[1] = FIELD_DP32(s->idr[1], IDR1, EVENTQS, SMMU_EVENTQS); 26110a83cb9SPrem Mallappa s->idr[1] = FIELD_DP32(s->idr[1], IDR1, CMDQS, SMMU_CMDQS); 26210a83cb9SPrem Mallappa 263de206dfdSEric Auger s->idr[3] = FIELD_DP32(s->idr[3], IDR3, RIL, 1); 264e7c3b9d9SEric Auger s->idr[3] = FIELD_DP32(s->idr[3], IDR3, HAD, 1); 265f8e7163dSPeter Maydell s->idr[3] = FIELD_DP32(s->idr[3], IDR3, BBML, 2); 266e7c3b9d9SEric Auger 267bf559ee4SKunkun Jiang /* 4K, 16K and 64K granule support */ 26810a83cb9SPrem Mallappa s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN4K, 1); 269bf559ee4SKunkun Jiang s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN16K, 1); 27010a83cb9SPrem Mallappa s->idr[5] = FIELD_DP32(s->idr[5], IDR5, GRAN64K, 1); 27110a83cb9SPrem Mallappa s->idr[5] = FIELD_DP32(s->idr[5], IDR5, OAS, SMMU_IDR5_OAS); /* 44 bits */ 27210a83cb9SPrem Mallappa 27310a83cb9SPrem Mallappa s->cmdq.base = deposit64(s->cmdq.base, 0, 5, SMMU_CMDQS); 27410a83cb9SPrem Mallappa s->cmdq.prod = 0; 27510a83cb9SPrem Mallappa s->cmdq.cons = 0; 27610a83cb9SPrem Mallappa s->cmdq.entry_size = sizeof(struct Cmd); 27710a83cb9SPrem Mallappa s->eventq.base = deposit64(s->eventq.base, 0, 5, SMMU_EVENTQS); 27810a83cb9SPrem Mallappa s->eventq.prod = 0; 27910a83cb9SPrem Mallappa s->eventq.cons = 0; 28010a83cb9SPrem Mallappa s->eventq.entry_size = sizeof(struct Evt); 28110a83cb9SPrem Mallappa 28210a83cb9SPrem Mallappa s->features = 0; 28310a83cb9SPrem Mallappa s->sid_split = 0; 284e7c3b9d9SEric Auger s->aidr = 0x1; 28543530095SEric Auger s->cr[0] = 0; 28643530095SEric Auger s->cr0ack = 0; 28743530095SEric Auger s->irq_ctrl = 0; 28843530095SEric Auger s->gerror = 0; 28943530095SEric Auger s->gerrorn = 0; 29043530095SEric Auger s->statusr = 0; 291c2ecb424SMostafa Saleh s->gbpa = SMMU_GBPA_RESET_VAL; 29210a83cb9SPrem Mallappa } 29310a83cb9SPrem Mallappa 2949bde7f06SEric Auger static int smmu_get_ste(SMMUv3State *s, dma_addr_t addr, STE *buf, 2959bde7f06SEric Auger SMMUEventInfo *event) 2969bde7f06SEric Auger { 2979bde7f06SEric Auger int ret; 2989bde7f06SEric Auger 2999bde7f06SEric Auger trace_smmuv3_get_ste(addr); 3009bde7f06SEric Auger /* TODO: guarantee 64-bit single-copy atomicity */ 301ba06fe8aSPhilippe Mathieu-Daudé ret = dma_memory_read(&address_space_memory, addr, buf, sizeof(*buf), 302ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 3039bde7f06SEric Auger if (ret != MEMTX_OK) { 3049bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 3059bde7f06SEric Auger "Cannot fetch pte at address=0x%"PRIx64"\n", addr); 3069bde7f06SEric Auger event->type = SMMU_EVT_F_STE_FETCH; 3079bde7f06SEric Auger event->u.f_ste_fetch.addr = addr; 3089bde7f06SEric Auger return -EINVAL; 3099bde7f06SEric Auger } 3109bde7f06SEric Auger return 0; 3119bde7f06SEric Auger 3129bde7f06SEric Auger } 3139bde7f06SEric Auger 3149bde7f06SEric Auger /* @ssid > 0 not supported yet */ 3159bde7f06SEric Auger static int smmu_get_cd(SMMUv3State *s, STE *ste, uint32_t ssid, 3169bde7f06SEric Auger CD *buf, SMMUEventInfo *event) 3179bde7f06SEric Auger { 3189bde7f06SEric Auger dma_addr_t addr = STE_CTXPTR(ste); 3199bde7f06SEric Auger int ret; 3209bde7f06SEric Auger 3219bde7f06SEric Auger trace_smmuv3_get_cd(addr); 3229bde7f06SEric Auger /* TODO: guarantee 64-bit single-copy atomicity */ 323ba06fe8aSPhilippe Mathieu-Daudé ret = dma_memory_read(&address_space_memory, addr, buf, sizeof(*buf), 324ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 3259bde7f06SEric Auger if (ret != MEMTX_OK) { 3269bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 3279bde7f06SEric Auger "Cannot fetch pte at address=0x%"PRIx64"\n", addr); 3289bde7f06SEric Auger event->type = SMMU_EVT_F_CD_FETCH; 3299bde7f06SEric Auger event->u.f_ste_fetch.addr = addr; 3309bde7f06SEric Auger return -EINVAL; 3319bde7f06SEric Auger } 3329bde7f06SEric Auger return 0; 3339bde7f06SEric Auger } 3349bde7f06SEric Auger 33521eb5b5cSMostafa Saleh /* 33621eb5b5cSMostafa Saleh * Max valid value is 39 when SMMU_IDR3.STT == 0. 33721eb5b5cSMostafa Saleh * In architectures after SMMUv3.0: 33821eb5b5cSMostafa Saleh * - If STE.S2TG selects a 4KB or 16KB granule, the minimum valid value for this 33921eb5b5cSMostafa Saleh * field is MAX(16, 64-IAS) 34021eb5b5cSMostafa Saleh * - If STE.S2TG selects a 64KB granule, the minimum valid value for this field 34121eb5b5cSMostafa Saleh * is (64-IAS). 34221eb5b5cSMostafa Saleh * As we only support AA64, IAS = OAS. 34321eb5b5cSMostafa Saleh */ 34421eb5b5cSMostafa Saleh static bool s2t0sz_valid(SMMUTransCfg *cfg) 34521eb5b5cSMostafa Saleh { 34621eb5b5cSMostafa Saleh if (cfg->s2cfg.tsz > 39) { 34721eb5b5cSMostafa Saleh return false; 34821eb5b5cSMostafa Saleh } 34921eb5b5cSMostafa Saleh 35021eb5b5cSMostafa Saleh if (cfg->s2cfg.granule_sz == 16) { 35121eb5b5cSMostafa Saleh return (cfg->s2cfg.tsz >= 64 - oas2bits(SMMU_IDR5_OAS)); 35221eb5b5cSMostafa Saleh } 35321eb5b5cSMostafa Saleh 35421eb5b5cSMostafa Saleh return (cfg->s2cfg.tsz >= MAX(64 - oas2bits(SMMU_IDR5_OAS), 16)); 35521eb5b5cSMostafa Saleh } 35621eb5b5cSMostafa Saleh 35721eb5b5cSMostafa Saleh /* 35821eb5b5cSMostafa Saleh * Return true if s2 page table config is valid. 35921eb5b5cSMostafa Saleh * This checks with the configured start level, ias_bits and granularity we can 36021eb5b5cSMostafa Saleh * have a valid page table as described in ARM ARM D8.2 Translation process. 36121eb5b5cSMostafa Saleh * The idea here is to see for the highest possible number of IPA bits, how 36221eb5b5cSMostafa Saleh * many concatenated tables we would need, if it is more than 16, then this is 36321eb5b5cSMostafa Saleh * not possible. 36421eb5b5cSMostafa Saleh */ 36521eb5b5cSMostafa Saleh static bool s2_pgtable_config_valid(uint8_t sl0, uint8_t t0sz, uint8_t gran) 36621eb5b5cSMostafa Saleh { 36721eb5b5cSMostafa Saleh int level = get_start_level(sl0, gran); 36821eb5b5cSMostafa Saleh uint64_t ipa_bits = 64 - t0sz; 36921eb5b5cSMostafa Saleh uint64_t max_ipa = (1ULL << ipa_bits) - 1; 37021eb5b5cSMostafa Saleh int nr_concat = pgd_concat_idx(level, gran, max_ipa) + 1; 37121eb5b5cSMostafa Saleh 37221eb5b5cSMostafa Saleh return nr_concat <= VMSA_MAX_S2_CONCAT; 37321eb5b5cSMostafa Saleh } 37421eb5b5cSMostafa Saleh 37521eb5b5cSMostafa Saleh static int decode_ste_s2_cfg(SMMUTransCfg *cfg, STE *ste) 37621eb5b5cSMostafa Saleh { 37721eb5b5cSMostafa Saleh cfg->stage = 2; 37821eb5b5cSMostafa Saleh 37921eb5b5cSMostafa Saleh if (STE_S2AA64(ste) == 0x0) { 38021eb5b5cSMostafa Saleh qemu_log_mask(LOG_UNIMP, 38121eb5b5cSMostafa Saleh "SMMUv3 AArch32 tables not supported\n"); 38221eb5b5cSMostafa Saleh g_assert_not_reached(); 38321eb5b5cSMostafa Saleh } 38421eb5b5cSMostafa Saleh 38521eb5b5cSMostafa Saleh switch (STE_S2TG(ste)) { 38621eb5b5cSMostafa Saleh case 0x0: /* 4KB */ 38721eb5b5cSMostafa Saleh cfg->s2cfg.granule_sz = 12; 38821eb5b5cSMostafa Saleh break; 38921eb5b5cSMostafa Saleh case 0x1: /* 64KB */ 39021eb5b5cSMostafa Saleh cfg->s2cfg.granule_sz = 16; 39121eb5b5cSMostafa Saleh break; 39221eb5b5cSMostafa Saleh case 0x2: /* 16KB */ 39321eb5b5cSMostafa Saleh cfg->s2cfg.granule_sz = 14; 39421eb5b5cSMostafa Saleh break; 39521eb5b5cSMostafa Saleh default: 39621eb5b5cSMostafa Saleh qemu_log_mask(LOG_GUEST_ERROR, 39721eb5b5cSMostafa Saleh "SMMUv3 bad STE S2TG: %x\n", STE_S2TG(ste)); 39821eb5b5cSMostafa Saleh goto bad_ste; 39921eb5b5cSMostafa Saleh } 40021eb5b5cSMostafa Saleh 40121eb5b5cSMostafa Saleh cfg->s2cfg.vttb = STE_S2TTB(ste); 40221eb5b5cSMostafa Saleh 40321eb5b5cSMostafa Saleh cfg->s2cfg.sl0 = STE_S2SL0(ste); 40421eb5b5cSMostafa Saleh /* FEAT_TTST not supported. */ 40521eb5b5cSMostafa Saleh if (cfg->s2cfg.sl0 == 0x3) { 40621eb5b5cSMostafa Saleh qemu_log_mask(LOG_UNIMP, "SMMUv3 S2SL0 = 0x3 has no meaning!\n"); 40721eb5b5cSMostafa Saleh goto bad_ste; 40821eb5b5cSMostafa Saleh } 40921eb5b5cSMostafa Saleh 41021eb5b5cSMostafa Saleh /* For AA64, The effective S2PS size is capped to the OAS. */ 41121eb5b5cSMostafa Saleh cfg->s2cfg.eff_ps = oas2bits(MIN(STE_S2PS(ste), SMMU_IDR5_OAS)); 41221eb5b5cSMostafa Saleh /* 41321eb5b5cSMostafa Saleh * It is ILLEGAL for the address in S2TTB to be outside the range 41421eb5b5cSMostafa Saleh * described by the effective S2PS value. 41521eb5b5cSMostafa Saleh */ 41621eb5b5cSMostafa Saleh if (cfg->s2cfg.vttb & ~(MAKE_64BIT_MASK(0, cfg->s2cfg.eff_ps))) { 41721eb5b5cSMostafa Saleh qemu_log_mask(LOG_GUEST_ERROR, 41821eb5b5cSMostafa Saleh "SMMUv3 S2TTB too large 0x%" PRIx64 41921eb5b5cSMostafa Saleh ", effective PS %d bits\n", 42021eb5b5cSMostafa Saleh cfg->s2cfg.vttb, cfg->s2cfg.eff_ps); 42121eb5b5cSMostafa Saleh goto bad_ste; 42221eb5b5cSMostafa Saleh } 42321eb5b5cSMostafa Saleh 42421eb5b5cSMostafa Saleh cfg->s2cfg.tsz = STE_S2T0SZ(ste); 42521eb5b5cSMostafa Saleh 42621eb5b5cSMostafa Saleh if (!s2t0sz_valid(cfg)) { 42721eb5b5cSMostafa Saleh qemu_log_mask(LOG_GUEST_ERROR, "SMMUv3 bad STE S2T0SZ = %d\n", 42821eb5b5cSMostafa Saleh cfg->s2cfg.tsz); 42921eb5b5cSMostafa Saleh goto bad_ste; 43021eb5b5cSMostafa Saleh } 43121eb5b5cSMostafa Saleh 43221eb5b5cSMostafa Saleh if (!s2_pgtable_config_valid(cfg->s2cfg.sl0, cfg->s2cfg.tsz, 43321eb5b5cSMostafa Saleh cfg->s2cfg.granule_sz)) { 43421eb5b5cSMostafa Saleh qemu_log_mask(LOG_GUEST_ERROR, 43521eb5b5cSMostafa Saleh "SMMUv3 STE stage 2 config not valid!\n"); 43621eb5b5cSMostafa Saleh goto bad_ste; 43721eb5b5cSMostafa Saleh } 43821eb5b5cSMostafa Saleh 43921eb5b5cSMostafa Saleh /* Only LE supported(IDR0.TTENDIAN). */ 44021eb5b5cSMostafa Saleh if (STE_S2ENDI(ste)) { 44121eb5b5cSMostafa Saleh qemu_log_mask(LOG_GUEST_ERROR, 44221eb5b5cSMostafa Saleh "SMMUv3 STE_S2ENDI only supports LE!\n"); 44321eb5b5cSMostafa Saleh goto bad_ste; 44421eb5b5cSMostafa Saleh } 44521eb5b5cSMostafa Saleh 44621eb5b5cSMostafa Saleh cfg->s2cfg.affd = STE_S2AFFD(ste); 44721eb5b5cSMostafa Saleh 44821eb5b5cSMostafa Saleh cfg->s2cfg.record_faults = STE_S2R(ste); 44921eb5b5cSMostafa Saleh /* As stall is not supported. */ 45021eb5b5cSMostafa Saleh if (STE_S2S(ste)) { 45121eb5b5cSMostafa Saleh qemu_log_mask(LOG_UNIMP, "SMMUv3 Stall not implemented!\n"); 45221eb5b5cSMostafa Saleh goto bad_ste; 45321eb5b5cSMostafa Saleh } 45421eb5b5cSMostafa Saleh 45521eb5b5cSMostafa Saleh /* This is still here as stage 2 has not been fully enabled yet. */ 45621eb5b5cSMostafa Saleh qemu_log_mask(LOG_UNIMP, "SMMUv3 does not support stage 2 yet\n"); 45721eb5b5cSMostafa Saleh goto bad_ste; 45821eb5b5cSMostafa Saleh 45921eb5b5cSMostafa Saleh return 0; 46021eb5b5cSMostafa Saleh 46121eb5b5cSMostafa Saleh bad_ste: 46221eb5b5cSMostafa Saleh return -EINVAL; 46321eb5b5cSMostafa Saleh } 46421eb5b5cSMostafa Saleh 4659122bea9SJia He /* Returns < 0 in case of invalid STE, 0 otherwise */ 4669bde7f06SEric Auger static int decode_ste(SMMUv3State *s, SMMUTransCfg *cfg, 4679bde7f06SEric Auger STE *ste, SMMUEventInfo *event) 4689bde7f06SEric Auger { 4699bde7f06SEric Auger uint32_t config; 47021eb5b5cSMostafa Saleh int ret; 4719bde7f06SEric Auger 4729bde7f06SEric Auger if (!STE_VALID(ste)) { 4733499ec08SEric Auger if (!event->inval_ste_allowed) { 47451b6d368SEric Auger qemu_log_mask(LOG_GUEST_ERROR, "invalid STE\n"); 4753499ec08SEric Auger } 4769bde7f06SEric Auger goto bad_ste; 4779bde7f06SEric Auger } 4789bde7f06SEric Auger 4799bde7f06SEric Auger config = STE_CONFIG(ste); 4809bde7f06SEric Auger 4819bde7f06SEric Auger if (STE_CFG_ABORT(config)) { 4829122bea9SJia He cfg->aborted = true; 4839122bea9SJia He return 0; 4849bde7f06SEric Auger } 4859bde7f06SEric Auger 4869bde7f06SEric Auger if (STE_CFG_BYPASS(config)) { 4879bde7f06SEric Auger cfg->bypassed = true; 4889122bea9SJia He return 0; 4899bde7f06SEric Auger } 4909bde7f06SEric Auger 49121eb5b5cSMostafa Saleh /* 49221eb5b5cSMostafa Saleh * If a stage is enabled in SW while not advertised, throw bad ste 49321eb5b5cSMostafa Saleh * according to user manual(IHI0070E) "5.2 Stream Table Entry". 49421eb5b5cSMostafa Saleh */ 49521eb5b5cSMostafa Saleh if (!STAGE1_SUPPORTED(s) && STE_CFG_S1_ENABLED(config)) { 49621eb5b5cSMostafa Saleh qemu_log_mask(LOG_GUEST_ERROR, "SMMUv3 S1 used but not supported.\n"); 4979bde7f06SEric Auger goto bad_ste; 4989bde7f06SEric Auger } 49921eb5b5cSMostafa Saleh if (!STAGE2_SUPPORTED(s) && STE_CFG_S2_ENABLED(config)) { 50021eb5b5cSMostafa Saleh qemu_log_mask(LOG_GUEST_ERROR, "SMMUv3 S2 used but not supported.\n"); 50121eb5b5cSMostafa Saleh goto bad_ste; 50221eb5b5cSMostafa Saleh } 50321eb5b5cSMostafa Saleh 50421eb5b5cSMostafa Saleh if (STAGE2_SUPPORTED(s)) { 50521eb5b5cSMostafa Saleh /* VMID is considered even if s2 is disabled. */ 50621eb5b5cSMostafa Saleh cfg->s2cfg.vmid = STE_S2VMID(ste); 50721eb5b5cSMostafa Saleh } else { 50821eb5b5cSMostafa Saleh /* Default to -1 */ 50921eb5b5cSMostafa Saleh cfg->s2cfg.vmid = -1; 51021eb5b5cSMostafa Saleh } 51121eb5b5cSMostafa Saleh 51221eb5b5cSMostafa Saleh if (STE_CFG_S2_ENABLED(config)) { 51321eb5b5cSMostafa Saleh /* 51421eb5b5cSMostafa Saleh * Stage-1 OAS defaults to OAS even if not enabled as it would be used 51521eb5b5cSMostafa Saleh * in input address check for stage-2. 51621eb5b5cSMostafa Saleh */ 51721eb5b5cSMostafa Saleh cfg->oas = oas2bits(SMMU_IDR5_OAS); 51821eb5b5cSMostafa Saleh ret = decode_ste_s2_cfg(cfg, ste); 51921eb5b5cSMostafa Saleh if (ret) { 52021eb5b5cSMostafa Saleh goto bad_ste; 52121eb5b5cSMostafa Saleh } 52221eb5b5cSMostafa Saleh } 5239bde7f06SEric Auger 5249bde7f06SEric Auger if (STE_S1CDMAX(ste) != 0) { 5259bde7f06SEric Auger qemu_log_mask(LOG_UNIMP, 5269bde7f06SEric Auger "SMMUv3 does not support multiple context descriptors yet\n"); 5279bde7f06SEric Auger goto bad_ste; 5289bde7f06SEric Auger } 5299bde7f06SEric Auger 5309bde7f06SEric Auger if (STE_S1STALLD(ste)) { 5319bde7f06SEric Auger qemu_log_mask(LOG_UNIMP, 5329bde7f06SEric Auger "SMMUv3 S1 stalling fault model not allowed yet\n"); 5339bde7f06SEric Auger goto bad_ste; 5349bde7f06SEric Auger } 5359bde7f06SEric Auger return 0; 5369bde7f06SEric Auger 5379bde7f06SEric Auger bad_ste: 5389bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_STE; 5399bde7f06SEric Auger return -EINVAL; 5409bde7f06SEric Auger } 5419bde7f06SEric Auger 5429bde7f06SEric Auger /** 5439bde7f06SEric Auger * smmu_find_ste - Return the stream table entry associated 5449bde7f06SEric Auger * to the sid 5459bde7f06SEric Auger * 5469bde7f06SEric Auger * @s: smmuv3 handle 5479bde7f06SEric Auger * @sid: stream ID 5489bde7f06SEric Auger * @ste: returned stream table entry 5499bde7f06SEric Auger * @event: handle to an event info 5509bde7f06SEric Auger * 5519bde7f06SEric Auger * Supports linear and 2-level stream table 5529bde7f06SEric Auger * Return 0 on success, -EINVAL otherwise 5539bde7f06SEric Auger */ 5549bde7f06SEric Auger static int smmu_find_ste(SMMUv3State *s, uint32_t sid, STE *ste, 5559bde7f06SEric Auger SMMUEventInfo *event) 5569bde7f06SEric Auger { 55741678c33SSimon Veith dma_addr_t addr, strtab_base; 55805ff2fb8SSimon Veith uint32_t log2size; 55941678c33SSimon Veith int strtab_size_shift; 5609bde7f06SEric Auger int ret; 5619bde7f06SEric Auger 5629bde7f06SEric Auger trace_smmuv3_find_ste(sid, s->features, s->sid_split); 56305ff2fb8SSimon Veith log2size = FIELD_EX32(s->strtab_base_cfg, STRTAB_BASE_CFG, LOG2SIZE); 56405ff2fb8SSimon Veith /* 56505ff2fb8SSimon Veith * Check SID range against both guest-configured and implementation limits 56605ff2fb8SSimon Veith */ 56705ff2fb8SSimon Veith if (sid >= (1 << MIN(log2size, SMMU_IDR1_SIDSIZE))) { 5689bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_STREAMID; 5699bde7f06SEric Auger return -EINVAL; 5709bde7f06SEric Auger } 5719bde7f06SEric Auger if (s->features & SMMU_FEATURE_2LVL_STE) { 5729bde7f06SEric Auger int l1_ste_offset, l2_ste_offset, max_l2_ste, span; 57341678c33SSimon Veith dma_addr_t l1ptr, l2ptr; 5749bde7f06SEric Auger STEDesc l1std; 5759bde7f06SEric Auger 57641678c33SSimon Veith /* 57741678c33SSimon Veith * Align strtab base address to table size. For this purpose, assume it 57841678c33SSimon Veith * is not bounded by SMMU_IDR1_SIDSIZE. 57941678c33SSimon Veith */ 58041678c33SSimon Veith strtab_size_shift = MAX(5, (int)log2size - s->sid_split - 1 + 3); 58141678c33SSimon Veith strtab_base = s->strtab_base & SMMU_BASE_ADDR_MASK & 58241678c33SSimon Veith ~MAKE_64BIT_MASK(0, strtab_size_shift); 5839bde7f06SEric Auger l1_ste_offset = sid >> s->sid_split; 5849bde7f06SEric Auger l2_ste_offset = sid & ((1 << s->sid_split) - 1); 5859bde7f06SEric Auger l1ptr = (dma_addr_t)(strtab_base + l1_ste_offset * sizeof(l1std)); 5869bde7f06SEric Auger /* TODO: guarantee 64-bit single-copy atomicity */ 58718610bfdSPhilippe Mathieu-Daudé ret = dma_memory_read(&address_space_memory, l1ptr, &l1std, 588ba06fe8aSPhilippe Mathieu-Daudé sizeof(l1std), MEMTXATTRS_UNSPECIFIED); 5899bde7f06SEric Auger if (ret != MEMTX_OK) { 5909bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 5919bde7f06SEric Auger "Could not read L1PTR at 0X%"PRIx64"\n", l1ptr); 5929bde7f06SEric Auger event->type = SMMU_EVT_F_STE_FETCH; 5939bde7f06SEric Auger event->u.f_ste_fetch.addr = l1ptr; 5949bde7f06SEric Auger return -EINVAL; 5959bde7f06SEric Auger } 5969bde7f06SEric Auger 5979bde7f06SEric Auger span = L1STD_SPAN(&l1std); 5989bde7f06SEric Auger 5999bde7f06SEric Auger if (!span) { 6009bde7f06SEric Auger /* l2ptr is not valid */ 6013499ec08SEric Auger if (!event->inval_ste_allowed) { 6029bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 6039bde7f06SEric Auger "invalid sid=%d (L1STD span=0)\n", sid); 6043499ec08SEric Auger } 6059bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_STREAMID; 6069bde7f06SEric Auger return -EINVAL; 6079bde7f06SEric Auger } 6089bde7f06SEric Auger max_l2_ste = (1 << span) - 1; 6099bde7f06SEric Auger l2ptr = l1std_l2ptr(&l1std); 6109bde7f06SEric Auger trace_smmuv3_find_ste_2lvl(s->strtab_base, l1ptr, l1_ste_offset, 6119bde7f06SEric Auger l2ptr, l2_ste_offset, max_l2_ste); 6129bde7f06SEric Auger if (l2_ste_offset > max_l2_ste) { 6139bde7f06SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 6149bde7f06SEric Auger "l2_ste_offset=%d > max_l2_ste=%d\n", 6159bde7f06SEric Auger l2_ste_offset, max_l2_ste); 6169bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_STE; 6179bde7f06SEric Auger return -EINVAL; 6189bde7f06SEric Auger } 6199bde7f06SEric Auger addr = l2ptr + l2_ste_offset * sizeof(*ste); 6209bde7f06SEric Auger } else { 62141678c33SSimon Veith strtab_size_shift = log2size + 5; 62241678c33SSimon Veith strtab_base = s->strtab_base & SMMU_BASE_ADDR_MASK & 62341678c33SSimon Veith ~MAKE_64BIT_MASK(0, strtab_size_shift); 62441678c33SSimon Veith addr = strtab_base + sid * sizeof(*ste); 6259bde7f06SEric Auger } 6269bde7f06SEric Auger 6279bde7f06SEric Auger if (smmu_get_ste(s, addr, ste, event)) { 6289bde7f06SEric Auger return -EINVAL; 6299bde7f06SEric Auger } 6309bde7f06SEric Auger 6319bde7f06SEric Auger return 0; 6329bde7f06SEric Auger } 6339bde7f06SEric Auger 6349bde7f06SEric Auger static int decode_cd(SMMUTransCfg *cfg, CD *cd, SMMUEventInfo *event) 6359bde7f06SEric Auger { 6369bde7f06SEric Auger int ret = -EINVAL; 6379bde7f06SEric Auger int i; 6389bde7f06SEric Auger 6399bde7f06SEric Auger if (!CD_VALID(cd) || !CD_AARCH64(cd)) { 6409bde7f06SEric Auger goto bad_cd; 6419bde7f06SEric Auger } 6429bde7f06SEric Auger if (!CD_A(cd)) { 6439bde7f06SEric Auger goto bad_cd; /* SMMU_IDR0.TERM_MODEL == 1 */ 6449bde7f06SEric Auger } 6459bde7f06SEric Auger if (CD_S(cd)) { 6469bde7f06SEric Auger goto bad_cd; /* !STE_SECURE && SMMU_IDR0.STALL_MODEL == 1 */ 6479bde7f06SEric Auger } 6489bde7f06SEric Auger if (CD_HA(cd) || CD_HD(cd)) { 6499bde7f06SEric Auger goto bad_cd; /* HTTU = 0 */ 6509bde7f06SEric Auger } 6519bde7f06SEric Auger 6529bde7f06SEric Auger /* we support only those at the moment */ 6539bde7f06SEric Auger cfg->aa64 = true; 6549bde7f06SEric Auger cfg->stage = 1; 6559bde7f06SEric Auger 6569bde7f06SEric Auger cfg->oas = oas2bits(CD_IPS(cd)); 6579bde7f06SEric Auger cfg->oas = MIN(oas2bits(SMMU_IDR5_OAS), cfg->oas); 6589bde7f06SEric Auger cfg->tbi = CD_TBI(cd); 6599bde7f06SEric Auger cfg->asid = CD_ASID(cd); 6609bde7f06SEric Auger 6619bde7f06SEric Auger trace_smmuv3_decode_cd(cfg->oas); 6629bde7f06SEric Auger 6639bde7f06SEric Auger /* decode data dependent on TT */ 6649bde7f06SEric Auger for (i = 0; i <= 1; i++) { 6659bde7f06SEric Auger int tg, tsz; 6669bde7f06SEric Auger SMMUTransTableInfo *tt = &cfg->tt[i]; 6679bde7f06SEric Auger 6689bde7f06SEric Auger cfg->tt[i].disabled = CD_EPD(cd, i); 6699bde7f06SEric Auger if (cfg->tt[i].disabled) { 6709bde7f06SEric Auger continue; 6719bde7f06SEric Auger } 6729bde7f06SEric Auger 6739bde7f06SEric Auger tsz = CD_TSZ(cd, i); 6749bde7f06SEric Auger if (tsz < 16 || tsz > 39) { 6759bde7f06SEric Auger goto bad_cd; 6769bde7f06SEric Auger } 6779bde7f06SEric Auger 6789bde7f06SEric Auger tg = CD_TG(cd, i); 6799bde7f06SEric Auger tt->granule_sz = tg2granule(tg, i); 680bf559ee4SKunkun Jiang if ((tt->granule_sz != 12 && tt->granule_sz != 14 && 681bf559ee4SKunkun Jiang tt->granule_sz != 16) || CD_ENDI(cd)) { 6829bde7f06SEric Auger goto bad_cd; 6839bde7f06SEric Auger } 6849bde7f06SEric Auger 6859bde7f06SEric Auger tt->tsz = tsz; 6869bde7f06SEric Auger tt->ttb = CD_TTB(cd, i); 6879bde7f06SEric Auger if (tt->ttb & ~(MAKE_64BIT_MASK(0, cfg->oas))) { 6889bde7f06SEric Auger goto bad_cd; 6899bde7f06SEric Auger } 690e7c3b9d9SEric Auger tt->had = CD_HAD(cd, i); 691e7c3b9d9SEric Auger trace_smmuv3_decode_cd_tt(i, tt->tsz, tt->ttb, tt->granule_sz, tt->had); 6929bde7f06SEric Auger } 6939bde7f06SEric Auger 694ced71694SJean-Philippe Brucker cfg->record_faults = CD_R(cd); 6959bde7f06SEric Auger 6969bde7f06SEric Auger return 0; 6979bde7f06SEric Auger 6989bde7f06SEric Auger bad_cd: 6999bde7f06SEric Auger event->type = SMMU_EVT_C_BAD_CD; 7009bde7f06SEric Auger return ret; 7019bde7f06SEric Auger } 7029bde7f06SEric Auger 7039bde7f06SEric Auger /** 7049bde7f06SEric Auger * smmuv3_decode_config - Prepare the translation configuration 7059bde7f06SEric Auger * for the @mr iommu region 7069bde7f06SEric Auger * @mr: iommu memory region the translation config must be prepared for 7079bde7f06SEric Auger * @cfg: output translation configuration which is populated through 7089bde7f06SEric Auger * the different configuration decoding steps 7099bde7f06SEric Auger * @event: must be zero'ed by the caller 7109bde7f06SEric Auger * 7119122bea9SJia He * return < 0 in case of config decoding error (@event is filled 7129bde7f06SEric Auger * accordingly). Return 0 otherwise. 7139bde7f06SEric Auger */ 7149bde7f06SEric Auger static int smmuv3_decode_config(IOMMUMemoryRegion *mr, SMMUTransCfg *cfg, 7159bde7f06SEric Auger SMMUEventInfo *event) 7169bde7f06SEric Auger { 7179bde7f06SEric Auger SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu); 7189bde7f06SEric Auger uint32_t sid = smmu_get_sid(sdev); 7199bde7f06SEric Auger SMMUv3State *s = sdev->smmu; 7209122bea9SJia He int ret; 7219bde7f06SEric Auger STE ste; 7229bde7f06SEric Auger CD cd; 7239bde7f06SEric Auger 724cd617556SMostafa Saleh /* ASID defaults to -1 (if s1 is not supported). */ 725cd617556SMostafa Saleh cfg->asid = -1; 726cd617556SMostafa Saleh 7279122bea9SJia He ret = smmu_find_ste(s, sid, &ste, event); 7289122bea9SJia He if (ret) { 7299bde7f06SEric Auger return ret; 7309bde7f06SEric Auger } 7319bde7f06SEric Auger 7329122bea9SJia He ret = decode_ste(s, cfg, &ste, event); 7339122bea9SJia He if (ret) { 7349bde7f06SEric Auger return ret; 7359bde7f06SEric Auger } 7369bde7f06SEric Auger 7379122bea9SJia He if (cfg->aborted || cfg->bypassed) { 7389122bea9SJia He return 0; 7399122bea9SJia He } 7409122bea9SJia He 7419122bea9SJia He ret = smmu_get_cd(s, &ste, 0 /* ssid */, &cd, event); 7429122bea9SJia He if (ret) { 7439bde7f06SEric Auger return ret; 7449bde7f06SEric Auger } 7459bde7f06SEric Auger 7469bde7f06SEric Auger return decode_cd(cfg, &cd, event); 7479bde7f06SEric Auger } 7489bde7f06SEric Auger 74932cfd7f3SEric Auger /** 75032cfd7f3SEric Auger * smmuv3_get_config - Look up for a cached copy of configuration data for 75132cfd7f3SEric Auger * @sdev and on cache miss performs a configuration structure decoding from 75232cfd7f3SEric Auger * guest RAM. 75332cfd7f3SEric Auger * 75432cfd7f3SEric Auger * @sdev: SMMUDevice handle 75532cfd7f3SEric Auger * @event: output event info 75632cfd7f3SEric Auger * 75732cfd7f3SEric Auger * The configuration cache contains data resulting from both STE and CD 75832cfd7f3SEric Auger * decoding under the form of an SMMUTransCfg struct. The hash table is indexed 75932cfd7f3SEric Auger * by the SMMUDevice handle. 76032cfd7f3SEric Auger */ 76132cfd7f3SEric Auger static SMMUTransCfg *smmuv3_get_config(SMMUDevice *sdev, SMMUEventInfo *event) 76232cfd7f3SEric Auger { 76332cfd7f3SEric Auger SMMUv3State *s = sdev->smmu; 76432cfd7f3SEric Auger SMMUState *bc = &s->smmu_state; 76532cfd7f3SEric Auger SMMUTransCfg *cfg; 76632cfd7f3SEric Auger 76732cfd7f3SEric Auger cfg = g_hash_table_lookup(bc->configs, sdev); 76832cfd7f3SEric Auger if (cfg) { 76932cfd7f3SEric Auger sdev->cfg_cache_hits++; 77032cfd7f3SEric Auger trace_smmuv3_config_cache_hit(smmu_get_sid(sdev), 77132cfd7f3SEric Auger sdev->cfg_cache_hits, sdev->cfg_cache_misses, 77232cfd7f3SEric Auger 100 * sdev->cfg_cache_hits / 77332cfd7f3SEric Auger (sdev->cfg_cache_hits + sdev->cfg_cache_misses)); 77432cfd7f3SEric Auger } else { 77532cfd7f3SEric Auger sdev->cfg_cache_misses++; 77632cfd7f3SEric Auger trace_smmuv3_config_cache_miss(smmu_get_sid(sdev), 77732cfd7f3SEric Auger sdev->cfg_cache_hits, sdev->cfg_cache_misses, 77832cfd7f3SEric Auger 100 * sdev->cfg_cache_hits / 77932cfd7f3SEric Auger (sdev->cfg_cache_hits + sdev->cfg_cache_misses)); 78032cfd7f3SEric Auger cfg = g_new0(SMMUTransCfg, 1); 78132cfd7f3SEric Auger 78232cfd7f3SEric Auger if (!smmuv3_decode_config(&sdev->iommu, cfg, event)) { 78332cfd7f3SEric Auger g_hash_table_insert(bc->configs, sdev, cfg); 78432cfd7f3SEric Auger } else { 78532cfd7f3SEric Auger g_free(cfg); 78632cfd7f3SEric Auger cfg = NULL; 78732cfd7f3SEric Auger } 78832cfd7f3SEric Auger } 78932cfd7f3SEric Auger return cfg; 79032cfd7f3SEric Auger } 79132cfd7f3SEric Auger 79232cfd7f3SEric Auger static void smmuv3_flush_config(SMMUDevice *sdev) 79332cfd7f3SEric Auger { 79432cfd7f3SEric Auger SMMUv3State *s = sdev->smmu; 79532cfd7f3SEric Auger SMMUState *bc = &s->smmu_state; 79632cfd7f3SEric Auger 79732cfd7f3SEric Auger trace_smmuv3_config_cache_inv(smmu_get_sid(sdev)); 79832cfd7f3SEric Auger g_hash_table_remove(bc->configs, sdev); 79932cfd7f3SEric Auger } 80032cfd7f3SEric Auger 8019bde7f06SEric Auger static IOMMUTLBEntry smmuv3_translate(IOMMUMemoryRegion *mr, hwaddr addr, 8022c91bcf2SPeter Maydell IOMMUAccessFlags flag, int iommu_idx) 8039bde7f06SEric Auger { 8049bde7f06SEric Auger SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu); 8059bde7f06SEric Auger SMMUv3State *s = sdev->smmu; 8069bde7f06SEric Auger uint32_t sid = smmu_get_sid(sdev); 8073499ec08SEric Auger SMMUEventInfo event = {.type = SMMU_EVT_NONE, 8083499ec08SEric Auger .sid = sid, 8093499ec08SEric Auger .inval_ste_allowed = false}; 8109bde7f06SEric Auger SMMUPTWEventInfo ptw_info = {}; 8119122bea9SJia He SMMUTranslationStatus status; 812cc27ed81SEric Auger SMMUState *bs = ARM_SMMU(s); 813cc27ed81SEric Auger uint64_t page_mask, aligned_addr; 814a7550158SEric Auger SMMUTLBEntry *cached_entry = NULL; 815cc27ed81SEric Auger SMMUTransTableInfo *tt; 81632cfd7f3SEric Auger SMMUTransCfg *cfg = NULL; 8179bde7f06SEric Auger IOMMUTLBEntry entry = { 8189bde7f06SEric Auger .target_as = &address_space_memory, 8199bde7f06SEric Auger .iova = addr, 8209bde7f06SEric Auger .translated_addr = addr, 8219bde7f06SEric Auger .addr_mask = ~(hwaddr)0, 8229bde7f06SEric Auger .perm = IOMMU_NONE, 8239bde7f06SEric Auger }; 824cd617556SMostafa Saleh /* 825cd617556SMostafa Saleh * Combined attributes used for TLB lookup, as only one stage is supported, 826cd617556SMostafa Saleh * it will hold attributes based on the enabled stage. 827cd617556SMostafa Saleh */ 828cd617556SMostafa Saleh SMMUTransTableInfo tt_combined; 8299bde7f06SEric Auger 83032cfd7f3SEric Auger qemu_mutex_lock(&s->mutex); 83132cfd7f3SEric Auger 8329bde7f06SEric Auger if (!smmu_enabled(s)) { 833c2ecb424SMostafa Saleh if (FIELD_EX32(s->gbpa, GBPA, ABORT)) { 834c2ecb424SMostafa Saleh status = SMMU_TRANS_ABORT; 835c2ecb424SMostafa Saleh } else { 8369122bea9SJia He status = SMMU_TRANS_DISABLE; 837c2ecb424SMostafa Saleh } 8389122bea9SJia He goto epilogue; 8399bde7f06SEric Auger } 8409bde7f06SEric Auger 84132cfd7f3SEric Auger cfg = smmuv3_get_config(sdev, &event); 84232cfd7f3SEric Auger if (!cfg) { 8439122bea9SJia He status = SMMU_TRANS_ERROR; 8449122bea9SJia He goto epilogue; 8459bde7f06SEric Auger } 8469bde7f06SEric Auger 84732cfd7f3SEric Auger if (cfg->aborted) { 8489122bea9SJia He status = SMMU_TRANS_ABORT; 8499122bea9SJia He goto epilogue; 8509bde7f06SEric Auger } 8519bde7f06SEric Auger 85232cfd7f3SEric Auger if (cfg->bypassed) { 8539122bea9SJia He status = SMMU_TRANS_BYPASS; 8549122bea9SJia He goto epilogue; 8559122bea9SJia He } 8569122bea9SJia He 857cd617556SMostafa Saleh if (cfg->stage == 1) { 858cd617556SMostafa Saleh /* Select stage1 translation table. */ 859cc27ed81SEric Auger tt = select_tt(cfg, addr); 860cc27ed81SEric Auger if (!tt) { 861ced71694SJean-Philippe Brucker if (cfg->record_faults) { 862cc27ed81SEric Auger event.type = SMMU_EVT_F_TRANSLATION; 863cc27ed81SEric Auger event.u.f_translation.addr = addr; 864cc27ed81SEric Auger event.u.f_translation.rnw = flag & 0x1; 865cc27ed81SEric Auger } 866cc27ed81SEric Auger status = SMMU_TRANS_ERROR; 867cc27ed81SEric Auger goto epilogue; 868cc27ed81SEric Auger } 869cd617556SMostafa Saleh tt_combined.granule_sz = tt->granule_sz; 870cd617556SMostafa Saleh tt_combined.tsz = tt->tsz; 871cc27ed81SEric Auger 872cd617556SMostafa Saleh } else { 873cd617556SMostafa Saleh /* Stage2. */ 874cd617556SMostafa Saleh tt_combined.granule_sz = cfg->s2cfg.granule_sz; 875cd617556SMostafa Saleh tt_combined.tsz = cfg->s2cfg.tsz; 876cd617556SMostafa Saleh } 877cd617556SMostafa Saleh /* 878cd617556SMostafa Saleh * TLB lookup looks for granule and input size for a translation stage, 879cd617556SMostafa Saleh * as only one stage is supported right now, choose the right values 880cd617556SMostafa Saleh * from the configuration. 881cd617556SMostafa Saleh */ 882cd617556SMostafa Saleh page_mask = (1ULL << tt_combined.granule_sz) - 1; 883cc27ed81SEric Auger aligned_addr = addr & ~page_mask; 884cc27ed81SEric Auger 885cd617556SMostafa Saleh cached_entry = smmu_iotlb_lookup(bs, cfg, &tt_combined, aligned_addr); 886cc27ed81SEric Auger if (cached_entry) { 887a7550158SEric Auger if ((flag & IOMMU_WO) && !(cached_entry->entry.perm & IOMMU_WO)) { 888cc27ed81SEric Auger status = SMMU_TRANS_ERROR; 88921eb5b5cSMostafa Saleh /* 89021eb5b5cSMostafa Saleh * We know that the TLB only contains either stage-1 or stage-2 as 89121eb5b5cSMostafa Saleh * nesting is not supported. So it is sufficient to check the 89221eb5b5cSMostafa Saleh * translation stage to know the TLB stage for now. 89321eb5b5cSMostafa Saleh */ 89421eb5b5cSMostafa Saleh event.u.f_walk_eabt.s2 = (cfg->stage == 2); 89521eb5b5cSMostafa Saleh if (PTW_RECORD_FAULT(cfg)) { 896cc27ed81SEric Auger event.type = SMMU_EVT_F_PERMISSION; 897cc27ed81SEric Auger event.u.f_permission.addr = addr; 898cc27ed81SEric Auger event.u.f_permission.rnw = flag & 0x1; 899cc27ed81SEric Auger } 900cc27ed81SEric Auger } else { 901cc27ed81SEric Auger status = SMMU_TRANS_SUCCESS; 902cc27ed81SEric Auger } 903cc27ed81SEric Auger goto epilogue; 904cc27ed81SEric Auger } 905cc27ed81SEric Auger 906a7550158SEric Auger cached_entry = g_new0(SMMUTLBEntry, 1); 907cc27ed81SEric Auger 908cc27ed81SEric Auger if (smmu_ptw(cfg, aligned_addr, flag, cached_entry, &ptw_info)) { 909bcc919e7SMostafa Saleh /* All faults from PTW has S2 field. */ 910bcc919e7SMostafa Saleh event.u.f_walk_eabt.s2 = (ptw_info.stage == 2); 911cc27ed81SEric Auger g_free(cached_entry); 9129bde7f06SEric Auger switch (ptw_info.type) { 9139bde7f06SEric Auger case SMMU_PTW_ERR_WALK_EABT: 9149bde7f06SEric Auger event.type = SMMU_EVT_F_WALK_EABT; 9159bde7f06SEric Auger event.u.f_walk_eabt.addr = addr; 9169bde7f06SEric Auger event.u.f_walk_eabt.rnw = flag & 0x1; 9179bde7f06SEric Auger event.u.f_walk_eabt.class = 0x1; 9189bde7f06SEric Auger event.u.f_walk_eabt.addr2 = ptw_info.addr; 9199bde7f06SEric Auger break; 9209bde7f06SEric Auger case SMMU_PTW_ERR_TRANSLATION: 92121eb5b5cSMostafa Saleh if (PTW_RECORD_FAULT(cfg)) { 9229bde7f06SEric Auger event.type = SMMU_EVT_F_TRANSLATION; 9239bde7f06SEric Auger event.u.f_translation.addr = addr; 9249bde7f06SEric Auger event.u.f_translation.rnw = flag & 0x1; 9259bde7f06SEric Auger } 9269bde7f06SEric Auger break; 9279bde7f06SEric Auger case SMMU_PTW_ERR_ADDR_SIZE: 92821eb5b5cSMostafa Saleh if (PTW_RECORD_FAULT(cfg)) { 9299bde7f06SEric Auger event.type = SMMU_EVT_F_ADDR_SIZE; 9309bde7f06SEric Auger event.u.f_addr_size.addr = addr; 9319bde7f06SEric Auger event.u.f_addr_size.rnw = flag & 0x1; 9329bde7f06SEric Auger } 9339bde7f06SEric Auger break; 9349bde7f06SEric Auger case SMMU_PTW_ERR_ACCESS: 93521eb5b5cSMostafa Saleh if (PTW_RECORD_FAULT(cfg)) { 9369bde7f06SEric Auger event.type = SMMU_EVT_F_ACCESS; 9379bde7f06SEric Auger event.u.f_access.addr = addr; 9389bde7f06SEric Auger event.u.f_access.rnw = flag & 0x1; 9399bde7f06SEric Auger } 9409bde7f06SEric Auger break; 9419bde7f06SEric Auger case SMMU_PTW_ERR_PERMISSION: 94221eb5b5cSMostafa Saleh if (PTW_RECORD_FAULT(cfg)) { 9439bde7f06SEric Auger event.type = SMMU_EVT_F_PERMISSION; 9449bde7f06SEric Auger event.u.f_permission.addr = addr; 9459bde7f06SEric Auger event.u.f_permission.rnw = flag & 0x1; 9469bde7f06SEric Auger } 9479bde7f06SEric Auger break; 9489bde7f06SEric Auger default: 9499bde7f06SEric Auger g_assert_not_reached(); 9509bde7f06SEric Auger } 9519122bea9SJia He status = SMMU_TRANS_ERROR; 9529122bea9SJia He } else { 9536808bca9SEric Auger smmu_iotlb_insert(bs, cfg, cached_entry); 9549122bea9SJia He status = SMMU_TRANS_SUCCESS; 9559bde7f06SEric Auger } 9569122bea9SJia He 9579122bea9SJia He epilogue: 95832cfd7f3SEric Auger qemu_mutex_unlock(&s->mutex); 9599122bea9SJia He switch (status) { 9609122bea9SJia He case SMMU_TRANS_SUCCESS: 961c3ca7d56SXiang Chen entry.perm = cached_entry->entry.perm; 962a7550158SEric Auger entry.translated_addr = cached_entry->entry.translated_addr + 9639e54dee7SEric Auger (addr & cached_entry->entry.addr_mask); 964a7550158SEric Auger entry.addr_mask = cached_entry->entry.addr_mask; 9659122bea9SJia He trace_smmuv3_translate_success(mr->parent_obj.name, sid, addr, 9669bde7f06SEric Auger entry.translated_addr, entry.perm); 9679122bea9SJia He break; 9689122bea9SJia He case SMMU_TRANS_DISABLE: 9699122bea9SJia He entry.perm = flag; 9709122bea9SJia He entry.addr_mask = ~TARGET_PAGE_MASK; 9719122bea9SJia He trace_smmuv3_translate_disable(mr->parent_obj.name, sid, addr, 9729122bea9SJia He entry.perm); 9739122bea9SJia He break; 9749122bea9SJia He case SMMU_TRANS_BYPASS: 9759122bea9SJia He entry.perm = flag; 9769122bea9SJia He entry.addr_mask = ~TARGET_PAGE_MASK; 9779122bea9SJia He trace_smmuv3_translate_bypass(mr->parent_obj.name, sid, addr, 9789122bea9SJia He entry.perm); 9799122bea9SJia He break; 9809122bea9SJia He case SMMU_TRANS_ABORT: 9819122bea9SJia He /* no event is recorded on abort */ 9829122bea9SJia He trace_smmuv3_translate_abort(mr->parent_obj.name, sid, addr, 9839122bea9SJia He entry.perm); 9849122bea9SJia He break; 9859122bea9SJia He case SMMU_TRANS_ERROR: 9869122bea9SJia He qemu_log_mask(LOG_GUEST_ERROR, 9879122bea9SJia He "%s translation failed for iova=0x%"PRIx64" (%s)\n", 9889122bea9SJia He mr->parent_obj.name, addr, smmu_event_string(event.type)); 9899122bea9SJia He smmuv3_record_event(s, &event); 9909122bea9SJia He break; 9919bde7f06SEric Auger } 9929bde7f06SEric Auger 9939bde7f06SEric Auger return entry; 9949bde7f06SEric Auger } 9959bde7f06SEric Auger 996832e4222SEric Auger /** 997832e4222SEric Auger * smmuv3_notify_iova - call the notifier @n for a given 998832e4222SEric Auger * @asid and @iova tuple. 999832e4222SEric Auger * 1000832e4222SEric Auger * @mr: IOMMU mr region handle 1001832e4222SEric Auger * @n: notifier to be called 1002832e4222SEric Auger * @asid: address space ID or negative value if we don't care 1003832e4222SEric Auger * @iova: iova 1004d5291561SEric Auger * @tg: translation granule (if communicated through range invalidation) 1005d5291561SEric Auger * @num_pages: number of @granule sized pages (if tg != 0), otherwise 1 1006832e4222SEric Auger */ 1007832e4222SEric Auger static void smmuv3_notify_iova(IOMMUMemoryRegion *mr, 1008832e4222SEric Auger IOMMUNotifier *n, 1009d5291561SEric Auger int asid, dma_addr_t iova, 1010d5291561SEric Auger uint8_t tg, uint64_t num_pages) 1011832e4222SEric Auger { 1012832e4222SEric Auger SMMUDevice *sdev = container_of(mr, SMMUDevice, iommu); 10135039caf3SEugenio Pérez IOMMUTLBEvent event; 1014dcda883cSZenghui Yu uint8_t granule; 1015832e4222SEric Auger 1016d5291561SEric Auger if (!tg) { 1017d5291561SEric Auger SMMUEventInfo event = {.inval_ste_allowed = true}; 1018d5291561SEric Auger SMMUTransCfg *cfg = smmuv3_get_config(sdev, &event); 1019d5291561SEric Auger SMMUTransTableInfo *tt; 1020d5291561SEric Auger 1021832e4222SEric Auger if (!cfg) { 1022832e4222SEric Auger return; 1023832e4222SEric Auger } 1024832e4222SEric Auger 1025832e4222SEric Auger if (asid >= 0 && cfg->asid != asid) { 1026832e4222SEric Auger return; 1027832e4222SEric Auger } 1028832e4222SEric Auger 1029832e4222SEric Auger tt = select_tt(cfg, iova); 1030832e4222SEric Auger if (!tt) { 1031832e4222SEric Auger return; 1032832e4222SEric Auger } 1033d5291561SEric Auger granule = tt->granule_sz; 1034dcda883cSZenghui Yu } else { 1035dcda883cSZenghui Yu granule = tg * 2 + 10; 1036d5291561SEric Auger } 1037832e4222SEric Auger 10385039caf3SEugenio Pérez event.type = IOMMU_NOTIFIER_UNMAP; 10395039caf3SEugenio Pérez event.entry.target_as = &address_space_memory; 10405039caf3SEugenio Pérez event.entry.iova = iova; 10415039caf3SEugenio Pérez event.entry.addr_mask = num_pages * (1 << granule) - 1; 10425039caf3SEugenio Pérez event.entry.perm = IOMMU_NONE; 1043832e4222SEric Auger 10445039caf3SEugenio Pérez memory_region_notify_iommu_one(n, &event); 1045832e4222SEric Auger } 1046832e4222SEric Auger 1047d5291561SEric Auger /* invalidate an asid/iova range tuple in all mr's */ 1048d5291561SEric Auger static void smmuv3_inv_notifiers_iova(SMMUState *s, int asid, dma_addr_t iova, 1049d5291561SEric Auger uint8_t tg, uint64_t num_pages) 1050832e4222SEric Auger { 1051c6370441SEric Auger SMMUDevice *sdev; 1052832e4222SEric Auger 1053c6370441SEric Auger QLIST_FOREACH(sdev, &s->devices_with_notifiers, next) { 1054c6370441SEric Auger IOMMUMemoryRegion *mr = &sdev->iommu; 1055832e4222SEric Auger IOMMUNotifier *n; 1056832e4222SEric Auger 1057d5291561SEric Auger trace_smmuv3_inv_notifiers_iova(mr->parent_obj.name, asid, iova, 1058d5291561SEric Auger tg, num_pages); 1059832e4222SEric Auger 1060832e4222SEric Auger IOMMU_NOTIFIER_FOREACH(n, mr) { 1061d5291561SEric Auger smmuv3_notify_iova(mr, n, asid, iova, tg, num_pages); 1062832e4222SEric Auger } 1063832e4222SEric Auger } 1064832e4222SEric Auger } 1065832e4222SEric Auger 1066c0f9ef70SEric Auger static void smmuv3_s1_range_inval(SMMUState *s, Cmd *cmd) 1067c0f9ef70SEric Auger { 1068219729cfSEric Auger dma_addr_t end, addr = CMD_ADDR(cmd); 1069c0f9ef70SEric Auger uint8_t type = CMD_TYPE(cmd); 1070*2eaeb7d5SMostafa Saleh int vmid = -1; 1071219729cfSEric Auger uint8_t scale = CMD_SCALE(cmd); 1072219729cfSEric Auger uint8_t num = CMD_NUM(cmd); 1073219729cfSEric Auger uint8_t ttl = CMD_TTL(cmd); 1074c0f9ef70SEric Auger bool leaf = CMD_LEAF(cmd); 1075d5291561SEric Auger uint8_t tg = CMD_TG(cmd); 1076219729cfSEric Auger uint64_t num_pages; 1077219729cfSEric Auger uint8_t granule; 1078c0f9ef70SEric Auger int asid = -1; 1079*2eaeb7d5SMostafa Saleh SMMUv3State *smmuv3 = ARM_SMMUV3(s); 1080*2eaeb7d5SMostafa Saleh 1081*2eaeb7d5SMostafa Saleh /* Only consider VMID if stage-2 is supported. */ 1082*2eaeb7d5SMostafa Saleh if (STAGE2_SUPPORTED(smmuv3)) { 1083*2eaeb7d5SMostafa Saleh vmid = CMD_VMID(cmd); 1084*2eaeb7d5SMostafa Saleh } 1085c0f9ef70SEric Auger 1086c0f9ef70SEric Auger if (type == SMMU_CMD_TLBI_NH_VA) { 1087c0f9ef70SEric Auger asid = CMD_ASID(cmd); 1088c0f9ef70SEric Auger } 10896d9cd115SEric Auger 1090219729cfSEric Auger if (!tg) { 1091219729cfSEric Auger trace_smmuv3_s1_range_inval(vmid, asid, addr, tg, 1, ttl, leaf); 1092219729cfSEric Auger smmuv3_inv_notifiers_iova(s, asid, addr, tg, 1); 1093*2eaeb7d5SMostafa Saleh smmu_iotlb_inv_iova(s, asid, vmid, addr, tg, 1, ttl); 1094219729cfSEric Auger return; 1095219729cfSEric Auger } 1096219729cfSEric Auger 1097219729cfSEric Auger /* RIL in use */ 1098219729cfSEric Auger 1099219729cfSEric Auger num_pages = (num + 1) * BIT_ULL(scale); 1100219729cfSEric Auger granule = tg * 2 + 10; 1101219729cfSEric Auger 11026d9cd115SEric Auger /* Split invalidations into ^2 range invalidations */ 1103219729cfSEric Auger end = addr + (num_pages << granule) - 1; 11046d9cd115SEric Auger 1105219729cfSEric Auger while (addr != end + 1) { 1106219729cfSEric Auger uint64_t mask = dma_aligned_pow2_mask(addr, end, 64); 11076d9cd115SEric Auger 1108219729cfSEric Auger num_pages = (mask + 1) >> granule; 1109219729cfSEric Auger trace_smmuv3_s1_range_inval(vmid, asid, addr, tg, num_pages, ttl, leaf); 1110219729cfSEric Auger smmuv3_inv_notifiers_iova(s, asid, addr, tg, num_pages); 1111*2eaeb7d5SMostafa Saleh smmu_iotlb_inv_iova(s, asid, vmid, addr, tg, num_pages, ttl); 1112219729cfSEric Auger addr += mask + 1; 11136d9cd115SEric Auger } 1114c0f9ef70SEric Auger } 1115c0f9ef70SEric Auger 11161194140bSEric Auger static gboolean 11171194140bSEric Auger smmuv3_invalidate_ste(gpointer key, gpointer value, gpointer user_data) 11181194140bSEric Auger { 11191194140bSEric Auger SMMUDevice *sdev = (SMMUDevice *)key; 11201194140bSEric Auger uint32_t sid = smmu_get_sid(sdev); 11211194140bSEric Auger SMMUSIDRange *sid_range = (SMMUSIDRange *)user_data; 11221194140bSEric Auger 11231194140bSEric Auger if (sid < sid_range->start || sid > sid_range->end) { 11241194140bSEric Auger return false; 11251194140bSEric Auger } 11261194140bSEric Auger trace_smmuv3_config_cache_inv(sid); 11271194140bSEric Auger return true; 11281194140bSEric Auger } 11291194140bSEric Auger 1130fae4be38SEric Auger static int smmuv3_cmdq_consume(SMMUv3State *s) 1131dadd1a08SEric Auger { 113232cfd7f3SEric Auger SMMUState *bs = ARM_SMMU(s); 1133dadd1a08SEric Auger SMMUCmdError cmd_error = SMMU_CERROR_NONE; 1134dadd1a08SEric Auger SMMUQueue *q = &s->cmdq; 1135dadd1a08SEric Auger SMMUCommandType type = 0; 1136dadd1a08SEric Auger 1137dadd1a08SEric Auger if (!smmuv3_cmdq_enabled(s)) { 1138dadd1a08SEric Auger return 0; 1139dadd1a08SEric Auger } 1140dadd1a08SEric Auger /* 1141dadd1a08SEric Auger * some commands depend on register values, typically CR0. In case those 1142dadd1a08SEric Auger * register values change while handling the command, spec says it 1143dadd1a08SEric Auger * is UNPREDICTABLE whether the command is interpreted under the new 1144dadd1a08SEric Auger * or old value. 1145dadd1a08SEric Auger */ 1146dadd1a08SEric Auger 1147dadd1a08SEric Auger while (!smmuv3_q_empty(q)) { 1148dadd1a08SEric Auger uint32_t pending = s->gerror ^ s->gerrorn; 1149dadd1a08SEric Auger Cmd cmd; 1150dadd1a08SEric Auger 1151dadd1a08SEric Auger trace_smmuv3_cmdq_consume(Q_PROD(q), Q_CONS(q), 1152dadd1a08SEric Auger Q_PROD_WRAP(q), Q_CONS_WRAP(q)); 1153dadd1a08SEric Auger 1154dadd1a08SEric Auger if (FIELD_EX32(pending, GERROR, CMDQ_ERR)) { 1155dadd1a08SEric Auger break; 1156dadd1a08SEric Auger } 1157dadd1a08SEric Auger 1158dadd1a08SEric Auger if (queue_read(q, &cmd) != MEMTX_OK) { 1159dadd1a08SEric Auger cmd_error = SMMU_CERROR_ABT; 1160dadd1a08SEric Auger break; 1161dadd1a08SEric Auger } 1162dadd1a08SEric Auger 1163dadd1a08SEric Auger type = CMD_TYPE(&cmd); 1164dadd1a08SEric Auger 1165dadd1a08SEric Auger trace_smmuv3_cmdq_opcode(smmu_cmd_string(type)); 1166dadd1a08SEric Auger 116732cfd7f3SEric Auger qemu_mutex_lock(&s->mutex); 1168dadd1a08SEric Auger switch (type) { 1169dadd1a08SEric Auger case SMMU_CMD_SYNC: 1170dadd1a08SEric Auger if (CMD_SYNC_CS(&cmd) & CMD_SYNC_SIG_IRQ) { 1171dadd1a08SEric Auger smmuv3_trigger_irq(s, SMMU_IRQ_CMD_SYNC, 0); 1172dadd1a08SEric Auger } 1173dadd1a08SEric Auger break; 1174dadd1a08SEric Auger case SMMU_CMD_PREFETCH_CONFIG: 1175dadd1a08SEric Auger case SMMU_CMD_PREFETCH_ADDR: 117632cfd7f3SEric Auger break; 1177dadd1a08SEric Auger case SMMU_CMD_CFGI_STE: 117832cfd7f3SEric Auger { 117932cfd7f3SEric Auger uint32_t sid = CMD_SID(&cmd); 118032cfd7f3SEric Auger IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, sid); 118132cfd7f3SEric Auger SMMUDevice *sdev; 118232cfd7f3SEric Auger 118332cfd7f3SEric Auger if (CMD_SSEC(&cmd)) { 118432cfd7f3SEric Auger cmd_error = SMMU_CERROR_ILL; 118532cfd7f3SEric Auger break; 118632cfd7f3SEric Auger } 118732cfd7f3SEric Auger 118832cfd7f3SEric Auger if (!mr) { 118932cfd7f3SEric Auger break; 119032cfd7f3SEric Auger } 119132cfd7f3SEric Auger 119232cfd7f3SEric Auger trace_smmuv3_cmdq_cfgi_ste(sid); 119332cfd7f3SEric Auger sdev = container_of(mr, SMMUDevice, iommu); 119432cfd7f3SEric Auger smmuv3_flush_config(sdev); 119532cfd7f3SEric Auger 119632cfd7f3SEric Auger break; 119732cfd7f3SEric Auger } 1198dadd1a08SEric Auger case SMMU_CMD_CFGI_STE_RANGE: /* same as SMMU_CMD_CFGI_ALL */ 119932cfd7f3SEric Auger { 1200017a913aSZenghui Yu uint32_t sid = CMD_SID(&cmd), mask; 120132cfd7f3SEric Auger uint8_t range = CMD_STE_RANGE(&cmd); 1202017a913aSZenghui Yu SMMUSIDRange sid_range; 120332cfd7f3SEric Auger 120432cfd7f3SEric Auger if (CMD_SSEC(&cmd)) { 120532cfd7f3SEric Auger cmd_error = SMMU_CERROR_ILL; 120632cfd7f3SEric Auger break; 120732cfd7f3SEric Auger } 1208017a913aSZenghui Yu 1209017a913aSZenghui Yu mask = (1ULL << (range + 1)) - 1; 1210017a913aSZenghui Yu sid_range.start = sid & ~mask; 1211017a913aSZenghui Yu sid_range.end = sid_range.start + mask; 1212017a913aSZenghui Yu 1213017a913aSZenghui Yu trace_smmuv3_cmdq_cfgi_ste_range(sid_range.start, sid_range.end); 12141194140bSEric Auger g_hash_table_foreach_remove(bs->configs, smmuv3_invalidate_ste, 12151194140bSEric Auger &sid_range); 121632cfd7f3SEric Auger break; 121732cfd7f3SEric Auger } 1218dadd1a08SEric Auger case SMMU_CMD_CFGI_CD: 1219dadd1a08SEric Auger case SMMU_CMD_CFGI_CD_ALL: 122032cfd7f3SEric Auger { 122132cfd7f3SEric Auger uint32_t sid = CMD_SID(&cmd); 122232cfd7f3SEric Auger IOMMUMemoryRegion *mr = smmu_iommu_mr(bs, sid); 122332cfd7f3SEric Auger SMMUDevice *sdev; 122432cfd7f3SEric Auger 122532cfd7f3SEric Auger if (CMD_SSEC(&cmd)) { 122632cfd7f3SEric Auger cmd_error = SMMU_CERROR_ILL; 122732cfd7f3SEric Auger break; 122832cfd7f3SEric Auger } 122932cfd7f3SEric Auger 123032cfd7f3SEric Auger if (!mr) { 123132cfd7f3SEric Auger break; 123232cfd7f3SEric Auger } 123332cfd7f3SEric Auger 123432cfd7f3SEric Auger trace_smmuv3_cmdq_cfgi_cd(sid); 123532cfd7f3SEric Auger sdev = container_of(mr, SMMUDevice, iommu); 123632cfd7f3SEric Auger smmuv3_flush_config(sdev); 123732cfd7f3SEric Auger break; 123832cfd7f3SEric Auger } 1239dadd1a08SEric Auger case SMMU_CMD_TLBI_NH_ASID: 1240cc27ed81SEric Auger { 1241cc27ed81SEric Auger uint16_t asid = CMD_ASID(&cmd); 1242cc27ed81SEric Auger 1243cc27ed81SEric Auger trace_smmuv3_cmdq_tlbi_nh_asid(asid); 1244832e4222SEric Auger smmu_inv_notifiers_all(&s->smmu_state); 1245cc27ed81SEric Auger smmu_iotlb_inv_asid(bs, asid); 1246cc27ed81SEric Auger break; 1247cc27ed81SEric Auger } 1248cc27ed81SEric Auger case SMMU_CMD_TLBI_NH_ALL: 1249cc27ed81SEric Auger case SMMU_CMD_TLBI_NSNH_ALL: 1250cc27ed81SEric Auger trace_smmuv3_cmdq_tlbi_nh(); 1251832e4222SEric Auger smmu_inv_notifiers_all(&s->smmu_state); 1252cc27ed81SEric Auger smmu_iotlb_inv_all(bs); 1253cc27ed81SEric Auger break; 1254dadd1a08SEric Auger case SMMU_CMD_TLBI_NH_VAA: 1255cc27ed81SEric Auger case SMMU_CMD_TLBI_NH_VA: 1256c0f9ef70SEric Auger smmuv3_s1_range_inval(bs, &cmd); 1257cc27ed81SEric Auger break; 1258dadd1a08SEric Auger case SMMU_CMD_TLBI_EL3_ALL: 1259dadd1a08SEric Auger case SMMU_CMD_TLBI_EL3_VA: 1260dadd1a08SEric Auger case SMMU_CMD_TLBI_EL2_ALL: 1261dadd1a08SEric Auger case SMMU_CMD_TLBI_EL2_ASID: 1262dadd1a08SEric Auger case SMMU_CMD_TLBI_EL2_VA: 1263dadd1a08SEric Auger case SMMU_CMD_TLBI_EL2_VAA: 1264dadd1a08SEric Auger case SMMU_CMD_TLBI_S12_VMALL: 1265dadd1a08SEric Auger case SMMU_CMD_TLBI_S2_IPA: 1266dadd1a08SEric Auger case SMMU_CMD_ATC_INV: 1267dadd1a08SEric Auger case SMMU_CMD_PRI_RESP: 1268dadd1a08SEric Auger case SMMU_CMD_RESUME: 1269dadd1a08SEric Auger case SMMU_CMD_STALL_TERM: 1270dadd1a08SEric Auger trace_smmuv3_unhandled_cmd(type); 1271dadd1a08SEric Auger break; 1272dadd1a08SEric Auger default: 1273dadd1a08SEric Auger cmd_error = SMMU_CERROR_ILL; 1274dadd1a08SEric Auger qemu_log_mask(LOG_GUEST_ERROR, 1275dadd1a08SEric Auger "Illegal command type: %d\n", CMD_TYPE(&cmd)); 1276dadd1a08SEric Auger break; 1277dadd1a08SEric Auger } 127832cfd7f3SEric Auger qemu_mutex_unlock(&s->mutex); 1279dadd1a08SEric Auger if (cmd_error) { 1280dadd1a08SEric Auger break; 1281dadd1a08SEric Auger } 1282dadd1a08SEric Auger /* 1283dadd1a08SEric Auger * We only increment the cons index after the completion of 1284dadd1a08SEric Auger * the command. We do that because the SYNC returns immediately 1285dadd1a08SEric Auger * and does not check the completion of previous commands 1286dadd1a08SEric Auger */ 1287dadd1a08SEric Auger queue_cons_incr(q); 1288dadd1a08SEric Auger } 1289dadd1a08SEric Auger 1290dadd1a08SEric Auger if (cmd_error) { 1291dadd1a08SEric Auger trace_smmuv3_cmdq_consume_error(smmu_cmd_string(type), cmd_error); 1292dadd1a08SEric Auger smmu_write_cmdq_err(s, cmd_error); 1293dadd1a08SEric Auger smmuv3_trigger_irq(s, SMMU_IRQ_GERROR, R_GERROR_CMDQ_ERR_MASK); 1294dadd1a08SEric Auger } 1295dadd1a08SEric Auger 1296dadd1a08SEric Auger trace_smmuv3_cmdq_consume_out(Q_PROD(q), Q_CONS(q), 1297dadd1a08SEric Auger Q_PROD_WRAP(q), Q_CONS_WRAP(q)); 1298dadd1a08SEric Auger 1299dadd1a08SEric Auger return 0; 1300dadd1a08SEric Auger } 1301dadd1a08SEric Auger 1302fae4be38SEric Auger static MemTxResult smmu_writell(SMMUv3State *s, hwaddr offset, 1303fae4be38SEric Auger uint64_t data, MemTxAttrs attrs) 1304fae4be38SEric Auger { 1305fae4be38SEric Auger switch (offset) { 1306fae4be38SEric Auger case A_GERROR_IRQ_CFG0: 1307fae4be38SEric Auger s->gerror_irq_cfg0 = data; 1308fae4be38SEric Auger return MEMTX_OK; 1309fae4be38SEric Auger case A_STRTAB_BASE: 1310fae4be38SEric Auger s->strtab_base = data; 1311fae4be38SEric Auger return MEMTX_OK; 1312fae4be38SEric Auger case A_CMDQ_BASE: 1313fae4be38SEric Auger s->cmdq.base = data; 1314fae4be38SEric Auger s->cmdq.log2size = extract64(s->cmdq.base, 0, 5); 1315fae4be38SEric Auger if (s->cmdq.log2size > SMMU_CMDQS) { 1316fae4be38SEric Auger s->cmdq.log2size = SMMU_CMDQS; 1317fae4be38SEric Auger } 1318fae4be38SEric Auger return MEMTX_OK; 1319fae4be38SEric Auger case A_EVENTQ_BASE: 1320fae4be38SEric Auger s->eventq.base = data; 1321fae4be38SEric Auger s->eventq.log2size = extract64(s->eventq.base, 0, 5); 1322fae4be38SEric Auger if (s->eventq.log2size > SMMU_EVENTQS) { 1323fae4be38SEric Auger s->eventq.log2size = SMMU_EVENTQS; 1324fae4be38SEric Auger } 1325fae4be38SEric Auger return MEMTX_OK; 1326fae4be38SEric Auger case A_EVENTQ_IRQ_CFG0: 1327fae4be38SEric Auger s->eventq_irq_cfg0 = data; 1328fae4be38SEric Auger return MEMTX_OK; 1329fae4be38SEric Auger default: 1330fae4be38SEric Auger qemu_log_mask(LOG_UNIMP, 1331fae4be38SEric Auger "%s Unexpected 64-bit access to 0x%"PRIx64" (WI)\n", 1332fae4be38SEric Auger __func__, offset); 1333fae4be38SEric Auger return MEMTX_OK; 1334fae4be38SEric Auger } 1335fae4be38SEric Auger } 1336fae4be38SEric Auger 1337fae4be38SEric Auger static MemTxResult smmu_writel(SMMUv3State *s, hwaddr offset, 1338fae4be38SEric Auger uint64_t data, MemTxAttrs attrs) 1339fae4be38SEric Auger { 1340fae4be38SEric Auger switch (offset) { 1341fae4be38SEric Auger case A_CR0: 1342fae4be38SEric Auger s->cr[0] = data; 1343fae4be38SEric Auger s->cr0ack = data & ~SMMU_CR0_RESERVED; 1344fae4be38SEric Auger /* in case the command queue has been enabled */ 1345fae4be38SEric Auger smmuv3_cmdq_consume(s); 1346fae4be38SEric Auger return MEMTX_OK; 1347fae4be38SEric Auger case A_CR1: 1348fae4be38SEric Auger s->cr[1] = data; 1349fae4be38SEric Auger return MEMTX_OK; 1350fae4be38SEric Auger case A_CR2: 1351fae4be38SEric Auger s->cr[2] = data; 1352fae4be38SEric Auger return MEMTX_OK; 1353fae4be38SEric Auger case A_IRQ_CTRL: 1354fae4be38SEric Auger s->irq_ctrl = data; 1355fae4be38SEric Auger return MEMTX_OK; 1356fae4be38SEric Auger case A_GERRORN: 1357fae4be38SEric Auger smmuv3_write_gerrorn(s, data); 1358fae4be38SEric Auger /* 1359fae4be38SEric Auger * By acknowledging the CMDQ_ERR, SW may notify cmds can 1360fae4be38SEric Auger * be processed again 1361fae4be38SEric Auger */ 1362fae4be38SEric Auger smmuv3_cmdq_consume(s); 1363fae4be38SEric Auger return MEMTX_OK; 1364fae4be38SEric Auger case A_GERROR_IRQ_CFG0: /* 64b */ 1365fae4be38SEric Auger s->gerror_irq_cfg0 = deposit64(s->gerror_irq_cfg0, 0, 32, data); 1366fae4be38SEric Auger return MEMTX_OK; 1367fae4be38SEric Auger case A_GERROR_IRQ_CFG0 + 4: 1368fae4be38SEric Auger s->gerror_irq_cfg0 = deposit64(s->gerror_irq_cfg0, 32, 32, data); 1369fae4be38SEric Auger return MEMTX_OK; 1370fae4be38SEric Auger case A_GERROR_IRQ_CFG1: 1371fae4be38SEric Auger s->gerror_irq_cfg1 = data; 1372fae4be38SEric Auger return MEMTX_OK; 1373fae4be38SEric Auger case A_GERROR_IRQ_CFG2: 1374fae4be38SEric Auger s->gerror_irq_cfg2 = data; 1375fae4be38SEric Auger return MEMTX_OK; 1376c2ecb424SMostafa Saleh case A_GBPA: 1377c2ecb424SMostafa Saleh /* 1378c2ecb424SMostafa Saleh * If UPDATE is not set, the write is ignored. This is the only 1379c2ecb424SMostafa Saleh * permitted behavior in SMMUv3.2 and later. 1380c2ecb424SMostafa Saleh */ 1381c2ecb424SMostafa Saleh if (data & R_GBPA_UPDATE_MASK) { 1382c2ecb424SMostafa Saleh /* Ignore update bit as write is synchronous. */ 1383c2ecb424SMostafa Saleh s->gbpa = data & ~R_GBPA_UPDATE_MASK; 1384c2ecb424SMostafa Saleh } 1385c2ecb424SMostafa Saleh return MEMTX_OK; 1386fae4be38SEric Auger case A_STRTAB_BASE: /* 64b */ 1387fae4be38SEric Auger s->strtab_base = deposit64(s->strtab_base, 0, 32, data); 1388fae4be38SEric Auger return MEMTX_OK; 1389fae4be38SEric Auger case A_STRTAB_BASE + 4: 1390fae4be38SEric Auger s->strtab_base = deposit64(s->strtab_base, 32, 32, data); 1391fae4be38SEric Auger return MEMTX_OK; 1392fae4be38SEric Auger case A_STRTAB_BASE_CFG: 1393fae4be38SEric Auger s->strtab_base_cfg = data; 1394fae4be38SEric Auger if (FIELD_EX32(data, STRTAB_BASE_CFG, FMT) == 1) { 1395fae4be38SEric Auger s->sid_split = FIELD_EX32(data, STRTAB_BASE_CFG, SPLIT); 1396fae4be38SEric Auger s->features |= SMMU_FEATURE_2LVL_STE; 1397fae4be38SEric Auger } 1398fae4be38SEric Auger return MEMTX_OK; 1399fae4be38SEric Auger case A_CMDQ_BASE: /* 64b */ 1400fae4be38SEric Auger s->cmdq.base = deposit64(s->cmdq.base, 0, 32, data); 1401fae4be38SEric Auger s->cmdq.log2size = extract64(s->cmdq.base, 0, 5); 1402fae4be38SEric Auger if (s->cmdq.log2size > SMMU_CMDQS) { 1403fae4be38SEric Auger s->cmdq.log2size = SMMU_CMDQS; 1404fae4be38SEric Auger } 1405fae4be38SEric Auger return MEMTX_OK; 1406fae4be38SEric Auger case A_CMDQ_BASE + 4: /* 64b */ 1407fae4be38SEric Auger s->cmdq.base = deposit64(s->cmdq.base, 32, 32, data); 1408fae4be38SEric Auger return MEMTX_OK; 1409fae4be38SEric Auger case A_CMDQ_PROD: 1410fae4be38SEric Auger s->cmdq.prod = data; 1411fae4be38SEric Auger smmuv3_cmdq_consume(s); 1412fae4be38SEric Auger return MEMTX_OK; 1413fae4be38SEric Auger case A_CMDQ_CONS: 1414fae4be38SEric Auger s->cmdq.cons = data; 1415fae4be38SEric Auger return MEMTX_OK; 1416fae4be38SEric Auger case A_EVENTQ_BASE: /* 64b */ 1417fae4be38SEric Auger s->eventq.base = deposit64(s->eventq.base, 0, 32, data); 1418fae4be38SEric Auger s->eventq.log2size = extract64(s->eventq.base, 0, 5); 1419fae4be38SEric Auger if (s->eventq.log2size > SMMU_EVENTQS) { 1420fae4be38SEric Auger s->eventq.log2size = SMMU_EVENTQS; 1421fae4be38SEric Auger } 1422fae4be38SEric Auger return MEMTX_OK; 1423fae4be38SEric Auger case A_EVENTQ_BASE + 4: 1424fae4be38SEric Auger s->eventq.base = deposit64(s->eventq.base, 32, 32, data); 1425fae4be38SEric Auger return MEMTX_OK; 1426fae4be38SEric Auger case A_EVENTQ_PROD: 1427fae4be38SEric Auger s->eventq.prod = data; 1428fae4be38SEric Auger return MEMTX_OK; 1429fae4be38SEric Auger case A_EVENTQ_CONS: 1430fae4be38SEric Auger s->eventq.cons = data; 1431fae4be38SEric Auger return MEMTX_OK; 1432fae4be38SEric Auger case A_EVENTQ_IRQ_CFG0: /* 64b */ 1433fae4be38SEric Auger s->eventq_irq_cfg0 = deposit64(s->eventq_irq_cfg0, 0, 32, data); 1434fae4be38SEric Auger return MEMTX_OK; 1435fae4be38SEric Auger case A_EVENTQ_IRQ_CFG0 + 4: 1436fae4be38SEric Auger s->eventq_irq_cfg0 = deposit64(s->eventq_irq_cfg0, 32, 32, data); 1437fae4be38SEric Auger return MEMTX_OK; 1438fae4be38SEric Auger case A_EVENTQ_IRQ_CFG1: 1439fae4be38SEric Auger s->eventq_irq_cfg1 = data; 1440fae4be38SEric Auger return MEMTX_OK; 1441fae4be38SEric Auger case A_EVENTQ_IRQ_CFG2: 1442fae4be38SEric Auger s->eventq_irq_cfg2 = data; 1443fae4be38SEric Auger return MEMTX_OK; 1444fae4be38SEric Auger default: 1445fae4be38SEric Auger qemu_log_mask(LOG_UNIMP, 1446fae4be38SEric Auger "%s Unexpected 32-bit access to 0x%"PRIx64" (WI)\n", 1447fae4be38SEric Auger __func__, offset); 1448fae4be38SEric Auger return MEMTX_OK; 1449fae4be38SEric Auger } 1450fae4be38SEric Auger } 1451fae4be38SEric Auger 145210a83cb9SPrem Mallappa static MemTxResult smmu_write_mmio(void *opaque, hwaddr offset, uint64_t data, 145310a83cb9SPrem Mallappa unsigned size, MemTxAttrs attrs) 145410a83cb9SPrem Mallappa { 1455fae4be38SEric Auger SMMUState *sys = opaque; 1456fae4be38SEric Auger SMMUv3State *s = ARM_SMMUV3(sys); 1457fae4be38SEric Auger MemTxResult r; 1458fae4be38SEric Auger 1459fae4be38SEric Auger /* CONSTRAINED UNPREDICTABLE choice to have page0/1 be exact aliases */ 1460fae4be38SEric Auger offset &= ~0x10000; 1461fae4be38SEric Auger 1462fae4be38SEric Auger switch (size) { 1463fae4be38SEric Auger case 8: 1464fae4be38SEric Auger r = smmu_writell(s, offset, data, attrs); 1465fae4be38SEric Auger break; 1466fae4be38SEric Auger case 4: 1467fae4be38SEric Auger r = smmu_writel(s, offset, data, attrs); 1468fae4be38SEric Auger break; 1469fae4be38SEric Auger default: 1470fae4be38SEric Auger r = MEMTX_ERROR; 1471fae4be38SEric Auger break; 1472fae4be38SEric Auger } 1473fae4be38SEric Auger 1474fae4be38SEric Auger trace_smmuv3_write_mmio(offset, data, size, r); 1475fae4be38SEric Auger return r; 147610a83cb9SPrem Mallappa } 147710a83cb9SPrem Mallappa 147810a83cb9SPrem Mallappa static MemTxResult smmu_readll(SMMUv3State *s, hwaddr offset, 147910a83cb9SPrem Mallappa uint64_t *data, MemTxAttrs attrs) 148010a83cb9SPrem Mallappa { 148110a83cb9SPrem Mallappa switch (offset) { 148210a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG0: 148310a83cb9SPrem Mallappa *data = s->gerror_irq_cfg0; 148410a83cb9SPrem Mallappa return MEMTX_OK; 148510a83cb9SPrem Mallappa case A_STRTAB_BASE: 148610a83cb9SPrem Mallappa *data = s->strtab_base; 148710a83cb9SPrem Mallappa return MEMTX_OK; 148810a83cb9SPrem Mallappa case A_CMDQ_BASE: 148910a83cb9SPrem Mallappa *data = s->cmdq.base; 149010a83cb9SPrem Mallappa return MEMTX_OK; 149110a83cb9SPrem Mallappa case A_EVENTQ_BASE: 149210a83cb9SPrem Mallappa *data = s->eventq.base; 149310a83cb9SPrem Mallappa return MEMTX_OK; 149410a83cb9SPrem Mallappa default: 149510a83cb9SPrem Mallappa *data = 0; 149610a83cb9SPrem Mallappa qemu_log_mask(LOG_UNIMP, 149710a83cb9SPrem Mallappa "%s Unexpected 64-bit access to 0x%"PRIx64" (RAZ)\n", 149810a83cb9SPrem Mallappa __func__, offset); 149910a83cb9SPrem Mallappa return MEMTX_OK; 150010a83cb9SPrem Mallappa } 150110a83cb9SPrem Mallappa } 150210a83cb9SPrem Mallappa 150310a83cb9SPrem Mallappa static MemTxResult smmu_readl(SMMUv3State *s, hwaddr offset, 150410a83cb9SPrem Mallappa uint64_t *data, MemTxAttrs attrs) 150510a83cb9SPrem Mallappa { 150610a83cb9SPrem Mallappa switch (offset) { 150797fb318dSPeter Maydell case A_IDREGS ... A_IDREGS + 0x2f: 150810a83cb9SPrem Mallappa *data = smmuv3_idreg(offset - A_IDREGS); 150910a83cb9SPrem Mallappa return MEMTX_OK; 151010a83cb9SPrem Mallappa case A_IDR0 ... A_IDR5: 151110a83cb9SPrem Mallappa *data = s->idr[(offset - A_IDR0) / 4]; 151210a83cb9SPrem Mallappa return MEMTX_OK; 151310a83cb9SPrem Mallappa case A_IIDR: 151410a83cb9SPrem Mallappa *data = s->iidr; 151510a83cb9SPrem Mallappa return MEMTX_OK; 15165888f0adSEric Auger case A_AIDR: 15175888f0adSEric Auger *data = s->aidr; 15185888f0adSEric Auger return MEMTX_OK; 151910a83cb9SPrem Mallappa case A_CR0: 152010a83cb9SPrem Mallappa *data = s->cr[0]; 152110a83cb9SPrem Mallappa return MEMTX_OK; 152210a83cb9SPrem Mallappa case A_CR0ACK: 152310a83cb9SPrem Mallappa *data = s->cr0ack; 152410a83cb9SPrem Mallappa return MEMTX_OK; 152510a83cb9SPrem Mallappa case A_CR1: 152610a83cb9SPrem Mallappa *data = s->cr[1]; 152710a83cb9SPrem Mallappa return MEMTX_OK; 152810a83cb9SPrem Mallappa case A_CR2: 152910a83cb9SPrem Mallappa *data = s->cr[2]; 153010a83cb9SPrem Mallappa return MEMTX_OK; 153110a83cb9SPrem Mallappa case A_STATUSR: 153210a83cb9SPrem Mallappa *data = s->statusr; 153310a83cb9SPrem Mallappa return MEMTX_OK; 1534c2ecb424SMostafa Saleh case A_GBPA: 1535c2ecb424SMostafa Saleh *data = s->gbpa; 1536c2ecb424SMostafa Saleh return MEMTX_OK; 153710a83cb9SPrem Mallappa case A_IRQ_CTRL: 153810a83cb9SPrem Mallappa case A_IRQ_CTRL_ACK: 153910a83cb9SPrem Mallappa *data = s->irq_ctrl; 154010a83cb9SPrem Mallappa return MEMTX_OK; 154110a83cb9SPrem Mallappa case A_GERROR: 154210a83cb9SPrem Mallappa *data = s->gerror; 154310a83cb9SPrem Mallappa return MEMTX_OK; 154410a83cb9SPrem Mallappa case A_GERRORN: 154510a83cb9SPrem Mallappa *data = s->gerrorn; 154610a83cb9SPrem Mallappa return MEMTX_OK; 154710a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG0: /* 64b */ 154810a83cb9SPrem Mallappa *data = extract64(s->gerror_irq_cfg0, 0, 32); 154910a83cb9SPrem Mallappa return MEMTX_OK; 155010a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG0 + 4: 155110a83cb9SPrem Mallappa *data = extract64(s->gerror_irq_cfg0, 32, 32); 155210a83cb9SPrem Mallappa return MEMTX_OK; 155310a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG1: 155410a83cb9SPrem Mallappa *data = s->gerror_irq_cfg1; 155510a83cb9SPrem Mallappa return MEMTX_OK; 155610a83cb9SPrem Mallappa case A_GERROR_IRQ_CFG2: 155710a83cb9SPrem Mallappa *data = s->gerror_irq_cfg2; 155810a83cb9SPrem Mallappa return MEMTX_OK; 155910a83cb9SPrem Mallappa case A_STRTAB_BASE: /* 64b */ 156010a83cb9SPrem Mallappa *data = extract64(s->strtab_base, 0, 32); 156110a83cb9SPrem Mallappa return MEMTX_OK; 156210a83cb9SPrem Mallappa case A_STRTAB_BASE + 4: /* 64b */ 156310a83cb9SPrem Mallappa *data = extract64(s->strtab_base, 32, 32); 156410a83cb9SPrem Mallappa return MEMTX_OK; 156510a83cb9SPrem Mallappa case A_STRTAB_BASE_CFG: 156610a83cb9SPrem Mallappa *data = s->strtab_base_cfg; 156710a83cb9SPrem Mallappa return MEMTX_OK; 156810a83cb9SPrem Mallappa case A_CMDQ_BASE: /* 64b */ 156910a83cb9SPrem Mallappa *data = extract64(s->cmdq.base, 0, 32); 157010a83cb9SPrem Mallappa return MEMTX_OK; 157110a83cb9SPrem Mallappa case A_CMDQ_BASE + 4: 157210a83cb9SPrem Mallappa *data = extract64(s->cmdq.base, 32, 32); 157310a83cb9SPrem Mallappa return MEMTX_OK; 157410a83cb9SPrem Mallappa case A_CMDQ_PROD: 157510a83cb9SPrem Mallappa *data = s->cmdq.prod; 157610a83cb9SPrem Mallappa return MEMTX_OK; 157710a83cb9SPrem Mallappa case A_CMDQ_CONS: 157810a83cb9SPrem Mallappa *data = s->cmdq.cons; 157910a83cb9SPrem Mallappa return MEMTX_OK; 158010a83cb9SPrem Mallappa case A_EVENTQ_BASE: /* 64b */ 158110a83cb9SPrem Mallappa *data = extract64(s->eventq.base, 0, 32); 158210a83cb9SPrem Mallappa return MEMTX_OK; 158310a83cb9SPrem Mallappa case A_EVENTQ_BASE + 4: /* 64b */ 158410a83cb9SPrem Mallappa *data = extract64(s->eventq.base, 32, 32); 158510a83cb9SPrem Mallappa return MEMTX_OK; 158610a83cb9SPrem Mallappa case A_EVENTQ_PROD: 158710a83cb9SPrem Mallappa *data = s->eventq.prod; 158810a83cb9SPrem Mallappa return MEMTX_OK; 158910a83cb9SPrem Mallappa case A_EVENTQ_CONS: 159010a83cb9SPrem Mallappa *data = s->eventq.cons; 159110a83cb9SPrem Mallappa return MEMTX_OK; 159210a83cb9SPrem Mallappa default: 159310a83cb9SPrem Mallappa *data = 0; 159410a83cb9SPrem Mallappa qemu_log_mask(LOG_UNIMP, 159510a83cb9SPrem Mallappa "%s unhandled 32-bit access at 0x%"PRIx64" (RAZ)\n", 159610a83cb9SPrem Mallappa __func__, offset); 159710a83cb9SPrem Mallappa return MEMTX_OK; 159810a83cb9SPrem Mallappa } 159910a83cb9SPrem Mallappa } 160010a83cb9SPrem Mallappa 160110a83cb9SPrem Mallappa static MemTxResult smmu_read_mmio(void *opaque, hwaddr offset, uint64_t *data, 160210a83cb9SPrem Mallappa unsigned size, MemTxAttrs attrs) 160310a83cb9SPrem Mallappa { 160410a83cb9SPrem Mallappa SMMUState *sys = opaque; 160510a83cb9SPrem Mallappa SMMUv3State *s = ARM_SMMUV3(sys); 160610a83cb9SPrem Mallappa MemTxResult r; 160710a83cb9SPrem Mallappa 160810a83cb9SPrem Mallappa /* CONSTRAINED UNPREDICTABLE choice to have page0/1 be exact aliases */ 160910a83cb9SPrem Mallappa offset &= ~0x10000; 161010a83cb9SPrem Mallappa 161110a83cb9SPrem Mallappa switch (size) { 161210a83cb9SPrem Mallappa case 8: 161310a83cb9SPrem Mallappa r = smmu_readll(s, offset, data, attrs); 161410a83cb9SPrem Mallappa break; 161510a83cb9SPrem Mallappa case 4: 161610a83cb9SPrem Mallappa r = smmu_readl(s, offset, data, attrs); 161710a83cb9SPrem Mallappa break; 161810a83cb9SPrem Mallappa default: 161910a83cb9SPrem Mallappa r = MEMTX_ERROR; 162010a83cb9SPrem Mallappa break; 162110a83cb9SPrem Mallappa } 162210a83cb9SPrem Mallappa 162310a83cb9SPrem Mallappa trace_smmuv3_read_mmio(offset, *data, size, r); 162410a83cb9SPrem Mallappa return r; 162510a83cb9SPrem Mallappa } 162610a83cb9SPrem Mallappa 162710a83cb9SPrem Mallappa static const MemoryRegionOps smmu_mem_ops = { 162810a83cb9SPrem Mallappa .read_with_attrs = smmu_read_mmio, 162910a83cb9SPrem Mallappa .write_with_attrs = smmu_write_mmio, 163010a83cb9SPrem Mallappa .endianness = DEVICE_LITTLE_ENDIAN, 163110a83cb9SPrem Mallappa .valid = { 163210a83cb9SPrem Mallappa .min_access_size = 4, 163310a83cb9SPrem Mallappa .max_access_size = 8, 163410a83cb9SPrem Mallappa }, 163510a83cb9SPrem Mallappa .impl = { 163610a83cb9SPrem Mallappa .min_access_size = 4, 163710a83cb9SPrem Mallappa .max_access_size = 8, 163810a83cb9SPrem Mallappa }, 163910a83cb9SPrem Mallappa }; 164010a83cb9SPrem Mallappa 164110a83cb9SPrem Mallappa static void smmu_init_irq(SMMUv3State *s, SysBusDevice *dev) 164210a83cb9SPrem Mallappa { 164310a83cb9SPrem Mallappa int i; 164410a83cb9SPrem Mallappa 164510a83cb9SPrem Mallappa for (i = 0; i < ARRAY_SIZE(s->irq); i++) { 164610a83cb9SPrem Mallappa sysbus_init_irq(dev, &s->irq[i]); 164710a83cb9SPrem Mallappa } 164810a83cb9SPrem Mallappa } 164910a83cb9SPrem Mallappa 1650503819a3SPeter Maydell static void smmu_reset_hold(Object *obj) 165110a83cb9SPrem Mallappa { 1652503819a3SPeter Maydell SMMUv3State *s = ARM_SMMUV3(obj); 165310a83cb9SPrem Mallappa SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s); 165410a83cb9SPrem Mallappa 1655503819a3SPeter Maydell if (c->parent_phases.hold) { 1656503819a3SPeter Maydell c->parent_phases.hold(obj); 1657503819a3SPeter Maydell } 165810a83cb9SPrem Mallappa 165910a83cb9SPrem Mallappa smmuv3_init_regs(s); 166010a83cb9SPrem Mallappa } 166110a83cb9SPrem Mallappa 166210a83cb9SPrem Mallappa static void smmu_realize(DeviceState *d, Error **errp) 166310a83cb9SPrem Mallappa { 166410a83cb9SPrem Mallappa SMMUState *sys = ARM_SMMU(d); 166510a83cb9SPrem Mallappa SMMUv3State *s = ARM_SMMUV3(sys); 166610a83cb9SPrem Mallappa SMMUv3Class *c = ARM_SMMUV3_GET_CLASS(s); 166710a83cb9SPrem Mallappa SysBusDevice *dev = SYS_BUS_DEVICE(d); 166810a83cb9SPrem Mallappa Error *local_err = NULL; 166910a83cb9SPrem Mallappa 167010a83cb9SPrem Mallappa c->parent_realize(d, &local_err); 167110a83cb9SPrem Mallappa if (local_err) { 167210a83cb9SPrem Mallappa error_propagate(errp, local_err); 167310a83cb9SPrem Mallappa return; 167410a83cb9SPrem Mallappa } 167510a83cb9SPrem Mallappa 167632cfd7f3SEric Auger qemu_mutex_init(&s->mutex); 167732cfd7f3SEric Auger 167810a83cb9SPrem Mallappa memory_region_init_io(&sys->iomem, OBJECT(s), 167910a83cb9SPrem Mallappa &smmu_mem_ops, sys, TYPE_ARM_SMMUV3, 0x20000); 168010a83cb9SPrem Mallappa 168110a83cb9SPrem Mallappa sys->mrtypename = TYPE_SMMUV3_IOMMU_MEMORY_REGION; 168210a83cb9SPrem Mallappa 168310a83cb9SPrem Mallappa sysbus_init_mmio(dev, &sys->iomem); 168410a83cb9SPrem Mallappa 168510a83cb9SPrem Mallappa smmu_init_irq(s, dev); 168610a83cb9SPrem Mallappa } 168710a83cb9SPrem Mallappa 168810a83cb9SPrem Mallappa static const VMStateDescription vmstate_smmuv3_queue = { 168910a83cb9SPrem Mallappa .name = "smmuv3_queue", 169010a83cb9SPrem Mallappa .version_id = 1, 169110a83cb9SPrem Mallappa .minimum_version_id = 1, 169210a83cb9SPrem Mallappa .fields = (VMStateField[]) { 169310a83cb9SPrem Mallappa VMSTATE_UINT64(base, SMMUQueue), 169410a83cb9SPrem Mallappa VMSTATE_UINT32(prod, SMMUQueue), 169510a83cb9SPrem Mallappa VMSTATE_UINT32(cons, SMMUQueue), 169610a83cb9SPrem Mallappa VMSTATE_UINT8(log2size, SMMUQueue), 1697758b71f7SDr. David Alan Gilbert VMSTATE_END_OF_LIST(), 169810a83cb9SPrem Mallappa }, 169910a83cb9SPrem Mallappa }; 170010a83cb9SPrem Mallappa 1701c2ecb424SMostafa Saleh static bool smmuv3_gbpa_needed(void *opaque) 1702c2ecb424SMostafa Saleh { 1703c2ecb424SMostafa Saleh SMMUv3State *s = opaque; 1704c2ecb424SMostafa Saleh 1705c2ecb424SMostafa Saleh /* Only migrate GBPA if it has different reset value. */ 1706c2ecb424SMostafa Saleh return s->gbpa != SMMU_GBPA_RESET_VAL; 1707c2ecb424SMostafa Saleh } 1708c2ecb424SMostafa Saleh 1709c2ecb424SMostafa Saleh static const VMStateDescription vmstate_gbpa = { 1710c2ecb424SMostafa Saleh .name = "smmuv3/gbpa", 1711c2ecb424SMostafa Saleh .version_id = 1, 1712c2ecb424SMostafa Saleh .minimum_version_id = 1, 1713c2ecb424SMostafa Saleh .needed = smmuv3_gbpa_needed, 1714c2ecb424SMostafa Saleh .fields = (VMStateField[]) { 1715c2ecb424SMostafa Saleh VMSTATE_UINT32(gbpa, SMMUv3State), 1716c2ecb424SMostafa Saleh VMSTATE_END_OF_LIST() 1717c2ecb424SMostafa Saleh } 1718c2ecb424SMostafa Saleh }; 1719c2ecb424SMostafa Saleh 172010a83cb9SPrem Mallappa static const VMStateDescription vmstate_smmuv3 = { 172110a83cb9SPrem Mallappa .name = "smmuv3", 172210a83cb9SPrem Mallappa .version_id = 1, 172310a83cb9SPrem Mallappa .minimum_version_id = 1, 1724a55aab61SZenghui Yu .priority = MIG_PRI_IOMMU, 172510a83cb9SPrem Mallappa .fields = (VMStateField[]) { 172610a83cb9SPrem Mallappa VMSTATE_UINT32(features, SMMUv3State), 172710a83cb9SPrem Mallappa VMSTATE_UINT8(sid_size, SMMUv3State), 172810a83cb9SPrem Mallappa VMSTATE_UINT8(sid_split, SMMUv3State), 172910a83cb9SPrem Mallappa 173010a83cb9SPrem Mallappa VMSTATE_UINT32_ARRAY(cr, SMMUv3State, 3), 173110a83cb9SPrem Mallappa VMSTATE_UINT32(cr0ack, SMMUv3State), 173210a83cb9SPrem Mallappa VMSTATE_UINT32(statusr, SMMUv3State), 173310a83cb9SPrem Mallappa VMSTATE_UINT32(irq_ctrl, SMMUv3State), 173410a83cb9SPrem Mallappa VMSTATE_UINT32(gerror, SMMUv3State), 173510a83cb9SPrem Mallappa VMSTATE_UINT32(gerrorn, SMMUv3State), 173610a83cb9SPrem Mallappa VMSTATE_UINT64(gerror_irq_cfg0, SMMUv3State), 173710a83cb9SPrem Mallappa VMSTATE_UINT32(gerror_irq_cfg1, SMMUv3State), 173810a83cb9SPrem Mallappa VMSTATE_UINT32(gerror_irq_cfg2, SMMUv3State), 173910a83cb9SPrem Mallappa VMSTATE_UINT64(strtab_base, SMMUv3State), 174010a83cb9SPrem Mallappa VMSTATE_UINT32(strtab_base_cfg, SMMUv3State), 174110a83cb9SPrem Mallappa VMSTATE_UINT64(eventq_irq_cfg0, SMMUv3State), 174210a83cb9SPrem Mallappa VMSTATE_UINT32(eventq_irq_cfg1, SMMUv3State), 174310a83cb9SPrem Mallappa VMSTATE_UINT32(eventq_irq_cfg2, SMMUv3State), 174410a83cb9SPrem Mallappa 174510a83cb9SPrem Mallappa VMSTATE_STRUCT(cmdq, SMMUv3State, 0, vmstate_smmuv3_queue, SMMUQueue), 174610a83cb9SPrem Mallappa VMSTATE_STRUCT(eventq, SMMUv3State, 0, vmstate_smmuv3_queue, SMMUQueue), 174710a83cb9SPrem Mallappa 174810a83cb9SPrem Mallappa VMSTATE_END_OF_LIST(), 174910a83cb9SPrem Mallappa }, 1750c2ecb424SMostafa Saleh .subsections = (const VMStateDescription * []) { 1751c2ecb424SMostafa Saleh &vmstate_gbpa, 1752c2ecb424SMostafa Saleh NULL 1753c2ecb424SMostafa Saleh } 175410a83cb9SPrem Mallappa }; 175510a83cb9SPrem Mallappa 175610a83cb9SPrem Mallappa static void smmuv3_instance_init(Object *obj) 175710a83cb9SPrem Mallappa { 175810a83cb9SPrem Mallappa /* Nothing much to do here as of now */ 175910a83cb9SPrem Mallappa } 176010a83cb9SPrem Mallappa 176110a83cb9SPrem Mallappa static void smmuv3_class_init(ObjectClass *klass, void *data) 176210a83cb9SPrem Mallappa { 176310a83cb9SPrem Mallappa DeviceClass *dc = DEVICE_CLASS(klass); 1764503819a3SPeter Maydell ResettableClass *rc = RESETTABLE_CLASS(klass); 176510a83cb9SPrem Mallappa SMMUv3Class *c = ARM_SMMUV3_CLASS(klass); 176610a83cb9SPrem Mallappa 176710a83cb9SPrem Mallappa dc->vmsd = &vmstate_smmuv3; 1768503819a3SPeter Maydell resettable_class_set_parent_phases(rc, NULL, smmu_reset_hold, NULL, 1769503819a3SPeter Maydell &c->parent_phases); 177010a83cb9SPrem Mallappa c->parent_realize = dc->realize; 177110a83cb9SPrem Mallappa dc->realize = smmu_realize; 177210a83cb9SPrem Mallappa } 177310a83cb9SPrem Mallappa 1774549d4005SEric Auger static int smmuv3_notify_flag_changed(IOMMUMemoryRegion *iommu, 17750d1ac82eSEric Auger IOMMUNotifierFlag old, 1776549d4005SEric Auger IOMMUNotifierFlag new, 1777549d4005SEric Auger Error **errp) 17780d1ac82eSEric Auger { 1779832e4222SEric Auger SMMUDevice *sdev = container_of(iommu, SMMUDevice, iommu); 1780832e4222SEric Auger SMMUv3State *s3 = sdev->smmu; 1781832e4222SEric Auger SMMUState *s = &(s3->smmu_state); 1782832e4222SEric Auger 1783958ec334SPeter Xu if (new & IOMMU_NOTIFIER_DEVIOTLB_UNMAP) { 1784958ec334SPeter Xu error_setg(errp, "SMMUv3 does not support dev-iotlb yet"); 1785958ec334SPeter Xu return -EINVAL; 1786958ec334SPeter Xu } 1787958ec334SPeter Xu 1788832e4222SEric Auger if (new & IOMMU_NOTIFIER_MAP) { 1789549d4005SEric Auger error_setg(errp, 1790549d4005SEric Auger "device %02x.%02x.%x requires iommu MAP notifier which is " 1791549d4005SEric Auger "not currently supported", pci_bus_num(sdev->bus), 1792549d4005SEric Auger PCI_SLOT(sdev->devfn), PCI_FUNC(sdev->devfn)); 1793549d4005SEric Auger return -EINVAL; 1794832e4222SEric Auger } 1795832e4222SEric Auger 17960d1ac82eSEric Auger if (old == IOMMU_NOTIFIER_NONE) { 1797832e4222SEric Auger trace_smmuv3_notify_flag_add(iommu->parent_obj.name); 1798c6370441SEric Auger QLIST_INSERT_HEAD(&s->devices_with_notifiers, sdev, next); 1799c6370441SEric Auger } else if (new == IOMMU_NOTIFIER_NONE) { 1800832e4222SEric Auger trace_smmuv3_notify_flag_del(iommu->parent_obj.name); 1801c6370441SEric Auger QLIST_REMOVE(sdev, next); 18020d1ac82eSEric Auger } 1803549d4005SEric Auger return 0; 18040d1ac82eSEric Auger } 18050d1ac82eSEric Auger 180610a83cb9SPrem Mallappa static void smmuv3_iommu_memory_region_class_init(ObjectClass *klass, 180710a83cb9SPrem Mallappa void *data) 180810a83cb9SPrem Mallappa { 18099bde7f06SEric Auger IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass); 18109bde7f06SEric Auger 18119bde7f06SEric Auger imrc->translate = smmuv3_translate; 18120d1ac82eSEric Auger imrc->notify_flag_changed = smmuv3_notify_flag_changed; 181310a83cb9SPrem Mallappa } 181410a83cb9SPrem Mallappa 181510a83cb9SPrem Mallappa static const TypeInfo smmuv3_type_info = { 181610a83cb9SPrem Mallappa .name = TYPE_ARM_SMMUV3, 181710a83cb9SPrem Mallappa .parent = TYPE_ARM_SMMU, 181810a83cb9SPrem Mallappa .instance_size = sizeof(SMMUv3State), 181910a83cb9SPrem Mallappa .instance_init = smmuv3_instance_init, 182010a83cb9SPrem Mallappa .class_size = sizeof(SMMUv3Class), 182110a83cb9SPrem Mallappa .class_init = smmuv3_class_init, 182210a83cb9SPrem Mallappa }; 182310a83cb9SPrem Mallappa 182410a83cb9SPrem Mallappa static const TypeInfo smmuv3_iommu_memory_region_info = { 182510a83cb9SPrem Mallappa .parent = TYPE_IOMMU_MEMORY_REGION, 182610a83cb9SPrem Mallappa .name = TYPE_SMMUV3_IOMMU_MEMORY_REGION, 182710a83cb9SPrem Mallappa .class_init = smmuv3_iommu_memory_region_class_init, 182810a83cb9SPrem Mallappa }; 182910a83cb9SPrem Mallappa 183010a83cb9SPrem Mallappa static void smmuv3_register_types(void) 183110a83cb9SPrem Mallappa { 183210a83cb9SPrem Mallappa type_register(&smmuv3_type_info); 183310a83cb9SPrem Mallappa type_register(&smmuv3_iommu_memory_region_info); 183410a83cb9SPrem Mallappa } 183510a83cb9SPrem Mallappa 183610a83cb9SPrem Mallappa type_init(smmuv3_register_types) 183710a83cb9SPrem Mallappa 1838