xref: /qemu/hw/arm/sbsa-ref.c (revision c6ff8bde8d359ab53ba906d803ad49bd5b192fea)
164580903SHongbo Zhang /*
264580903SHongbo Zhang  * ARM SBSA Reference Platform emulation
364580903SHongbo Zhang  *
464580903SHongbo Zhang  * Copyright (c) 2018 Linaro Limited
5d40ab068SLeif Lindholm  * Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
664580903SHongbo Zhang  * Written by Hongbo Zhang <hongbo.zhang@linaro.org>
764580903SHongbo Zhang  *
864580903SHongbo Zhang  * This program is free software; you can redistribute it and/or modify it
964580903SHongbo Zhang  * under the terms and conditions of the GNU General Public License,
1064580903SHongbo Zhang  * version 2 or later, as published by the Free Software Foundation.
1164580903SHongbo Zhang  *
1264580903SHongbo Zhang  * This program is distributed in the hope it will be useful, but WITHOUT
1364580903SHongbo Zhang  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
1464580903SHongbo Zhang  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
1564580903SHongbo Zhang  * more details.
1664580903SHongbo Zhang  *
1764580903SHongbo Zhang  * You should have received a copy of the GNU General Public License along with
1864580903SHongbo Zhang  * this program.  If not, see <http://www.gnu.org/licenses/>.
1964580903SHongbo Zhang  */
2064580903SHongbo Zhang 
2164580903SHongbo Zhang #include "qemu/osdep.h"
222c65db5eSPaolo Bonzini #include "qemu/datadir.h"
2364580903SHongbo Zhang #include "qapi/error.h"
2464580903SHongbo Zhang #include "qemu/error-report.h"
2564580903SHongbo Zhang #include "qemu/units.h"
26e9fdf453SHongbo Zhang #include "sysemu/device_tree.h"
2794522562SPhilippe Mathieu-Daudé #include "sysemu/kvm.h"
2864580903SHongbo Zhang #include "sysemu/numa.h"
2954d31236SMarkus Armbruster #include "sysemu/runstate.h"
3064580903SHongbo Zhang #include "sysemu/sysemu.h"
3164580903SHongbo Zhang #include "exec/hwaddr.h"
3264580903SHongbo Zhang #include "kvm_arm.h"
3364580903SHongbo Zhang #include "hw/arm/boot.h"
34d40ab068SLeif Lindholm #include "hw/arm/bsa.h"
350c08d4f3SMarcin Juszkiewicz #include "hw/arm/fdt.h"
36a431ab0eSRichard Henderson #include "hw/arm/smmuv3.h"
37e9fdf453SHongbo Zhang #include "hw/block/flash.h"
3864580903SHongbo Zhang #include "hw/boards.h"
39*c6ff8bdeSBALATON Zoltan #include "hw/ide/ide-bus.h"
40fbb5945eSPhilippe Mathieu-Daudé #include "hw/ide/ahci-sysbus.h"
4164580903SHongbo Zhang #include "hw/intc/arm_gicv3_common.h"
420c40daf0SPhilippe Mathieu-Daudé #include "hw/intc/arm_gicv3_its_common.h"
43e9fdf453SHongbo Zhang #include "hw/loader.h"
44e9fdf453SHongbo Zhang #include "hw/pci-host/gpex.h"
45a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
46e9fdf453SHongbo Zhang #include "hw/usb.h"
4762c2b876SYuquan Wang #include "hw/usb/xhci.h"
48d8f6d15fSGavin Shan #include "hw/char/pl011.h"
49baabe7d0SShashi Mallela #include "hw/watchdog/sbsa_gwdt.h"
50e9fdf453SHongbo Zhang #include "net/net.h"
51d210fa2fSKevin Wolf #include "qapi/qmp/qlist.h"
52db1015e9SEduardo Habkost #include "qom/object.h"
53d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h"
54f4f318b4SPhilippe Mathieu-Daudé #include "target/arm/gtimer.h"
5564580903SHongbo Zhang 
5664580903SHongbo Zhang #define RAMLIMIT_GB 8192
5764580903SHongbo Zhang #define RAMLIMIT_BYTES (RAMLIMIT_GB * GiB)
5864580903SHongbo Zhang 
59e9fdf453SHongbo Zhang #define NUM_IRQS        256
60e9fdf453SHongbo Zhang #define NUM_SMMU_IRQS   4
61e9fdf453SHongbo Zhang #define NUM_SATA_PORTS  6
62e9fdf453SHongbo Zhang 
6364580903SHongbo Zhang enum {
6464580903SHongbo Zhang     SBSA_FLASH,
6564580903SHongbo Zhang     SBSA_MEM,
6664580903SHongbo Zhang     SBSA_CPUPERIPHS,
6764580903SHongbo Zhang     SBSA_GIC_DIST,
6864580903SHongbo Zhang     SBSA_GIC_REDIST,
699fe2b4a2SShashi Mallela     SBSA_GIC_ITS,
703f462bf0SGraeme Gregory     SBSA_SECURE_EC,
7180d60a6dSEduardo Habkost     SBSA_GWDT_WS0,
72baabe7d0SShashi Mallela     SBSA_GWDT_REFRESH,
73baabe7d0SShashi Mallela     SBSA_GWDT_CONTROL,
7464580903SHongbo Zhang     SBSA_SMMU,
7564580903SHongbo Zhang     SBSA_UART,
7664580903SHongbo Zhang     SBSA_RTC,
7764580903SHongbo Zhang     SBSA_PCIE,
7864580903SHongbo Zhang     SBSA_PCIE_MMIO,
7964580903SHongbo Zhang     SBSA_PCIE_MMIO_HIGH,
8064580903SHongbo Zhang     SBSA_PCIE_PIO,
8164580903SHongbo Zhang     SBSA_PCIE_ECAM,
8264580903SHongbo Zhang     SBSA_GPIO,
8364580903SHongbo Zhang     SBSA_SECURE_UART,
8464580903SHongbo Zhang     SBSA_SECURE_UART_MM,
8564580903SHongbo Zhang     SBSA_SECURE_MEM,
8664580903SHongbo Zhang     SBSA_AHCI,
8762c2b876SYuquan Wang     SBSA_XHCI,
8864580903SHongbo Zhang };
8964580903SHongbo Zhang 
90db1015e9SEduardo Habkost struct SBSAMachineState {
9164580903SHongbo Zhang     MachineState parent;
9264580903SHongbo Zhang     struct arm_boot_info bootinfo;
9364580903SHongbo Zhang     int smp_cpus;
9464580903SHongbo Zhang     void *fdt;
9564580903SHongbo Zhang     int fdt_size;
9664580903SHongbo Zhang     int psci_conduit;
9748ba18e6SPhilippe Mathieu-Daudé     DeviceState *gic;
98e9fdf453SHongbo Zhang     PFlashCFI01 *flash[2];
99db1015e9SEduardo Habkost };
10064580903SHongbo Zhang 
10164580903SHongbo Zhang #define TYPE_SBSA_MACHINE   MACHINE_TYPE_NAME("sbsa-ref")
1028063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SBSAMachineState, SBSA_MACHINE)
10364580903SHongbo Zhang 
10464580903SHongbo Zhang static const MemMapEntry sbsa_ref_memmap[] = {
10564580903SHongbo Zhang     /* 512M boot ROM */
10664580903SHongbo Zhang     [SBSA_FLASH] =              {          0, 0x20000000 },
10764580903SHongbo Zhang     /* 512M secure memory */
10864580903SHongbo Zhang     [SBSA_SECURE_MEM] =         { 0x20000000, 0x20000000 },
10964580903SHongbo Zhang     /* Space reserved for CPU peripheral devices */
11064580903SHongbo Zhang     [SBSA_CPUPERIPHS] =         { 0x40000000, 0x00040000 },
11164580903SHongbo Zhang     [SBSA_GIC_DIST] =           { 0x40060000, 0x00010000 },
11264580903SHongbo Zhang     [SBSA_GIC_REDIST] =         { 0x40080000, 0x04000000 },
1139fe2b4a2SShashi Mallela     [SBSA_GIC_ITS] =            { 0x44081000, 0x00020000 },
1143f462bf0SGraeme Gregory     [SBSA_SECURE_EC] =          { 0x50000000, 0x00001000 },
115baabe7d0SShashi Mallela     [SBSA_GWDT_REFRESH] =       { 0x50010000, 0x00001000 },
116baabe7d0SShashi Mallela     [SBSA_GWDT_CONTROL] =       { 0x50011000, 0x00001000 },
11764580903SHongbo Zhang     [SBSA_UART] =               { 0x60000000, 0x00001000 },
11864580903SHongbo Zhang     [SBSA_RTC] =                { 0x60010000, 0x00001000 },
11964580903SHongbo Zhang     [SBSA_GPIO] =               { 0x60020000, 0x00001000 },
12064580903SHongbo Zhang     [SBSA_SECURE_UART] =        { 0x60030000, 0x00001000 },
12164580903SHongbo Zhang     [SBSA_SECURE_UART_MM] =     { 0x60040000, 0x00001000 },
12264580903SHongbo Zhang     [SBSA_SMMU] =               { 0x60050000, 0x00020000 },
12364580903SHongbo Zhang     /* Space here reserved for more SMMUs */
12464580903SHongbo Zhang     [SBSA_AHCI] =               { 0x60100000, 0x00010000 },
12562c2b876SYuquan Wang     [SBSA_XHCI] =               { 0x60110000, 0x00010000 },
12664580903SHongbo Zhang     /* Space here reserved for other devices */
12764580903SHongbo Zhang     [SBSA_PCIE_PIO] =           { 0x7fff0000, 0x00010000 },
12864580903SHongbo Zhang     /* 32-bit address PCIE MMIO space */
12964580903SHongbo Zhang     [SBSA_PCIE_MMIO] =          { 0x80000000, 0x70000000 },
13064580903SHongbo Zhang     /* 256M PCIE ECAM space */
13164580903SHongbo Zhang     [SBSA_PCIE_ECAM] =          { 0xf0000000, 0x10000000 },
13264580903SHongbo Zhang     /* ~1TB PCIE MMIO space (4GB to 1024GB boundary) */
13364580903SHongbo Zhang     [SBSA_PCIE_MMIO_HIGH] =     { 0x100000000ULL, 0xFF00000000ULL },
13464580903SHongbo Zhang     [SBSA_MEM] =                { 0x10000000000ULL, RAMLIMIT_BYTES },
13564580903SHongbo Zhang };
13664580903SHongbo Zhang 
137e9fdf453SHongbo Zhang static const int sbsa_ref_irqmap[] = {
138e9fdf453SHongbo Zhang     [SBSA_UART] = 1,
139e9fdf453SHongbo Zhang     [SBSA_RTC] = 2,
140e9fdf453SHongbo Zhang     [SBSA_PCIE] = 3, /* ... to 6 */
141e9fdf453SHongbo Zhang     [SBSA_GPIO] = 7,
142e9fdf453SHongbo Zhang     [SBSA_SECURE_UART] = 8,
143e9fdf453SHongbo Zhang     [SBSA_SECURE_UART_MM] = 9,
144e9fdf453SHongbo Zhang     [SBSA_AHCI] = 10,
14562c2b876SYuquan Wang     [SBSA_XHCI] = 11,
14604788fd5SGraeme Gregory     [SBSA_SMMU] = 12, /* ... to 15 */
14780d60a6dSEduardo Habkost     [SBSA_GWDT_WS0] = 16,
148e9fdf453SHongbo Zhang };
149e9fdf453SHongbo Zhang 
150999f6ebdSLeif Lindholm static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx)
151999f6ebdSLeif Lindholm {
152999f6ebdSLeif Lindholm     uint8_t clustersz = ARM_DEFAULT_CPUS_PER_CLUSTER;
153750245edSRichard Henderson     return arm_build_mp_affinity(idx, clustersz);
154999f6ebdSLeif Lindholm }
155999f6ebdSLeif Lindholm 
1560c08d4f3SMarcin Juszkiewicz static void sbsa_fdt_add_gic_node(SBSAMachineState *sms)
1570c08d4f3SMarcin Juszkiewicz {
1580c08d4f3SMarcin Juszkiewicz     char *nodename;
1590c08d4f3SMarcin Juszkiewicz 
1600c08d4f3SMarcin Juszkiewicz     nodename = g_strdup_printf("/intc");
1610c08d4f3SMarcin Juszkiewicz     qemu_fdt_add_subnode(sms->fdt, nodename);
1620c08d4f3SMarcin Juszkiewicz     qemu_fdt_setprop_sized_cells(sms->fdt, nodename, "reg",
1630c08d4f3SMarcin Juszkiewicz                                  2, sbsa_ref_memmap[SBSA_GIC_DIST].base,
1640c08d4f3SMarcin Juszkiewicz                                  2, sbsa_ref_memmap[SBSA_GIC_DIST].size,
1650c08d4f3SMarcin Juszkiewicz                                  2, sbsa_ref_memmap[SBSA_GIC_REDIST].base,
1660c08d4f3SMarcin Juszkiewicz                                  2, sbsa_ref_memmap[SBSA_GIC_REDIST].size);
1670c08d4f3SMarcin Juszkiewicz 
1689fe2b4a2SShashi Mallela     nodename = g_strdup_printf("/intc/its");
1699fe2b4a2SShashi Mallela     qemu_fdt_add_subnode(sms->fdt, nodename);
1709fe2b4a2SShashi Mallela     qemu_fdt_setprop_sized_cells(sms->fdt, nodename, "reg",
1719fe2b4a2SShashi Mallela                                  2, sbsa_ref_memmap[SBSA_GIC_ITS].base,
1729fe2b4a2SShashi Mallela                                  2, sbsa_ref_memmap[SBSA_GIC_ITS].size);
1739fe2b4a2SShashi Mallela 
1740c08d4f3SMarcin Juszkiewicz     g_free(nodename);
1750c08d4f3SMarcin Juszkiewicz }
1769fe2b4a2SShashi Mallela 
177e9fdf453SHongbo Zhang /*
178e9fdf453SHongbo Zhang  * Firmware on this machine only uses ACPI table to load OS, these limited
179e9fdf453SHongbo Zhang  * device tree nodes are just to let firmware know the info which varies from
180e9fdf453SHongbo Zhang  * command line parameters, so it is not necessary to be fully compatible
181e9fdf453SHongbo Zhang  * with the kernel CPU and NUMA binding rules.
182e9fdf453SHongbo Zhang  */
183e9fdf453SHongbo Zhang static void create_fdt(SBSAMachineState *sms)
184e9fdf453SHongbo Zhang {
185e9fdf453SHongbo Zhang     void *fdt = create_device_tree(&sms->fdt_size);
186e9fdf453SHongbo Zhang     const MachineState *ms = MACHINE(sms);
187aa570207STao Xu     int nb_numa_nodes = ms->numa_state->num_nodes;
188e9fdf453SHongbo Zhang     int cpu;
189e9fdf453SHongbo Zhang 
190e9fdf453SHongbo Zhang     if (!fdt) {
191e9fdf453SHongbo Zhang         error_report("create_device_tree() failed");
192e9fdf453SHongbo Zhang         exit(1);
193e9fdf453SHongbo Zhang     }
194e9fdf453SHongbo Zhang 
195e9fdf453SHongbo Zhang     sms->fdt = fdt;
196e9fdf453SHongbo Zhang 
197e9fdf453SHongbo Zhang     qemu_fdt_setprop_string(fdt, "/", "compatible", "linux,sbsa-ref");
198e9fdf453SHongbo Zhang     qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
199e9fdf453SHongbo Zhang     qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
200e9fdf453SHongbo Zhang 
20190ea2cceSLeif Lindholm     /*
20290ea2cceSLeif Lindholm      * This versioning scheme is for informing platform fw only. It is neither:
20390ea2cceSLeif Lindholm      * - A QEMU versioned machine type; a given version of QEMU will emulate
20490ea2cceSLeif Lindholm      *   a given version of the platform.
20590ea2cceSLeif Lindholm      * - A reflection of level of SBSA (now SystemReady SR) support provided.
20690ea2cceSLeif Lindholm      *
20790ea2cceSLeif Lindholm      * machine-version-major: updated when changes breaking fw compatibility
20890ea2cceSLeif Lindholm      *                        are introduced.
20990ea2cceSLeif Lindholm      * machine-version-minor: updated when features are added that don't break
21090ea2cceSLeif Lindholm      *                        fw compatibility.
21190ea2cceSLeif Lindholm      */
21290ea2cceSLeif Lindholm     qemu_fdt_setprop_cell(fdt, "/", "machine-version-major", 0);
21362c2b876SYuquan Wang     qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 3);
21490ea2cceSLeif Lindholm 
215118154b7STao Xu     if (ms->numa_state->have_numa_distance) {
216e9fdf453SHongbo Zhang         int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t);
217e9fdf453SHongbo Zhang         uint32_t *matrix = g_malloc0(size);
218e9fdf453SHongbo Zhang         int idx, i, j;
219e9fdf453SHongbo Zhang 
220e9fdf453SHongbo Zhang         for (i = 0; i < nb_numa_nodes; i++) {
221e9fdf453SHongbo Zhang             for (j = 0; j < nb_numa_nodes; j++) {
222e9fdf453SHongbo Zhang                 idx = (i * nb_numa_nodes + j) * 3;
223e9fdf453SHongbo Zhang                 matrix[idx + 0] = cpu_to_be32(i);
224e9fdf453SHongbo Zhang                 matrix[idx + 1] = cpu_to_be32(j);
2257e721e7bSTao Xu                 matrix[idx + 2] =
2267e721e7bSTao Xu                     cpu_to_be32(ms->numa_state->nodes[i].distance[j]);
227e9fdf453SHongbo Zhang             }
228e9fdf453SHongbo Zhang         }
229e9fdf453SHongbo Zhang 
230e9fdf453SHongbo Zhang         qemu_fdt_add_subnode(fdt, "/distance-map");
231e9fdf453SHongbo Zhang         qemu_fdt_setprop(fdt, "/distance-map", "distance-matrix",
232e9fdf453SHongbo Zhang                          matrix, size);
233e9fdf453SHongbo Zhang         g_free(matrix);
234e9fdf453SHongbo Zhang     }
235e9fdf453SHongbo Zhang 
236999f6ebdSLeif Lindholm     /*
237999f6ebdSLeif Lindholm      * From Documentation/devicetree/bindings/arm/cpus.yaml
238999f6ebdSLeif Lindholm      *  On ARM v8 64-bit systems this property is required
239999f6ebdSLeif Lindholm      *    and matches the MPIDR_EL1 register affinity bits.
240999f6ebdSLeif Lindholm      *
241999f6ebdSLeif Lindholm      *    * If cpus node's #address-cells property is set to 2
242999f6ebdSLeif Lindholm      *
243999f6ebdSLeif Lindholm      *      The first reg cell bits [7:0] must be set to
244999f6ebdSLeif Lindholm      *      bits [39:32] of MPIDR_EL1.
245999f6ebdSLeif Lindholm      *
246999f6ebdSLeif Lindholm      *      The second reg cell bits [23:0] must be set to
247999f6ebdSLeif Lindholm      *      bits [23:0] of MPIDR_EL1.
248999f6ebdSLeif Lindholm      */
249e9fdf453SHongbo Zhang     qemu_fdt_add_subnode(sms->fdt, "/cpus");
250999f6ebdSLeif Lindholm     qemu_fdt_setprop_cell(sms->fdt, "/cpus", "#address-cells", 2);
251999f6ebdSLeif Lindholm     qemu_fdt_setprop_cell(sms->fdt, "/cpus", "#size-cells", 0x0);
252e9fdf453SHongbo Zhang 
253e9fdf453SHongbo Zhang     for (cpu = sms->smp_cpus - 1; cpu >= 0; cpu--) {
254e9fdf453SHongbo Zhang         char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
255e9fdf453SHongbo Zhang         ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu));
256e9fdf453SHongbo Zhang         CPUState *cs = CPU(armcpu);
257999f6ebdSLeif Lindholm         uint64_t mpidr = sbsa_ref_cpu_mp_affinity(sms, cpu);
258e9fdf453SHongbo Zhang 
259e9fdf453SHongbo Zhang         qemu_fdt_add_subnode(sms->fdt, nodename);
260999f6ebdSLeif Lindholm         qemu_fdt_setprop_u64(sms->fdt, nodename, "reg", mpidr);
261e9fdf453SHongbo Zhang 
262e9fdf453SHongbo Zhang         if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) {
263e9fdf453SHongbo Zhang             qemu_fdt_setprop_cell(sms->fdt, nodename, "numa-node-id",
264e9fdf453SHongbo Zhang                 ms->possible_cpus->cpus[cs->cpu_index].props.node_id);
265e9fdf453SHongbo Zhang         }
266e9fdf453SHongbo Zhang 
267e9fdf453SHongbo Zhang         g_free(nodename);
268e9fdf453SHongbo Zhang     }
2690c08d4f3SMarcin Juszkiewicz 
2700c08d4f3SMarcin Juszkiewicz     sbsa_fdt_add_gic_node(sms);
271e9fdf453SHongbo Zhang }
272e9fdf453SHongbo Zhang 
273e9fdf453SHongbo Zhang #define SBSA_FLASH_SECTOR_SIZE (256 * KiB)
274e9fdf453SHongbo Zhang 
275e9fdf453SHongbo Zhang static PFlashCFI01 *sbsa_flash_create1(SBSAMachineState *sms,
276e9fdf453SHongbo Zhang                                         const char *name,
277e9fdf453SHongbo Zhang                                         const char *alias_prop_name)
278e9fdf453SHongbo Zhang {
279e9fdf453SHongbo Zhang     /*
280e9fdf453SHongbo Zhang      * Create a single flash device.  We use the same parameters as
281e9fdf453SHongbo Zhang      * the flash devices on the Versatile Express board.
282e9fdf453SHongbo Zhang      */
283df707969SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01);
284e9fdf453SHongbo Zhang 
285e9fdf453SHongbo Zhang     qdev_prop_set_uint64(dev, "sector-length", SBSA_FLASH_SECTOR_SIZE);
286e9fdf453SHongbo Zhang     qdev_prop_set_uint8(dev, "width", 4);
287e9fdf453SHongbo Zhang     qdev_prop_set_uint8(dev, "device-width", 2);
288e9fdf453SHongbo Zhang     qdev_prop_set_bit(dev, "big-endian", false);
289e9fdf453SHongbo Zhang     qdev_prop_set_uint16(dev, "id0", 0x89);
290e9fdf453SHongbo Zhang     qdev_prop_set_uint16(dev, "id1", 0x18);
291e9fdf453SHongbo Zhang     qdev_prop_set_uint16(dev, "id2", 0x00);
292e9fdf453SHongbo Zhang     qdev_prop_set_uint16(dev, "id3", 0x00);
293e9fdf453SHongbo Zhang     qdev_prop_set_string(dev, "name", name);
294d2623129SMarkus Armbruster     object_property_add_child(OBJECT(sms), name, OBJECT(dev));
295e9fdf453SHongbo Zhang     object_property_add_alias(OBJECT(sms), alias_prop_name,
296d2623129SMarkus Armbruster                               OBJECT(dev), "drive");
297e9fdf453SHongbo Zhang     return PFLASH_CFI01(dev);
298e9fdf453SHongbo Zhang }
299e9fdf453SHongbo Zhang 
300e9fdf453SHongbo Zhang static void sbsa_flash_create(SBSAMachineState *sms)
301e9fdf453SHongbo Zhang {
302e9fdf453SHongbo Zhang     sms->flash[0] = sbsa_flash_create1(sms, "sbsa.flash0", "pflash0");
303e9fdf453SHongbo Zhang     sms->flash[1] = sbsa_flash_create1(sms, "sbsa.flash1", "pflash1");
304e9fdf453SHongbo Zhang }
305e9fdf453SHongbo Zhang 
306e9fdf453SHongbo Zhang static void sbsa_flash_map1(PFlashCFI01 *flash,
307e9fdf453SHongbo Zhang                             hwaddr base, hwaddr size,
308e9fdf453SHongbo Zhang                             MemoryRegion *sysmem)
309e9fdf453SHongbo Zhang {
310e9fdf453SHongbo Zhang     DeviceState *dev = DEVICE(flash);
311e9fdf453SHongbo Zhang 
3124cdd0a77SPhilippe Mathieu-Daudé     assert(QEMU_IS_ALIGNED(size, SBSA_FLASH_SECTOR_SIZE));
313e9fdf453SHongbo Zhang     assert(size / SBSA_FLASH_SECTOR_SIZE <= UINT32_MAX);
314e9fdf453SHongbo Zhang     qdev_prop_set_uint32(dev, "num-blocks", size / SBSA_FLASH_SECTOR_SIZE);
3153c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
316e9fdf453SHongbo Zhang 
317e9fdf453SHongbo Zhang     memory_region_add_subregion(sysmem, base,
318e9fdf453SHongbo Zhang                                 sysbus_mmio_get_region(SYS_BUS_DEVICE(dev),
319e9fdf453SHongbo Zhang                                                        0));
320e9fdf453SHongbo Zhang }
321e9fdf453SHongbo Zhang 
322e9fdf453SHongbo Zhang static void sbsa_flash_map(SBSAMachineState *sms,
323e9fdf453SHongbo Zhang                            MemoryRegion *sysmem,
324e9fdf453SHongbo Zhang                            MemoryRegion *secure_sysmem)
325e9fdf453SHongbo Zhang {
326e9fdf453SHongbo Zhang     /*
327e9fdf453SHongbo Zhang      * Map two flash devices to fill the SBSA_FLASH space in the memmap.
328e9fdf453SHongbo Zhang      * sysmem is the system memory space. secure_sysmem is the secure view
329e9fdf453SHongbo Zhang      * of the system, and the first flash device should be made visible only
330e9fdf453SHongbo Zhang      * there. The second flash device is visible to both secure and nonsecure.
331e9fdf453SHongbo Zhang      */
332e9fdf453SHongbo Zhang     hwaddr flashsize = sbsa_ref_memmap[SBSA_FLASH].size / 2;
333e9fdf453SHongbo Zhang     hwaddr flashbase = sbsa_ref_memmap[SBSA_FLASH].base;
334e9fdf453SHongbo Zhang 
335e9fdf453SHongbo Zhang     sbsa_flash_map1(sms->flash[0], flashbase, flashsize,
336e9fdf453SHongbo Zhang                     secure_sysmem);
337e9fdf453SHongbo Zhang     sbsa_flash_map1(sms->flash[1], flashbase + flashsize, flashsize,
338e9fdf453SHongbo Zhang                     sysmem);
339e9fdf453SHongbo Zhang }
340e9fdf453SHongbo Zhang 
341e9fdf453SHongbo Zhang static bool sbsa_firmware_init(SBSAMachineState *sms,
342e9fdf453SHongbo Zhang                                MemoryRegion *sysmem,
343e9fdf453SHongbo Zhang                                MemoryRegion *secure_sysmem)
344e9fdf453SHongbo Zhang {
3450ad3b5d3SPaolo Bonzini     const char *bios_name;
346e9fdf453SHongbo Zhang     int i;
347e9fdf453SHongbo Zhang     BlockBackend *pflash_blk0;
348e9fdf453SHongbo Zhang 
349e9fdf453SHongbo Zhang     /* Map legacy -drive if=pflash to machine properties */
350e9fdf453SHongbo Zhang     for (i = 0; i < ARRAY_SIZE(sms->flash); i++) {
351e9fdf453SHongbo Zhang         pflash_cfi01_legacy_drive(sms->flash[i],
352e9fdf453SHongbo Zhang                                   drive_get(IF_PFLASH, 0, i));
353e9fdf453SHongbo Zhang     }
354e9fdf453SHongbo Zhang 
355e9fdf453SHongbo Zhang     sbsa_flash_map(sms, sysmem, secure_sysmem);
356e9fdf453SHongbo Zhang 
357e9fdf453SHongbo Zhang     pflash_blk0 = pflash_cfi01_get_blk(sms->flash[0]);
358e9fdf453SHongbo Zhang 
3590ad3b5d3SPaolo Bonzini     bios_name = MACHINE(sms)->firmware;
360e9fdf453SHongbo Zhang     if (bios_name) {
361e9fdf453SHongbo Zhang         char *fname;
362e9fdf453SHongbo Zhang         MemoryRegion *mr;
363e9fdf453SHongbo Zhang         int image_size;
364e9fdf453SHongbo Zhang 
365e9fdf453SHongbo Zhang         if (pflash_blk0) {
366e9fdf453SHongbo Zhang             error_report("The contents of the first flash device may be "
367e9fdf453SHongbo Zhang                          "specified with -bios or with -drive if=pflash... "
368e9fdf453SHongbo Zhang                          "but you cannot use both options at once");
369e9fdf453SHongbo Zhang             exit(1);
370e9fdf453SHongbo Zhang         }
371e9fdf453SHongbo Zhang 
372e9fdf453SHongbo Zhang         /* Fall back to -bios */
373e9fdf453SHongbo Zhang 
374e9fdf453SHongbo Zhang         fname = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
375e9fdf453SHongbo Zhang         if (!fname) {
376e9fdf453SHongbo Zhang             error_report("Could not find ROM image '%s'", bios_name);
377e9fdf453SHongbo Zhang             exit(1);
378e9fdf453SHongbo Zhang         }
379e9fdf453SHongbo Zhang         mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(sms->flash[0]), 0);
380e9fdf453SHongbo Zhang         image_size = load_image_mr(fname, mr);
381e9fdf453SHongbo Zhang         g_free(fname);
382e9fdf453SHongbo Zhang         if (image_size < 0) {
383e9fdf453SHongbo Zhang             error_report("Could not load ROM image '%s'", bios_name);
384e9fdf453SHongbo Zhang             exit(1);
385e9fdf453SHongbo Zhang         }
386e9fdf453SHongbo Zhang     }
387e9fdf453SHongbo Zhang 
388e9fdf453SHongbo Zhang     return pflash_blk0 || bios_name;
389e9fdf453SHongbo Zhang }
390e9fdf453SHongbo Zhang 
391e9fdf453SHongbo Zhang static void create_secure_ram(SBSAMachineState *sms,
392e9fdf453SHongbo Zhang                               MemoryRegion *secure_sysmem)
393e9fdf453SHongbo Zhang {
394e9fdf453SHongbo Zhang     MemoryRegion *secram = g_new(MemoryRegion, 1);
395e9fdf453SHongbo Zhang     hwaddr base = sbsa_ref_memmap[SBSA_SECURE_MEM].base;
396e9fdf453SHongbo Zhang     hwaddr size = sbsa_ref_memmap[SBSA_SECURE_MEM].size;
397e9fdf453SHongbo Zhang 
398e9fdf453SHongbo Zhang     memory_region_init_ram(secram, NULL, "sbsa-ref.secure-ram", size,
399e9fdf453SHongbo Zhang                            &error_fatal);
400e9fdf453SHongbo Zhang     memory_region_add_subregion(secure_sysmem, base, secram);
401e9fdf453SHongbo Zhang }
402e9fdf453SHongbo Zhang 
4039fe2b4a2SShashi Mallela static void create_its(SBSAMachineState *sms)
4049fe2b4a2SShashi Mallela {
4059fe2b4a2SShashi Mallela     const char *itsclass = its_class_name();
4069fe2b4a2SShashi Mallela     DeviceState *dev;
4079fe2b4a2SShashi Mallela 
4089fe2b4a2SShashi Mallela     dev = qdev_new(itsclass);
4099fe2b4a2SShashi Mallela 
4109fe2b4a2SShashi Mallela     object_property_set_link(OBJECT(dev), "parent-gicv3", OBJECT(sms->gic),
4119fe2b4a2SShashi Mallela                              &error_abort);
4129fe2b4a2SShashi Mallela     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
4139fe2b4a2SShashi Mallela     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, sbsa_ref_memmap[SBSA_GIC_ITS].base);
4149fe2b4a2SShashi Mallela }
4159fe2b4a2SShashi Mallela 
4169fe2b4a2SShashi Mallela static void create_gic(SBSAMachineState *sms, MemoryRegion *mem)
417e9fdf453SHongbo Zhang {
418cc7d44c2SLike Xu     unsigned int smp_cpus = MACHINE(sms)->smp.cpus;
419e9fdf453SHongbo Zhang     SysBusDevice *gicbusdev;
420e9fdf453SHongbo Zhang     const char *gictype;
421e9fdf453SHongbo Zhang     uint32_t redist0_capacity, redist0_count;
422d210fa2fSKevin Wolf     QList *redist_region_count;
423e9fdf453SHongbo Zhang     int i;
424e9fdf453SHongbo Zhang 
425e9fdf453SHongbo Zhang     gictype = gicv3_class_name();
426e9fdf453SHongbo Zhang 
4273e80f690SMarkus Armbruster     sms->gic = qdev_new(gictype);
42848ba18e6SPhilippe Mathieu-Daudé     qdev_prop_set_uint32(sms->gic, "revision", 3);
42948ba18e6SPhilippe Mathieu-Daudé     qdev_prop_set_uint32(sms->gic, "num-cpu", smp_cpus);
430e9fdf453SHongbo Zhang     /*
431e9fdf453SHongbo Zhang      * Note that the num-irq property counts both internal and external
432e9fdf453SHongbo Zhang      * interrupts; there are always 32 of the former (mandated by GIC spec).
433e9fdf453SHongbo Zhang      */
43448ba18e6SPhilippe Mathieu-Daudé     qdev_prop_set_uint32(sms->gic, "num-irq", NUM_IRQS + 32);
43548ba18e6SPhilippe Mathieu-Daudé     qdev_prop_set_bit(sms->gic, "has-security-extensions", true);
436e9fdf453SHongbo Zhang 
437e9fdf453SHongbo Zhang     redist0_capacity =
438e9fdf453SHongbo Zhang                 sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE;
439e9fdf453SHongbo Zhang     redist0_count = MIN(smp_cpus, redist0_capacity);
440e9fdf453SHongbo Zhang 
441d210fa2fSKevin Wolf     redist_region_count = qlist_new();
442d210fa2fSKevin Wolf     qlist_append_int(redist_region_count, redist0_count);
443d210fa2fSKevin Wolf     qdev_prop_set_array(sms->gic, "redist-region-count", redist_region_count);
444e9fdf453SHongbo Zhang 
4459fe2b4a2SShashi Mallela     object_property_set_link(OBJECT(sms->gic), "sysmem",
4469fe2b4a2SShashi Mallela                              OBJECT(mem), &error_fatal);
4479fe2b4a2SShashi Mallela     qdev_prop_set_bit(sms->gic, "has-lpi", true);
4489fe2b4a2SShashi Mallela 
44948ba18e6SPhilippe Mathieu-Daudé     gicbusdev = SYS_BUS_DEVICE(sms->gic);
4503c6ef471SMarkus Armbruster     sysbus_realize_and_unref(gicbusdev, &error_fatal);
451e9fdf453SHongbo Zhang     sysbus_mmio_map(gicbusdev, 0, sbsa_ref_memmap[SBSA_GIC_DIST].base);
452e9fdf453SHongbo Zhang     sysbus_mmio_map(gicbusdev, 1, sbsa_ref_memmap[SBSA_GIC_REDIST].base);
453e9fdf453SHongbo Zhang 
454e9fdf453SHongbo Zhang     /*
455e9fdf453SHongbo Zhang      * Wire the outputs from each CPU's generic timer and the GICv3
456e9fdf453SHongbo Zhang      * maintenance interrupt signal to the appropriate GIC PPI inputs,
457e9fdf453SHongbo Zhang      * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs.
458e9fdf453SHongbo Zhang      */
459e9fdf453SHongbo Zhang     for (i = 0; i < smp_cpus; i++) {
460e9fdf453SHongbo Zhang         DeviceState *cpudev = DEVICE(qemu_get_cpu(i));
461d40ab068SLeif Lindholm         int intidbase = NUM_IRQS + i * GIC_INTERNAL;
462e9fdf453SHongbo Zhang         int irq;
463e9fdf453SHongbo Zhang         /*
464e9fdf453SHongbo Zhang          * Mapping from the output timer irq lines from the CPU to the
465e9fdf453SHongbo Zhang          * GIC PPI inputs used for this board.
466e9fdf453SHongbo Zhang          */
467e9fdf453SHongbo Zhang         const int timer_irq[] = {
468e9fdf453SHongbo Zhang             [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ,
469e9fdf453SHongbo Zhang             [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ,
470e9fdf453SHongbo Zhang             [GTIMER_HYP]  = ARCH_TIMER_NS_EL2_IRQ,
471e9fdf453SHongbo Zhang             [GTIMER_SEC]  = ARCH_TIMER_S_EL1_IRQ,
472058262e0SMarcin Juszkiewicz             [GTIMER_HYPVIRT] = ARCH_TIMER_NS_EL2_VIRT_IRQ,
473e9fdf453SHongbo Zhang         };
474e9fdf453SHongbo Zhang 
475e9fdf453SHongbo Zhang         for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) {
476e9fdf453SHongbo Zhang             qdev_connect_gpio_out(cpudev, irq,
47748ba18e6SPhilippe Mathieu-Daudé                                   qdev_get_gpio_in(sms->gic,
478d40ab068SLeif Lindholm                                                    intidbase + timer_irq[irq]));
479e9fdf453SHongbo Zhang         }
480e9fdf453SHongbo Zhang 
481e9fdf453SHongbo Zhang         qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", 0,
482d40ab068SLeif Lindholm                                     qdev_get_gpio_in(sms->gic,
483d40ab068SLeif Lindholm                                                      intidbase
484e9fdf453SHongbo Zhang                                                      + ARCH_GIC_MAINT_IRQ));
485d40ab068SLeif Lindholm 
486e9fdf453SHongbo Zhang         qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0,
487d40ab068SLeif Lindholm                                     qdev_get_gpio_in(sms->gic,
488d40ab068SLeif Lindholm                                                      intidbase
489e9fdf453SHongbo Zhang                                                      + VIRTUAL_PMU_IRQ));
490e9fdf453SHongbo Zhang 
491e9fdf453SHongbo Zhang         sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ));
492e9fdf453SHongbo Zhang         sysbus_connect_irq(gicbusdev, i + smp_cpus,
493e9fdf453SHongbo Zhang                            qdev_get_gpio_in(cpudev, ARM_CPU_FIQ));
494e9fdf453SHongbo Zhang         sysbus_connect_irq(gicbusdev, i + 2 * smp_cpus,
495e9fdf453SHongbo Zhang                            qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ));
496e9fdf453SHongbo Zhang         sysbus_connect_irq(gicbusdev, i + 3 * smp_cpus,
497e9fdf453SHongbo Zhang                            qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ));
498e9fdf453SHongbo Zhang     }
4999fe2b4a2SShashi Mallela     create_its(sms);
500e9fdf453SHongbo Zhang }
501e9fdf453SHongbo Zhang 
50248ba18e6SPhilippe Mathieu-Daudé static void create_uart(const SBSAMachineState *sms, int uart,
503e9fdf453SHongbo Zhang                         MemoryRegion *mem, Chardev *chr)
504e9fdf453SHongbo Zhang {
505e9fdf453SHongbo Zhang     hwaddr base = sbsa_ref_memmap[uart].base;
506e9fdf453SHongbo Zhang     int irq = sbsa_ref_irqmap[uart];
5073e80f690SMarkus Armbruster     DeviceState *dev = qdev_new(TYPE_PL011);
508e9fdf453SHongbo Zhang     SysBusDevice *s = SYS_BUS_DEVICE(dev);
509e9fdf453SHongbo Zhang 
510e9fdf453SHongbo Zhang     qdev_prop_set_chr(dev, "chardev", chr);
5113c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
512e9fdf453SHongbo Zhang     memory_region_add_subregion(mem, base,
513e9fdf453SHongbo Zhang                                 sysbus_mmio_get_region(s, 0));
51448ba18e6SPhilippe Mathieu-Daudé     sysbus_connect_irq(s, 0, qdev_get_gpio_in(sms->gic, irq));
515e9fdf453SHongbo Zhang }
516e9fdf453SHongbo Zhang 
51748ba18e6SPhilippe Mathieu-Daudé static void create_rtc(const SBSAMachineState *sms)
518e9fdf453SHongbo Zhang {
519e9fdf453SHongbo Zhang     hwaddr base = sbsa_ref_memmap[SBSA_RTC].base;
520e9fdf453SHongbo Zhang     int irq = sbsa_ref_irqmap[SBSA_RTC];
521e9fdf453SHongbo Zhang 
52248ba18e6SPhilippe Mathieu-Daudé     sysbus_create_simple("pl031", base, qdev_get_gpio_in(sms->gic, irq));
523e9fdf453SHongbo Zhang }
524e9fdf453SHongbo Zhang 
525baabe7d0SShashi Mallela static void create_wdt(const SBSAMachineState *sms)
526baabe7d0SShashi Mallela {
527baabe7d0SShashi Mallela     hwaddr rbase = sbsa_ref_memmap[SBSA_GWDT_REFRESH].base;
528baabe7d0SShashi Mallela     hwaddr cbase = sbsa_ref_memmap[SBSA_GWDT_CONTROL].base;
529baabe7d0SShashi Mallela     DeviceState *dev = qdev_new(TYPE_WDT_SBSA);
530baabe7d0SShashi Mallela     SysBusDevice *s = SYS_BUS_DEVICE(dev);
53180d60a6dSEduardo Habkost     int irq = sbsa_ref_irqmap[SBSA_GWDT_WS0];
532baabe7d0SShashi Mallela 
533baabe7d0SShashi Mallela     sysbus_realize_and_unref(s, &error_fatal);
534baabe7d0SShashi Mallela     sysbus_mmio_map(s, 0, rbase);
535baabe7d0SShashi Mallela     sysbus_mmio_map(s, 1, cbase);
536baabe7d0SShashi Mallela     sysbus_connect_irq(s, 0, qdev_get_gpio_in(sms->gic, irq));
537baabe7d0SShashi Mallela }
538baabe7d0SShashi Mallela 
539e9fdf453SHongbo Zhang static DeviceState *gpio_key_dev;
540e9fdf453SHongbo Zhang static void sbsa_ref_powerdown_req(Notifier *n, void *opaque)
541e9fdf453SHongbo Zhang {
542e9fdf453SHongbo Zhang     /* use gpio Pin 3 for power button event */
543e9fdf453SHongbo Zhang     qemu_set_irq(qdev_get_gpio_in(gpio_key_dev, 0), 1);
544e9fdf453SHongbo Zhang }
545e9fdf453SHongbo Zhang 
546e9fdf453SHongbo Zhang static Notifier sbsa_ref_powerdown_notifier = {
547e9fdf453SHongbo Zhang     .notify = sbsa_ref_powerdown_req
548e9fdf453SHongbo Zhang };
549e9fdf453SHongbo Zhang 
55048ba18e6SPhilippe Mathieu-Daudé static void create_gpio(const SBSAMachineState *sms)
551e9fdf453SHongbo Zhang {
552e9fdf453SHongbo Zhang     DeviceState *pl061_dev;
553e9fdf453SHongbo Zhang     hwaddr base = sbsa_ref_memmap[SBSA_GPIO].base;
554e9fdf453SHongbo Zhang     int irq = sbsa_ref_irqmap[SBSA_GPIO];
555e9fdf453SHongbo Zhang 
55648ba18e6SPhilippe Mathieu-Daudé     pl061_dev = sysbus_create_simple("pl061", base,
55748ba18e6SPhilippe Mathieu-Daudé                                      qdev_get_gpio_in(sms->gic, irq));
558e9fdf453SHongbo Zhang 
559e9fdf453SHongbo Zhang     gpio_key_dev = sysbus_create_simple("gpio-key", -1,
560e9fdf453SHongbo Zhang                                         qdev_get_gpio_in(pl061_dev, 3));
561e9fdf453SHongbo Zhang 
562e9fdf453SHongbo Zhang     /* connect powerdown request */
563e9fdf453SHongbo Zhang     qemu_register_powerdown_notifier(&sbsa_ref_powerdown_notifier);
564e9fdf453SHongbo Zhang }
565e9fdf453SHongbo Zhang 
56648ba18e6SPhilippe Mathieu-Daudé static void create_ahci(const SBSAMachineState *sms)
567e9fdf453SHongbo Zhang {
568e9fdf453SHongbo Zhang     hwaddr base = sbsa_ref_memmap[SBSA_AHCI].base;
569e9fdf453SHongbo Zhang     int irq = sbsa_ref_irqmap[SBSA_AHCI];
570e9fdf453SHongbo Zhang     DeviceState *dev;
571e9fdf453SHongbo Zhang     DriveInfo *hd[NUM_SATA_PORTS];
572e9fdf453SHongbo Zhang     SysbusAHCIState *sysahci;
573e9fdf453SHongbo Zhang 
5743e80f690SMarkus Armbruster     dev = qdev_new("sysbus-ahci");
575e9fdf453SHongbo Zhang     qdev_prop_set_uint32(dev, "num-ports", NUM_SATA_PORTS);
5763c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
577e9fdf453SHongbo Zhang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
57848ba18e6SPhilippe Mathieu-Daudé     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, qdev_get_gpio_in(sms->gic, irq));
579e9fdf453SHongbo Zhang 
580e9fdf453SHongbo Zhang     sysahci = SYSBUS_AHCI(dev);
581e9fdf453SHongbo Zhang     ide_drive_get(hd, ARRAY_SIZE(hd));
58272c9d945SPhilippe Mathieu-Daudé     ahci_ide_create_devs(&sysahci->ahci, hd);
583e9fdf453SHongbo Zhang }
584e9fdf453SHongbo Zhang 
58562c2b876SYuquan Wang static void create_xhci(const SBSAMachineState *sms)
586e9fdf453SHongbo Zhang {
58762c2b876SYuquan Wang     hwaddr base = sbsa_ref_memmap[SBSA_XHCI].base;
58862c2b876SYuquan Wang     int irq = sbsa_ref_irqmap[SBSA_XHCI];
58962c2b876SYuquan Wang     DeviceState *dev = qdev_new(TYPE_XHCI_SYSBUS);
590e65ecb66SYuquan Wang     qdev_prop_set_uint32(dev, "slots", XHCI_MAXSLOTS);
591e9fdf453SHongbo Zhang 
59262c2b876SYuquan Wang     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
59362c2b876SYuquan Wang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
59462c2b876SYuquan Wang     sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, qdev_get_gpio_in(sms->gic, irq));
595e9fdf453SHongbo Zhang }
596e9fdf453SHongbo Zhang 
59748ba18e6SPhilippe Mathieu-Daudé static void create_smmu(const SBSAMachineState *sms, PCIBus *bus)
598e9fdf453SHongbo Zhang {
599e9fdf453SHongbo Zhang     hwaddr base = sbsa_ref_memmap[SBSA_SMMU].base;
600e9fdf453SHongbo Zhang     int irq =  sbsa_ref_irqmap[SBSA_SMMU];
601e9fdf453SHongbo Zhang     DeviceState *dev;
602e9fdf453SHongbo Zhang     int i;
603e9fdf453SHongbo Zhang 
604a431ab0eSRichard Henderson     dev = qdev_new(TYPE_ARM_SMMUV3);
605e9fdf453SHongbo Zhang 
6065325cc34SMarkus Armbruster     object_property_set_link(OBJECT(dev), "primary-bus", OBJECT(bus),
607e9fdf453SHongbo Zhang                              &error_abort);
6083c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
609e9fdf453SHongbo Zhang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base);
610e9fdf453SHongbo Zhang     for (i = 0; i < NUM_SMMU_IRQS; i++) {
61148ba18e6SPhilippe Mathieu-Daudé         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i,
612b8bf3472SGraeme Gregory                            qdev_get_gpio_in(sms->gic, irq + i));
613e9fdf453SHongbo Zhang     }
614e9fdf453SHongbo Zhang }
615e9fdf453SHongbo Zhang 
61648ba18e6SPhilippe Mathieu-Daudé static void create_pcie(SBSAMachineState *sms)
617e9fdf453SHongbo Zhang {
618e9fdf453SHongbo Zhang     hwaddr base_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].base;
619e9fdf453SHongbo Zhang     hwaddr size_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].size;
620e9fdf453SHongbo Zhang     hwaddr base_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].base;
621e9fdf453SHongbo Zhang     hwaddr size_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].size;
622e9fdf453SHongbo Zhang     hwaddr base_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].base;
623e9fdf453SHongbo Zhang     hwaddr size_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].size;
624e9fdf453SHongbo Zhang     hwaddr base_pio = sbsa_ref_memmap[SBSA_PCIE_PIO].base;
625e9fdf453SHongbo Zhang     int irq = sbsa_ref_irqmap[SBSA_PCIE];
626611eda59SThomas Huth     MachineClass *mc = MACHINE_GET_CLASS(sms);
627e9fdf453SHongbo Zhang     MemoryRegion *mmio_alias, *mmio_alias_high, *mmio_reg;
628e9fdf453SHongbo Zhang     MemoryRegion *ecam_alias, *ecam_reg;
629e9fdf453SHongbo Zhang     DeviceState *dev;
630e9fdf453SHongbo Zhang     PCIHostState *pci;
631e9fdf453SHongbo Zhang     int i;
632e9fdf453SHongbo Zhang 
6333e80f690SMarkus Armbruster     dev = qdev_new(TYPE_GPEX_HOST);
6343c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
635e9fdf453SHongbo Zhang 
636e9fdf453SHongbo Zhang     /* Map ECAM space */
637e9fdf453SHongbo Zhang     ecam_alias = g_new0(MemoryRegion, 1);
638e9fdf453SHongbo Zhang     ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
639e9fdf453SHongbo Zhang     memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam",
640e9fdf453SHongbo Zhang                              ecam_reg, 0, size_ecam);
641e9fdf453SHongbo Zhang     memory_region_add_subregion(get_system_memory(), base_ecam, ecam_alias);
642e9fdf453SHongbo Zhang 
643e9fdf453SHongbo Zhang     /* Map the MMIO space */
644e9fdf453SHongbo Zhang     mmio_alias = g_new0(MemoryRegion, 1);
645e9fdf453SHongbo Zhang     mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
646e9fdf453SHongbo Zhang     memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio",
647e9fdf453SHongbo Zhang                              mmio_reg, base_mmio, size_mmio);
648e9fdf453SHongbo Zhang     memory_region_add_subregion(get_system_memory(), base_mmio, mmio_alias);
649e9fdf453SHongbo Zhang 
650e9fdf453SHongbo Zhang     /* Map the MMIO_HIGH space */
651e9fdf453SHongbo Zhang     mmio_alias_high = g_new0(MemoryRegion, 1);
652e9fdf453SHongbo Zhang     memory_region_init_alias(mmio_alias_high, OBJECT(dev), "pcie-mmio-high",
653e9fdf453SHongbo Zhang                              mmio_reg, base_mmio_high, size_mmio_high);
654e9fdf453SHongbo Zhang     memory_region_add_subregion(get_system_memory(), base_mmio_high,
655e9fdf453SHongbo Zhang                                 mmio_alias_high);
656e9fdf453SHongbo Zhang 
657e9fdf453SHongbo Zhang     /* Map IO port space */
658e9fdf453SHongbo Zhang     sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, base_pio);
659e9fdf453SHongbo Zhang 
660e9fdf453SHongbo Zhang     for (i = 0; i < GPEX_NUM_IRQS; i++) {
66148ba18e6SPhilippe Mathieu-Daudé         sysbus_connect_irq(SYS_BUS_DEVICE(dev), i,
662870f0051SGraeme Gregory                            qdev_get_gpio_in(sms->gic, irq + i));
663e9fdf453SHongbo Zhang         gpex_set_irq_num(GPEX_HOST(dev), i, irq + i);
664e9fdf453SHongbo Zhang     }
665e9fdf453SHongbo Zhang 
666e9fdf453SHongbo Zhang     pci = PCI_HOST_BRIDGE(dev);
667e9fdf453SHongbo Zhang     if (pci->bus) {
6680e45d0ebSDavid Woodhouse         pci_init_nic_devices(pci->bus, mc->default_nic);
669e9fdf453SHongbo Zhang     }
670e9fdf453SHongbo Zhang 
6719162ac6bSMarcin Juszkiewicz     pci_create_simple(pci->bus, -1, "bochs-display");
672e9fdf453SHongbo Zhang 
67348ba18e6SPhilippe Mathieu-Daudé     create_smmu(sms, pci->bus);
674e9fdf453SHongbo Zhang }
675e9fdf453SHongbo Zhang 
676e9fdf453SHongbo Zhang static void *sbsa_ref_dtb(const struct arm_boot_info *binfo, int *fdt_size)
677e9fdf453SHongbo Zhang {
678e9fdf453SHongbo Zhang     const SBSAMachineState *board = container_of(binfo, SBSAMachineState,
679e9fdf453SHongbo Zhang                                                  bootinfo);
680e9fdf453SHongbo Zhang 
681e9fdf453SHongbo Zhang     *fdt_size = board->fdt_size;
682e9fdf453SHongbo Zhang     return board->fdt;
683e9fdf453SHongbo Zhang }
684e9fdf453SHongbo Zhang 
6853f462bf0SGraeme Gregory static void create_secure_ec(MemoryRegion *mem)
6863f462bf0SGraeme Gregory {
6873f462bf0SGraeme Gregory     hwaddr base = sbsa_ref_memmap[SBSA_SECURE_EC].base;
6883f462bf0SGraeme Gregory     DeviceState *dev = qdev_new("sbsa-ec");
6893f462bf0SGraeme Gregory     SysBusDevice *s = SYS_BUS_DEVICE(dev);
6903f462bf0SGraeme Gregory 
6913f462bf0SGraeme Gregory     memory_region_add_subregion(mem, base,
6923f462bf0SGraeme Gregory                                 sysbus_mmio_get_region(s, 0));
6933f462bf0SGraeme Gregory }
6943f462bf0SGraeme Gregory 
69564580903SHongbo Zhang static void sbsa_ref_init(MachineState *machine)
69664580903SHongbo Zhang {
697cc7d44c2SLike Xu     unsigned int smp_cpus = machine->smp.cpus;
698cc7d44c2SLike Xu     unsigned int max_cpus = machine->smp.max_cpus;
69964580903SHongbo Zhang     SBSAMachineState *sms = SBSA_MACHINE(machine);
70064580903SHongbo Zhang     MachineClass *mc = MACHINE_GET_CLASS(machine);
70164580903SHongbo Zhang     MemoryRegion *sysmem = get_system_memory();
702c8ead571SPeter Maydell     MemoryRegion *secure_sysmem = g_new(MemoryRegion, 1);
703e9fdf453SHongbo Zhang     bool firmware_loaded;
70464580903SHongbo Zhang     const CPUArchIdList *possible_cpus;
70564580903SHongbo Zhang     int n, sbsa_max_cpus;
70664580903SHongbo Zhang 
70764580903SHongbo Zhang     if (kvm_enabled()) {
70864580903SHongbo Zhang         error_report("sbsa-ref: KVM is not supported for this machine");
70964580903SHongbo Zhang         exit(1);
71064580903SHongbo Zhang     }
71164580903SHongbo Zhang 
71264580903SHongbo Zhang     /*
713e9fdf453SHongbo Zhang      * The Secure view of the world is the same as the NonSecure,
714e9fdf453SHongbo Zhang      * but with a few extra devices. Create it as a container region
715e9fdf453SHongbo Zhang      * containing the system memory at low priority; any secure-only
716e9fdf453SHongbo Zhang      * devices go in at higher priority and take precedence.
717e9fdf453SHongbo Zhang      */
718e9fdf453SHongbo Zhang     memory_region_init(secure_sysmem, OBJECT(machine), "secure-memory",
719e9fdf453SHongbo Zhang                        UINT64_MAX);
720e9fdf453SHongbo Zhang     memory_region_add_subregion_overlap(secure_sysmem, 0, sysmem, -1);
721e9fdf453SHongbo Zhang 
722c8ead571SPeter Maydell     firmware_loaded = sbsa_firmware_init(sms, sysmem, secure_sysmem);
723e9fdf453SHongbo Zhang 
724e9fdf453SHongbo Zhang     /*
72564580903SHongbo Zhang      * This machine has EL3 enabled, external firmware should supply PSCI
72664580903SHongbo Zhang      * implementation, so the QEMU's internal PSCI is disabled.
72764580903SHongbo Zhang      */
72864580903SHongbo Zhang     sms->psci_conduit = QEMU_PSCI_CONDUIT_DISABLED;
72964580903SHongbo Zhang 
73064580903SHongbo Zhang     sbsa_max_cpus = sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE;
73164580903SHongbo Zhang 
73264580903SHongbo Zhang     if (max_cpus > sbsa_max_cpus) {
73364580903SHongbo Zhang         error_report("Number of SMP CPUs requested (%d) exceeds max CPUs "
73464580903SHongbo Zhang                      "supported by machine 'sbsa-ref' (%d)",
73564580903SHongbo Zhang                      max_cpus, sbsa_max_cpus);
73664580903SHongbo Zhang         exit(1);
73764580903SHongbo Zhang     }
73864580903SHongbo Zhang 
73964580903SHongbo Zhang     sms->smp_cpus = smp_cpus;
74064580903SHongbo Zhang 
74164580903SHongbo Zhang     if (machine->ram_size > sbsa_ref_memmap[SBSA_MEM].size) {
74264580903SHongbo Zhang         error_report("sbsa-ref: cannot model more than %dGB RAM", RAMLIMIT_GB);
74364580903SHongbo Zhang         exit(1);
74464580903SHongbo Zhang     }
74564580903SHongbo Zhang 
74664580903SHongbo Zhang     possible_cpus = mc->possible_cpu_arch_ids(machine);
74764580903SHongbo Zhang     for (n = 0; n < possible_cpus->len; n++) {
74864580903SHongbo Zhang         Object *cpuobj;
74964580903SHongbo Zhang         CPUState *cs;
75064580903SHongbo Zhang 
75164580903SHongbo Zhang         if (n >= smp_cpus) {
75264580903SHongbo Zhang             break;
75364580903SHongbo Zhang         }
75464580903SHongbo Zhang 
75564580903SHongbo Zhang         cpuobj = object_new(possible_cpus->cpus[n].type);
7565325cc34SMarkus Armbruster         object_property_set_int(cpuobj, "mp-affinity",
7575325cc34SMarkus Armbruster                                 possible_cpus->cpus[n].arch_id, NULL);
75864580903SHongbo Zhang 
75964580903SHongbo Zhang         cs = CPU(cpuobj);
76064580903SHongbo Zhang         cs->cpu_index = n;
76164580903SHongbo Zhang 
76264580903SHongbo Zhang         numa_cpu_pre_plug(&possible_cpus->cpus[cs->cpu_index], DEVICE(cpuobj),
76364580903SHongbo Zhang                           &error_fatal);
76464580903SHongbo Zhang 
765efba1595SDaniel P. Berrangé         if (object_property_find(cpuobj, "reset-cbar")) {
7665325cc34SMarkus Armbruster             object_property_set_int(cpuobj, "reset-cbar",
76764580903SHongbo Zhang                                     sbsa_ref_memmap[SBSA_CPUPERIPHS].base,
7685325cc34SMarkus Armbruster                                     &error_abort);
76964580903SHongbo Zhang         }
77064580903SHongbo Zhang 
7715325cc34SMarkus Armbruster         object_property_set_link(cpuobj, "memory", OBJECT(sysmem),
77264580903SHongbo Zhang                                  &error_abort);
77364580903SHongbo Zhang 
7745325cc34SMarkus Armbruster         object_property_set_link(cpuobj, "secure-memory",
7755325cc34SMarkus Armbruster                                  OBJECT(secure_sysmem), &error_abort);
77664580903SHongbo Zhang 
777ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
77864580903SHongbo Zhang         object_unref(cpuobj);
77964580903SHongbo Zhang     }
78064580903SHongbo Zhang 
7813818ed92SIgor Mammedov     memory_region_add_subregion(sysmem, sbsa_ref_memmap[SBSA_MEM].base,
7823818ed92SIgor Mammedov                                 machine->ram);
78364580903SHongbo Zhang 
784e9fdf453SHongbo Zhang     create_fdt(sms);
785e9fdf453SHongbo Zhang 
786e9fdf453SHongbo Zhang     create_secure_ram(sms, secure_sysmem);
787e9fdf453SHongbo Zhang 
7889fe2b4a2SShashi Mallela     create_gic(sms, sysmem);
789e9fdf453SHongbo Zhang 
79048ba18e6SPhilippe Mathieu-Daudé     create_uart(sms, SBSA_UART, sysmem, serial_hd(0));
79148ba18e6SPhilippe Mathieu-Daudé     create_uart(sms, SBSA_SECURE_UART, secure_sysmem, serial_hd(1));
792e9fdf453SHongbo Zhang     /* Second secure UART for RAS and MM from EL0 */
79348ba18e6SPhilippe Mathieu-Daudé     create_uart(sms, SBSA_SECURE_UART_MM, secure_sysmem, serial_hd(2));
794e9fdf453SHongbo Zhang 
79548ba18e6SPhilippe Mathieu-Daudé     create_rtc(sms);
796e9fdf453SHongbo Zhang 
797baabe7d0SShashi Mallela     create_wdt(sms);
798baabe7d0SShashi Mallela 
79948ba18e6SPhilippe Mathieu-Daudé     create_gpio(sms);
800e9fdf453SHongbo Zhang 
80148ba18e6SPhilippe Mathieu-Daudé     create_ahci(sms);
802e9fdf453SHongbo Zhang 
80362c2b876SYuquan Wang     create_xhci(sms);
804e9fdf453SHongbo Zhang 
80548ba18e6SPhilippe Mathieu-Daudé     create_pcie(sms);
806e9fdf453SHongbo Zhang 
8073f462bf0SGraeme Gregory     create_secure_ec(secure_sysmem);
8083f462bf0SGraeme Gregory 
80964580903SHongbo Zhang     sms->bootinfo.ram_size = machine->ram_size;
81064580903SHongbo Zhang     sms->bootinfo.board_id = -1;
81164580903SHongbo Zhang     sms->bootinfo.loader_start = sbsa_ref_memmap[SBSA_MEM].base;
812e9fdf453SHongbo Zhang     sms->bootinfo.get_dtb = sbsa_ref_dtb;
813e9fdf453SHongbo Zhang     sms->bootinfo.firmware_loaded = firmware_loaded;
8142744ece8STao Xu     arm_load_kernel(ARM_CPU(first_cpu), machine, &sms->bootinfo);
81564580903SHongbo Zhang }
81664580903SHongbo Zhang 
81764580903SHongbo Zhang static const CPUArchIdList *sbsa_ref_possible_cpu_arch_ids(MachineState *ms)
81864580903SHongbo Zhang {
819cc7d44c2SLike Xu     unsigned int max_cpus = ms->smp.max_cpus;
82064580903SHongbo Zhang     SBSAMachineState *sms = SBSA_MACHINE(ms);
82164580903SHongbo Zhang     int n;
82264580903SHongbo Zhang 
82364580903SHongbo Zhang     if (ms->possible_cpus) {
82464580903SHongbo Zhang         assert(ms->possible_cpus->len == max_cpus);
82564580903SHongbo Zhang         return ms->possible_cpus;
82664580903SHongbo Zhang     }
82764580903SHongbo Zhang 
82864580903SHongbo Zhang     ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) +
82964580903SHongbo Zhang                                   sizeof(CPUArchId) * max_cpus);
83064580903SHongbo Zhang     ms->possible_cpus->len = max_cpus;
83164580903SHongbo Zhang     for (n = 0; n < ms->possible_cpus->len; n++) {
83264580903SHongbo Zhang         ms->possible_cpus->cpus[n].type = ms->cpu_type;
83364580903SHongbo Zhang         ms->possible_cpus->cpus[n].arch_id =
83464580903SHongbo Zhang             sbsa_ref_cpu_mp_affinity(sms, n);
83564580903SHongbo Zhang         ms->possible_cpus->cpus[n].props.has_thread_id = true;
83664580903SHongbo Zhang         ms->possible_cpus->cpus[n].props.thread_id = n;
83764580903SHongbo Zhang     }
83864580903SHongbo Zhang     return ms->possible_cpus;
83964580903SHongbo Zhang }
84064580903SHongbo Zhang 
84164580903SHongbo Zhang static CpuInstanceProperties
84264580903SHongbo Zhang sbsa_ref_cpu_index_to_props(MachineState *ms, unsigned cpu_index)
84364580903SHongbo Zhang {
84464580903SHongbo Zhang     MachineClass *mc = MACHINE_GET_CLASS(ms);
84564580903SHongbo Zhang     const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms);
84664580903SHongbo Zhang 
84764580903SHongbo Zhang     assert(cpu_index < possible_cpus->len);
84864580903SHongbo Zhang     return possible_cpus->cpus[cpu_index].props;
84964580903SHongbo Zhang }
85064580903SHongbo Zhang 
85164580903SHongbo Zhang static int64_t
85264580903SHongbo Zhang sbsa_ref_get_default_cpu_node_id(const MachineState *ms, int idx)
85364580903SHongbo Zhang {
854aa570207STao Xu     return idx % ms->numa_state->num_nodes;
85564580903SHongbo Zhang }
85664580903SHongbo Zhang 
857e9fdf453SHongbo Zhang static void sbsa_ref_instance_init(Object *obj)
858e9fdf453SHongbo Zhang {
859e9fdf453SHongbo Zhang     SBSAMachineState *sms = SBSA_MACHINE(obj);
860e9fdf453SHongbo Zhang 
861e9fdf453SHongbo Zhang     sbsa_flash_create(sms);
862e9fdf453SHongbo Zhang }
863e9fdf453SHongbo Zhang 
86464580903SHongbo Zhang static void sbsa_ref_class_init(ObjectClass *oc, void *data)
86564580903SHongbo Zhang {
86664580903SHongbo Zhang     MachineClass *mc = MACHINE_CLASS(oc);
867dbf8e8c4SGavin Shan     static const char * const valid_cpu_types[] = {
868dbf8e8c4SGavin Shan         ARM_CPU_TYPE_NAME("cortex-a57"),
869dbf8e8c4SGavin Shan         ARM_CPU_TYPE_NAME("cortex-a72"),
870dbf8e8c4SGavin Shan         ARM_CPU_TYPE_NAME("neoverse-n1"),
871dbf8e8c4SGavin Shan         ARM_CPU_TYPE_NAME("neoverse-v1"),
872dbf8e8c4SGavin Shan         ARM_CPU_TYPE_NAME("neoverse-n2"),
873dbf8e8c4SGavin Shan         ARM_CPU_TYPE_NAME("max"),
874dbf8e8c4SGavin Shan         NULL,
875dbf8e8c4SGavin Shan     };
87664580903SHongbo Zhang 
87764580903SHongbo Zhang     mc->init = sbsa_ref_init;
87864580903SHongbo Zhang     mc->desc = "QEMU 'SBSA Reference' ARM Virtual Machine";
8791877272bSMarcin Juszkiewicz     mc->default_cpu_type = ARM_CPU_TYPE_NAME("neoverse-n1");
880dbf8e8c4SGavin Shan     mc->valid_cpu_types = valid_cpu_types;
88164580903SHongbo Zhang     mc->max_cpus = 512;
88264580903SHongbo Zhang     mc->pci_allow_0_address = true;
88364580903SHongbo Zhang     mc->minimum_page_bits = 12;
88464580903SHongbo Zhang     mc->block_default_type = IF_IDE;
88564580903SHongbo Zhang     mc->no_cdrom = 1;
886611eda59SThomas Huth     mc->default_nic = "e1000e";
88764580903SHongbo Zhang     mc->default_ram_size = 1 * GiB;
8883818ed92SIgor Mammedov     mc->default_ram_id = "sbsa-ref.ram";
88964580903SHongbo Zhang     mc->default_cpus = 4;
89064580903SHongbo Zhang     mc->possible_cpu_arch_ids = sbsa_ref_possible_cpu_arch_ids;
89164580903SHongbo Zhang     mc->cpu_index_to_instance_props = sbsa_ref_cpu_index_to_props;
89264580903SHongbo Zhang     mc->get_default_cpu_node_id = sbsa_ref_get_default_cpu_node_id;
893fecff672SGavin Shan     /* platform instead of architectural choice */
894fecff672SGavin Shan     mc->cpu_cluster_has_numa_boundary = true;
89564580903SHongbo Zhang }
89664580903SHongbo Zhang 
89764580903SHongbo Zhang static const TypeInfo sbsa_ref_info = {
89864580903SHongbo Zhang     .name          = TYPE_SBSA_MACHINE,
89964580903SHongbo Zhang     .parent        = TYPE_MACHINE,
900e9fdf453SHongbo Zhang     .instance_init = sbsa_ref_instance_init,
90164580903SHongbo Zhang     .class_init    = sbsa_ref_class_init,
90264580903SHongbo Zhang     .instance_size = sizeof(SBSAMachineState),
90364580903SHongbo Zhang };
90464580903SHongbo Zhang 
90564580903SHongbo Zhang static void sbsa_ref_machine_init(void)
90664580903SHongbo Zhang {
90764580903SHongbo Zhang     type_register_static(&sbsa_ref_info);
90864580903SHongbo Zhang }
90964580903SHongbo Zhang 
91064580903SHongbo Zhang type_init(sbsa_ref_machine_init);
911