164580903SHongbo Zhang /* 264580903SHongbo Zhang * ARM SBSA Reference Platform emulation 364580903SHongbo Zhang * 464580903SHongbo Zhang * Copyright (c) 2018 Linaro Limited 564580903SHongbo Zhang * Written by Hongbo Zhang <hongbo.zhang@linaro.org> 664580903SHongbo Zhang * 764580903SHongbo Zhang * This program is free software; you can redistribute it and/or modify it 864580903SHongbo Zhang * under the terms and conditions of the GNU General Public License, 964580903SHongbo Zhang * version 2 or later, as published by the Free Software Foundation. 1064580903SHongbo Zhang * 1164580903SHongbo Zhang * This program is distributed in the hope it will be useful, but WITHOUT 1264580903SHongbo Zhang * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1364580903SHongbo Zhang * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1464580903SHongbo Zhang * more details. 1564580903SHongbo Zhang * 1664580903SHongbo Zhang * You should have received a copy of the GNU General Public License along with 1764580903SHongbo Zhang * this program. If not, see <http://www.gnu.org/licenses/>. 1864580903SHongbo Zhang */ 1964580903SHongbo Zhang 2064580903SHongbo Zhang #include "qemu/osdep.h" 21e9fdf453SHongbo Zhang #include "qemu-common.h" 2264580903SHongbo Zhang #include "qapi/error.h" 2364580903SHongbo Zhang #include "qemu/error-report.h" 2464580903SHongbo Zhang #include "qemu/units.h" 25e9fdf453SHongbo Zhang #include "sysemu/device_tree.h" 2664580903SHongbo Zhang #include "sysemu/numa.h" 2764580903SHongbo Zhang #include "sysemu/sysemu.h" 2864580903SHongbo Zhang #include "exec/address-spaces.h" 2964580903SHongbo Zhang #include "exec/hwaddr.h" 3064580903SHongbo Zhang #include "kvm_arm.h" 3164580903SHongbo Zhang #include "hw/arm/boot.h" 32e9fdf453SHongbo Zhang #include "hw/block/flash.h" 3364580903SHongbo Zhang #include "hw/boards.h" 34e9fdf453SHongbo Zhang #include "hw/ide/internal.h" 35e9fdf453SHongbo Zhang #include "hw/ide/ahci_internal.h" 3664580903SHongbo Zhang #include "hw/intc/arm_gicv3_common.h" 37e9fdf453SHongbo Zhang #include "hw/loader.h" 38e9fdf453SHongbo Zhang #include "hw/pci-host/gpex.h" 39*a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 40e9fdf453SHongbo Zhang #include "hw/usb.h" 41e9fdf453SHongbo Zhang #include "net/net.h" 4264580903SHongbo Zhang 4364580903SHongbo Zhang #define RAMLIMIT_GB 8192 4464580903SHongbo Zhang #define RAMLIMIT_BYTES (RAMLIMIT_GB * GiB) 4564580903SHongbo Zhang 46e9fdf453SHongbo Zhang #define NUM_IRQS 256 47e9fdf453SHongbo Zhang #define NUM_SMMU_IRQS 4 48e9fdf453SHongbo Zhang #define NUM_SATA_PORTS 6 49e9fdf453SHongbo Zhang 50e9fdf453SHongbo Zhang #define VIRTUAL_PMU_IRQ 7 51e9fdf453SHongbo Zhang #define ARCH_GIC_MAINT_IRQ 9 52e9fdf453SHongbo Zhang #define ARCH_TIMER_VIRT_IRQ 11 53e9fdf453SHongbo Zhang #define ARCH_TIMER_S_EL1_IRQ 13 54e9fdf453SHongbo Zhang #define ARCH_TIMER_NS_EL1_IRQ 14 55e9fdf453SHongbo Zhang #define ARCH_TIMER_NS_EL2_IRQ 10 56e9fdf453SHongbo Zhang 5764580903SHongbo Zhang enum { 5864580903SHongbo Zhang SBSA_FLASH, 5964580903SHongbo Zhang SBSA_MEM, 6064580903SHongbo Zhang SBSA_CPUPERIPHS, 6164580903SHongbo Zhang SBSA_GIC_DIST, 6264580903SHongbo Zhang SBSA_GIC_REDIST, 6364580903SHongbo Zhang SBSA_SMMU, 6464580903SHongbo Zhang SBSA_UART, 6564580903SHongbo Zhang SBSA_RTC, 6664580903SHongbo Zhang SBSA_PCIE, 6764580903SHongbo Zhang SBSA_PCIE_MMIO, 6864580903SHongbo Zhang SBSA_PCIE_MMIO_HIGH, 6964580903SHongbo Zhang SBSA_PCIE_PIO, 7064580903SHongbo Zhang SBSA_PCIE_ECAM, 7164580903SHongbo Zhang SBSA_GPIO, 7264580903SHongbo Zhang SBSA_SECURE_UART, 7364580903SHongbo Zhang SBSA_SECURE_UART_MM, 7464580903SHongbo Zhang SBSA_SECURE_MEM, 7564580903SHongbo Zhang SBSA_AHCI, 7664580903SHongbo Zhang SBSA_EHCI, 7764580903SHongbo Zhang }; 7864580903SHongbo Zhang 7964580903SHongbo Zhang typedef struct MemMapEntry { 8064580903SHongbo Zhang hwaddr base; 8164580903SHongbo Zhang hwaddr size; 8264580903SHongbo Zhang } MemMapEntry; 8364580903SHongbo Zhang 8464580903SHongbo Zhang typedef struct { 8564580903SHongbo Zhang MachineState parent; 8664580903SHongbo Zhang struct arm_boot_info bootinfo; 8764580903SHongbo Zhang int smp_cpus; 8864580903SHongbo Zhang void *fdt; 8964580903SHongbo Zhang int fdt_size; 9064580903SHongbo Zhang int psci_conduit; 91e9fdf453SHongbo Zhang PFlashCFI01 *flash[2]; 9264580903SHongbo Zhang } SBSAMachineState; 9364580903SHongbo Zhang 9464580903SHongbo Zhang #define TYPE_SBSA_MACHINE MACHINE_TYPE_NAME("sbsa-ref") 9564580903SHongbo Zhang #define SBSA_MACHINE(obj) \ 9664580903SHongbo Zhang OBJECT_CHECK(SBSAMachineState, (obj), TYPE_SBSA_MACHINE) 9764580903SHongbo Zhang 9864580903SHongbo Zhang static const MemMapEntry sbsa_ref_memmap[] = { 9964580903SHongbo Zhang /* 512M boot ROM */ 10064580903SHongbo Zhang [SBSA_FLASH] = { 0, 0x20000000 }, 10164580903SHongbo Zhang /* 512M secure memory */ 10264580903SHongbo Zhang [SBSA_SECURE_MEM] = { 0x20000000, 0x20000000 }, 10364580903SHongbo Zhang /* Space reserved for CPU peripheral devices */ 10464580903SHongbo Zhang [SBSA_CPUPERIPHS] = { 0x40000000, 0x00040000 }, 10564580903SHongbo Zhang [SBSA_GIC_DIST] = { 0x40060000, 0x00010000 }, 10664580903SHongbo Zhang [SBSA_GIC_REDIST] = { 0x40080000, 0x04000000 }, 10764580903SHongbo Zhang [SBSA_UART] = { 0x60000000, 0x00001000 }, 10864580903SHongbo Zhang [SBSA_RTC] = { 0x60010000, 0x00001000 }, 10964580903SHongbo Zhang [SBSA_GPIO] = { 0x60020000, 0x00001000 }, 11064580903SHongbo Zhang [SBSA_SECURE_UART] = { 0x60030000, 0x00001000 }, 11164580903SHongbo Zhang [SBSA_SECURE_UART_MM] = { 0x60040000, 0x00001000 }, 11264580903SHongbo Zhang [SBSA_SMMU] = { 0x60050000, 0x00020000 }, 11364580903SHongbo Zhang /* Space here reserved for more SMMUs */ 11464580903SHongbo Zhang [SBSA_AHCI] = { 0x60100000, 0x00010000 }, 11564580903SHongbo Zhang [SBSA_EHCI] = { 0x60110000, 0x00010000 }, 11664580903SHongbo Zhang /* Space here reserved for other devices */ 11764580903SHongbo Zhang [SBSA_PCIE_PIO] = { 0x7fff0000, 0x00010000 }, 11864580903SHongbo Zhang /* 32-bit address PCIE MMIO space */ 11964580903SHongbo Zhang [SBSA_PCIE_MMIO] = { 0x80000000, 0x70000000 }, 12064580903SHongbo Zhang /* 256M PCIE ECAM space */ 12164580903SHongbo Zhang [SBSA_PCIE_ECAM] = { 0xf0000000, 0x10000000 }, 12264580903SHongbo Zhang /* ~1TB PCIE MMIO space (4GB to 1024GB boundary) */ 12364580903SHongbo Zhang [SBSA_PCIE_MMIO_HIGH] = { 0x100000000ULL, 0xFF00000000ULL }, 12464580903SHongbo Zhang [SBSA_MEM] = { 0x10000000000ULL, RAMLIMIT_BYTES }, 12564580903SHongbo Zhang }; 12664580903SHongbo Zhang 127e9fdf453SHongbo Zhang static const int sbsa_ref_irqmap[] = { 128e9fdf453SHongbo Zhang [SBSA_UART] = 1, 129e9fdf453SHongbo Zhang [SBSA_RTC] = 2, 130e9fdf453SHongbo Zhang [SBSA_PCIE] = 3, /* ... to 6 */ 131e9fdf453SHongbo Zhang [SBSA_GPIO] = 7, 132e9fdf453SHongbo Zhang [SBSA_SECURE_UART] = 8, 133e9fdf453SHongbo Zhang [SBSA_SECURE_UART_MM] = 9, 134e9fdf453SHongbo Zhang [SBSA_AHCI] = 10, 135e9fdf453SHongbo Zhang [SBSA_EHCI] = 11, 136e9fdf453SHongbo Zhang }; 137e9fdf453SHongbo Zhang 138e9fdf453SHongbo Zhang /* 139e9fdf453SHongbo Zhang * Firmware on this machine only uses ACPI table to load OS, these limited 140e9fdf453SHongbo Zhang * device tree nodes are just to let firmware know the info which varies from 141e9fdf453SHongbo Zhang * command line parameters, so it is not necessary to be fully compatible 142e9fdf453SHongbo Zhang * with the kernel CPU and NUMA binding rules. 143e9fdf453SHongbo Zhang */ 144e9fdf453SHongbo Zhang static void create_fdt(SBSAMachineState *sms) 145e9fdf453SHongbo Zhang { 146e9fdf453SHongbo Zhang void *fdt = create_device_tree(&sms->fdt_size); 147e9fdf453SHongbo Zhang const MachineState *ms = MACHINE(sms); 148e9fdf453SHongbo Zhang int cpu; 149e9fdf453SHongbo Zhang 150e9fdf453SHongbo Zhang if (!fdt) { 151e9fdf453SHongbo Zhang error_report("create_device_tree() failed"); 152e9fdf453SHongbo Zhang exit(1); 153e9fdf453SHongbo Zhang } 154e9fdf453SHongbo Zhang 155e9fdf453SHongbo Zhang sms->fdt = fdt; 156e9fdf453SHongbo Zhang 157e9fdf453SHongbo Zhang qemu_fdt_setprop_string(fdt, "/", "compatible", "linux,sbsa-ref"); 158e9fdf453SHongbo Zhang qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 159e9fdf453SHongbo Zhang qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 160e9fdf453SHongbo Zhang 161e9fdf453SHongbo Zhang if (have_numa_distance) { 162e9fdf453SHongbo Zhang int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); 163e9fdf453SHongbo Zhang uint32_t *matrix = g_malloc0(size); 164e9fdf453SHongbo Zhang int idx, i, j; 165e9fdf453SHongbo Zhang 166e9fdf453SHongbo Zhang for (i = 0; i < nb_numa_nodes; i++) { 167e9fdf453SHongbo Zhang for (j = 0; j < nb_numa_nodes; j++) { 168e9fdf453SHongbo Zhang idx = (i * nb_numa_nodes + j) * 3; 169e9fdf453SHongbo Zhang matrix[idx + 0] = cpu_to_be32(i); 170e9fdf453SHongbo Zhang matrix[idx + 1] = cpu_to_be32(j); 171e9fdf453SHongbo Zhang matrix[idx + 2] = cpu_to_be32(numa_info[i].distance[j]); 172e9fdf453SHongbo Zhang } 173e9fdf453SHongbo Zhang } 174e9fdf453SHongbo Zhang 175e9fdf453SHongbo Zhang qemu_fdt_add_subnode(fdt, "/distance-map"); 176e9fdf453SHongbo Zhang qemu_fdt_setprop(fdt, "/distance-map", "distance-matrix", 177e9fdf453SHongbo Zhang matrix, size); 178e9fdf453SHongbo Zhang g_free(matrix); 179e9fdf453SHongbo Zhang } 180e9fdf453SHongbo Zhang 181e9fdf453SHongbo Zhang qemu_fdt_add_subnode(sms->fdt, "/cpus"); 182e9fdf453SHongbo Zhang 183e9fdf453SHongbo Zhang for (cpu = sms->smp_cpus - 1; cpu >= 0; cpu--) { 184e9fdf453SHongbo Zhang char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 185e9fdf453SHongbo Zhang ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); 186e9fdf453SHongbo Zhang CPUState *cs = CPU(armcpu); 187e9fdf453SHongbo Zhang 188e9fdf453SHongbo Zhang qemu_fdt_add_subnode(sms->fdt, nodename); 189e9fdf453SHongbo Zhang 190e9fdf453SHongbo Zhang if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) { 191e9fdf453SHongbo Zhang qemu_fdt_setprop_cell(sms->fdt, nodename, "numa-node-id", 192e9fdf453SHongbo Zhang ms->possible_cpus->cpus[cs->cpu_index].props.node_id); 193e9fdf453SHongbo Zhang } 194e9fdf453SHongbo Zhang 195e9fdf453SHongbo Zhang g_free(nodename); 196e9fdf453SHongbo Zhang } 197e9fdf453SHongbo Zhang } 198e9fdf453SHongbo Zhang 199e9fdf453SHongbo Zhang #define SBSA_FLASH_SECTOR_SIZE (256 * KiB) 200e9fdf453SHongbo Zhang 201e9fdf453SHongbo Zhang static PFlashCFI01 *sbsa_flash_create1(SBSAMachineState *sms, 202e9fdf453SHongbo Zhang const char *name, 203e9fdf453SHongbo Zhang const char *alias_prop_name) 204e9fdf453SHongbo Zhang { 205e9fdf453SHongbo Zhang /* 206e9fdf453SHongbo Zhang * Create a single flash device. We use the same parameters as 207e9fdf453SHongbo Zhang * the flash devices on the Versatile Express board. 208e9fdf453SHongbo Zhang */ 209e9fdf453SHongbo Zhang DeviceState *dev = qdev_create(NULL, TYPE_PFLASH_CFI01); 210e9fdf453SHongbo Zhang 211e9fdf453SHongbo Zhang qdev_prop_set_uint64(dev, "sector-length", SBSA_FLASH_SECTOR_SIZE); 212e9fdf453SHongbo Zhang qdev_prop_set_uint8(dev, "width", 4); 213e9fdf453SHongbo Zhang qdev_prop_set_uint8(dev, "device-width", 2); 214e9fdf453SHongbo Zhang qdev_prop_set_bit(dev, "big-endian", false); 215e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id0", 0x89); 216e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id1", 0x18); 217e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id2", 0x00); 218e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id3", 0x00); 219e9fdf453SHongbo Zhang qdev_prop_set_string(dev, "name", name); 220e9fdf453SHongbo Zhang object_property_add_child(OBJECT(sms), name, OBJECT(dev), 221e9fdf453SHongbo Zhang &error_abort); 222e9fdf453SHongbo Zhang object_property_add_alias(OBJECT(sms), alias_prop_name, 223e9fdf453SHongbo Zhang OBJECT(dev), "drive", &error_abort); 224e9fdf453SHongbo Zhang return PFLASH_CFI01(dev); 225e9fdf453SHongbo Zhang } 226e9fdf453SHongbo Zhang 227e9fdf453SHongbo Zhang static void sbsa_flash_create(SBSAMachineState *sms) 228e9fdf453SHongbo Zhang { 229e9fdf453SHongbo Zhang sms->flash[0] = sbsa_flash_create1(sms, "sbsa.flash0", "pflash0"); 230e9fdf453SHongbo Zhang sms->flash[1] = sbsa_flash_create1(sms, "sbsa.flash1", "pflash1"); 231e9fdf453SHongbo Zhang } 232e9fdf453SHongbo Zhang 233e9fdf453SHongbo Zhang static void sbsa_flash_map1(PFlashCFI01 *flash, 234e9fdf453SHongbo Zhang hwaddr base, hwaddr size, 235e9fdf453SHongbo Zhang MemoryRegion *sysmem) 236e9fdf453SHongbo Zhang { 237e9fdf453SHongbo Zhang DeviceState *dev = DEVICE(flash); 238e9fdf453SHongbo Zhang 239e9fdf453SHongbo Zhang assert(size % SBSA_FLASH_SECTOR_SIZE == 0); 240e9fdf453SHongbo Zhang assert(size / SBSA_FLASH_SECTOR_SIZE <= UINT32_MAX); 241e9fdf453SHongbo Zhang qdev_prop_set_uint32(dev, "num-blocks", size / SBSA_FLASH_SECTOR_SIZE); 242e9fdf453SHongbo Zhang qdev_init_nofail(dev); 243e9fdf453SHongbo Zhang 244e9fdf453SHongbo Zhang memory_region_add_subregion(sysmem, base, 245e9fdf453SHongbo Zhang sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 246e9fdf453SHongbo Zhang 0)); 247e9fdf453SHongbo Zhang } 248e9fdf453SHongbo Zhang 249e9fdf453SHongbo Zhang static void sbsa_flash_map(SBSAMachineState *sms, 250e9fdf453SHongbo Zhang MemoryRegion *sysmem, 251e9fdf453SHongbo Zhang MemoryRegion *secure_sysmem) 252e9fdf453SHongbo Zhang { 253e9fdf453SHongbo Zhang /* 254e9fdf453SHongbo Zhang * Map two flash devices to fill the SBSA_FLASH space in the memmap. 255e9fdf453SHongbo Zhang * sysmem is the system memory space. secure_sysmem is the secure view 256e9fdf453SHongbo Zhang * of the system, and the first flash device should be made visible only 257e9fdf453SHongbo Zhang * there. The second flash device is visible to both secure and nonsecure. 258e9fdf453SHongbo Zhang */ 259e9fdf453SHongbo Zhang hwaddr flashsize = sbsa_ref_memmap[SBSA_FLASH].size / 2; 260e9fdf453SHongbo Zhang hwaddr flashbase = sbsa_ref_memmap[SBSA_FLASH].base; 261e9fdf453SHongbo Zhang 262e9fdf453SHongbo Zhang sbsa_flash_map1(sms->flash[0], flashbase, flashsize, 263e9fdf453SHongbo Zhang secure_sysmem); 264e9fdf453SHongbo Zhang sbsa_flash_map1(sms->flash[1], flashbase + flashsize, flashsize, 265e9fdf453SHongbo Zhang sysmem); 266e9fdf453SHongbo Zhang } 267e9fdf453SHongbo Zhang 268e9fdf453SHongbo Zhang static bool sbsa_firmware_init(SBSAMachineState *sms, 269e9fdf453SHongbo Zhang MemoryRegion *sysmem, 270e9fdf453SHongbo Zhang MemoryRegion *secure_sysmem) 271e9fdf453SHongbo Zhang { 272e9fdf453SHongbo Zhang int i; 273e9fdf453SHongbo Zhang BlockBackend *pflash_blk0; 274e9fdf453SHongbo Zhang 275e9fdf453SHongbo Zhang /* Map legacy -drive if=pflash to machine properties */ 276e9fdf453SHongbo Zhang for (i = 0; i < ARRAY_SIZE(sms->flash); i++) { 277e9fdf453SHongbo Zhang pflash_cfi01_legacy_drive(sms->flash[i], 278e9fdf453SHongbo Zhang drive_get(IF_PFLASH, 0, i)); 279e9fdf453SHongbo Zhang } 280e9fdf453SHongbo Zhang 281e9fdf453SHongbo Zhang sbsa_flash_map(sms, sysmem, secure_sysmem); 282e9fdf453SHongbo Zhang 283e9fdf453SHongbo Zhang pflash_blk0 = pflash_cfi01_get_blk(sms->flash[0]); 284e9fdf453SHongbo Zhang 285e9fdf453SHongbo Zhang if (bios_name) { 286e9fdf453SHongbo Zhang char *fname; 287e9fdf453SHongbo Zhang MemoryRegion *mr; 288e9fdf453SHongbo Zhang int image_size; 289e9fdf453SHongbo Zhang 290e9fdf453SHongbo Zhang if (pflash_blk0) { 291e9fdf453SHongbo Zhang error_report("The contents of the first flash device may be " 292e9fdf453SHongbo Zhang "specified with -bios or with -drive if=pflash... " 293e9fdf453SHongbo Zhang "but you cannot use both options at once"); 294e9fdf453SHongbo Zhang exit(1); 295e9fdf453SHongbo Zhang } 296e9fdf453SHongbo Zhang 297e9fdf453SHongbo Zhang /* Fall back to -bios */ 298e9fdf453SHongbo Zhang 299e9fdf453SHongbo Zhang fname = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 300e9fdf453SHongbo Zhang if (!fname) { 301e9fdf453SHongbo Zhang error_report("Could not find ROM image '%s'", bios_name); 302e9fdf453SHongbo Zhang exit(1); 303e9fdf453SHongbo Zhang } 304e9fdf453SHongbo Zhang mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(sms->flash[0]), 0); 305e9fdf453SHongbo Zhang image_size = load_image_mr(fname, mr); 306e9fdf453SHongbo Zhang g_free(fname); 307e9fdf453SHongbo Zhang if (image_size < 0) { 308e9fdf453SHongbo Zhang error_report("Could not load ROM image '%s'", bios_name); 309e9fdf453SHongbo Zhang exit(1); 310e9fdf453SHongbo Zhang } 311e9fdf453SHongbo Zhang } 312e9fdf453SHongbo Zhang 313e9fdf453SHongbo Zhang return pflash_blk0 || bios_name; 314e9fdf453SHongbo Zhang } 315e9fdf453SHongbo Zhang 316e9fdf453SHongbo Zhang static void create_secure_ram(SBSAMachineState *sms, 317e9fdf453SHongbo Zhang MemoryRegion *secure_sysmem) 318e9fdf453SHongbo Zhang { 319e9fdf453SHongbo Zhang MemoryRegion *secram = g_new(MemoryRegion, 1); 320e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_SECURE_MEM].base; 321e9fdf453SHongbo Zhang hwaddr size = sbsa_ref_memmap[SBSA_SECURE_MEM].size; 322e9fdf453SHongbo Zhang 323e9fdf453SHongbo Zhang memory_region_init_ram(secram, NULL, "sbsa-ref.secure-ram", size, 324e9fdf453SHongbo Zhang &error_fatal); 325e9fdf453SHongbo Zhang memory_region_add_subregion(secure_sysmem, base, secram); 326e9fdf453SHongbo Zhang } 327e9fdf453SHongbo Zhang 328e9fdf453SHongbo Zhang static void create_gic(SBSAMachineState *sms, qemu_irq *pic) 329e9fdf453SHongbo Zhang { 330cc7d44c2SLike Xu unsigned int smp_cpus = MACHINE(sms)->smp.cpus; 331e9fdf453SHongbo Zhang DeviceState *gicdev; 332e9fdf453SHongbo Zhang SysBusDevice *gicbusdev; 333e9fdf453SHongbo Zhang const char *gictype; 334e9fdf453SHongbo Zhang uint32_t redist0_capacity, redist0_count; 335e9fdf453SHongbo Zhang int i; 336e9fdf453SHongbo Zhang 337e9fdf453SHongbo Zhang gictype = gicv3_class_name(); 338e9fdf453SHongbo Zhang 339e9fdf453SHongbo Zhang gicdev = qdev_create(NULL, gictype); 340e9fdf453SHongbo Zhang qdev_prop_set_uint32(gicdev, "revision", 3); 341e9fdf453SHongbo Zhang qdev_prop_set_uint32(gicdev, "num-cpu", smp_cpus); 342e9fdf453SHongbo Zhang /* 343e9fdf453SHongbo Zhang * Note that the num-irq property counts both internal and external 344e9fdf453SHongbo Zhang * interrupts; there are always 32 of the former (mandated by GIC spec). 345e9fdf453SHongbo Zhang */ 346e9fdf453SHongbo Zhang qdev_prop_set_uint32(gicdev, "num-irq", NUM_IRQS + 32); 347e9fdf453SHongbo Zhang qdev_prop_set_bit(gicdev, "has-security-extensions", true); 348e9fdf453SHongbo Zhang 349e9fdf453SHongbo Zhang redist0_capacity = 350e9fdf453SHongbo Zhang sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE; 351e9fdf453SHongbo Zhang redist0_count = MIN(smp_cpus, redist0_capacity); 352e9fdf453SHongbo Zhang 353e9fdf453SHongbo Zhang qdev_prop_set_uint32(gicdev, "len-redist-region-count", 1); 354e9fdf453SHongbo Zhang qdev_prop_set_uint32(gicdev, "redist-region-count[0]", redist0_count); 355e9fdf453SHongbo Zhang 356e9fdf453SHongbo Zhang qdev_init_nofail(gicdev); 357e9fdf453SHongbo Zhang gicbusdev = SYS_BUS_DEVICE(gicdev); 358e9fdf453SHongbo Zhang sysbus_mmio_map(gicbusdev, 0, sbsa_ref_memmap[SBSA_GIC_DIST].base); 359e9fdf453SHongbo Zhang sysbus_mmio_map(gicbusdev, 1, sbsa_ref_memmap[SBSA_GIC_REDIST].base); 360e9fdf453SHongbo Zhang 361e9fdf453SHongbo Zhang /* 362e9fdf453SHongbo Zhang * Wire the outputs from each CPU's generic timer and the GICv3 363e9fdf453SHongbo Zhang * maintenance interrupt signal to the appropriate GIC PPI inputs, 364e9fdf453SHongbo Zhang * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. 365e9fdf453SHongbo Zhang */ 366e9fdf453SHongbo Zhang for (i = 0; i < smp_cpus; i++) { 367e9fdf453SHongbo Zhang DeviceState *cpudev = DEVICE(qemu_get_cpu(i)); 368e9fdf453SHongbo Zhang int ppibase = NUM_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; 369e9fdf453SHongbo Zhang int irq; 370e9fdf453SHongbo Zhang /* 371e9fdf453SHongbo Zhang * Mapping from the output timer irq lines from the CPU to the 372e9fdf453SHongbo Zhang * GIC PPI inputs used for this board. 373e9fdf453SHongbo Zhang */ 374e9fdf453SHongbo Zhang const int timer_irq[] = { 375e9fdf453SHongbo Zhang [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ, 376e9fdf453SHongbo Zhang [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, 377e9fdf453SHongbo Zhang [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, 378e9fdf453SHongbo Zhang [GTIMER_SEC] = ARCH_TIMER_S_EL1_IRQ, 379e9fdf453SHongbo Zhang }; 380e9fdf453SHongbo Zhang 381e9fdf453SHongbo Zhang for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { 382e9fdf453SHongbo Zhang qdev_connect_gpio_out(cpudev, irq, 383e9fdf453SHongbo Zhang qdev_get_gpio_in(gicdev, 384e9fdf453SHongbo Zhang ppibase + timer_irq[irq])); 385e9fdf453SHongbo Zhang } 386e9fdf453SHongbo Zhang 387e9fdf453SHongbo Zhang qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", 0, 388e9fdf453SHongbo Zhang qdev_get_gpio_in(gicdev, ppibase 389e9fdf453SHongbo Zhang + ARCH_GIC_MAINT_IRQ)); 390e9fdf453SHongbo Zhang qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0, 391e9fdf453SHongbo Zhang qdev_get_gpio_in(gicdev, ppibase 392e9fdf453SHongbo Zhang + VIRTUAL_PMU_IRQ)); 393e9fdf453SHongbo Zhang 394e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); 395e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i + smp_cpus, 396e9fdf453SHongbo Zhang qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); 397e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i + 2 * smp_cpus, 398e9fdf453SHongbo Zhang qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); 399e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i + 3 * smp_cpus, 400e9fdf453SHongbo Zhang qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); 401e9fdf453SHongbo Zhang } 402e9fdf453SHongbo Zhang 403e9fdf453SHongbo Zhang for (i = 0; i < NUM_IRQS; i++) { 404e9fdf453SHongbo Zhang pic[i] = qdev_get_gpio_in(gicdev, i); 405e9fdf453SHongbo Zhang } 406e9fdf453SHongbo Zhang } 407e9fdf453SHongbo Zhang 408e9fdf453SHongbo Zhang static void create_uart(const SBSAMachineState *sms, qemu_irq *pic, int uart, 409e9fdf453SHongbo Zhang MemoryRegion *mem, Chardev *chr) 410e9fdf453SHongbo Zhang { 411e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[uart].base; 412e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[uart]; 413e9fdf453SHongbo Zhang DeviceState *dev = qdev_create(NULL, "pl011"); 414e9fdf453SHongbo Zhang SysBusDevice *s = SYS_BUS_DEVICE(dev); 415e9fdf453SHongbo Zhang 416e9fdf453SHongbo Zhang qdev_prop_set_chr(dev, "chardev", chr); 417e9fdf453SHongbo Zhang qdev_init_nofail(dev); 418e9fdf453SHongbo Zhang memory_region_add_subregion(mem, base, 419e9fdf453SHongbo Zhang sysbus_mmio_get_region(s, 0)); 420e9fdf453SHongbo Zhang sysbus_connect_irq(s, 0, pic[irq]); 421e9fdf453SHongbo Zhang } 422e9fdf453SHongbo Zhang 423e9fdf453SHongbo Zhang static void create_rtc(const SBSAMachineState *sms, qemu_irq *pic) 424e9fdf453SHongbo Zhang { 425e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_RTC].base; 426e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_RTC]; 427e9fdf453SHongbo Zhang 428e9fdf453SHongbo Zhang sysbus_create_simple("pl031", base, pic[irq]); 429e9fdf453SHongbo Zhang } 430e9fdf453SHongbo Zhang 431e9fdf453SHongbo Zhang static DeviceState *gpio_key_dev; 432e9fdf453SHongbo Zhang static void sbsa_ref_powerdown_req(Notifier *n, void *opaque) 433e9fdf453SHongbo Zhang { 434e9fdf453SHongbo Zhang /* use gpio Pin 3 for power button event */ 435e9fdf453SHongbo Zhang qemu_set_irq(qdev_get_gpio_in(gpio_key_dev, 0), 1); 436e9fdf453SHongbo Zhang } 437e9fdf453SHongbo Zhang 438e9fdf453SHongbo Zhang static Notifier sbsa_ref_powerdown_notifier = { 439e9fdf453SHongbo Zhang .notify = sbsa_ref_powerdown_req 440e9fdf453SHongbo Zhang }; 441e9fdf453SHongbo Zhang 442e9fdf453SHongbo Zhang static void create_gpio(const SBSAMachineState *sms, qemu_irq *pic) 443e9fdf453SHongbo Zhang { 444e9fdf453SHongbo Zhang DeviceState *pl061_dev; 445e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_GPIO].base; 446e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_GPIO]; 447e9fdf453SHongbo Zhang 448e9fdf453SHongbo Zhang pl061_dev = sysbus_create_simple("pl061", base, pic[irq]); 449e9fdf453SHongbo Zhang 450e9fdf453SHongbo Zhang gpio_key_dev = sysbus_create_simple("gpio-key", -1, 451e9fdf453SHongbo Zhang qdev_get_gpio_in(pl061_dev, 3)); 452e9fdf453SHongbo Zhang 453e9fdf453SHongbo Zhang /* connect powerdown request */ 454e9fdf453SHongbo Zhang qemu_register_powerdown_notifier(&sbsa_ref_powerdown_notifier); 455e9fdf453SHongbo Zhang } 456e9fdf453SHongbo Zhang 457e9fdf453SHongbo Zhang static void create_ahci(const SBSAMachineState *sms, qemu_irq *pic) 458e9fdf453SHongbo Zhang { 459e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_AHCI].base; 460e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_AHCI]; 461e9fdf453SHongbo Zhang DeviceState *dev; 462e9fdf453SHongbo Zhang DriveInfo *hd[NUM_SATA_PORTS]; 463e9fdf453SHongbo Zhang SysbusAHCIState *sysahci; 464e9fdf453SHongbo Zhang AHCIState *ahci; 465e9fdf453SHongbo Zhang int i; 466e9fdf453SHongbo Zhang 467e9fdf453SHongbo Zhang dev = qdev_create(NULL, "sysbus-ahci"); 468e9fdf453SHongbo Zhang qdev_prop_set_uint32(dev, "num-ports", NUM_SATA_PORTS); 469e9fdf453SHongbo Zhang qdev_init_nofail(dev); 470e9fdf453SHongbo Zhang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); 471e9fdf453SHongbo Zhang sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, pic[irq]); 472e9fdf453SHongbo Zhang 473e9fdf453SHongbo Zhang sysahci = SYSBUS_AHCI(dev); 474e9fdf453SHongbo Zhang ahci = &sysahci->ahci; 475e9fdf453SHongbo Zhang ide_drive_get(hd, ARRAY_SIZE(hd)); 476e9fdf453SHongbo Zhang for (i = 0; i < ahci->ports; i++) { 477e9fdf453SHongbo Zhang if (hd[i] == NULL) { 478e9fdf453SHongbo Zhang continue; 479e9fdf453SHongbo Zhang } 480e9fdf453SHongbo Zhang ide_create_drive(&ahci->dev[i].port, 0, hd[i]); 481e9fdf453SHongbo Zhang } 482e9fdf453SHongbo Zhang } 483e9fdf453SHongbo Zhang 484e9fdf453SHongbo Zhang static void create_ehci(const SBSAMachineState *sms, qemu_irq *pic) 485e9fdf453SHongbo Zhang { 486e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_EHCI].base; 487e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_EHCI]; 488e9fdf453SHongbo Zhang 489e9fdf453SHongbo Zhang sysbus_create_simple("platform-ehci-usb", base, pic[irq]); 490e9fdf453SHongbo Zhang } 491e9fdf453SHongbo Zhang 492e9fdf453SHongbo Zhang static void create_smmu(const SBSAMachineState *sms, qemu_irq *pic, 493e9fdf453SHongbo Zhang PCIBus *bus) 494e9fdf453SHongbo Zhang { 495e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_SMMU].base; 496e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_SMMU]; 497e9fdf453SHongbo Zhang DeviceState *dev; 498e9fdf453SHongbo Zhang int i; 499e9fdf453SHongbo Zhang 500e9fdf453SHongbo Zhang dev = qdev_create(NULL, "arm-smmuv3"); 501e9fdf453SHongbo Zhang 502e9fdf453SHongbo Zhang object_property_set_link(OBJECT(dev), OBJECT(bus), "primary-bus", 503e9fdf453SHongbo Zhang &error_abort); 504e9fdf453SHongbo Zhang qdev_init_nofail(dev); 505e9fdf453SHongbo Zhang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); 506e9fdf453SHongbo Zhang for (i = 0; i < NUM_SMMU_IRQS; i++) { 507e9fdf453SHongbo Zhang sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, pic[irq + i]); 508e9fdf453SHongbo Zhang } 509e9fdf453SHongbo Zhang } 510e9fdf453SHongbo Zhang 511e9fdf453SHongbo Zhang static void create_pcie(SBSAMachineState *sms, qemu_irq *pic) 512e9fdf453SHongbo Zhang { 513e9fdf453SHongbo Zhang hwaddr base_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].base; 514e9fdf453SHongbo Zhang hwaddr size_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].size; 515e9fdf453SHongbo Zhang hwaddr base_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].base; 516e9fdf453SHongbo Zhang hwaddr size_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].size; 517e9fdf453SHongbo Zhang hwaddr base_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].base; 518e9fdf453SHongbo Zhang hwaddr size_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].size; 519e9fdf453SHongbo Zhang hwaddr base_pio = sbsa_ref_memmap[SBSA_PCIE_PIO].base; 520e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_PCIE]; 521e9fdf453SHongbo Zhang MemoryRegion *mmio_alias, *mmio_alias_high, *mmio_reg; 522e9fdf453SHongbo Zhang MemoryRegion *ecam_alias, *ecam_reg; 523e9fdf453SHongbo Zhang DeviceState *dev; 524e9fdf453SHongbo Zhang PCIHostState *pci; 525e9fdf453SHongbo Zhang int i; 526e9fdf453SHongbo Zhang 527e9fdf453SHongbo Zhang dev = qdev_create(NULL, TYPE_GPEX_HOST); 528e9fdf453SHongbo Zhang qdev_init_nofail(dev); 529e9fdf453SHongbo Zhang 530e9fdf453SHongbo Zhang /* Map ECAM space */ 531e9fdf453SHongbo Zhang ecam_alias = g_new0(MemoryRegion, 1); 532e9fdf453SHongbo Zhang ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 533e9fdf453SHongbo Zhang memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 534e9fdf453SHongbo Zhang ecam_reg, 0, size_ecam); 535e9fdf453SHongbo Zhang memory_region_add_subregion(get_system_memory(), base_ecam, ecam_alias); 536e9fdf453SHongbo Zhang 537e9fdf453SHongbo Zhang /* Map the MMIO space */ 538e9fdf453SHongbo Zhang mmio_alias = g_new0(MemoryRegion, 1); 539e9fdf453SHongbo Zhang mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 540e9fdf453SHongbo Zhang memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 541e9fdf453SHongbo Zhang mmio_reg, base_mmio, size_mmio); 542e9fdf453SHongbo Zhang memory_region_add_subregion(get_system_memory(), base_mmio, mmio_alias); 543e9fdf453SHongbo Zhang 544e9fdf453SHongbo Zhang /* Map the MMIO_HIGH space */ 545e9fdf453SHongbo Zhang mmio_alias_high = g_new0(MemoryRegion, 1); 546e9fdf453SHongbo Zhang memory_region_init_alias(mmio_alias_high, OBJECT(dev), "pcie-mmio-high", 547e9fdf453SHongbo Zhang mmio_reg, base_mmio_high, size_mmio_high); 548e9fdf453SHongbo Zhang memory_region_add_subregion(get_system_memory(), base_mmio_high, 549e9fdf453SHongbo Zhang mmio_alias_high); 550e9fdf453SHongbo Zhang 551e9fdf453SHongbo Zhang /* Map IO port space */ 552e9fdf453SHongbo Zhang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, base_pio); 553e9fdf453SHongbo Zhang 554e9fdf453SHongbo Zhang for (i = 0; i < GPEX_NUM_IRQS; i++) { 555e9fdf453SHongbo Zhang sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, pic[irq + i]); 556e9fdf453SHongbo Zhang gpex_set_irq_num(GPEX_HOST(dev), i, irq + i); 557e9fdf453SHongbo Zhang } 558e9fdf453SHongbo Zhang 559e9fdf453SHongbo Zhang pci = PCI_HOST_BRIDGE(dev); 560e9fdf453SHongbo Zhang if (pci->bus) { 561e9fdf453SHongbo Zhang for (i = 0; i < nb_nics; i++) { 562e9fdf453SHongbo Zhang NICInfo *nd = &nd_table[i]; 563e9fdf453SHongbo Zhang 564e9fdf453SHongbo Zhang if (!nd->model) { 565e9fdf453SHongbo Zhang nd->model = g_strdup("e1000e"); 566e9fdf453SHongbo Zhang } 567e9fdf453SHongbo Zhang 568e9fdf453SHongbo Zhang pci_nic_init_nofail(nd, pci->bus, nd->model, NULL); 569e9fdf453SHongbo Zhang } 570e9fdf453SHongbo Zhang } 571e9fdf453SHongbo Zhang 572e9fdf453SHongbo Zhang pci_create_simple(pci->bus, -1, "VGA"); 573e9fdf453SHongbo Zhang 574e9fdf453SHongbo Zhang create_smmu(sms, pic, pci->bus); 575e9fdf453SHongbo Zhang } 576e9fdf453SHongbo Zhang 577e9fdf453SHongbo Zhang static void *sbsa_ref_dtb(const struct arm_boot_info *binfo, int *fdt_size) 578e9fdf453SHongbo Zhang { 579e9fdf453SHongbo Zhang const SBSAMachineState *board = container_of(binfo, SBSAMachineState, 580e9fdf453SHongbo Zhang bootinfo); 581e9fdf453SHongbo Zhang 582e9fdf453SHongbo Zhang *fdt_size = board->fdt_size; 583e9fdf453SHongbo Zhang return board->fdt; 584e9fdf453SHongbo Zhang } 585e9fdf453SHongbo Zhang 58664580903SHongbo Zhang static void sbsa_ref_init(MachineState *machine) 58764580903SHongbo Zhang { 588cc7d44c2SLike Xu unsigned int smp_cpus = machine->smp.cpus; 589cc7d44c2SLike Xu unsigned int max_cpus = machine->smp.max_cpus; 59064580903SHongbo Zhang SBSAMachineState *sms = SBSA_MACHINE(machine); 59164580903SHongbo Zhang MachineClass *mc = MACHINE_GET_CLASS(machine); 59264580903SHongbo Zhang MemoryRegion *sysmem = get_system_memory(); 593c8ead571SPeter Maydell MemoryRegion *secure_sysmem = g_new(MemoryRegion, 1); 59464580903SHongbo Zhang MemoryRegion *ram = g_new(MemoryRegion, 1); 595e9fdf453SHongbo Zhang bool firmware_loaded; 59664580903SHongbo Zhang const CPUArchIdList *possible_cpus; 59764580903SHongbo Zhang int n, sbsa_max_cpus; 598e9fdf453SHongbo Zhang qemu_irq pic[NUM_IRQS]; 59964580903SHongbo Zhang 60064580903SHongbo Zhang if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a57"))) { 60164580903SHongbo Zhang error_report("sbsa-ref: CPU type other than the built-in " 60264580903SHongbo Zhang "cortex-a57 not supported"); 60364580903SHongbo Zhang exit(1); 60464580903SHongbo Zhang } 60564580903SHongbo Zhang 60664580903SHongbo Zhang if (kvm_enabled()) { 60764580903SHongbo Zhang error_report("sbsa-ref: KVM is not supported for this machine"); 60864580903SHongbo Zhang exit(1); 60964580903SHongbo Zhang } 61064580903SHongbo Zhang 61164580903SHongbo Zhang /* 612e9fdf453SHongbo Zhang * The Secure view of the world is the same as the NonSecure, 613e9fdf453SHongbo Zhang * but with a few extra devices. Create it as a container region 614e9fdf453SHongbo Zhang * containing the system memory at low priority; any secure-only 615e9fdf453SHongbo Zhang * devices go in at higher priority and take precedence. 616e9fdf453SHongbo Zhang */ 617e9fdf453SHongbo Zhang memory_region_init(secure_sysmem, OBJECT(machine), "secure-memory", 618e9fdf453SHongbo Zhang UINT64_MAX); 619e9fdf453SHongbo Zhang memory_region_add_subregion_overlap(secure_sysmem, 0, sysmem, -1); 620e9fdf453SHongbo Zhang 621c8ead571SPeter Maydell firmware_loaded = sbsa_firmware_init(sms, sysmem, secure_sysmem); 622e9fdf453SHongbo Zhang 623e9fdf453SHongbo Zhang if (machine->kernel_filename && firmware_loaded) { 624e9fdf453SHongbo Zhang error_report("sbsa-ref: No fw_cfg device on this machine, " 625e9fdf453SHongbo Zhang "so -kernel option is not supported when firmware loaded, " 626e9fdf453SHongbo Zhang "please load OS from hard disk instead"); 627e9fdf453SHongbo Zhang exit(1); 628e9fdf453SHongbo Zhang } 629e9fdf453SHongbo Zhang 630e9fdf453SHongbo Zhang /* 63164580903SHongbo Zhang * This machine has EL3 enabled, external firmware should supply PSCI 63264580903SHongbo Zhang * implementation, so the QEMU's internal PSCI is disabled. 63364580903SHongbo Zhang */ 63464580903SHongbo Zhang sms->psci_conduit = QEMU_PSCI_CONDUIT_DISABLED; 63564580903SHongbo Zhang 63664580903SHongbo Zhang sbsa_max_cpus = sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE; 63764580903SHongbo Zhang 63864580903SHongbo Zhang if (max_cpus > sbsa_max_cpus) { 63964580903SHongbo Zhang error_report("Number of SMP CPUs requested (%d) exceeds max CPUs " 64064580903SHongbo Zhang "supported by machine 'sbsa-ref' (%d)", 64164580903SHongbo Zhang max_cpus, sbsa_max_cpus); 64264580903SHongbo Zhang exit(1); 64364580903SHongbo Zhang } 64464580903SHongbo Zhang 64564580903SHongbo Zhang sms->smp_cpus = smp_cpus; 64664580903SHongbo Zhang 64764580903SHongbo Zhang if (machine->ram_size > sbsa_ref_memmap[SBSA_MEM].size) { 64864580903SHongbo Zhang error_report("sbsa-ref: cannot model more than %dGB RAM", RAMLIMIT_GB); 64964580903SHongbo Zhang exit(1); 65064580903SHongbo Zhang } 65164580903SHongbo Zhang 65264580903SHongbo Zhang possible_cpus = mc->possible_cpu_arch_ids(machine); 65364580903SHongbo Zhang for (n = 0; n < possible_cpus->len; n++) { 65464580903SHongbo Zhang Object *cpuobj; 65564580903SHongbo Zhang CPUState *cs; 65664580903SHongbo Zhang 65764580903SHongbo Zhang if (n >= smp_cpus) { 65864580903SHongbo Zhang break; 65964580903SHongbo Zhang } 66064580903SHongbo Zhang 66164580903SHongbo Zhang cpuobj = object_new(possible_cpus->cpus[n].type); 66264580903SHongbo Zhang object_property_set_int(cpuobj, possible_cpus->cpus[n].arch_id, 66364580903SHongbo Zhang "mp-affinity", NULL); 66464580903SHongbo Zhang 66564580903SHongbo Zhang cs = CPU(cpuobj); 66664580903SHongbo Zhang cs->cpu_index = n; 66764580903SHongbo Zhang 66864580903SHongbo Zhang numa_cpu_pre_plug(&possible_cpus->cpus[cs->cpu_index], DEVICE(cpuobj), 66964580903SHongbo Zhang &error_fatal); 67064580903SHongbo Zhang 67164580903SHongbo Zhang if (object_property_find(cpuobj, "reset-cbar", NULL)) { 67264580903SHongbo Zhang object_property_set_int(cpuobj, 67364580903SHongbo Zhang sbsa_ref_memmap[SBSA_CPUPERIPHS].base, 67464580903SHongbo Zhang "reset-cbar", &error_abort); 67564580903SHongbo Zhang } 67664580903SHongbo Zhang 67764580903SHongbo Zhang object_property_set_link(cpuobj, OBJECT(sysmem), "memory", 67864580903SHongbo Zhang &error_abort); 67964580903SHongbo Zhang 68064580903SHongbo Zhang object_property_set_link(cpuobj, OBJECT(secure_sysmem), 68164580903SHongbo Zhang "secure-memory", &error_abort); 68264580903SHongbo Zhang 68364580903SHongbo Zhang object_property_set_bool(cpuobj, true, "realized", &error_fatal); 68464580903SHongbo Zhang object_unref(cpuobj); 68564580903SHongbo Zhang } 68664580903SHongbo Zhang 68764580903SHongbo Zhang memory_region_allocate_system_memory(ram, NULL, "sbsa-ref.ram", 68864580903SHongbo Zhang machine->ram_size); 68964580903SHongbo Zhang memory_region_add_subregion(sysmem, sbsa_ref_memmap[SBSA_MEM].base, ram); 69064580903SHongbo Zhang 691e9fdf453SHongbo Zhang create_fdt(sms); 692e9fdf453SHongbo Zhang 693e9fdf453SHongbo Zhang create_secure_ram(sms, secure_sysmem); 694e9fdf453SHongbo Zhang 695e9fdf453SHongbo Zhang create_gic(sms, pic); 696e9fdf453SHongbo Zhang 697e9fdf453SHongbo Zhang create_uart(sms, pic, SBSA_UART, sysmem, serial_hd(0)); 698e9fdf453SHongbo Zhang create_uart(sms, pic, SBSA_SECURE_UART, secure_sysmem, serial_hd(1)); 699e9fdf453SHongbo Zhang /* Second secure UART for RAS and MM from EL0 */ 700e9fdf453SHongbo Zhang create_uart(sms, pic, SBSA_SECURE_UART_MM, secure_sysmem, serial_hd(2)); 701e9fdf453SHongbo Zhang 702e9fdf453SHongbo Zhang create_rtc(sms, pic); 703e9fdf453SHongbo Zhang 704e9fdf453SHongbo Zhang create_gpio(sms, pic); 705e9fdf453SHongbo Zhang 706e9fdf453SHongbo Zhang create_ahci(sms, pic); 707e9fdf453SHongbo Zhang 708e9fdf453SHongbo Zhang create_ehci(sms, pic); 709e9fdf453SHongbo Zhang 710e9fdf453SHongbo Zhang create_pcie(sms, pic); 711e9fdf453SHongbo Zhang 71264580903SHongbo Zhang sms->bootinfo.ram_size = machine->ram_size; 71364580903SHongbo Zhang sms->bootinfo.kernel_filename = machine->kernel_filename; 71464580903SHongbo Zhang sms->bootinfo.nb_cpus = smp_cpus; 71564580903SHongbo Zhang sms->bootinfo.board_id = -1; 71664580903SHongbo Zhang sms->bootinfo.loader_start = sbsa_ref_memmap[SBSA_MEM].base; 717e9fdf453SHongbo Zhang sms->bootinfo.get_dtb = sbsa_ref_dtb; 718e9fdf453SHongbo Zhang sms->bootinfo.firmware_loaded = firmware_loaded; 71964580903SHongbo Zhang arm_load_kernel(ARM_CPU(first_cpu), &sms->bootinfo); 72064580903SHongbo Zhang } 72164580903SHongbo Zhang 72264580903SHongbo Zhang static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx) 72364580903SHongbo Zhang { 72464580903SHongbo Zhang uint8_t clustersz = ARM_DEFAULT_CPUS_PER_CLUSTER; 72564580903SHongbo Zhang return arm_cpu_mp_affinity(idx, clustersz); 72664580903SHongbo Zhang } 72764580903SHongbo Zhang 72864580903SHongbo Zhang static const CPUArchIdList *sbsa_ref_possible_cpu_arch_ids(MachineState *ms) 72964580903SHongbo Zhang { 730cc7d44c2SLike Xu unsigned int max_cpus = ms->smp.max_cpus; 73164580903SHongbo Zhang SBSAMachineState *sms = SBSA_MACHINE(ms); 73264580903SHongbo Zhang int n; 73364580903SHongbo Zhang 73464580903SHongbo Zhang if (ms->possible_cpus) { 73564580903SHongbo Zhang assert(ms->possible_cpus->len == max_cpus); 73664580903SHongbo Zhang return ms->possible_cpus; 73764580903SHongbo Zhang } 73864580903SHongbo Zhang 73964580903SHongbo Zhang ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) + 74064580903SHongbo Zhang sizeof(CPUArchId) * max_cpus); 74164580903SHongbo Zhang ms->possible_cpus->len = max_cpus; 74264580903SHongbo Zhang for (n = 0; n < ms->possible_cpus->len; n++) { 74364580903SHongbo Zhang ms->possible_cpus->cpus[n].type = ms->cpu_type; 74464580903SHongbo Zhang ms->possible_cpus->cpus[n].arch_id = 74564580903SHongbo Zhang sbsa_ref_cpu_mp_affinity(sms, n); 74664580903SHongbo Zhang ms->possible_cpus->cpus[n].props.has_thread_id = true; 74764580903SHongbo Zhang ms->possible_cpus->cpus[n].props.thread_id = n; 74864580903SHongbo Zhang } 74964580903SHongbo Zhang return ms->possible_cpus; 75064580903SHongbo Zhang } 75164580903SHongbo Zhang 75264580903SHongbo Zhang static CpuInstanceProperties 75364580903SHongbo Zhang sbsa_ref_cpu_index_to_props(MachineState *ms, unsigned cpu_index) 75464580903SHongbo Zhang { 75564580903SHongbo Zhang MachineClass *mc = MACHINE_GET_CLASS(ms); 75664580903SHongbo Zhang const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms); 75764580903SHongbo Zhang 75864580903SHongbo Zhang assert(cpu_index < possible_cpus->len); 75964580903SHongbo Zhang return possible_cpus->cpus[cpu_index].props; 76064580903SHongbo Zhang } 76164580903SHongbo Zhang 76264580903SHongbo Zhang static int64_t 76364580903SHongbo Zhang sbsa_ref_get_default_cpu_node_id(const MachineState *ms, int idx) 76464580903SHongbo Zhang { 76564580903SHongbo Zhang return idx % nb_numa_nodes; 76664580903SHongbo Zhang } 76764580903SHongbo Zhang 768e9fdf453SHongbo Zhang static void sbsa_ref_instance_init(Object *obj) 769e9fdf453SHongbo Zhang { 770e9fdf453SHongbo Zhang SBSAMachineState *sms = SBSA_MACHINE(obj); 771e9fdf453SHongbo Zhang 772e9fdf453SHongbo Zhang sbsa_flash_create(sms); 773e9fdf453SHongbo Zhang } 774e9fdf453SHongbo Zhang 77564580903SHongbo Zhang static void sbsa_ref_class_init(ObjectClass *oc, void *data) 77664580903SHongbo Zhang { 77764580903SHongbo Zhang MachineClass *mc = MACHINE_CLASS(oc); 77864580903SHongbo Zhang 77964580903SHongbo Zhang mc->init = sbsa_ref_init; 78064580903SHongbo Zhang mc->desc = "QEMU 'SBSA Reference' ARM Virtual Machine"; 78164580903SHongbo Zhang mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a57"); 78264580903SHongbo Zhang mc->max_cpus = 512; 78364580903SHongbo Zhang mc->pci_allow_0_address = true; 78464580903SHongbo Zhang mc->minimum_page_bits = 12; 78564580903SHongbo Zhang mc->block_default_type = IF_IDE; 78664580903SHongbo Zhang mc->no_cdrom = 1; 78764580903SHongbo Zhang mc->default_ram_size = 1 * GiB; 78864580903SHongbo Zhang mc->default_cpus = 4; 78964580903SHongbo Zhang mc->possible_cpu_arch_ids = sbsa_ref_possible_cpu_arch_ids; 79064580903SHongbo Zhang mc->cpu_index_to_instance_props = sbsa_ref_cpu_index_to_props; 79164580903SHongbo Zhang mc->get_default_cpu_node_id = sbsa_ref_get_default_cpu_node_id; 79264580903SHongbo Zhang } 79364580903SHongbo Zhang 79464580903SHongbo Zhang static const TypeInfo sbsa_ref_info = { 79564580903SHongbo Zhang .name = TYPE_SBSA_MACHINE, 79664580903SHongbo Zhang .parent = TYPE_MACHINE, 797e9fdf453SHongbo Zhang .instance_init = sbsa_ref_instance_init, 79864580903SHongbo Zhang .class_init = sbsa_ref_class_init, 79964580903SHongbo Zhang .instance_size = sizeof(SBSAMachineState), 80064580903SHongbo Zhang }; 80164580903SHongbo Zhang 80264580903SHongbo Zhang static void sbsa_ref_machine_init(void) 80364580903SHongbo Zhang { 80464580903SHongbo Zhang type_register_static(&sbsa_ref_info); 80564580903SHongbo Zhang } 80664580903SHongbo Zhang 80764580903SHongbo Zhang type_init(sbsa_ref_machine_init); 808