164580903SHongbo Zhang /* 264580903SHongbo Zhang * ARM SBSA Reference Platform emulation 364580903SHongbo Zhang * 464580903SHongbo Zhang * Copyright (c) 2018 Linaro Limited 564580903SHongbo Zhang * Written by Hongbo Zhang <hongbo.zhang@linaro.org> 664580903SHongbo Zhang * 764580903SHongbo Zhang * This program is free software; you can redistribute it and/or modify it 864580903SHongbo Zhang * under the terms and conditions of the GNU General Public License, 964580903SHongbo Zhang * version 2 or later, as published by the Free Software Foundation. 1064580903SHongbo Zhang * 1164580903SHongbo Zhang * This program is distributed in the hope it will be useful, but WITHOUT 1264580903SHongbo Zhang * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1364580903SHongbo Zhang * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1464580903SHongbo Zhang * more details. 1564580903SHongbo Zhang * 1664580903SHongbo Zhang * You should have received a copy of the GNU General Public License along with 1764580903SHongbo Zhang * this program. If not, see <http://www.gnu.org/licenses/>. 1864580903SHongbo Zhang */ 1964580903SHongbo Zhang 2064580903SHongbo Zhang #include "qemu/osdep.h" 212c65db5eSPaolo Bonzini #include "qemu/datadir.h" 2264580903SHongbo Zhang #include "qapi/error.h" 2364580903SHongbo Zhang #include "qemu/error-report.h" 2464580903SHongbo Zhang #include "qemu/units.h" 25e9fdf453SHongbo Zhang #include "sysemu/device_tree.h" 26*94522562SPhilippe Mathieu-Daudé #include "sysemu/kvm.h" 2764580903SHongbo Zhang #include "sysemu/numa.h" 2854d31236SMarkus Armbruster #include "sysemu/runstate.h" 2964580903SHongbo Zhang #include "sysemu/sysemu.h" 3064580903SHongbo Zhang #include "exec/hwaddr.h" 3164580903SHongbo Zhang #include "kvm_arm.h" 3264580903SHongbo Zhang #include "hw/arm/boot.h" 330c08d4f3SMarcin Juszkiewicz #include "hw/arm/fdt.h" 34a431ab0eSRichard Henderson #include "hw/arm/smmuv3.h" 35e9fdf453SHongbo Zhang #include "hw/block/flash.h" 3664580903SHongbo Zhang #include "hw/boards.h" 37e9fdf453SHongbo Zhang #include "hw/ide/internal.h" 38e9fdf453SHongbo Zhang #include "hw/ide/ahci_internal.h" 3964580903SHongbo Zhang #include "hw/intc/arm_gicv3_common.h" 400c40daf0SPhilippe Mathieu-Daudé #include "hw/intc/arm_gicv3_its_common.h" 41e9fdf453SHongbo Zhang #include "hw/loader.h" 42e9fdf453SHongbo Zhang #include "hw/pci-host/gpex.h" 43a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 44e9fdf453SHongbo Zhang #include "hw/usb.h" 45d8f6d15fSGavin Shan #include "hw/char/pl011.h" 46baabe7d0SShashi Mallela #include "hw/watchdog/sbsa_gwdt.h" 47e9fdf453SHongbo Zhang #include "net/net.h" 48db1015e9SEduardo Habkost #include "qom/object.h" 4964580903SHongbo Zhang 5064580903SHongbo Zhang #define RAMLIMIT_GB 8192 5164580903SHongbo Zhang #define RAMLIMIT_BYTES (RAMLIMIT_GB * GiB) 5264580903SHongbo Zhang 53e9fdf453SHongbo Zhang #define NUM_IRQS 256 54e9fdf453SHongbo Zhang #define NUM_SMMU_IRQS 4 55e9fdf453SHongbo Zhang #define NUM_SATA_PORTS 6 56e9fdf453SHongbo Zhang 57e9fdf453SHongbo Zhang #define VIRTUAL_PMU_IRQ 7 58e9fdf453SHongbo Zhang #define ARCH_GIC_MAINT_IRQ 9 59e9fdf453SHongbo Zhang #define ARCH_TIMER_VIRT_IRQ 11 60e9fdf453SHongbo Zhang #define ARCH_TIMER_S_EL1_IRQ 13 61e9fdf453SHongbo Zhang #define ARCH_TIMER_NS_EL1_IRQ 14 62e9fdf453SHongbo Zhang #define ARCH_TIMER_NS_EL2_IRQ 10 63e9fdf453SHongbo Zhang 6464580903SHongbo Zhang enum { 6564580903SHongbo Zhang SBSA_FLASH, 6664580903SHongbo Zhang SBSA_MEM, 6764580903SHongbo Zhang SBSA_CPUPERIPHS, 6864580903SHongbo Zhang SBSA_GIC_DIST, 6964580903SHongbo Zhang SBSA_GIC_REDIST, 709fe2b4a2SShashi Mallela SBSA_GIC_ITS, 713f462bf0SGraeme Gregory SBSA_SECURE_EC, 7280d60a6dSEduardo Habkost SBSA_GWDT_WS0, 73baabe7d0SShashi Mallela SBSA_GWDT_REFRESH, 74baabe7d0SShashi Mallela SBSA_GWDT_CONTROL, 7564580903SHongbo Zhang SBSA_SMMU, 7664580903SHongbo Zhang SBSA_UART, 7764580903SHongbo Zhang SBSA_RTC, 7864580903SHongbo Zhang SBSA_PCIE, 7964580903SHongbo Zhang SBSA_PCIE_MMIO, 8064580903SHongbo Zhang SBSA_PCIE_MMIO_HIGH, 8164580903SHongbo Zhang SBSA_PCIE_PIO, 8264580903SHongbo Zhang SBSA_PCIE_ECAM, 8364580903SHongbo Zhang SBSA_GPIO, 8464580903SHongbo Zhang SBSA_SECURE_UART, 8564580903SHongbo Zhang SBSA_SECURE_UART_MM, 8664580903SHongbo Zhang SBSA_SECURE_MEM, 8764580903SHongbo Zhang SBSA_AHCI, 8864580903SHongbo Zhang SBSA_EHCI, 8964580903SHongbo Zhang }; 9064580903SHongbo Zhang 91db1015e9SEduardo Habkost struct SBSAMachineState { 9264580903SHongbo Zhang MachineState parent; 9364580903SHongbo Zhang struct arm_boot_info bootinfo; 9464580903SHongbo Zhang int smp_cpus; 9564580903SHongbo Zhang void *fdt; 9664580903SHongbo Zhang int fdt_size; 9764580903SHongbo Zhang int psci_conduit; 9848ba18e6SPhilippe Mathieu-Daudé DeviceState *gic; 99e9fdf453SHongbo Zhang PFlashCFI01 *flash[2]; 100db1015e9SEduardo Habkost }; 10164580903SHongbo Zhang 10264580903SHongbo Zhang #define TYPE_SBSA_MACHINE MACHINE_TYPE_NAME("sbsa-ref") 1038063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SBSAMachineState, SBSA_MACHINE) 10464580903SHongbo Zhang 10564580903SHongbo Zhang static const MemMapEntry sbsa_ref_memmap[] = { 10664580903SHongbo Zhang /* 512M boot ROM */ 10764580903SHongbo Zhang [SBSA_FLASH] = { 0, 0x20000000 }, 10864580903SHongbo Zhang /* 512M secure memory */ 10964580903SHongbo Zhang [SBSA_SECURE_MEM] = { 0x20000000, 0x20000000 }, 11064580903SHongbo Zhang /* Space reserved for CPU peripheral devices */ 11164580903SHongbo Zhang [SBSA_CPUPERIPHS] = { 0x40000000, 0x00040000 }, 11264580903SHongbo Zhang [SBSA_GIC_DIST] = { 0x40060000, 0x00010000 }, 11364580903SHongbo Zhang [SBSA_GIC_REDIST] = { 0x40080000, 0x04000000 }, 1149fe2b4a2SShashi Mallela [SBSA_GIC_ITS] = { 0x44081000, 0x00020000 }, 1153f462bf0SGraeme Gregory [SBSA_SECURE_EC] = { 0x50000000, 0x00001000 }, 116baabe7d0SShashi Mallela [SBSA_GWDT_REFRESH] = { 0x50010000, 0x00001000 }, 117baabe7d0SShashi Mallela [SBSA_GWDT_CONTROL] = { 0x50011000, 0x00001000 }, 11864580903SHongbo Zhang [SBSA_UART] = { 0x60000000, 0x00001000 }, 11964580903SHongbo Zhang [SBSA_RTC] = { 0x60010000, 0x00001000 }, 12064580903SHongbo Zhang [SBSA_GPIO] = { 0x60020000, 0x00001000 }, 12164580903SHongbo Zhang [SBSA_SECURE_UART] = { 0x60030000, 0x00001000 }, 12264580903SHongbo Zhang [SBSA_SECURE_UART_MM] = { 0x60040000, 0x00001000 }, 12364580903SHongbo Zhang [SBSA_SMMU] = { 0x60050000, 0x00020000 }, 12464580903SHongbo Zhang /* Space here reserved for more SMMUs */ 12564580903SHongbo Zhang [SBSA_AHCI] = { 0x60100000, 0x00010000 }, 12664580903SHongbo Zhang [SBSA_EHCI] = { 0x60110000, 0x00010000 }, 12764580903SHongbo Zhang /* Space here reserved for other devices */ 12864580903SHongbo Zhang [SBSA_PCIE_PIO] = { 0x7fff0000, 0x00010000 }, 12964580903SHongbo Zhang /* 32-bit address PCIE MMIO space */ 13064580903SHongbo Zhang [SBSA_PCIE_MMIO] = { 0x80000000, 0x70000000 }, 13164580903SHongbo Zhang /* 256M PCIE ECAM space */ 13264580903SHongbo Zhang [SBSA_PCIE_ECAM] = { 0xf0000000, 0x10000000 }, 13364580903SHongbo Zhang /* ~1TB PCIE MMIO space (4GB to 1024GB boundary) */ 13464580903SHongbo Zhang [SBSA_PCIE_MMIO_HIGH] = { 0x100000000ULL, 0xFF00000000ULL }, 13564580903SHongbo Zhang [SBSA_MEM] = { 0x10000000000ULL, RAMLIMIT_BYTES }, 13664580903SHongbo Zhang }; 13764580903SHongbo Zhang 138e9fdf453SHongbo Zhang static const int sbsa_ref_irqmap[] = { 139e9fdf453SHongbo Zhang [SBSA_UART] = 1, 140e9fdf453SHongbo Zhang [SBSA_RTC] = 2, 141e9fdf453SHongbo Zhang [SBSA_PCIE] = 3, /* ... to 6 */ 142e9fdf453SHongbo Zhang [SBSA_GPIO] = 7, 143e9fdf453SHongbo Zhang [SBSA_SECURE_UART] = 8, 144e9fdf453SHongbo Zhang [SBSA_SECURE_UART_MM] = 9, 145e9fdf453SHongbo Zhang [SBSA_AHCI] = 10, 146e9fdf453SHongbo Zhang [SBSA_EHCI] = 11, 14704788fd5SGraeme Gregory [SBSA_SMMU] = 12, /* ... to 15 */ 14880d60a6dSEduardo Habkost [SBSA_GWDT_WS0] = 16, 149e9fdf453SHongbo Zhang }; 150e9fdf453SHongbo Zhang 151ce3adffcSMarcin Juszkiewicz static const char * const valid_cpus[] = { 152ce3adffcSMarcin Juszkiewicz ARM_CPU_TYPE_NAME("cortex-a57"), 153ce3adffcSMarcin Juszkiewicz ARM_CPU_TYPE_NAME("cortex-a72"), 1545db6de80SRichard Henderson ARM_CPU_TYPE_NAME("neoverse-n1"), 155cecc0962SMarcin Juszkiewicz ARM_CPU_TYPE_NAME("max"), 156ce3adffcSMarcin Juszkiewicz }; 157ce3adffcSMarcin Juszkiewicz 158ce3adffcSMarcin Juszkiewicz static bool cpu_type_valid(const char *cpu) 159ce3adffcSMarcin Juszkiewicz { 160ce3adffcSMarcin Juszkiewicz int i; 161ce3adffcSMarcin Juszkiewicz 162ce3adffcSMarcin Juszkiewicz for (i = 0; i < ARRAY_SIZE(valid_cpus); i++) { 163ce3adffcSMarcin Juszkiewicz if (strcmp(cpu, valid_cpus[i]) == 0) { 164ce3adffcSMarcin Juszkiewicz return true; 165ce3adffcSMarcin Juszkiewicz } 166ce3adffcSMarcin Juszkiewicz } 167ce3adffcSMarcin Juszkiewicz return false; 168ce3adffcSMarcin Juszkiewicz } 169ce3adffcSMarcin Juszkiewicz 170999f6ebdSLeif Lindholm static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx) 171999f6ebdSLeif Lindholm { 172999f6ebdSLeif Lindholm uint8_t clustersz = ARM_DEFAULT_CPUS_PER_CLUSTER; 173999f6ebdSLeif Lindholm return arm_cpu_mp_affinity(idx, clustersz); 174999f6ebdSLeif Lindholm } 175999f6ebdSLeif Lindholm 1760c08d4f3SMarcin Juszkiewicz static void sbsa_fdt_add_gic_node(SBSAMachineState *sms) 1770c08d4f3SMarcin Juszkiewicz { 1780c08d4f3SMarcin Juszkiewicz char *nodename; 1790c08d4f3SMarcin Juszkiewicz 1800c08d4f3SMarcin Juszkiewicz nodename = g_strdup_printf("/intc"); 1810c08d4f3SMarcin Juszkiewicz qemu_fdt_add_subnode(sms->fdt, nodename); 1820c08d4f3SMarcin Juszkiewicz qemu_fdt_setprop_sized_cells(sms->fdt, nodename, "reg", 1830c08d4f3SMarcin Juszkiewicz 2, sbsa_ref_memmap[SBSA_GIC_DIST].base, 1840c08d4f3SMarcin Juszkiewicz 2, sbsa_ref_memmap[SBSA_GIC_DIST].size, 1850c08d4f3SMarcin Juszkiewicz 2, sbsa_ref_memmap[SBSA_GIC_REDIST].base, 1860c08d4f3SMarcin Juszkiewicz 2, sbsa_ref_memmap[SBSA_GIC_REDIST].size); 1870c08d4f3SMarcin Juszkiewicz 1889fe2b4a2SShashi Mallela nodename = g_strdup_printf("/intc/its"); 1899fe2b4a2SShashi Mallela qemu_fdt_add_subnode(sms->fdt, nodename); 1909fe2b4a2SShashi Mallela qemu_fdt_setprop_sized_cells(sms->fdt, nodename, "reg", 1919fe2b4a2SShashi Mallela 2, sbsa_ref_memmap[SBSA_GIC_ITS].base, 1929fe2b4a2SShashi Mallela 2, sbsa_ref_memmap[SBSA_GIC_ITS].size); 1939fe2b4a2SShashi Mallela 1940c08d4f3SMarcin Juszkiewicz g_free(nodename); 1950c08d4f3SMarcin Juszkiewicz } 1969fe2b4a2SShashi Mallela 197e9fdf453SHongbo Zhang /* 198e9fdf453SHongbo Zhang * Firmware on this machine only uses ACPI table to load OS, these limited 199e9fdf453SHongbo Zhang * device tree nodes are just to let firmware know the info which varies from 200e9fdf453SHongbo Zhang * command line parameters, so it is not necessary to be fully compatible 201e9fdf453SHongbo Zhang * with the kernel CPU and NUMA binding rules. 202e9fdf453SHongbo Zhang */ 203e9fdf453SHongbo Zhang static void create_fdt(SBSAMachineState *sms) 204e9fdf453SHongbo Zhang { 205e9fdf453SHongbo Zhang void *fdt = create_device_tree(&sms->fdt_size); 206e9fdf453SHongbo Zhang const MachineState *ms = MACHINE(sms); 207aa570207STao Xu int nb_numa_nodes = ms->numa_state->num_nodes; 208e9fdf453SHongbo Zhang int cpu; 209e9fdf453SHongbo Zhang 210e9fdf453SHongbo Zhang if (!fdt) { 211e9fdf453SHongbo Zhang error_report("create_device_tree() failed"); 212e9fdf453SHongbo Zhang exit(1); 213e9fdf453SHongbo Zhang } 214e9fdf453SHongbo Zhang 215e9fdf453SHongbo Zhang sms->fdt = fdt; 216e9fdf453SHongbo Zhang 217e9fdf453SHongbo Zhang qemu_fdt_setprop_string(fdt, "/", "compatible", "linux,sbsa-ref"); 218e9fdf453SHongbo Zhang qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 219e9fdf453SHongbo Zhang qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 220e9fdf453SHongbo Zhang 22190ea2cceSLeif Lindholm /* 22290ea2cceSLeif Lindholm * This versioning scheme is for informing platform fw only. It is neither: 22390ea2cceSLeif Lindholm * - A QEMU versioned machine type; a given version of QEMU will emulate 22490ea2cceSLeif Lindholm * a given version of the platform. 22590ea2cceSLeif Lindholm * - A reflection of level of SBSA (now SystemReady SR) support provided. 22690ea2cceSLeif Lindholm * 22790ea2cceSLeif Lindholm * machine-version-major: updated when changes breaking fw compatibility 22890ea2cceSLeif Lindholm * are introduced. 22990ea2cceSLeif Lindholm * machine-version-minor: updated when features are added that don't break 23090ea2cceSLeif Lindholm * fw compatibility. 23190ea2cceSLeif Lindholm */ 23290ea2cceSLeif Lindholm qemu_fdt_setprop_cell(fdt, "/", "machine-version-major", 0); 2339fe2b4a2SShashi Mallela qemu_fdt_setprop_cell(fdt, "/", "machine-version-minor", 2); 23490ea2cceSLeif Lindholm 235118154b7STao Xu if (ms->numa_state->have_numa_distance) { 236e9fdf453SHongbo Zhang int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); 237e9fdf453SHongbo Zhang uint32_t *matrix = g_malloc0(size); 238e9fdf453SHongbo Zhang int idx, i, j; 239e9fdf453SHongbo Zhang 240e9fdf453SHongbo Zhang for (i = 0; i < nb_numa_nodes; i++) { 241e9fdf453SHongbo Zhang for (j = 0; j < nb_numa_nodes; j++) { 242e9fdf453SHongbo Zhang idx = (i * nb_numa_nodes + j) * 3; 243e9fdf453SHongbo Zhang matrix[idx + 0] = cpu_to_be32(i); 244e9fdf453SHongbo Zhang matrix[idx + 1] = cpu_to_be32(j); 2457e721e7bSTao Xu matrix[idx + 2] = 2467e721e7bSTao Xu cpu_to_be32(ms->numa_state->nodes[i].distance[j]); 247e9fdf453SHongbo Zhang } 248e9fdf453SHongbo Zhang } 249e9fdf453SHongbo Zhang 250e9fdf453SHongbo Zhang qemu_fdt_add_subnode(fdt, "/distance-map"); 251e9fdf453SHongbo Zhang qemu_fdt_setprop(fdt, "/distance-map", "distance-matrix", 252e9fdf453SHongbo Zhang matrix, size); 253e9fdf453SHongbo Zhang g_free(matrix); 254e9fdf453SHongbo Zhang } 255e9fdf453SHongbo Zhang 256999f6ebdSLeif Lindholm /* 257999f6ebdSLeif Lindholm * From Documentation/devicetree/bindings/arm/cpus.yaml 258999f6ebdSLeif Lindholm * On ARM v8 64-bit systems this property is required 259999f6ebdSLeif Lindholm * and matches the MPIDR_EL1 register affinity bits. 260999f6ebdSLeif Lindholm * 261999f6ebdSLeif Lindholm * * If cpus node's #address-cells property is set to 2 262999f6ebdSLeif Lindholm * 263999f6ebdSLeif Lindholm * The first reg cell bits [7:0] must be set to 264999f6ebdSLeif Lindholm * bits [39:32] of MPIDR_EL1. 265999f6ebdSLeif Lindholm * 266999f6ebdSLeif Lindholm * The second reg cell bits [23:0] must be set to 267999f6ebdSLeif Lindholm * bits [23:0] of MPIDR_EL1. 268999f6ebdSLeif Lindholm */ 269e9fdf453SHongbo Zhang qemu_fdt_add_subnode(sms->fdt, "/cpus"); 270999f6ebdSLeif Lindholm qemu_fdt_setprop_cell(sms->fdt, "/cpus", "#address-cells", 2); 271999f6ebdSLeif Lindholm qemu_fdt_setprop_cell(sms->fdt, "/cpus", "#size-cells", 0x0); 272e9fdf453SHongbo Zhang 273e9fdf453SHongbo Zhang for (cpu = sms->smp_cpus - 1; cpu >= 0; cpu--) { 274e9fdf453SHongbo Zhang char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 275e9fdf453SHongbo Zhang ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); 276e9fdf453SHongbo Zhang CPUState *cs = CPU(armcpu); 277999f6ebdSLeif Lindholm uint64_t mpidr = sbsa_ref_cpu_mp_affinity(sms, cpu); 278e9fdf453SHongbo Zhang 279e9fdf453SHongbo Zhang qemu_fdt_add_subnode(sms->fdt, nodename); 280999f6ebdSLeif Lindholm qemu_fdt_setprop_u64(sms->fdt, nodename, "reg", mpidr); 281e9fdf453SHongbo Zhang 282e9fdf453SHongbo Zhang if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) { 283e9fdf453SHongbo Zhang qemu_fdt_setprop_cell(sms->fdt, nodename, "numa-node-id", 284e9fdf453SHongbo Zhang ms->possible_cpus->cpus[cs->cpu_index].props.node_id); 285e9fdf453SHongbo Zhang } 286e9fdf453SHongbo Zhang 287e9fdf453SHongbo Zhang g_free(nodename); 288e9fdf453SHongbo Zhang } 2890c08d4f3SMarcin Juszkiewicz 2900c08d4f3SMarcin Juszkiewicz sbsa_fdt_add_gic_node(sms); 291e9fdf453SHongbo Zhang } 292e9fdf453SHongbo Zhang 293e9fdf453SHongbo Zhang #define SBSA_FLASH_SECTOR_SIZE (256 * KiB) 294e9fdf453SHongbo Zhang 295e9fdf453SHongbo Zhang static PFlashCFI01 *sbsa_flash_create1(SBSAMachineState *sms, 296e9fdf453SHongbo Zhang const char *name, 297e9fdf453SHongbo Zhang const char *alias_prop_name) 298e9fdf453SHongbo Zhang { 299e9fdf453SHongbo Zhang /* 300e9fdf453SHongbo Zhang * Create a single flash device. We use the same parameters as 301e9fdf453SHongbo Zhang * the flash devices on the Versatile Express board. 302e9fdf453SHongbo Zhang */ 303df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 304e9fdf453SHongbo Zhang 305e9fdf453SHongbo Zhang qdev_prop_set_uint64(dev, "sector-length", SBSA_FLASH_SECTOR_SIZE); 306e9fdf453SHongbo Zhang qdev_prop_set_uint8(dev, "width", 4); 307e9fdf453SHongbo Zhang qdev_prop_set_uint8(dev, "device-width", 2); 308e9fdf453SHongbo Zhang qdev_prop_set_bit(dev, "big-endian", false); 309e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id0", 0x89); 310e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id1", 0x18); 311e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id2", 0x00); 312e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id3", 0x00); 313e9fdf453SHongbo Zhang qdev_prop_set_string(dev, "name", name); 314d2623129SMarkus Armbruster object_property_add_child(OBJECT(sms), name, OBJECT(dev)); 315e9fdf453SHongbo Zhang object_property_add_alias(OBJECT(sms), alias_prop_name, 316d2623129SMarkus Armbruster OBJECT(dev), "drive"); 317e9fdf453SHongbo Zhang return PFLASH_CFI01(dev); 318e9fdf453SHongbo Zhang } 319e9fdf453SHongbo Zhang 320e9fdf453SHongbo Zhang static void sbsa_flash_create(SBSAMachineState *sms) 321e9fdf453SHongbo Zhang { 322e9fdf453SHongbo Zhang sms->flash[0] = sbsa_flash_create1(sms, "sbsa.flash0", "pflash0"); 323e9fdf453SHongbo Zhang sms->flash[1] = sbsa_flash_create1(sms, "sbsa.flash1", "pflash1"); 324e9fdf453SHongbo Zhang } 325e9fdf453SHongbo Zhang 326e9fdf453SHongbo Zhang static void sbsa_flash_map1(PFlashCFI01 *flash, 327e9fdf453SHongbo Zhang hwaddr base, hwaddr size, 328e9fdf453SHongbo Zhang MemoryRegion *sysmem) 329e9fdf453SHongbo Zhang { 330e9fdf453SHongbo Zhang DeviceState *dev = DEVICE(flash); 331e9fdf453SHongbo Zhang 3324cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, SBSA_FLASH_SECTOR_SIZE)); 333e9fdf453SHongbo Zhang assert(size / SBSA_FLASH_SECTOR_SIZE <= UINT32_MAX); 334e9fdf453SHongbo Zhang qdev_prop_set_uint32(dev, "num-blocks", size / SBSA_FLASH_SECTOR_SIZE); 3353c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 336e9fdf453SHongbo Zhang 337e9fdf453SHongbo Zhang memory_region_add_subregion(sysmem, base, 338e9fdf453SHongbo Zhang sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 339e9fdf453SHongbo Zhang 0)); 340e9fdf453SHongbo Zhang } 341e9fdf453SHongbo Zhang 342e9fdf453SHongbo Zhang static void sbsa_flash_map(SBSAMachineState *sms, 343e9fdf453SHongbo Zhang MemoryRegion *sysmem, 344e9fdf453SHongbo Zhang MemoryRegion *secure_sysmem) 345e9fdf453SHongbo Zhang { 346e9fdf453SHongbo Zhang /* 347e9fdf453SHongbo Zhang * Map two flash devices to fill the SBSA_FLASH space in the memmap. 348e9fdf453SHongbo Zhang * sysmem is the system memory space. secure_sysmem is the secure view 349e9fdf453SHongbo Zhang * of the system, and the first flash device should be made visible only 350e9fdf453SHongbo Zhang * there. The second flash device is visible to both secure and nonsecure. 351e9fdf453SHongbo Zhang */ 352e9fdf453SHongbo Zhang hwaddr flashsize = sbsa_ref_memmap[SBSA_FLASH].size / 2; 353e9fdf453SHongbo Zhang hwaddr flashbase = sbsa_ref_memmap[SBSA_FLASH].base; 354e9fdf453SHongbo Zhang 355e9fdf453SHongbo Zhang sbsa_flash_map1(sms->flash[0], flashbase, flashsize, 356e9fdf453SHongbo Zhang secure_sysmem); 357e9fdf453SHongbo Zhang sbsa_flash_map1(sms->flash[1], flashbase + flashsize, flashsize, 358e9fdf453SHongbo Zhang sysmem); 359e9fdf453SHongbo Zhang } 360e9fdf453SHongbo Zhang 361e9fdf453SHongbo Zhang static bool sbsa_firmware_init(SBSAMachineState *sms, 362e9fdf453SHongbo Zhang MemoryRegion *sysmem, 363e9fdf453SHongbo Zhang MemoryRegion *secure_sysmem) 364e9fdf453SHongbo Zhang { 3650ad3b5d3SPaolo Bonzini const char *bios_name; 366e9fdf453SHongbo Zhang int i; 367e9fdf453SHongbo Zhang BlockBackend *pflash_blk0; 368e9fdf453SHongbo Zhang 369e9fdf453SHongbo Zhang /* Map legacy -drive if=pflash to machine properties */ 370e9fdf453SHongbo Zhang for (i = 0; i < ARRAY_SIZE(sms->flash); i++) { 371e9fdf453SHongbo Zhang pflash_cfi01_legacy_drive(sms->flash[i], 372e9fdf453SHongbo Zhang drive_get(IF_PFLASH, 0, i)); 373e9fdf453SHongbo Zhang } 374e9fdf453SHongbo Zhang 375e9fdf453SHongbo Zhang sbsa_flash_map(sms, sysmem, secure_sysmem); 376e9fdf453SHongbo Zhang 377e9fdf453SHongbo Zhang pflash_blk0 = pflash_cfi01_get_blk(sms->flash[0]); 378e9fdf453SHongbo Zhang 3790ad3b5d3SPaolo Bonzini bios_name = MACHINE(sms)->firmware; 380e9fdf453SHongbo Zhang if (bios_name) { 381e9fdf453SHongbo Zhang char *fname; 382e9fdf453SHongbo Zhang MemoryRegion *mr; 383e9fdf453SHongbo Zhang int image_size; 384e9fdf453SHongbo Zhang 385e9fdf453SHongbo Zhang if (pflash_blk0) { 386e9fdf453SHongbo Zhang error_report("The contents of the first flash device may be " 387e9fdf453SHongbo Zhang "specified with -bios or with -drive if=pflash... " 388e9fdf453SHongbo Zhang "but you cannot use both options at once"); 389e9fdf453SHongbo Zhang exit(1); 390e9fdf453SHongbo Zhang } 391e9fdf453SHongbo Zhang 392e9fdf453SHongbo Zhang /* Fall back to -bios */ 393e9fdf453SHongbo Zhang 394e9fdf453SHongbo Zhang fname = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 395e9fdf453SHongbo Zhang if (!fname) { 396e9fdf453SHongbo Zhang error_report("Could not find ROM image '%s'", bios_name); 397e9fdf453SHongbo Zhang exit(1); 398e9fdf453SHongbo Zhang } 399e9fdf453SHongbo Zhang mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(sms->flash[0]), 0); 400e9fdf453SHongbo Zhang image_size = load_image_mr(fname, mr); 401e9fdf453SHongbo Zhang g_free(fname); 402e9fdf453SHongbo Zhang if (image_size < 0) { 403e9fdf453SHongbo Zhang error_report("Could not load ROM image '%s'", bios_name); 404e9fdf453SHongbo Zhang exit(1); 405e9fdf453SHongbo Zhang } 406e9fdf453SHongbo Zhang } 407e9fdf453SHongbo Zhang 408e9fdf453SHongbo Zhang return pflash_blk0 || bios_name; 409e9fdf453SHongbo Zhang } 410e9fdf453SHongbo Zhang 411e9fdf453SHongbo Zhang static void create_secure_ram(SBSAMachineState *sms, 412e9fdf453SHongbo Zhang MemoryRegion *secure_sysmem) 413e9fdf453SHongbo Zhang { 414e9fdf453SHongbo Zhang MemoryRegion *secram = g_new(MemoryRegion, 1); 415e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_SECURE_MEM].base; 416e9fdf453SHongbo Zhang hwaddr size = sbsa_ref_memmap[SBSA_SECURE_MEM].size; 417e9fdf453SHongbo Zhang 418e9fdf453SHongbo Zhang memory_region_init_ram(secram, NULL, "sbsa-ref.secure-ram", size, 419e9fdf453SHongbo Zhang &error_fatal); 420e9fdf453SHongbo Zhang memory_region_add_subregion(secure_sysmem, base, secram); 421e9fdf453SHongbo Zhang } 422e9fdf453SHongbo Zhang 4239fe2b4a2SShashi Mallela static void create_its(SBSAMachineState *sms) 4249fe2b4a2SShashi Mallela { 4259fe2b4a2SShashi Mallela const char *itsclass = its_class_name(); 4269fe2b4a2SShashi Mallela DeviceState *dev; 4279fe2b4a2SShashi Mallela 4289fe2b4a2SShashi Mallela dev = qdev_new(itsclass); 4299fe2b4a2SShashi Mallela 4309fe2b4a2SShashi Mallela object_property_set_link(OBJECT(dev), "parent-gicv3", OBJECT(sms->gic), 4319fe2b4a2SShashi Mallela &error_abort); 4329fe2b4a2SShashi Mallela sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 4339fe2b4a2SShashi Mallela sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, sbsa_ref_memmap[SBSA_GIC_ITS].base); 4349fe2b4a2SShashi Mallela } 4359fe2b4a2SShashi Mallela 4369fe2b4a2SShashi Mallela static void create_gic(SBSAMachineState *sms, MemoryRegion *mem) 437e9fdf453SHongbo Zhang { 438cc7d44c2SLike Xu unsigned int smp_cpus = MACHINE(sms)->smp.cpus; 439e9fdf453SHongbo Zhang SysBusDevice *gicbusdev; 440e9fdf453SHongbo Zhang const char *gictype; 441e9fdf453SHongbo Zhang uint32_t redist0_capacity, redist0_count; 442e9fdf453SHongbo Zhang int i; 443e9fdf453SHongbo Zhang 444e9fdf453SHongbo Zhang gictype = gicv3_class_name(); 445e9fdf453SHongbo Zhang 4463e80f690SMarkus Armbruster sms->gic = qdev_new(gictype); 44748ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "revision", 3); 44848ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "num-cpu", smp_cpus); 449e9fdf453SHongbo Zhang /* 450e9fdf453SHongbo Zhang * Note that the num-irq property counts both internal and external 451e9fdf453SHongbo Zhang * interrupts; there are always 32 of the former (mandated by GIC spec). 452e9fdf453SHongbo Zhang */ 45348ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "num-irq", NUM_IRQS + 32); 45448ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_bit(sms->gic, "has-security-extensions", true); 455e9fdf453SHongbo Zhang 456e9fdf453SHongbo Zhang redist0_capacity = 457e9fdf453SHongbo Zhang sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE; 458e9fdf453SHongbo Zhang redist0_count = MIN(smp_cpus, redist0_capacity); 459e9fdf453SHongbo Zhang 46048ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "len-redist-region-count", 1); 46148ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "redist-region-count[0]", redist0_count); 462e9fdf453SHongbo Zhang 4639fe2b4a2SShashi Mallela object_property_set_link(OBJECT(sms->gic), "sysmem", 4649fe2b4a2SShashi Mallela OBJECT(mem), &error_fatal); 4659fe2b4a2SShashi Mallela qdev_prop_set_bit(sms->gic, "has-lpi", true); 4669fe2b4a2SShashi Mallela 46748ba18e6SPhilippe Mathieu-Daudé gicbusdev = SYS_BUS_DEVICE(sms->gic); 4683c6ef471SMarkus Armbruster sysbus_realize_and_unref(gicbusdev, &error_fatal); 469e9fdf453SHongbo Zhang sysbus_mmio_map(gicbusdev, 0, sbsa_ref_memmap[SBSA_GIC_DIST].base); 470e9fdf453SHongbo Zhang sysbus_mmio_map(gicbusdev, 1, sbsa_ref_memmap[SBSA_GIC_REDIST].base); 471e9fdf453SHongbo Zhang 472e9fdf453SHongbo Zhang /* 473e9fdf453SHongbo Zhang * Wire the outputs from each CPU's generic timer and the GICv3 474e9fdf453SHongbo Zhang * maintenance interrupt signal to the appropriate GIC PPI inputs, 475e9fdf453SHongbo Zhang * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. 476e9fdf453SHongbo Zhang */ 477e9fdf453SHongbo Zhang for (i = 0; i < smp_cpus; i++) { 478e9fdf453SHongbo Zhang DeviceState *cpudev = DEVICE(qemu_get_cpu(i)); 479e9fdf453SHongbo Zhang int ppibase = NUM_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; 480e9fdf453SHongbo Zhang int irq; 481e9fdf453SHongbo Zhang /* 482e9fdf453SHongbo Zhang * Mapping from the output timer irq lines from the CPU to the 483e9fdf453SHongbo Zhang * GIC PPI inputs used for this board. 484e9fdf453SHongbo Zhang */ 485e9fdf453SHongbo Zhang const int timer_irq[] = { 486e9fdf453SHongbo Zhang [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ, 487e9fdf453SHongbo Zhang [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, 488e9fdf453SHongbo Zhang [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, 489e9fdf453SHongbo Zhang [GTIMER_SEC] = ARCH_TIMER_S_EL1_IRQ, 490e9fdf453SHongbo Zhang }; 491e9fdf453SHongbo Zhang 492e9fdf453SHongbo Zhang for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { 493e9fdf453SHongbo Zhang qdev_connect_gpio_out(cpudev, irq, 49448ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, 495e9fdf453SHongbo Zhang ppibase + timer_irq[irq])); 496e9fdf453SHongbo Zhang } 497e9fdf453SHongbo Zhang 498e9fdf453SHongbo Zhang qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", 0, 49948ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, ppibase 500e9fdf453SHongbo Zhang + ARCH_GIC_MAINT_IRQ)); 501e9fdf453SHongbo Zhang qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0, 50248ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, ppibase 503e9fdf453SHongbo Zhang + VIRTUAL_PMU_IRQ)); 504e9fdf453SHongbo Zhang 505e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); 506e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i + smp_cpus, 507e9fdf453SHongbo Zhang qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); 508e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i + 2 * smp_cpus, 509e9fdf453SHongbo Zhang qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); 510e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i + 3 * smp_cpus, 511e9fdf453SHongbo Zhang qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); 512e9fdf453SHongbo Zhang } 5139fe2b4a2SShashi Mallela create_its(sms); 514e9fdf453SHongbo Zhang } 515e9fdf453SHongbo Zhang 51648ba18e6SPhilippe Mathieu-Daudé static void create_uart(const SBSAMachineState *sms, int uart, 517e9fdf453SHongbo Zhang MemoryRegion *mem, Chardev *chr) 518e9fdf453SHongbo Zhang { 519e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[uart].base; 520e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[uart]; 5213e80f690SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PL011); 522e9fdf453SHongbo Zhang SysBusDevice *s = SYS_BUS_DEVICE(dev); 523e9fdf453SHongbo Zhang 524e9fdf453SHongbo Zhang qdev_prop_set_chr(dev, "chardev", chr); 5253c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 526e9fdf453SHongbo Zhang memory_region_add_subregion(mem, base, 527e9fdf453SHongbo Zhang sysbus_mmio_get_region(s, 0)); 52848ba18e6SPhilippe Mathieu-Daudé sysbus_connect_irq(s, 0, qdev_get_gpio_in(sms->gic, irq)); 529e9fdf453SHongbo Zhang } 530e9fdf453SHongbo Zhang 53148ba18e6SPhilippe Mathieu-Daudé static void create_rtc(const SBSAMachineState *sms) 532e9fdf453SHongbo Zhang { 533e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_RTC].base; 534e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_RTC]; 535e9fdf453SHongbo Zhang 53648ba18e6SPhilippe Mathieu-Daudé sysbus_create_simple("pl031", base, qdev_get_gpio_in(sms->gic, irq)); 537e9fdf453SHongbo Zhang } 538e9fdf453SHongbo Zhang 539baabe7d0SShashi Mallela static void create_wdt(const SBSAMachineState *sms) 540baabe7d0SShashi Mallela { 541baabe7d0SShashi Mallela hwaddr rbase = sbsa_ref_memmap[SBSA_GWDT_REFRESH].base; 542baabe7d0SShashi Mallela hwaddr cbase = sbsa_ref_memmap[SBSA_GWDT_CONTROL].base; 543baabe7d0SShashi Mallela DeviceState *dev = qdev_new(TYPE_WDT_SBSA); 544baabe7d0SShashi Mallela SysBusDevice *s = SYS_BUS_DEVICE(dev); 54580d60a6dSEduardo Habkost int irq = sbsa_ref_irqmap[SBSA_GWDT_WS0]; 546baabe7d0SShashi Mallela 547baabe7d0SShashi Mallela sysbus_realize_and_unref(s, &error_fatal); 548baabe7d0SShashi Mallela sysbus_mmio_map(s, 0, rbase); 549baabe7d0SShashi Mallela sysbus_mmio_map(s, 1, cbase); 550baabe7d0SShashi Mallela sysbus_connect_irq(s, 0, qdev_get_gpio_in(sms->gic, irq)); 551baabe7d0SShashi Mallela } 552baabe7d0SShashi Mallela 553e9fdf453SHongbo Zhang static DeviceState *gpio_key_dev; 554e9fdf453SHongbo Zhang static void sbsa_ref_powerdown_req(Notifier *n, void *opaque) 555e9fdf453SHongbo Zhang { 556e9fdf453SHongbo Zhang /* use gpio Pin 3 for power button event */ 557e9fdf453SHongbo Zhang qemu_set_irq(qdev_get_gpio_in(gpio_key_dev, 0), 1); 558e9fdf453SHongbo Zhang } 559e9fdf453SHongbo Zhang 560e9fdf453SHongbo Zhang static Notifier sbsa_ref_powerdown_notifier = { 561e9fdf453SHongbo Zhang .notify = sbsa_ref_powerdown_req 562e9fdf453SHongbo Zhang }; 563e9fdf453SHongbo Zhang 56448ba18e6SPhilippe Mathieu-Daudé static void create_gpio(const SBSAMachineState *sms) 565e9fdf453SHongbo Zhang { 566e9fdf453SHongbo Zhang DeviceState *pl061_dev; 567e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_GPIO].base; 568e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_GPIO]; 569e9fdf453SHongbo Zhang 57048ba18e6SPhilippe Mathieu-Daudé pl061_dev = sysbus_create_simple("pl061", base, 57148ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, irq)); 572e9fdf453SHongbo Zhang 573e9fdf453SHongbo Zhang gpio_key_dev = sysbus_create_simple("gpio-key", -1, 574e9fdf453SHongbo Zhang qdev_get_gpio_in(pl061_dev, 3)); 575e9fdf453SHongbo Zhang 576e9fdf453SHongbo Zhang /* connect powerdown request */ 577e9fdf453SHongbo Zhang qemu_register_powerdown_notifier(&sbsa_ref_powerdown_notifier); 578e9fdf453SHongbo Zhang } 579e9fdf453SHongbo Zhang 58048ba18e6SPhilippe Mathieu-Daudé static void create_ahci(const SBSAMachineState *sms) 581e9fdf453SHongbo Zhang { 582e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_AHCI].base; 583e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_AHCI]; 584e9fdf453SHongbo Zhang DeviceState *dev; 585e9fdf453SHongbo Zhang DriveInfo *hd[NUM_SATA_PORTS]; 586e9fdf453SHongbo Zhang SysbusAHCIState *sysahci; 587e9fdf453SHongbo Zhang AHCIState *ahci; 588e9fdf453SHongbo Zhang int i; 589e9fdf453SHongbo Zhang 5903e80f690SMarkus Armbruster dev = qdev_new("sysbus-ahci"); 591e9fdf453SHongbo Zhang qdev_prop_set_uint32(dev, "num-ports", NUM_SATA_PORTS); 5923c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 593e9fdf453SHongbo Zhang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); 59448ba18e6SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, qdev_get_gpio_in(sms->gic, irq)); 595e9fdf453SHongbo Zhang 596e9fdf453SHongbo Zhang sysahci = SYSBUS_AHCI(dev); 597e9fdf453SHongbo Zhang ahci = &sysahci->ahci; 598e9fdf453SHongbo Zhang ide_drive_get(hd, ARRAY_SIZE(hd)); 599e9fdf453SHongbo Zhang for (i = 0; i < ahci->ports; i++) { 600e9fdf453SHongbo Zhang if (hd[i] == NULL) { 601e9fdf453SHongbo Zhang continue; 602e9fdf453SHongbo Zhang } 603b6a5ab27SPhilippe Mathieu-Daudé ide_bus_create_drive(&ahci->dev[i].port, 0, hd[i]); 604e9fdf453SHongbo Zhang } 605e9fdf453SHongbo Zhang } 606e9fdf453SHongbo Zhang 60748ba18e6SPhilippe Mathieu-Daudé static void create_ehci(const SBSAMachineState *sms) 608e9fdf453SHongbo Zhang { 609e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_EHCI].base; 610e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_EHCI]; 611e9fdf453SHongbo Zhang 61248ba18e6SPhilippe Mathieu-Daudé sysbus_create_simple("platform-ehci-usb", base, 61348ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, irq)); 614e9fdf453SHongbo Zhang } 615e9fdf453SHongbo Zhang 61648ba18e6SPhilippe Mathieu-Daudé static void create_smmu(const SBSAMachineState *sms, PCIBus *bus) 617e9fdf453SHongbo Zhang { 618e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_SMMU].base; 619e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_SMMU]; 620e9fdf453SHongbo Zhang DeviceState *dev; 621e9fdf453SHongbo Zhang int i; 622e9fdf453SHongbo Zhang 623a431ab0eSRichard Henderson dev = qdev_new(TYPE_ARM_SMMUV3); 624e9fdf453SHongbo Zhang 6255325cc34SMarkus Armbruster object_property_set_link(OBJECT(dev), "primary-bus", OBJECT(bus), 626e9fdf453SHongbo Zhang &error_abort); 6273c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 628e9fdf453SHongbo Zhang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); 629e9fdf453SHongbo Zhang for (i = 0; i < NUM_SMMU_IRQS; i++) { 63048ba18e6SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, 631b8bf3472SGraeme Gregory qdev_get_gpio_in(sms->gic, irq + i)); 632e9fdf453SHongbo Zhang } 633e9fdf453SHongbo Zhang } 634e9fdf453SHongbo Zhang 63548ba18e6SPhilippe Mathieu-Daudé static void create_pcie(SBSAMachineState *sms) 636e9fdf453SHongbo Zhang { 637e9fdf453SHongbo Zhang hwaddr base_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].base; 638e9fdf453SHongbo Zhang hwaddr size_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].size; 639e9fdf453SHongbo Zhang hwaddr base_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].base; 640e9fdf453SHongbo Zhang hwaddr size_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].size; 641e9fdf453SHongbo Zhang hwaddr base_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].base; 642e9fdf453SHongbo Zhang hwaddr size_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].size; 643e9fdf453SHongbo Zhang hwaddr base_pio = sbsa_ref_memmap[SBSA_PCIE_PIO].base; 644e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_PCIE]; 645611eda59SThomas Huth MachineClass *mc = MACHINE_GET_CLASS(sms); 646e9fdf453SHongbo Zhang MemoryRegion *mmio_alias, *mmio_alias_high, *mmio_reg; 647e9fdf453SHongbo Zhang MemoryRegion *ecam_alias, *ecam_reg; 648e9fdf453SHongbo Zhang DeviceState *dev; 649e9fdf453SHongbo Zhang PCIHostState *pci; 650e9fdf453SHongbo Zhang int i; 651e9fdf453SHongbo Zhang 6523e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 6533c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 654e9fdf453SHongbo Zhang 655e9fdf453SHongbo Zhang /* Map ECAM space */ 656e9fdf453SHongbo Zhang ecam_alias = g_new0(MemoryRegion, 1); 657e9fdf453SHongbo Zhang ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 658e9fdf453SHongbo Zhang memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 659e9fdf453SHongbo Zhang ecam_reg, 0, size_ecam); 660e9fdf453SHongbo Zhang memory_region_add_subregion(get_system_memory(), base_ecam, ecam_alias); 661e9fdf453SHongbo Zhang 662e9fdf453SHongbo Zhang /* Map the MMIO space */ 663e9fdf453SHongbo Zhang mmio_alias = g_new0(MemoryRegion, 1); 664e9fdf453SHongbo Zhang mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 665e9fdf453SHongbo Zhang memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 666e9fdf453SHongbo Zhang mmio_reg, base_mmio, size_mmio); 667e9fdf453SHongbo Zhang memory_region_add_subregion(get_system_memory(), base_mmio, mmio_alias); 668e9fdf453SHongbo Zhang 669e9fdf453SHongbo Zhang /* Map the MMIO_HIGH space */ 670e9fdf453SHongbo Zhang mmio_alias_high = g_new0(MemoryRegion, 1); 671e9fdf453SHongbo Zhang memory_region_init_alias(mmio_alias_high, OBJECT(dev), "pcie-mmio-high", 672e9fdf453SHongbo Zhang mmio_reg, base_mmio_high, size_mmio_high); 673e9fdf453SHongbo Zhang memory_region_add_subregion(get_system_memory(), base_mmio_high, 674e9fdf453SHongbo Zhang mmio_alias_high); 675e9fdf453SHongbo Zhang 676e9fdf453SHongbo Zhang /* Map IO port space */ 677e9fdf453SHongbo Zhang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, base_pio); 678e9fdf453SHongbo Zhang 679e9fdf453SHongbo Zhang for (i = 0; i < GPEX_NUM_IRQS; i++) { 68048ba18e6SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, 681870f0051SGraeme Gregory qdev_get_gpio_in(sms->gic, irq + i)); 682e9fdf453SHongbo Zhang gpex_set_irq_num(GPEX_HOST(dev), i, irq + i); 683e9fdf453SHongbo Zhang } 684e9fdf453SHongbo Zhang 685e9fdf453SHongbo Zhang pci = PCI_HOST_BRIDGE(dev); 686e9fdf453SHongbo Zhang if (pci->bus) { 687e9fdf453SHongbo Zhang for (i = 0; i < nb_nics; i++) { 688e9fdf453SHongbo Zhang NICInfo *nd = &nd_table[i]; 689e9fdf453SHongbo Zhang 690e9fdf453SHongbo Zhang if (!nd->model) { 691611eda59SThomas Huth nd->model = g_strdup(mc->default_nic); 692e9fdf453SHongbo Zhang } 693e9fdf453SHongbo Zhang 694e9fdf453SHongbo Zhang pci_nic_init_nofail(nd, pci->bus, nd->model, NULL); 695e9fdf453SHongbo Zhang } 696e9fdf453SHongbo Zhang } 697e9fdf453SHongbo Zhang 6989162ac6bSMarcin Juszkiewicz pci_create_simple(pci->bus, -1, "bochs-display"); 699e9fdf453SHongbo Zhang 70048ba18e6SPhilippe Mathieu-Daudé create_smmu(sms, pci->bus); 701e9fdf453SHongbo Zhang } 702e9fdf453SHongbo Zhang 703e9fdf453SHongbo Zhang static void *sbsa_ref_dtb(const struct arm_boot_info *binfo, int *fdt_size) 704e9fdf453SHongbo Zhang { 705e9fdf453SHongbo Zhang const SBSAMachineState *board = container_of(binfo, SBSAMachineState, 706e9fdf453SHongbo Zhang bootinfo); 707e9fdf453SHongbo Zhang 708e9fdf453SHongbo Zhang *fdt_size = board->fdt_size; 709e9fdf453SHongbo Zhang return board->fdt; 710e9fdf453SHongbo Zhang } 711e9fdf453SHongbo Zhang 7123f462bf0SGraeme Gregory static void create_secure_ec(MemoryRegion *mem) 7133f462bf0SGraeme Gregory { 7143f462bf0SGraeme Gregory hwaddr base = sbsa_ref_memmap[SBSA_SECURE_EC].base; 7153f462bf0SGraeme Gregory DeviceState *dev = qdev_new("sbsa-ec"); 7163f462bf0SGraeme Gregory SysBusDevice *s = SYS_BUS_DEVICE(dev); 7173f462bf0SGraeme Gregory 7183f462bf0SGraeme Gregory memory_region_add_subregion(mem, base, 7193f462bf0SGraeme Gregory sysbus_mmio_get_region(s, 0)); 7203f462bf0SGraeme Gregory } 7213f462bf0SGraeme Gregory 72264580903SHongbo Zhang static void sbsa_ref_init(MachineState *machine) 72364580903SHongbo Zhang { 724cc7d44c2SLike Xu unsigned int smp_cpus = machine->smp.cpus; 725cc7d44c2SLike Xu unsigned int max_cpus = machine->smp.max_cpus; 72664580903SHongbo Zhang SBSAMachineState *sms = SBSA_MACHINE(machine); 72764580903SHongbo Zhang MachineClass *mc = MACHINE_GET_CLASS(machine); 72864580903SHongbo Zhang MemoryRegion *sysmem = get_system_memory(); 729c8ead571SPeter Maydell MemoryRegion *secure_sysmem = g_new(MemoryRegion, 1); 730e9fdf453SHongbo Zhang bool firmware_loaded; 73164580903SHongbo Zhang const CPUArchIdList *possible_cpus; 73264580903SHongbo Zhang int n, sbsa_max_cpus; 73364580903SHongbo Zhang 734ce3adffcSMarcin Juszkiewicz if (!cpu_type_valid(machine->cpu_type)) { 735b84722cfSShuuichirou Ishii error_report("sbsa-ref: CPU type %s not supported", machine->cpu_type); 73664580903SHongbo Zhang exit(1); 73764580903SHongbo Zhang } 73864580903SHongbo Zhang 73964580903SHongbo Zhang if (kvm_enabled()) { 74064580903SHongbo Zhang error_report("sbsa-ref: KVM is not supported for this machine"); 74164580903SHongbo Zhang exit(1); 74264580903SHongbo Zhang } 74364580903SHongbo Zhang 74464580903SHongbo Zhang /* 745e9fdf453SHongbo Zhang * The Secure view of the world is the same as the NonSecure, 746e9fdf453SHongbo Zhang * but with a few extra devices. Create it as a container region 747e9fdf453SHongbo Zhang * containing the system memory at low priority; any secure-only 748e9fdf453SHongbo Zhang * devices go in at higher priority and take precedence. 749e9fdf453SHongbo Zhang */ 750e9fdf453SHongbo Zhang memory_region_init(secure_sysmem, OBJECT(machine), "secure-memory", 751e9fdf453SHongbo Zhang UINT64_MAX); 752e9fdf453SHongbo Zhang memory_region_add_subregion_overlap(secure_sysmem, 0, sysmem, -1); 753e9fdf453SHongbo Zhang 754c8ead571SPeter Maydell firmware_loaded = sbsa_firmware_init(sms, sysmem, secure_sysmem); 755e9fdf453SHongbo Zhang 756e9fdf453SHongbo Zhang /* 75764580903SHongbo Zhang * This machine has EL3 enabled, external firmware should supply PSCI 75864580903SHongbo Zhang * implementation, so the QEMU's internal PSCI is disabled. 75964580903SHongbo Zhang */ 76064580903SHongbo Zhang sms->psci_conduit = QEMU_PSCI_CONDUIT_DISABLED; 76164580903SHongbo Zhang 76264580903SHongbo Zhang sbsa_max_cpus = sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE; 76364580903SHongbo Zhang 76464580903SHongbo Zhang if (max_cpus > sbsa_max_cpus) { 76564580903SHongbo Zhang error_report("Number of SMP CPUs requested (%d) exceeds max CPUs " 76664580903SHongbo Zhang "supported by machine 'sbsa-ref' (%d)", 76764580903SHongbo Zhang max_cpus, sbsa_max_cpus); 76864580903SHongbo Zhang exit(1); 76964580903SHongbo Zhang } 77064580903SHongbo Zhang 77164580903SHongbo Zhang sms->smp_cpus = smp_cpus; 77264580903SHongbo Zhang 77364580903SHongbo Zhang if (machine->ram_size > sbsa_ref_memmap[SBSA_MEM].size) { 77464580903SHongbo Zhang error_report("sbsa-ref: cannot model more than %dGB RAM", RAMLIMIT_GB); 77564580903SHongbo Zhang exit(1); 77664580903SHongbo Zhang } 77764580903SHongbo Zhang 77864580903SHongbo Zhang possible_cpus = mc->possible_cpu_arch_ids(machine); 77964580903SHongbo Zhang for (n = 0; n < possible_cpus->len; n++) { 78064580903SHongbo Zhang Object *cpuobj; 78164580903SHongbo Zhang CPUState *cs; 78264580903SHongbo Zhang 78364580903SHongbo Zhang if (n >= smp_cpus) { 78464580903SHongbo Zhang break; 78564580903SHongbo Zhang } 78664580903SHongbo Zhang 78764580903SHongbo Zhang cpuobj = object_new(possible_cpus->cpus[n].type); 7885325cc34SMarkus Armbruster object_property_set_int(cpuobj, "mp-affinity", 7895325cc34SMarkus Armbruster possible_cpus->cpus[n].arch_id, NULL); 79064580903SHongbo Zhang 79164580903SHongbo Zhang cs = CPU(cpuobj); 79264580903SHongbo Zhang cs->cpu_index = n; 79364580903SHongbo Zhang 79464580903SHongbo Zhang numa_cpu_pre_plug(&possible_cpus->cpus[cs->cpu_index], DEVICE(cpuobj), 79564580903SHongbo Zhang &error_fatal); 79664580903SHongbo Zhang 797efba1595SDaniel P. Berrangé if (object_property_find(cpuobj, "reset-cbar")) { 7985325cc34SMarkus Armbruster object_property_set_int(cpuobj, "reset-cbar", 79964580903SHongbo Zhang sbsa_ref_memmap[SBSA_CPUPERIPHS].base, 8005325cc34SMarkus Armbruster &error_abort); 80164580903SHongbo Zhang } 80264580903SHongbo Zhang 8035325cc34SMarkus Armbruster object_property_set_link(cpuobj, "memory", OBJECT(sysmem), 80464580903SHongbo Zhang &error_abort); 80564580903SHongbo Zhang 8065325cc34SMarkus Armbruster object_property_set_link(cpuobj, "secure-memory", 8075325cc34SMarkus Armbruster OBJECT(secure_sysmem), &error_abort); 80864580903SHongbo Zhang 809ce189ab2SMarkus Armbruster qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); 81064580903SHongbo Zhang object_unref(cpuobj); 81164580903SHongbo Zhang } 81264580903SHongbo Zhang 8133818ed92SIgor Mammedov memory_region_add_subregion(sysmem, sbsa_ref_memmap[SBSA_MEM].base, 8143818ed92SIgor Mammedov machine->ram); 81564580903SHongbo Zhang 816e9fdf453SHongbo Zhang create_fdt(sms); 817e9fdf453SHongbo Zhang 818e9fdf453SHongbo Zhang create_secure_ram(sms, secure_sysmem); 819e9fdf453SHongbo Zhang 8209fe2b4a2SShashi Mallela create_gic(sms, sysmem); 821e9fdf453SHongbo Zhang 82248ba18e6SPhilippe Mathieu-Daudé create_uart(sms, SBSA_UART, sysmem, serial_hd(0)); 82348ba18e6SPhilippe Mathieu-Daudé create_uart(sms, SBSA_SECURE_UART, secure_sysmem, serial_hd(1)); 824e9fdf453SHongbo Zhang /* Second secure UART for RAS and MM from EL0 */ 82548ba18e6SPhilippe Mathieu-Daudé create_uart(sms, SBSA_SECURE_UART_MM, secure_sysmem, serial_hd(2)); 826e9fdf453SHongbo Zhang 82748ba18e6SPhilippe Mathieu-Daudé create_rtc(sms); 828e9fdf453SHongbo Zhang 829baabe7d0SShashi Mallela create_wdt(sms); 830baabe7d0SShashi Mallela 83148ba18e6SPhilippe Mathieu-Daudé create_gpio(sms); 832e9fdf453SHongbo Zhang 83348ba18e6SPhilippe Mathieu-Daudé create_ahci(sms); 834e9fdf453SHongbo Zhang 83548ba18e6SPhilippe Mathieu-Daudé create_ehci(sms); 836e9fdf453SHongbo Zhang 83748ba18e6SPhilippe Mathieu-Daudé create_pcie(sms); 838e9fdf453SHongbo Zhang 8393f462bf0SGraeme Gregory create_secure_ec(secure_sysmem); 8403f462bf0SGraeme Gregory 84164580903SHongbo Zhang sms->bootinfo.ram_size = machine->ram_size; 84264580903SHongbo Zhang sms->bootinfo.board_id = -1; 84364580903SHongbo Zhang sms->bootinfo.loader_start = sbsa_ref_memmap[SBSA_MEM].base; 844e9fdf453SHongbo Zhang sms->bootinfo.get_dtb = sbsa_ref_dtb; 845e9fdf453SHongbo Zhang sms->bootinfo.firmware_loaded = firmware_loaded; 8462744ece8STao Xu arm_load_kernel(ARM_CPU(first_cpu), machine, &sms->bootinfo); 84764580903SHongbo Zhang } 84864580903SHongbo Zhang 84964580903SHongbo Zhang static const CPUArchIdList *sbsa_ref_possible_cpu_arch_ids(MachineState *ms) 85064580903SHongbo Zhang { 851cc7d44c2SLike Xu unsigned int max_cpus = ms->smp.max_cpus; 85264580903SHongbo Zhang SBSAMachineState *sms = SBSA_MACHINE(ms); 85364580903SHongbo Zhang int n; 85464580903SHongbo Zhang 85564580903SHongbo Zhang if (ms->possible_cpus) { 85664580903SHongbo Zhang assert(ms->possible_cpus->len == max_cpus); 85764580903SHongbo Zhang return ms->possible_cpus; 85864580903SHongbo Zhang } 85964580903SHongbo Zhang 86064580903SHongbo Zhang ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) + 86164580903SHongbo Zhang sizeof(CPUArchId) * max_cpus); 86264580903SHongbo Zhang ms->possible_cpus->len = max_cpus; 86364580903SHongbo Zhang for (n = 0; n < ms->possible_cpus->len; n++) { 86464580903SHongbo Zhang ms->possible_cpus->cpus[n].type = ms->cpu_type; 86564580903SHongbo Zhang ms->possible_cpus->cpus[n].arch_id = 86664580903SHongbo Zhang sbsa_ref_cpu_mp_affinity(sms, n); 86764580903SHongbo Zhang ms->possible_cpus->cpus[n].props.has_thread_id = true; 86864580903SHongbo Zhang ms->possible_cpus->cpus[n].props.thread_id = n; 86964580903SHongbo Zhang } 87064580903SHongbo Zhang return ms->possible_cpus; 87164580903SHongbo Zhang } 87264580903SHongbo Zhang 87364580903SHongbo Zhang static CpuInstanceProperties 87464580903SHongbo Zhang sbsa_ref_cpu_index_to_props(MachineState *ms, unsigned cpu_index) 87564580903SHongbo Zhang { 87664580903SHongbo Zhang MachineClass *mc = MACHINE_GET_CLASS(ms); 87764580903SHongbo Zhang const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms); 87864580903SHongbo Zhang 87964580903SHongbo Zhang assert(cpu_index < possible_cpus->len); 88064580903SHongbo Zhang return possible_cpus->cpus[cpu_index].props; 88164580903SHongbo Zhang } 88264580903SHongbo Zhang 88364580903SHongbo Zhang static int64_t 88464580903SHongbo Zhang sbsa_ref_get_default_cpu_node_id(const MachineState *ms, int idx) 88564580903SHongbo Zhang { 886aa570207STao Xu return idx % ms->numa_state->num_nodes; 88764580903SHongbo Zhang } 88864580903SHongbo Zhang 889e9fdf453SHongbo Zhang static void sbsa_ref_instance_init(Object *obj) 890e9fdf453SHongbo Zhang { 891e9fdf453SHongbo Zhang SBSAMachineState *sms = SBSA_MACHINE(obj); 892e9fdf453SHongbo Zhang 893e9fdf453SHongbo Zhang sbsa_flash_create(sms); 894e9fdf453SHongbo Zhang } 895e9fdf453SHongbo Zhang 89664580903SHongbo Zhang static void sbsa_ref_class_init(ObjectClass *oc, void *data) 89764580903SHongbo Zhang { 89864580903SHongbo Zhang MachineClass *mc = MACHINE_CLASS(oc); 89964580903SHongbo Zhang 90064580903SHongbo Zhang mc->init = sbsa_ref_init; 90164580903SHongbo Zhang mc->desc = "QEMU 'SBSA Reference' ARM Virtual Machine"; 9021877272bSMarcin Juszkiewicz mc->default_cpu_type = ARM_CPU_TYPE_NAME("neoverse-n1"); 90364580903SHongbo Zhang mc->max_cpus = 512; 90464580903SHongbo Zhang mc->pci_allow_0_address = true; 90564580903SHongbo Zhang mc->minimum_page_bits = 12; 90664580903SHongbo Zhang mc->block_default_type = IF_IDE; 90764580903SHongbo Zhang mc->no_cdrom = 1; 908611eda59SThomas Huth mc->default_nic = "e1000e"; 90964580903SHongbo Zhang mc->default_ram_size = 1 * GiB; 9103818ed92SIgor Mammedov mc->default_ram_id = "sbsa-ref.ram"; 91164580903SHongbo Zhang mc->default_cpus = 4; 91264580903SHongbo Zhang mc->possible_cpu_arch_ids = sbsa_ref_possible_cpu_arch_ids; 91364580903SHongbo Zhang mc->cpu_index_to_instance_props = sbsa_ref_cpu_index_to_props; 91464580903SHongbo Zhang mc->get_default_cpu_node_id = sbsa_ref_get_default_cpu_node_id; 915fecff672SGavin Shan /* platform instead of architectural choice */ 916fecff672SGavin Shan mc->cpu_cluster_has_numa_boundary = true; 91764580903SHongbo Zhang } 91864580903SHongbo Zhang 91964580903SHongbo Zhang static const TypeInfo sbsa_ref_info = { 92064580903SHongbo Zhang .name = TYPE_SBSA_MACHINE, 92164580903SHongbo Zhang .parent = TYPE_MACHINE, 922e9fdf453SHongbo Zhang .instance_init = sbsa_ref_instance_init, 92364580903SHongbo Zhang .class_init = sbsa_ref_class_init, 92464580903SHongbo Zhang .instance_size = sizeof(SBSAMachineState), 92564580903SHongbo Zhang }; 92664580903SHongbo Zhang 92764580903SHongbo Zhang static void sbsa_ref_machine_init(void) 92864580903SHongbo Zhang { 92964580903SHongbo Zhang type_register_static(&sbsa_ref_info); 93064580903SHongbo Zhang } 93164580903SHongbo Zhang 93264580903SHongbo Zhang type_init(sbsa_ref_machine_init); 933