164580903SHongbo Zhang /* 264580903SHongbo Zhang * ARM SBSA Reference Platform emulation 364580903SHongbo Zhang * 464580903SHongbo Zhang * Copyright (c) 2018 Linaro Limited 564580903SHongbo Zhang * Written by Hongbo Zhang <hongbo.zhang@linaro.org> 664580903SHongbo Zhang * 764580903SHongbo Zhang * This program is free software; you can redistribute it and/or modify it 864580903SHongbo Zhang * under the terms and conditions of the GNU General Public License, 964580903SHongbo Zhang * version 2 or later, as published by the Free Software Foundation. 1064580903SHongbo Zhang * 1164580903SHongbo Zhang * This program is distributed in the hope it will be useful, but WITHOUT 1264580903SHongbo Zhang * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1364580903SHongbo Zhang * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 1464580903SHongbo Zhang * more details. 1564580903SHongbo Zhang * 1664580903SHongbo Zhang * You should have received a copy of the GNU General Public License along with 1764580903SHongbo Zhang * this program. If not, see <http://www.gnu.org/licenses/>. 1864580903SHongbo Zhang */ 1964580903SHongbo Zhang 2064580903SHongbo Zhang #include "qemu/osdep.h" 21e9fdf453SHongbo Zhang #include "qemu-common.h" 2264580903SHongbo Zhang #include "qapi/error.h" 2364580903SHongbo Zhang #include "qemu/error-report.h" 2464580903SHongbo Zhang #include "qemu/units.h" 25e9fdf453SHongbo Zhang #include "sysemu/device_tree.h" 2664580903SHongbo Zhang #include "sysemu/numa.h" 2754d31236SMarkus Armbruster #include "sysemu/runstate.h" 2864580903SHongbo Zhang #include "sysemu/sysemu.h" 2964580903SHongbo Zhang #include "exec/address-spaces.h" 3064580903SHongbo Zhang #include "exec/hwaddr.h" 3164580903SHongbo Zhang #include "kvm_arm.h" 3264580903SHongbo Zhang #include "hw/arm/boot.h" 33e9fdf453SHongbo Zhang #include "hw/block/flash.h" 3464580903SHongbo Zhang #include "hw/boards.h" 35e9fdf453SHongbo Zhang #include "hw/ide/internal.h" 36e9fdf453SHongbo Zhang #include "hw/ide/ahci_internal.h" 3764580903SHongbo Zhang #include "hw/intc/arm_gicv3_common.h" 38e9fdf453SHongbo Zhang #include "hw/loader.h" 39e9fdf453SHongbo Zhang #include "hw/pci-host/gpex.h" 40a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 41e9fdf453SHongbo Zhang #include "hw/usb.h" 42d8f6d15fSGavin Shan #include "hw/char/pl011.h" 43e9fdf453SHongbo Zhang #include "net/net.h" 44db1015e9SEduardo Habkost #include "qom/object.h" 4564580903SHongbo Zhang 4664580903SHongbo Zhang #define RAMLIMIT_GB 8192 4764580903SHongbo Zhang #define RAMLIMIT_BYTES (RAMLIMIT_GB * GiB) 4864580903SHongbo Zhang 49e9fdf453SHongbo Zhang #define NUM_IRQS 256 50e9fdf453SHongbo Zhang #define NUM_SMMU_IRQS 4 51e9fdf453SHongbo Zhang #define NUM_SATA_PORTS 6 52e9fdf453SHongbo Zhang 53e9fdf453SHongbo Zhang #define VIRTUAL_PMU_IRQ 7 54e9fdf453SHongbo Zhang #define ARCH_GIC_MAINT_IRQ 9 55e9fdf453SHongbo Zhang #define ARCH_TIMER_VIRT_IRQ 11 56e9fdf453SHongbo Zhang #define ARCH_TIMER_S_EL1_IRQ 13 57e9fdf453SHongbo Zhang #define ARCH_TIMER_NS_EL1_IRQ 14 58e9fdf453SHongbo Zhang #define ARCH_TIMER_NS_EL2_IRQ 10 59e9fdf453SHongbo Zhang 6064580903SHongbo Zhang enum { 6164580903SHongbo Zhang SBSA_FLASH, 6264580903SHongbo Zhang SBSA_MEM, 6364580903SHongbo Zhang SBSA_CPUPERIPHS, 6464580903SHongbo Zhang SBSA_GIC_DIST, 6564580903SHongbo Zhang SBSA_GIC_REDIST, 663f462bf0SGraeme Gregory SBSA_SECURE_EC, 6764580903SHongbo Zhang SBSA_SMMU, 6864580903SHongbo Zhang SBSA_UART, 6964580903SHongbo Zhang SBSA_RTC, 7064580903SHongbo Zhang SBSA_PCIE, 7164580903SHongbo Zhang SBSA_PCIE_MMIO, 7264580903SHongbo Zhang SBSA_PCIE_MMIO_HIGH, 7364580903SHongbo Zhang SBSA_PCIE_PIO, 7464580903SHongbo Zhang SBSA_PCIE_ECAM, 7564580903SHongbo Zhang SBSA_GPIO, 7664580903SHongbo Zhang SBSA_SECURE_UART, 7764580903SHongbo Zhang SBSA_SECURE_UART_MM, 7864580903SHongbo Zhang SBSA_SECURE_MEM, 7964580903SHongbo Zhang SBSA_AHCI, 8064580903SHongbo Zhang SBSA_EHCI, 8164580903SHongbo Zhang }; 8264580903SHongbo Zhang 83db1015e9SEduardo Habkost struct SBSAMachineState { 8464580903SHongbo Zhang MachineState parent; 8564580903SHongbo Zhang struct arm_boot_info bootinfo; 8664580903SHongbo Zhang int smp_cpus; 8764580903SHongbo Zhang void *fdt; 8864580903SHongbo Zhang int fdt_size; 8964580903SHongbo Zhang int psci_conduit; 9048ba18e6SPhilippe Mathieu-Daudé DeviceState *gic; 91e9fdf453SHongbo Zhang PFlashCFI01 *flash[2]; 92db1015e9SEduardo Habkost }; 9364580903SHongbo Zhang 9464580903SHongbo Zhang #define TYPE_SBSA_MACHINE MACHINE_TYPE_NAME("sbsa-ref") 958063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SBSAMachineState, SBSA_MACHINE) 9664580903SHongbo Zhang 9764580903SHongbo Zhang static const MemMapEntry sbsa_ref_memmap[] = { 9864580903SHongbo Zhang /* 512M boot ROM */ 9964580903SHongbo Zhang [SBSA_FLASH] = { 0, 0x20000000 }, 10064580903SHongbo Zhang /* 512M secure memory */ 10164580903SHongbo Zhang [SBSA_SECURE_MEM] = { 0x20000000, 0x20000000 }, 10264580903SHongbo Zhang /* Space reserved for CPU peripheral devices */ 10364580903SHongbo Zhang [SBSA_CPUPERIPHS] = { 0x40000000, 0x00040000 }, 10464580903SHongbo Zhang [SBSA_GIC_DIST] = { 0x40060000, 0x00010000 }, 10564580903SHongbo Zhang [SBSA_GIC_REDIST] = { 0x40080000, 0x04000000 }, 1063f462bf0SGraeme Gregory [SBSA_SECURE_EC] = { 0x50000000, 0x00001000 }, 10764580903SHongbo Zhang [SBSA_UART] = { 0x60000000, 0x00001000 }, 10864580903SHongbo Zhang [SBSA_RTC] = { 0x60010000, 0x00001000 }, 10964580903SHongbo Zhang [SBSA_GPIO] = { 0x60020000, 0x00001000 }, 11064580903SHongbo Zhang [SBSA_SECURE_UART] = { 0x60030000, 0x00001000 }, 11164580903SHongbo Zhang [SBSA_SECURE_UART_MM] = { 0x60040000, 0x00001000 }, 11264580903SHongbo Zhang [SBSA_SMMU] = { 0x60050000, 0x00020000 }, 11364580903SHongbo Zhang /* Space here reserved for more SMMUs */ 11464580903SHongbo Zhang [SBSA_AHCI] = { 0x60100000, 0x00010000 }, 11564580903SHongbo Zhang [SBSA_EHCI] = { 0x60110000, 0x00010000 }, 11664580903SHongbo Zhang /* Space here reserved for other devices */ 11764580903SHongbo Zhang [SBSA_PCIE_PIO] = { 0x7fff0000, 0x00010000 }, 11864580903SHongbo Zhang /* 32-bit address PCIE MMIO space */ 11964580903SHongbo Zhang [SBSA_PCIE_MMIO] = { 0x80000000, 0x70000000 }, 12064580903SHongbo Zhang /* 256M PCIE ECAM space */ 12164580903SHongbo Zhang [SBSA_PCIE_ECAM] = { 0xf0000000, 0x10000000 }, 12264580903SHongbo Zhang /* ~1TB PCIE MMIO space (4GB to 1024GB boundary) */ 12364580903SHongbo Zhang [SBSA_PCIE_MMIO_HIGH] = { 0x100000000ULL, 0xFF00000000ULL }, 12464580903SHongbo Zhang [SBSA_MEM] = { 0x10000000000ULL, RAMLIMIT_BYTES }, 12564580903SHongbo Zhang }; 12664580903SHongbo Zhang 127e9fdf453SHongbo Zhang static const int sbsa_ref_irqmap[] = { 128e9fdf453SHongbo Zhang [SBSA_UART] = 1, 129e9fdf453SHongbo Zhang [SBSA_RTC] = 2, 130e9fdf453SHongbo Zhang [SBSA_PCIE] = 3, /* ... to 6 */ 131e9fdf453SHongbo Zhang [SBSA_GPIO] = 7, 132e9fdf453SHongbo Zhang [SBSA_SECURE_UART] = 8, 133e9fdf453SHongbo Zhang [SBSA_SECURE_UART_MM] = 9, 134e9fdf453SHongbo Zhang [SBSA_AHCI] = 10, 135e9fdf453SHongbo Zhang [SBSA_EHCI] = 11, 136*04788fd5SGraeme Gregory [SBSA_SMMU] = 12, /* ... to 15 */ 137e9fdf453SHongbo Zhang }; 138e9fdf453SHongbo Zhang 139999f6ebdSLeif Lindholm static uint64_t sbsa_ref_cpu_mp_affinity(SBSAMachineState *sms, int idx) 140999f6ebdSLeif Lindholm { 141999f6ebdSLeif Lindholm uint8_t clustersz = ARM_DEFAULT_CPUS_PER_CLUSTER; 142999f6ebdSLeif Lindholm return arm_cpu_mp_affinity(idx, clustersz); 143999f6ebdSLeif Lindholm } 144999f6ebdSLeif Lindholm 145e9fdf453SHongbo Zhang /* 146e9fdf453SHongbo Zhang * Firmware on this machine only uses ACPI table to load OS, these limited 147e9fdf453SHongbo Zhang * device tree nodes are just to let firmware know the info which varies from 148e9fdf453SHongbo Zhang * command line parameters, so it is not necessary to be fully compatible 149e9fdf453SHongbo Zhang * with the kernel CPU and NUMA binding rules. 150e9fdf453SHongbo Zhang */ 151e9fdf453SHongbo Zhang static void create_fdt(SBSAMachineState *sms) 152e9fdf453SHongbo Zhang { 153e9fdf453SHongbo Zhang void *fdt = create_device_tree(&sms->fdt_size); 154e9fdf453SHongbo Zhang const MachineState *ms = MACHINE(sms); 155aa570207STao Xu int nb_numa_nodes = ms->numa_state->num_nodes; 156e9fdf453SHongbo Zhang int cpu; 157e9fdf453SHongbo Zhang 158e9fdf453SHongbo Zhang if (!fdt) { 159e9fdf453SHongbo Zhang error_report("create_device_tree() failed"); 160e9fdf453SHongbo Zhang exit(1); 161e9fdf453SHongbo Zhang } 162e9fdf453SHongbo Zhang 163e9fdf453SHongbo Zhang sms->fdt = fdt; 164e9fdf453SHongbo Zhang 165e9fdf453SHongbo Zhang qemu_fdt_setprop_string(fdt, "/", "compatible", "linux,sbsa-ref"); 166e9fdf453SHongbo Zhang qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 167e9fdf453SHongbo Zhang qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 168e9fdf453SHongbo Zhang 169118154b7STao Xu if (ms->numa_state->have_numa_distance) { 170e9fdf453SHongbo Zhang int size = nb_numa_nodes * nb_numa_nodes * 3 * sizeof(uint32_t); 171e9fdf453SHongbo Zhang uint32_t *matrix = g_malloc0(size); 172e9fdf453SHongbo Zhang int idx, i, j; 173e9fdf453SHongbo Zhang 174e9fdf453SHongbo Zhang for (i = 0; i < nb_numa_nodes; i++) { 175e9fdf453SHongbo Zhang for (j = 0; j < nb_numa_nodes; j++) { 176e9fdf453SHongbo Zhang idx = (i * nb_numa_nodes + j) * 3; 177e9fdf453SHongbo Zhang matrix[idx + 0] = cpu_to_be32(i); 178e9fdf453SHongbo Zhang matrix[idx + 1] = cpu_to_be32(j); 1797e721e7bSTao Xu matrix[idx + 2] = 1807e721e7bSTao Xu cpu_to_be32(ms->numa_state->nodes[i].distance[j]); 181e9fdf453SHongbo Zhang } 182e9fdf453SHongbo Zhang } 183e9fdf453SHongbo Zhang 184e9fdf453SHongbo Zhang qemu_fdt_add_subnode(fdt, "/distance-map"); 185e9fdf453SHongbo Zhang qemu_fdt_setprop(fdt, "/distance-map", "distance-matrix", 186e9fdf453SHongbo Zhang matrix, size); 187e9fdf453SHongbo Zhang g_free(matrix); 188e9fdf453SHongbo Zhang } 189e9fdf453SHongbo Zhang 190999f6ebdSLeif Lindholm /* 191999f6ebdSLeif Lindholm * From Documentation/devicetree/bindings/arm/cpus.yaml 192999f6ebdSLeif Lindholm * On ARM v8 64-bit systems this property is required 193999f6ebdSLeif Lindholm * and matches the MPIDR_EL1 register affinity bits. 194999f6ebdSLeif Lindholm * 195999f6ebdSLeif Lindholm * * If cpus node's #address-cells property is set to 2 196999f6ebdSLeif Lindholm * 197999f6ebdSLeif Lindholm * The first reg cell bits [7:0] must be set to 198999f6ebdSLeif Lindholm * bits [39:32] of MPIDR_EL1. 199999f6ebdSLeif Lindholm * 200999f6ebdSLeif Lindholm * The second reg cell bits [23:0] must be set to 201999f6ebdSLeif Lindholm * bits [23:0] of MPIDR_EL1. 202999f6ebdSLeif Lindholm */ 203e9fdf453SHongbo Zhang qemu_fdt_add_subnode(sms->fdt, "/cpus"); 204999f6ebdSLeif Lindholm qemu_fdt_setprop_cell(sms->fdt, "/cpus", "#address-cells", 2); 205999f6ebdSLeif Lindholm qemu_fdt_setprop_cell(sms->fdt, "/cpus", "#size-cells", 0x0); 206e9fdf453SHongbo Zhang 207e9fdf453SHongbo Zhang for (cpu = sms->smp_cpus - 1; cpu >= 0; cpu--) { 208e9fdf453SHongbo Zhang char *nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 209e9fdf453SHongbo Zhang ARMCPU *armcpu = ARM_CPU(qemu_get_cpu(cpu)); 210e9fdf453SHongbo Zhang CPUState *cs = CPU(armcpu); 211999f6ebdSLeif Lindholm uint64_t mpidr = sbsa_ref_cpu_mp_affinity(sms, cpu); 212e9fdf453SHongbo Zhang 213e9fdf453SHongbo Zhang qemu_fdt_add_subnode(sms->fdt, nodename); 214999f6ebdSLeif Lindholm qemu_fdt_setprop_u64(sms->fdt, nodename, "reg", mpidr); 215e9fdf453SHongbo Zhang 216e9fdf453SHongbo Zhang if (ms->possible_cpus->cpus[cs->cpu_index].props.has_node_id) { 217e9fdf453SHongbo Zhang qemu_fdt_setprop_cell(sms->fdt, nodename, "numa-node-id", 218e9fdf453SHongbo Zhang ms->possible_cpus->cpus[cs->cpu_index].props.node_id); 219e9fdf453SHongbo Zhang } 220e9fdf453SHongbo Zhang 221e9fdf453SHongbo Zhang g_free(nodename); 222e9fdf453SHongbo Zhang } 223e9fdf453SHongbo Zhang } 224e9fdf453SHongbo Zhang 225e9fdf453SHongbo Zhang #define SBSA_FLASH_SECTOR_SIZE (256 * KiB) 226e9fdf453SHongbo Zhang 227e9fdf453SHongbo Zhang static PFlashCFI01 *sbsa_flash_create1(SBSAMachineState *sms, 228e9fdf453SHongbo Zhang const char *name, 229e9fdf453SHongbo Zhang const char *alias_prop_name) 230e9fdf453SHongbo Zhang { 231e9fdf453SHongbo Zhang /* 232e9fdf453SHongbo Zhang * Create a single flash device. We use the same parameters as 233e9fdf453SHongbo Zhang * the flash devices on the Versatile Express board. 234e9fdf453SHongbo Zhang */ 235df707969SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PFLASH_CFI01); 236e9fdf453SHongbo Zhang 237e9fdf453SHongbo Zhang qdev_prop_set_uint64(dev, "sector-length", SBSA_FLASH_SECTOR_SIZE); 238e9fdf453SHongbo Zhang qdev_prop_set_uint8(dev, "width", 4); 239e9fdf453SHongbo Zhang qdev_prop_set_uint8(dev, "device-width", 2); 240e9fdf453SHongbo Zhang qdev_prop_set_bit(dev, "big-endian", false); 241e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id0", 0x89); 242e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id1", 0x18); 243e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id2", 0x00); 244e9fdf453SHongbo Zhang qdev_prop_set_uint16(dev, "id3", 0x00); 245e9fdf453SHongbo Zhang qdev_prop_set_string(dev, "name", name); 246d2623129SMarkus Armbruster object_property_add_child(OBJECT(sms), name, OBJECT(dev)); 247e9fdf453SHongbo Zhang object_property_add_alias(OBJECT(sms), alias_prop_name, 248d2623129SMarkus Armbruster OBJECT(dev), "drive"); 249e9fdf453SHongbo Zhang return PFLASH_CFI01(dev); 250e9fdf453SHongbo Zhang } 251e9fdf453SHongbo Zhang 252e9fdf453SHongbo Zhang static void sbsa_flash_create(SBSAMachineState *sms) 253e9fdf453SHongbo Zhang { 254e9fdf453SHongbo Zhang sms->flash[0] = sbsa_flash_create1(sms, "sbsa.flash0", "pflash0"); 255e9fdf453SHongbo Zhang sms->flash[1] = sbsa_flash_create1(sms, "sbsa.flash1", "pflash1"); 256e9fdf453SHongbo Zhang } 257e9fdf453SHongbo Zhang 258e9fdf453SHongbo Zhang static void sbsa_flash_map1(PFlashCFI01 *flash, 259e9fdf453SHongbo Zhang hwaddr base, hwaddr size, 260e9fdf453SHongbo Zhang MemoryRegion *sysmem) 261e9fdf453SHongbo Zhang { 262e9fdf453SHongbo Zhang DeviceState *dev = DEVICE(flash); 263e9fdf453SHongbo Zhang 2644cdd0a77SPhilippe Mathieu-Daudé assert(QEMU_IS_ALIGNED(size, SBSA_FLASH_SECTOR_SIZE)); 265e9fdf453SHongbo Zhang assert(size / SBSA_FLASH_SECTOR_SIZE <= UINT32_MAX); 266e9fdf453SHongbo Zhang qdev_prop_set_uint32(dev, "num-blocks", size / SBSA_FLASH_SECTOR_SIZE); 2673c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 268e9fdf453SHongbo Zhang 269e9fdf453SHongbo Zhang memory_region_add_subregion(sysmem, base, 270e9fdf453SHongbo Zhang sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 271e9fdf453SHongbo Zhang 0)); 272e9fdf453SHongbo Zhang } 273e9fdf453SHongbo Zhang 274e9fdf453SHongbo Zhang static void sbsa_flash_map(SBSAMachineState *sms, 275e9fdf453SHongbo Zhang MemoryRegion *sysmem, 276e9fdf453SHongbo Zhang MemoryRegion *secure_sysmem) 277e9fdf453SHongbo Zhang { 278e9fdf453SHongbo Zhang /* 279e9fdf453SHongbo Zhang * Map two flash devices to fill the SBSA_FLASH space in the memmap. 280e9fdf453SHongbo Zhang * sysmem is the system memory space. secure_sysmem is the secure view 281e9fdf453SHongbo Zhang * of the system, and the first flash device should be made visible only 282e9fdf453SHongbo Zhang * there. The second flash device is visible to both secure and nonsecure. 283e9fdf453SHongbo Zhang */ 284e9fdf453SHongbo Zhang hwaddr flashsize = sbsa_ref_memmap[SBSA_FLASH].size / 2; 285e9fdf453SHongbo Zhang hwaddr flashbase = sbsa_ref_memmap[SBSA_FLASH].base; 286e9fdf453SHongbo Zhang 287e9fdf453SHongbo Zhang sbsa_flash_map1(sms->flash[0], flashbase, flashsize, 288e9fdf453SHongbo Zhang secure_sysmem); 289e9fdf453SHongbo Zhang sbsa_flash_map1(sms->flash[1], flashbase + flashsize, flashsize, 290e9fdf453SHongbo Zhang sysmem); 291e9fdf453SHongbo Zhang } 292e9fdf453SHongbo Zhang 293e9fdf453SHongbo Zhang static bool sbsa_firmware_init(SBSAMachineState *sms, 294e9fdf453SHongbo Zhang MemoryRegion *sysmem, 295e9fdf453SHongbo Zhang MemoryRegion *secure_sysmem) 296e9fdf453SHongbo Zhang { 297e9fdf453SHongbo Zhang int i; 298e9fdf453SHongbo Zhang BlockBackend *pflash_blk0; 299e9fdf453SHongbo Zhang 300e9fdf453SHongbo Zhang /* Map legacy -drive if=pflash to machine properties */ 301e9fdf453SHongbo Zhang for (i = 0; i < ARRAY_SIZE(sms->flash); i++) { 302e9fdf453SHongbo Zhang pflash_cfi01_legacy_drive(sms->flash[i], 303e9fdf453SHongbo Zhang drive_get(IF_PFLASH, 0, i)); 304e9fdf453SHongbo Zhang } 305e9fdf453SHongbo Zhang 306e9fdf453SHongbo Zhang sbsa_flash_map(sms, sysmem, secure_sysmem); 307e9fdf453SHongbo Zhang 308e9fdf453SHongbo Zhang pflash_blk0 = pflash_cfi01_get_blk(sms->flash[0]); 309e9fdf453SHongbo Zhang 310e9fdf453SHongbo Zhang if (bios_name) { 311e9fdf453SHongbo Zhang char *fname; 312e9fdf453SHongbo Zhang MemoryRegion *mr; 313e9fdf453SHongbo Zhang int image_size; 314e9fdf453SHongbo Zhang 315e9fdf453SHongbo Zhang if (pflash_blk0) { 316e9fdf453SHongbo Zhang error_report("The contents of the first flash device may be " 317e9fdf453SHongbo Zhang "specified with -bios or with -drive if=pflash... " 318e9fdf453SHongbo Zhang "but you cannot use both options at once"); 319e9fdf453SHongbo Zhang exit(1); 320e9fdf453SHongbo Zhang } 321e9fdf453SHongbo Zhang 322e9fdf453SHongbo Zhang /* Fall back to -bios */ 323e9fdf453SHongbo Zhang 324e9fdf453SHongbo Zhang fname = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 325e9fdf453SHongbo Zhang if (!fname) { 326e9fdf453SHongbo Zhang error_report("Could not find ROM image '%s'", bios_name); 327e9fdf453SHongbo Zhang exit(1); 328e9fdf453SHongbo Zhang } 329e9fdf453SHongbo Zhang mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(sms->flash[0]), 0); 330e9fdf453SHongbo Zhang image_size = load_image_mr(fname, mr); 331e9fdf453SHongbo Zhang g_free(fname); 332e9fdf453SHongbo Zhang if (image_size < 0) { 333e9fdf453SHongbo Zhang error_report("Could not load ROM image '%s'", bios_name); 334e9fdf453SHongbo Zhang exit(1); 335e9fdf453SHongbo Zhang } 336e9fdf453SHongbo Zhang } 337e9fdf453SHongbo Zhang 338e9fdf453SHongbo Zhang return pflash_blk0 || bios_name; 339e9fdf453SHongbo Zhang } 340e9fdf453SHongbo Zhang 341e9fdf453SHongbo Zhang static void create_secure_ram(SBSAMachineState *sms, 342e9fdf453SHongbo Zhang MemoryRegion *secure_sysmem) 343e9fdf453SHongbo Zhang { 344e9fdf453SHongbo Zhang MemoryRegion *secram = g_new(MemoryRegion, 1); 345e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_SECURE_MEM].base; 346e9fdf453SHongbo Zhang hwaddr size = sbsa_ref_memmap[SBSA_SECURE_MEM].size; 347e9fdf453SHongbo Zhang 348e9fdf453SHongbo Zhang memory_region_init_ram(secram, NULL, "sbsa-ref.secure-ram", size, 349e9fdf453SHongbo Zhang &error_fatal); 350e9fdf453SHongbo Zhang memory_region_add_subregion(secure_sysmem, base, secram); 351e9fdf453SHongbo Zhang } 352e9fdf453SHongbo Zhang 35348ba18e6SPhilippe Mathieu-Daudé static void create_gic(SBSAMachineState *sms) 354e9fdf453SHongbo Zhang { 355cc7d44c2SLike Xu unsigned int smp_cpus = MACHINE(sms)->smp.cpus; 356e9fdf453SHongbo Zhang SysBusDevice *gicbusdev; 357e9fdf453SHongbo Zhang const char *gictype; 358e9fdf453SHongbo Zhang uint32_t redist0_capacity, redist0_count; 359e9fdf453SHongbo Zhang int i; 360e9fdf453SHongbo Zhang 361e9fdf453SHongbo Zhang gictype = gicv3_class_name(); 362e9fdf453SHongbo Zhang 3633e80f690SMarkus Armbruster sms->gic = qdev_new(gictype); 36448ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "revision", 3); 36548ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "num-cpu", smp_cpus); 366e9fdf453SHongbo Zhang /* 367e9fdf453SHongbo Zhang * Note that the num-irq property counts both internal and external 368e9fdf453SHongbo Zhang * interrupts; there are always 32 of the former (mandated by GIC spec). 369e9fdf453SHongbo Zhang */ 37048ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "num-irq", NUM_IRQS + 32); 37148ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_bit(sms->gic, "has-security-extensions", true); 372e9fdf453SHongbo Zhang 373e9fdf453SHongbo Zhang redist0_capacity = 374e9fdf453SHongbo Zhang sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE; 375e9fdf453SHongbo Zhang redist0_count = MIN(smp_cpus, redist0_capacity); 376e9fdf453SHongbo Zhang 37748ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "len-redist-region-count", 1); 37848ba18e6SPhilippe Mathieu-Daudé qdev_prop_set_uint32(sms->gic, "redist-region-count[0]", redist0_count); 379e9fdf453SHongbo Zhang 38048ba18e6SPhilippe Mathieu-Daudé gicbusdev = SYS_BUS_DEVICE(sms->gic); 3813c6ef471SMarkus Armbruster sysbus_realize_and_unref(gicbusdev, &error_fatal); 382e9fdf453SHongbo Zhang sysbus_mmio_map(gicbusdev, 0, sbsa_ref_memmap[SBSA_GIC_DIST].base); 383e9fdf453SHongbo Zhang sysbus_mmio_map(gicbusdev, 1, sbsa_ref_memmap[SBSA_GIC_REDIST].base); 384e9fdf453SHongbo Zhang 385e9fdf453SHongbo Zhang /* 386e9fdf453SHongbo Zhang * Wire the outputs from each CPU's generic timer and the GICv3 387e9fdf453SHongbo Zhang * maintenance interrupt signal to the appropriate GIC PPI inputs, 388e9fdf453SHongbo Zhang * and the GIC's IRQ/FIQ/VIRQ/VFIQ interrupt outputs to the CPU's inputs. 389e9fdf453SHongbo Zhang */ 390e9fdf453SHongbo Zhang for (i = 0; i < smp_cpus; i++) { 391e9fdf453SHongbo Zhang DeviceState *cpudev = DEVICE(qemu_get_cpu(i)); 392e9fdf453SHongbo Zhang int ppibase = NUM_IRQS + i * GIC_INTERNAL + GIC_NR_SGIS; 393e9fdf453SHongbo Zhang int irq; 394e9fdf453SHongbo Zhang /* 395e9fdf453SHongbo Zhang * Mapping from the output timer irq lines from the CPU to the 396e9fdf453SHongbo Zhang * GIC PPI inputs used for this board. 397e9fdf453SHongbo Zhang */ 398e9fdf453SHongbo Zhang const int timer_irq[] = { 399e9fdf453SHongbo Zhang [GTIMER_PHYS] = ARCH_TIMER_NS_EL1_IRQ, 400e9fdf453SHongbo Zhang [GTIMER_VIRT] = ARCH_TIMER_VIRT_IRQ, 401e9fdf453SHongbo Zhang [GTIMER_HYP] = ARCH_TIMER_NS_EL2_IRQ, 402e9fdf453SHongbo Zhang [GTIMER_SEC] = ARCH_TIMER_S_EL1_IRQ, 403e9fdf453SHongbo Zhang }; 404e9fdf453SHongbo Zhang 405e9fdf453SHongbo Zhang for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) { 406e9fdf453SHongbo Zhang qdev_connect_gpio_out(cpudev, irq, 40748ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, 408e9fdf453SHongbo Zhang ppibase + timer_irq[irq])); 409e9fdf453SHongbo Zhang } 410e9fdf453SHongbo Zhang 411e9fdf453SHongbo Zhang qdev_connect_gpio_out_named(cpudev, "gicv3-maintenance-interrupt", 0, 41248ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, ppibase 413e9fdf453SHongbo Zhang + ARCH_GIC_MAINT_IRQ)); 414e9fdf453SHongbo Zhang qdev_connect_gpio_out_named(cpudev, "pmu-interrupt", 0, 41548ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, ppibase 416e9fdf453SHongbo Zhang + VIRTUAL_PMU_IRQ)); 417e9fdf453SHongbo Zhang 418e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i, qdev_get_gpio_in(cpudev, ARM_CPU_IRQ)); 419e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i + smp_cpus, 420e9fdf453SHongbo Zhang qdev_get_gpio_in(cpudev, ARM_CPU_FIQ)); 421e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i + 2 * smp_cpus, 422e9fdf453SHongbo Zhang qdev_get_gpio_in(cpudev, ARM_CPU_VIRQ)); 423e9fdf453SHongbo Zhang sysbus_connect_irq(gicbusdev, i + 3 * smp_cpus, 424e9fdf453SHongbo Zhang qdev_get_gpio_in(cpudev, ARM_CPU_VFIQ)); 425e9fdf453SHongbo Zhang } 426e9fdf453SHongbo Zhang } 427e9fdf453SHongbo Zhang 42848ba18e6SPhilippe Mathieu-Daudé static void create_uart(const SBSAMachineState *sms, int uart, 429e9fdf453SHongbo Zhang MemoryRegion *mem, Chardev *chr) 430e9fdf453SHongbo Zhang { 431e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[uart].base; 432e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[uart]; 4333e80f690SMarkus Armbruster DeviceState *dev = qdev_new(TYPE_PL011); 434e9fdf453SHongbo Zhang SysBusDevice *s = SYS_BUS_DEVICE(dev); 435e9fdf453SHongbo Zhang 436e9fdf453SHongbo Zhang qdev_prop_set_chr(dev, "chardev", chr); 4373c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 438e9fdf453SHongbo Zhang memory_region_add_subregion(mem, base, 439e9fdf453SHongbo Zhang sysbus_mmio_get_region(s, 0)); 44048ba18e6SPhilippe Mathieu-Daudé sysbus_connect_irq(s, 0, qdev_get_gpio_in(sms->gic, irq)); 441e9fdf453SHongbo Zhang } 442e9fdf453SHongbo Zhang 44348ba18e6SPhilippe Mathieu-Daudé static void create_rtc(const SBSAMachineState *sms) 444e9fdf453SHongbo Zhang { 445e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_RTC].base; 446e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_RTC]; 447e9fdf453SHongbo Zhang 44848ba18e6SPhilippe Mathieu-Daudé sysbus_create_simple("pl031", base, qdev_get_gpio_in(sms->gic, irq)); 449e9fdf453SHongbo Zhang } 450e9fdf453SHongbo Zhang 451e9fdf453SHongbo Zhang static DeviceState *gpio_key_dev; 452e9fdf453SHongbo Zhang static void sbsa_ref_powerdown_req(Notifier *n, void *opaque) 453e9fdf453SHongbo Zhang { 454e9fdf453SHongbo Zhang /* use gpio Pin 3 for power button event */ 455e9fdf453SHongbo Zhang qemu_set_irq(qdev_get_gpio_in(gpio_key_dev, 0), 1); 456e9fdf453SHongbo Zhang } 457e9fdf453SHongbo Zhang 458e9fdf453SHongbo Zhang static Notifier sbsa_ref_powerdown_notifier = { 459e9fdf453SHongbo Zhang .notify = sbsa_ref_powerdown_req 460e9fdf453SHongbo Zhang }; 461e9fdf453SHongbo Zhang 46248ba18e6SPhilippe Mathieu-Daudé static void create_gpio(const SBSAMachineState *sms) 463e9fdf453SHongbo Zhang { 464e9fdf453SHongbo Zhang DeviceState *pl061_dev; 465e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_GPIO].base; 466e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_GPIO]; 467e9fdf453SHongbo Zhang 46848ba18e6SPhilippe Mathieu-Daudé pl061_dev = sysbus_create_simple("pl061", base, 46948ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, irq)); 470e9fdf453SHongbo Zhang 471e9fdf453SHongbo Zhang gpio_key_dev = sysbus_create_simple("gpio-key", -1, 472e9fdf453SHongbo Zhang qdev_get_gpio_in(pl061_dev, 3)); 473e9fdf453SHongbo Zhang 474e9fdf453SHongbo Zhang /* connect powerdown request */ 475e9fdf453SHongbo Zhang qemu_register_powerdown_notifier(&sbsa_ref_powerdown_notifier); 476e9fdf453SHongbo Zhang } 477e9fdf453SHongbo Zhang 47848ba18e6SPhilippe Mathieu-Daudé static void create_ahci(const SBSAMachineState *sms) 479e9fdf453SHongbo Zhang { 480e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_AHCI].base; 481e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_AHCI]; 482e9fdf453SHongbo Zhang DeviceState *dev; 483e9fdf453SHongbo Zhang DriveInfo *hd[NUM_SATA_PORTS]; 484e9fdf453SHongbo Zhang SysbusAHCIState *sysahci; 485e9fdf453SHongbo Zhang AHCIState *ahci; 486e9fdf453SHongbo Zhang int i; 487e9fdf453SHongbo Zhang 4883e80f690SMarkus Armbruster dev = qdev_new("sysbus-ahci"); 489e9fdf453SHongbo Zhang qdev_prop_set_uint32(dev, "num-ports", NUM_SATA_PORTS); 4903c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 491e9fdf453SHongbo Zhang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); 49248ba18e6SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), 0, qdev_get_gpio_in(sms->gic, irq)); 493e9fdf453SHongbo Zhang 494e9fdf453SHongbo Zhang sysahci = SYSBUS_AHCI(dev); 495e9fdf453SHongbo Zhang ahci = &sysahci->ahci; 496e9fdf453SHongbo Zhang ide_drive_get(hd, ARRAY_SIZE(hd)); 497e9fdf453SHongbo Zhang for (i = 0; i < ahci->ports; i++) { 498e9fdf453SHongbo Zhang if (hd[i] == NULL) { 499e9fdf453SHongbo Zhang continue; 500e9fdf453SHongbo Zhang } 501e9fdf453SHongbo Zhang ide_create_drive(&ahci->dev[i].port, 0, hd[i]); 502e9fdf453SHongbo Zhang } 503e9fdf453SHongbo Zhang } 504e9fdf453SHongbo Zhang 50548ba18e6SPhilippe Mathieu-Daudé static void create_ehci(const SBSAMachineState *sms) 506e9fdf453SHongbo Zhang { 507e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_EHCI].base; 508e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_EHCI]; 509e9fdf453SHongbo Zhang 51048ba18e6SPhilippe Mathieu-Daudé sysbus_create_simple("platform-ehci-usb", base, 51148ba18e6SPhilippe Mathieu-Daudé qdev_get_gpio_in(sms->gic, irq)); 512e9fdf453SHongbo Zhang } 513e9fdf453SHongbo Zhang 51448ba18e6SPhilippe Mathieu-Daudé static void create_smmu(const SBSAMachineState *sms, PCIBus *bus) 515e9fdf453SHongbo Zhang { 516e9fdf453SHongbo Zhang hwaddr base = sbsa_ref_memmap[SBSA_SMMU].base; 517e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_SMMU]; 518e9fdf453SHongbo Zhang DeviceState *dev; 519e9fdf453SHongbo Zhang int i; 520e9fdf453SHongbo Zhang 5213e80f690SMarkus Armbruster dev = qdev_new("arm-smmuv3"); 522e9fdf453SHongbo Zhang 5235325cc34SMarkus Armbruster object_property_set_link(OBJECT(dev), "primary-bus", OBJECT(bus), 524e9fdf453SHongbo Zhang &error_abort); 5253c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 526e9fdf453SHongbo Zhang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 0, base); 527e9fdf453SHongbo Zhang for (i = 0; i < NUM_SMMU_IRQS; i++) { 52848ba18e6SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, 529b8bf3472SGraeme Gregory qdev_get_gpio_in(sms->gic, irq + i)); 530e9fdf453SHongbo Zhang } 531e9fdf453SHongbo Zhang } 532e9fdf453SHongbo Zhang 53348ba18e6SPhilippe Mathieu-Daudé static void create_pcie(SBSAMachineState *sms) 534e9fdf453SHongbo Zhang { 535e9fdf453SHongbo Zhang hwaddr base_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].base; 536e9fdf453SHongbo Zhang hwaddr size_ecam = sbsa_ref_memmap[SBSA_PCIE_ECAM].size; 537e9fdf453SHongbo Zhang hwaddr base_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].base; 538e9fdf453SHongbo Zhang hwaddr size_mmio = sbsa_ref_memmap[SBSA_PCIE_MMIO].size; 539e9fdf453SHongbo Zhang hwaddr base_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].base; 540e9fdf453SHongbo Zhang hwaddr size_mmio_high = sbsa_ref_memmap[SBSA_PCIE_MMIO_HIGH].size; 541e9fdf453SHongbo Zhang hwaddr base_pio = sbsa_ref_memmap[SBSA_PCIE_PIO].base; 542e9fdf453SHongbo Zhang int irq = sbsa_ref_irqmap[SBSA_PCIE]; 543e9fdf453SHongbo Zhang MemoryRegion *mmio_alias, *mmio_alias_high, *mmio_reg; 544e9fdf453SHongbo Zhang MemoryRegion *ecam_alias, *ecam_reg; 545e9fdf453SHongbo Zhang DeviceState *dev; 546e9fdf453SHongbo Zhang PCIHostState *pci; 547e9fdf453SHongbo Zhang int i; 548e9fdf453SHongbo Zhang 5493e80f690SMarkus Armbruster dev = qdev_new(TYPE_GPEX_HOST); 5503c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 551e9fdf453SHongbo Zhang 552e9fdf453SHongbo Zhang /* Map ECAM space */ 553e9fdf453SHongbo Zhang ecam_alias = g_new0(MemoryRegion, 1); 554e9fdf453SHongbo Zhang ecam_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0); 555e9fdf453SHongbo Zhang memory_region_init_alias(ecam_alias, OBJECT(dev), "pcie-ecam", 556e9fdf453SHongbo Zhang ecam_reg, 0, size_ecam); 557e9fdf453SHongbo Zhang memory_region_add_subregion(get_system_memory(), base_ecam, ecam_alias); 558e9fdf453SHongbo Zhang 559e9fdf453SHongbo Zhang /* Map the MMIO space */ 560e9fdf453SHongbo Zhang mmio_alias = g_new0(MemoryRegion, 1); 561e9fdf453SHongbo Zhang mmio_reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1); 562e9fdf453SHongbo Zhang memory_region_init_alias(mmio_alias, OBJECT(dev), "pcie-mmio", 563e9fdf453SHongbo Zhang mmio_reg, base_mmio, size_mmio); 564e9fdf453SHongbo Zhang memory_region_add_subregion(get_system_memory(), base_mmio, mmio_alias); 565e9fdf453SHongbo Zhang 566e9fdf453SHongbo Zhang /* Map the MMIO_HIGH space */ 567e9fdf453SHongbo Zhang mmio_alias_high = g_new0(MemoryRegion, 1); 568e9fdf453SHongbo Zhang memory_region_init_alias(mmio_alias_high, OBJECT(dev), "pcie-mmio-high", 569e9fdf453SHongbo Zhang mmio_reg, base_mmio_high, size_mmio_high); 570e9fdf453SHongbo Zhang memory_region_add_subregion(get_system_memory(), base_mmio_high, 571e9fdf453SHongbo Zhang mmio_alias_high); 572e9fdf453SHongbo Zhang 573e9fdf453SHongbo Zhang /* Map IO port space */ 574e9fdf453SHongbo Zhang sysbus_mmio_map(SYS_BUS_DEVICE(dev), 2, base_pio); 575e9fdf453SHongbo Zhang 576e9fdf453SHongbo Zhang for (i = 0; i < GPEX_NUM_IRQS; i++) { 57748ba18e6SPhilippe Mathieu-Daudé sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, 578870f0051SGraeme Gregory qdev_get_gpio_in(sms->gic, irq + i)); 579e9fdf453SHongbo Zhang gpex_set_irq_num(GPEX_HOST(dev), i, irq + i); 580e9fdf453SHongbo Zhang } 581e9fdf453SHongbo Zhang 582e9fdf453SHongbo Zhang pci = PCI_HOST_BRIDGE(dev); 583e9fdf453SHongbo Zhang if (pci->bus) { 584e9fdf453SHongbo Zhang for (i = 0; i < nb_nics; i++) { 585e9fdf453SHongbo Zhang NICInfo *nd = &nd_table[i]; 586e9fdf453SHongbo Zhang 587e9fdf453SHongbo Zhang if (!nd->model) { 588e9fdf453SHongbo Zhang nd->model = g_strdup("e1000e"); 589e9fdf453SHongbo Zhang } 590e9fdf453SHongbo Zhang 591e9fdf453SHongbo Zhang pci_nic_init_nofail(nd, pci->bus, nd->model, NULL); 592e9fdf453SHongbo Zhang } 593e9fdf453SHongbo Zhang } 594e9fdf453SHongbo Zhang 595e9fdf453SHongbo Zhang pci_create_simple(pci->bus, -1, "VGA"); 596e9fdf453SHongbo Zhang 59748ba18e6SPhilippe Mathieu-Daudé create_smmu(sms, pci->bus); 598e9fdf453SHongbo Zhang } 599e9fdf453SHongbo Zhang 600e9fdf453SHongbo Zhang static void *sbsa_ref_dtb(const struct arm_boot_info *binfo, int *fdt_size) 601e9fdf453SHongbo Zhang { 602e9fdf453SHongbo Zhang const SBSAMachineState *board = container_of(binfo, SBSAMachineState, 603e9fdf453SHongbo Zhang bootinfo); 604e9fdf453SHongbo Zhang 605e9fdf453SHongbo Zhang *fdt_size = board->fdt_size; 606e9fdf453SHongbo Zhang return board->fdt; 607e9fdf453SHongbo Zhang } 608e9fdf453SHongbo Zhang 6093f462bf0SGraeme Gregory static void create_secure_ec(MemoryRegion *mem) 6103f462bf0SGraeme Gregory { 6113f462bf0SGraeme Gregory hwaddr base = sbsa_ref_memmap[SBSA_SECURE_EC].base; 6123f462bf0SGraeme Gregory DeviceState *dev = qdev_new("sbsa-ec"); 6133f462bf0SGraeme Gregory SysBusDevice *s = SYS_BUS_DEVICE(dev); 6143f462bf0SGraeme Gregory 6153f462bf0SGraeme Gregory memory_region_add_subregion(mem, base, 6163f462bf0SGraeme Gregory sysbus_mmio_get_region(s, 0)); 6173f462bf0SGraeme Gregory } 6183f462bf0SGraeme Gregory 61964580903SHongbo Zhang static void sbsa_ref_init(MachineState *machine) 62064580903SHongbo Zhang { 621cc7d44c2SLike Xu unsigned int smp_cpus = machine->smp.cpus; 622cc7d44c2SLike Xu unsigned int max_cpus = machine->smp.max_cpus; 62364580903SHongbo Zhang SBSAMachineState *sms = SBSA_MACHINE(machine); 62464580903SHongbo Zhang MachineClass *mc = MACHINE_GET_CLASS(machine); 62564580903SHongbo Zhang MemoryRegion *sysmem = get_system_memory(); 626c8ead571SPeter Maydell MemoryRegion *secure_sysmem = g_new(MemoryRegion, 1); 627e9fdf453SHongbo Zhang bool firmware_loaded; 62864580903SHongbo Zhang const CPUArchIdList *possible_cpus; 62964580903SHongbo Zhang int n, sbsa_max_cpus; 63064580903SHongbo Zhang 63164580903SHongbo Zhang if (strcmp(machine->cpu_type, ARM_CPU_TYPE_NAME("cortex-a57"))) { 63264580903SHongbo Zhang error_report("sbsa-ref: CPU type other than the built-in " 63364580903SHongbo Zhang "cortex-a57 not supported"); 63464580903SHongbo Zhang exit(1); 63564580903SHongbo Zhang } 63664580903SHongbo Zhang 63764580903SHongbo Zhang if (kvm_enabled()) { 63864580903SHongbo Zhang error_report("sbsa-ref: KVM is not supported for this machine"); 63964580903SHongbo Zhang exit(1); 64064580903SHongbo Zhang } 64164580903SHongbo Zhang 64264580903SHongbo Zhang /* 643e9fdf453SHongbo Zhang * The Secure view of the world is the same as the NonSecure, 644e9fdf453SHongbo Zhang * but with a few extra devices. Create it as a container region 645e9fdf453SHongbo Zhang * containing the system memory at low priority; any secure-only 646e9fdf453SHongbo Zhang * devices go in at higher priority and take precedence. 647e9fdf453SHongbo Zhang */ 648e9fdf453SHongbo Zhang memory_region_init(secure_sysmem, OBJECT(machine), "secure-memory", 649e9fdf453SHongbo Zhang UINT64_MAX); 650e9fdf453SHongbo Zhang memory_region_add_subregion_overlap(secure_sysmem, 0, sysmem, -1); 651e9fdf453SHongbo Zhang 652c8ead571SPeter Maydell firmware_loaded = sbsa_firmware_init(sms, sysmem, secure_sysmem); 653e9fdf453SHongbo Zhang 654e9fdf453SHongbo Zhang if (machine->kernel_filename && firmware_loaded) { 655e9fdf453SHongbo Zhang error_report("sbsa-ref: No fw_cfg device on this machine, " 656e9fdf453SHongbo Zhang "so -kernel option is not supported when firmware loaded, " 657e9fdf453SHongbo Zhang "please load OS from hard disk instead"); 658e9fdf453SHongbo Zhang exit(1); 659e9fdf453SHongbo Zhang } 660e9fdf453SHongbo Zhang 661e9fdf453SHongbo Zhang /* 66264580903SHongbo Zhang * This machine has EL3 enabled, external firmware should supply PSCI 66364580903SHongbo Zhang * implementation, so the QEMU's internal PSCI is disabled. 66464580903SHongbo Zhang */ 66564580903SHongbo Zhang sms->psci_conduit = QEMU_PSCI_CONDUIT_DISABLED; 66664580903SHongbo Zhang 66764580903SHongbo Zhang sbsa_max_cpus = sbsa_ref_memmap[SBSA_GIC_REDIST].size / GICV3_REDIST_SIZE; 66864580903SHongbo Zhang 66964580903SHongbo Zhang if (max_cpus > sbsa_max_cpus) { 67064580903SHongbo Zhang error_report("Number of SMP CPUs requested (%d) exceeds max CPUs " 67164580903SHongbo Zhang "supported by machine 'sbsa-ref' (%d)", 67264580903SHongbo Zhang max_cpus, sbsa_max_cpus); 67364580903SHongbo Zhang exit(1); 67464580903SHongbo Zhang } 67564580903SHongbo Zhang 67664580903SHongbo Zhang sms->smp_cpus = smp_cpus; 67764580903SHongbo Zhang 67864580903SHongbo Zhang if (machine->ram_size > sbsa_ref_memmap[SBSA_MEM].size) { 67964580903SHongbo Zhang error_report("sbsa-ref: cannot model more than %dGB RAM", RAMLIMIT_GB); 68064580903SHongbo Zhang exit(1); 68164580903SHongbo Zhang } 68264580903SHongbo Zhang 68364580903SHongbo Zhang possible_cpus = mc->possible_cpu_arch_ids(machine); 68464580903SHongbo Zhang for (n = 0; n < possible_cpus->len; n++) { 68564580903SHongbo Zhang Object *cpuobj; 68664580903SHongbo Zhang CPUState *cs; 68764580903SHongbo Zhang 68864580903SHongbo Zhang if (n >= smp_cpus) { 68964580903SHongbo Zhang break; 69064580903SHongbo Zhang } 69164580903SHongbo Zhang 69264580903SHongbo Zhang cpuobj = object_new(possible_cpus->cpus[n].type); 6935325cc34SMarkus Armbruster object_property_set_int(cpuobj, "mp-affinity", 6945325cc34SMarkus Armbruster possible_cpus->cpus[n].arch_id, NULL); 69564580903SHongbo Zhang 69664580903SHongbo Zhang cs = CPU(cpuobj); 69764580903SHongbo Zhang cs->cpu_index = n; 69864580903SHongbo Zhang 69964580903SHongbo Zhang numa_cpu_pre_plug(&possible_cpus->cpus[cs->cpu_index], DEVICE(cpuobj), 70064580903SHongbo Zhang &error_fatal); 70164580903SHongbo Zhang 702efba1595SDaniel P. Berrangé if (object_property_find(cpuobj, "reset-cbar")) { 7035325cc34SMarkus Armbruster object_property_set_int(cpuobj, "reset-cbar", 70464580903SHongbo Zhang sbsa_ref_memmap[SBSA_CPUPERIPHS].base, 7055325cc34SMarkus Armbruster &error_abort); 70664580903SHongbo Zhang } 70764580903SHongbo Zhang 7085325cc34SMarkus Armbruster object_property_set_link(cpuobj, "memory", OBJECT(sysmem), 70964580903SHongbo Zhang &error_abort); 71064580903SHongbo Zhang 7115325cc34SMarkus Armbruster object_property_set_link(cpuobj, "secure-memory", 7125325cc34SMarkus Armbruster OBJECT(secure_sysmem), &error_abort); 71364580903SHongbo Zhang 714ce189ab2SMarkus Armbruster qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); 71564580903SHongbo Zhang object_unref(cpuobj); 71664580903SHongbo Zhang } 71764580903SHongbo Zhang 7183818ed92SIgor Mammedov memory_region_add_subregion(sysmem, sbsa_ref_memmap[SBSA_MEM].base, 7193818ed92SIgor Mammedov machine->ram); 72064580903SHongbo Zhang 721e9fdf453SHongbo Zhang create_fdt(sms); 722e9fdf453SHongbo Zhang 723e9fdf453SHongbo Zhang create_secure_ram(sms, secure_sysmem); 724e9fdf453SHongbo Zhang 72548ba18e6SPhilippe Mathieu-Daudé create_gic(sms); 726e9fdf453SHongbo Zhang 72748ba18e6SPhilippe Mathieu-Daudé create_uart(sms, SBSA_UART, sysmem, serial_hd(0)); 72848ba18e6SPhilippe Mathieu-Daudé create_uart(sms, SBSA_SECURE_UART, secure_sysmem, serial_hd(1)); 729e9fdf453SHongbo Zhang /* Second secure UART for RAS and MM from EL0 */ 73048ba18e6SPhilippe Mathieu-Daudé create_uart(sms, SBSA_SECURE_UART_MM, secure_sysmem, serial_hd(2)); 731e9fdf453SHongbo Zhang 73248ba18e6SPhilippe Mathieu-Daudé create_rtc(sms); 733e9fdf453SHongbo Zhang 73448ba18e6SPhilippe Mathieu-Daudé create_gpio(sms); 735e9fdf453SHongbo Zhang 73648ba18e6SPhilippe Mathieu-Daudé create_ahci(sms); 737e9fdf453SHongbo Zhang 73848ba18e6SPhilippe Mathieu-Daudé create_ehci(sms); 739e9fdf453SHongbo Zhang 74048ba18e6SPhilippe Mathieu-Daudé create_pcie(sms); 741e9fdf453SHongbo Zhang 7423f462bf0SGraeme Gregory create_secure_ec(secure_sysmem); 7433f462bf0SGraeme Gregory 74464580903SHongbo Zhang sms->bootinfo.ram_size = machine->ram_size; 74564580903SHongbo Zhang sms->bootinfo.nb_cpus = smp_cpus; 74664580903SHongbo Zhang sms->bootinfo.board_id = -1; 74764580903SHongbo Zhang sms->bootinfo.loader_start = sbsa_ref_memmap[SBSA_MEM].base; 748e9fdf453SHongbo Zhang sms->bootinfo.get_dtb = sbsa_ref_dtb; 749e9fdf453SHongbo Zhang sms->bootinfo.firmware_loaded = firmware_loaded; 7502744ece8STao Xu arm_load_kernel(ARM_CPU(first_cpu), machine, &sms->bootinfo); 75164580903SHongbo Zhang } 75264580903SHongbo Zhang 75364580903SHongbo Zhang static const CPUArchIdList *sbsa_ref_possible_cpu_arch_ids(MachineState *ms) 75464580903SHongbo Zhang { 755cc7d44c2SLike Xu unsigned int max_cpus = ms->smp.max_cpus; 75664580903SHongbo Zhang SBSAMachineState *sms = SBSA_MACHINE(ms); 75764580903SHongbo Zhang int n; 75864580903SHongbo Zhang 75964580903SHongbo Zhang if (ms->possible_cpus) { 76064580903SHongbo Zhang assert(ms->possible_cpus->len == max_cpus); 76164580903SHongbo Zhang return ms->possible_cpus; 76264580903SHongbo Zhang } 76364580903SHongbo Zhang 76464580903SHongbo Zhang ms->possible_cpus = g_malloc0(sizeof(CPUArchIdList) + 76564580903SHongbo Zhang sizeof(CPUArchId) * max_cpus); 76664580903SHongbo Zhang ms->possible_cpus->len = max_cpus; 76764580903SHongbo Zhang for (n = 0; n < ms->possible_cpus->len; n++) { 76864580903SHongbo Zhang ms->possible_cpus->cpus[n].type = ms->cpu_type; 76964580903SHongbo Zhang ms->possible_cpus->cpus[n].arch_id = 77064580903SHongbo Zhang sbsa_ref_cpu_mp_affinity(sms, n); 77164580903SHongbo Zhang ms->possible_cpus->cpus[n].props.has_thread_id = true; 77264580903SHongbo Zhang ms->possible_cpus->cpus[n].props.thread_id = n; 77364580903SHongbo Zhang } 77464580903SHongbo Zhang return ms->possible_cpus; 77564580903SHongbo Zhang } 77664580903SHongbo Zhang 77764580903SHongbo Zhang static CpuInstanceProperties 77864580903SHongbo Zhang sbsa_ref_cpu_index_to_props(MachineState *ms, unsigned cpu_index) 77964580903SHongbo Zhang { 78064580903SHongbo Zhang MachineClass *mc = MACHINE_GET_CLASS(ms); 78164580903SHongbo Zhang const CPUArchIdList *possible_cpus = mc->possible_cpu_arch_ids(ms); 78264580903SHongbo Zhang 78364580903SHongbo Zhang assert(cpu_index < possible_cpus->len); 78464580903SHongbo Zhang return possible_cpus->cpus[cpu_index].props; 78564580903SHongbo Zhang } 78664580903SHongbo Zhang 78764580903SHongbo Zhang static int64_t 78864580903SHongbo Zhang sbsa_ref_get_default_cpu_node_id(const MachineState *ms, int idx) 78964580903SHongbo Zhang { 790aa570207STao Xu return idx % ms->numa_state->num_nodes; 79164580903SHongbo Zhang } 79264580903SHongbo Zhang 793e9fdf453SHongbo Zhang static void sbsa_ref_instance_init(Object *obj) 794e9fdf453SHongbo Zhang { 795e9fdf453SHongbo Zhang SBSAMachineState *sms = SBSA_MACHINE(obj); 796e9fdf453SHongbo Zhang 797e9fdf453SHongbo Zhang sbsa_flash_create(sms); 798e9fdf453SHongbo Zhang } 799e9fdf453SHongbo Zhang 80064580903SHongbo Zhang static void sbsa_ref_class_init(ObjectClass *oc, void *data) 80164580903SHongbo Zhang { 80264580903SHongbo Zhang MachineClass *mc = MACHINE_CLASS(oc); 80364580903SHongbo Zhang 80464580903SHongbo Zhang mc->init = sbsa_ref_init; 80564580903SHongbo Zhang mc->desc = "QEMU 'SBSA Reference' ARM Virtual Machine"; 80664580903SHongbo Zhang mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a57"); 80764580903SHongbo Zhang mc->max_cpus = 512; 80864580903SHongbo Zhang mc->pci_allow_0_address = true; 80964580903SHongbo Zhang mc->minimum_page_bits = 12; 81064580903SHongbo Zhang mc->block_default_type = IF_IDE; 81164580903SHongbo Zhang mc->no_cdrom = 1; 81264580903SHongbo Zhang mc->default_ram_size = 1 * GiB; 8133818ed92SIgor Mammedov mc->default_ram_id = "sbsa-ref.ram"; 81464580903SHongbo Zhang mc->default_cpus = 4; 81564580903SHongbo Zhang mc->possible_cpu_arch_ids = sbsa_ref_possible_cpu_arch_ids; 81664580903SHongbo Zhang mc->cpu_index_to_instance_props = sbsa_ref_cpu_index_to_props; 81764580903SHongbo Zhang mc->get_default_cpu_node_id = sbsa_ref_get_default_cpu_node_id; 81864580903SHongbo Zhang } 81964580903SHongbo Zhang 82064580903SHongbo Zhang static const TypeInfo sbsa_ref_info = { 82164580903SHongbo Zhang .name = TYPE_SBSA_MACHINE, 82264580903SHongbo Zhang .parent = TYPE_MACHINE, 823e9fdf453SHongbo Zhang .instance_init = sbsa_ref_instance_init, 82464580903SHongbo Zhang .class_init = sbsa_ref_class_init, 82564580903SHongbo Zhang .instance_size = sizeof(SBSAMachineState), 82664580903SHongbo Zhang }; 82764580903SHongbo Zhang 82864580903SHongbo Zhang static void sbsa_ref_machine_init(void) 82964580903SHongbo Zhang { 83064580903SHongbo Zhang type_register_static(&sbsa_ref_info); 83164580903SHongbo Zhang } 83264580903SHongbo Zhang 83364580903SHongbo Zhang type_init(sbsa_ref_machine_init); 834