1e69954b9Spbrook /* 2e69954b9Spbrook * ARM RealView Baseboard System emulation. 3e69954b9Spbrook * 4a1bb27b1Spbrook * Copyright (c) 2006-2007 CodeSourcery. 5e69954b9Spbrook * Written by Paul Brook 6e69954b9Spbrook * 78e31bf38SMatthew Fernandez * This code is licensed under the GPL. 8e69954b9Spbrook */ 9e69954b9Spbrook 1012b16722SPeter Maydell #include "qemu/osdep.h" 11da34e65cSMarkus Armbruster #include "qapi/error.h" 124771d756SPaolo Bonzini #include "cpu.h" 1383c9f4caSPaolo Bonzini #include "hw/sysbus.h" 1412ec8bd5SPeter Maydell #include "hw/arm/boot.h" 150d09e41aSPaolo Bonzini #include "hw/arm/primecell.h" 16d5c3eb50SZongyuan Li #include "hw/core/split-irq.h" 1766b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 18437cc27dSPhilippe Mathieu-Daudé #include "hw/net/smc91c111.h" 1983c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 20d5c3eb50SZongyuan Li #include "hw/qdev-core.h" 211422e32dSPaolo Bonzini #include "net/net.h" 229c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2383c9f4caSPaolo Bonzini #include "hw/boards.h" 240d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 25b5a3ca3eSPeter Maydell #include "qemu/error-report.h" 26f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h" 27c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h" 28c2de81e2SPhilippe Mathieu-Daudé #include "hw/intc/realview_gic.h" 2964552b6bSMarkus Armbruster #include "hw/irq.h" 30440c9f95SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h" 3126c607b8SPhilippe Mathieu-Daudé #include "hw/sd/sd.h" 32b8ab0303SMartin Kletzander #include "audio/audio.h" 33*d780d056SPhilippe Mathieu-Daudé #include "target/arm/cpu-qom.h" 34e69954b9Spbrook 350ef849d7SPaul Brook #define SMP_BOOT_ADDR 0xe0000000 36078758d0SEvgeny Voevodin #define SMP_BOOTREG_ADDR 0x10000030 37eee48504SPaul Brook 38e69954b9Spbrook /* Board init. */ 39e69954b9Spbrook 40f93eb9ffSbalrog static struct arm_boot_info realview_binfo = { 410ef849d7SPaul Brook .smp_loader_start = SMP_BOOT_ADDR, 42078758d0SEvgeny Voevodin .smp_bootreg_addr = SMP_BOOTREG_ADDR, 43f93eb9ffSbalrog }; 44f93eb9ffSbalrog 45f7c70325SPaul Brook /* The following two lists must be consistent. */ 46c988bfadSPaul Brook enum realview_board_type { 47c988bfadSPaul Brook BOARD_EB, 480ef849d7SPaul Brook BOARD_EB_MPCORE, 49f7c70325SPaul Brook BOARD_PB_A8, 50f7c70325SPaul Brook BOARD_PBX_A9, 51f7c70325SPaul Brook }; 52f7c70325SPaul Brook 53d05ac8faSBlue Swirl static const int realview_board_id[] = { 54f7c70325SPaul Brook 0x33b, 55f7c70325SPaul Brook 0x33b, 56f7c70325SPaul Brook 0x769, 57f7c70325SPaul Brook 0x76d 58c988bfadSPaul Brook }; 59c988bfadSPaul Brook 60d5c3eb50SZongyuan Li static void split_irq_from_named(DeviceState *src, const char* outname, 61d5c3eb50SZongyuan Li qemu_irq out1, qemu_irq out2) { 62d5c3eb50SZongyuan Li DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ); 63d5c3eb50SZongyuan Li 64d5c3eb50SZongyuan Li qdev_prop_set_uint32(splitter, "num-lines", 2); 65d5c3eb50SZongyuan Li 66d5c3eb50SZongyuan Li qdev_realize_and_unref(splitter, NULL, &error_fatal); 67d5c3eb50SZongyuan Li 68d5c3eb50SZongyuan Li qdev_connect_gpio_out(splitter, 0, out1); 69d5c3eb50SZongyuan Li qdev_connect_gpio_out(splitter, 1, out2); 70d5c3eb50SZongyuan Li qdev_connect_gpio_out_named(src, outname, 0, 71d5c3eb50SZongyuan Li qdev_get_gpio_in(splitter, 0)); 72d5c3eb50SZongyuan Li } 73d5c3eb50SZongyuan Li 743ef96221SMarcel Apfelbaum static void realview_init(MachineState *machine, 75c988bfadSPaul Brook enum realview_board_type board_type) 76e69954b9Spbrook { 779077f01bSAndreas Färber ARMCPU *cpu = NULL; 789077f01bSAndreas Färber CPUARMState *env; 7935e87820SAvi Kivity MemoryRegion *sysmem = get_system_memory(); 80b1ab03afSNikita Belov MemoryRegion *ram_lo; 8135e87820SAvi Kivity MemoryRegion *ram_hi = g_new(MemoryRegion, 1); 8235e87820SAvi Kivity MemoryRegion *ram_alias = g_new(MemoryRegion, 1); 8335e87820SAvi Kivity MemoryRegion *ram_hack = g_new(MemoryRegion, 1); 8403a0e944SPeter Maydell DeviceState *dev, *sysctl, *gpio2, *pl041; 85c988bfadSPaul Brook SysBusDevice *busdev; 86fe7e8758SPaul Brook qemu_irq pic[64]; 8729b358f9SDavid Gibson PCIBus *pci_bus = NULL; 88e69954b9Spbrook NICInfo *nd; 8926c607b8SPhilippe Mathieu-Daudé DriveInfo *dinfo; 90a5c82852SAndreas Färber I2CBus *i2c; 91e69954b9Spbrook int n; 92cc7d44c2SLike Xu unsigned int smp_cpus = machine->smp.cpus; 930ef849d7SPaul Brook int done_nic = 0; 949ee6e8bbSpbrook qemu_irq cpu_irq[4]; 95f7c70325SPaul Brook int is_mpcore = 0; 96f7c70325SPaul Brook int is_pb = 0; 9726e92f65SPaul Brook uint32_t proc_id = 0; 980ef849d7SPaul Brook uint32_t sys_id; 990ef849d7SPaul Brook ram_addr_t low_ram_size; 1003ef96221SMarcel Apfelbaum ram_addr_t ram_size = machine->ram_size; 101b5a3ca3eSPeter Maydell hwaddr periphbase = 0; 102e69954b9Spbrook 103f7c70325SPaul Brook switch (board_type) { 104f7c70325SPaul Brook case BOARD_EB: 105f7c70325SPaul Brook break; 106f7c70325SPaul Brook case BOARD_EB_MPCORE: 107f7c70325SPaul Brook is_mpcore = 1; 108b5a3ca3eSPeter Maydell periphbase = 0x10100000; 109f7c70325SPaul Brook break; 110f7c70325SPaul Brook case BOARD_PB_A8: 111f7c70325SPaul Brook is_pb = 1; 112f7c70325SPaul Brook break; 113f7c70325SPaul Brook case BOARD_PBX_A9: 114f7c70325SPaul Brook is_mpcore = 1; 115f7c70325SPaul Brook is_pb = 1; 116b5a3ca3eSPeter Maydell periphbase = 0x1f000000; 117f7c70325SPaul Brook break; 118f7c70325SPaul Brook } 119b5a3ca3eSPeter Maydell 120b5a3ca3eSPeter Maydell for (n = 0; n < smp_cpus; n++) { 121ba1ba5ccSIgor Mammedov Object *cpuobj = object_new(machine->cpu_type); 122b5a3ca3eSPeter Maydell 12361e2f352SGreg Bellows /* By default A9,A15 and ARM1176 CPUs have EL3 enabled. This board 12461e2f352SGreg Bellows * does not currently support EL3 so the CPU EL3 property is disabled 12561e2f352SGreg Bellows * before realization. 12661e2f352SGreg Bellows */ 127efba1595SDaniel P. Berrangé if (object_property_find(cpuobj, "has_el3")) { 1285325cc34SMarkus Armbruster object_property_set_bool(cpuobj, "has_el3", false, &error_fatal); 12961e2f352SGreg Bellows } 13061e2f352SGreg Bellows 131b5a3ca3eSPeter Maydell if (is_pb && is_mpcore) { 1325325cc34SMarkus Armbruster object_property_set_int(cpuobj, "reset-cbar", periphbase, 133007b0657SMarkus Armbruster &error_fatal); 134b5a3ca3eSPeter Maydell } 135b5a3ca3eSPeter Maydell 136ce189ab2SMarkus Armbruster qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); 137b5a3ca3eSPeter Maydell 138b5a3ca3eSPeter Maydell cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ); 139b5a3ca3eSPeter Maydell } 140b5a3ca3eSPeter Maydell cpu = ARM_CPU(first_cpu); 1419077f01bSAndreas Färber env = &cpu->env; 14226e92f65SPaul Brook if (arm_feature(env, ARM_FEATURE_V7)) { 143f7c70325SPaul Brook if (is_mpcore) { 144f7c70325SPaul Brook proc_id = 0x0c000000; 145f7c70325SPaul Brook } else { 14626e92f65SPaul Brook proc_id = 0x0e000000; 147f7c70325SPaul Brook } 14826e92f65SPaul Brook } else if (arm_feature(env, ARM_FEATURE_V6K)) { 14926e92f65SPaul Brook proc_id = 0x06000000; 15026e92f65SPaul Brook } else if (arm_feature(env, ARM_FEATURE_V6)) { 15126e92f65SPaul Brook proc_id = 0x04000000; 15226e92f65SPaul Brook } else { 15326e92f65SPaul Brook proc_id = 0x02000000; 15426e92f65SPaul Brook } 155aaed909aSbellard 15621a88941SPaul Brook if (is_pb && ram_size > 0x20000000) { 15721a88941SPaul Brook /* Core tile RAM. */ 158b1ab03afSNikita Belov ram_lo = g_new(MemoryRegion, 1); 15921a88941SPaul Brook low_ram_size = ram_size - 0x20000000; 16021a88941SPaul Brook ram_size = 0x20000000; 16198a99ce0SPeter Maydell memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size, 162f8ed85acSMarkus Armbruster &error_fatal); 16335e87820SAvi Kivity memory_region_add_subregion(sysmem, 0x20000000, ram_lo); 16421a88941SPaul Brook } 16521a88941SPaul Brook 16698a99ce0SPeter Maydell memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size, 167f8ed85acSMarkus Armbruster &error_fatal); 1680ef849d7SPaul Brook low_ram_size = ram_size; 1690ef849d7SPaul Brook if (low_ram_size > 0x10000000) 1700ef849d7SPaul Brook low_ram_size = 0x10000000; 171e69954b9Spbrook /* SDRAM at address zero. */ 1722c9b15caSPaolo Bonzini memory_region_init_alias(ram_alias, NULL, "realview.alias", 17335e87820SAvi Kivity ram_hi, 0, low_ram_size); 17435e87820SAvi Kivity memory_region_add_subregion(sysmem, 0, ram_alias); 1750ef849d7SPaul Brook if (is_pb) { 1760ef849d7SPaul Brook /* And again at a high address. */ 17735e87820SAvi Kivity memory_region_add_subregion(sysmem, 0x70000000, ram_hi); 1780ef849d7SPaul Brook } else { 1790ef849d7SPaul Brook ram_size = low_ram_size; 1800ef849d7SPaul Brook } 181e69954b9Spbrook 1820ef849d7SPaul Brook sys_id = is_pb ? 0x01780500 : 0xc1400400; 1833e80f690SMarkus Armbruster sysctl = qdev_new("realview_sysctl"); 18426883c69SPeter Maydell qdev_prop_set_uint32(sysctl, "sys_id", sys_id); 18526883c69SPeter Maydell qdev_prop_set_uint32(sysctl, "proc_id", proc_id); 1863c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl), &error_fatal); 1871356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000); 1889ee6e8bbSpbrook 189c988bfadSPaul Brook if (is_mpcore) { 1903e80f690SMarkus Armbruster dev = qdev_new(is_pb ? TYPE_A9MPCORE_PRIV : "realview_mpcore"); 191c988bfadSPaul Brook qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 1921356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 1933c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 19496eacf64SPeter Maydell sysbus_mmio_map(busdev, 0, periphbase); 195c988bfadSPaul Brook for (n = 0; n < smp_cpus; n++) { 196c988bfadSPaul Brook sysbus_connect_irq(busdev, n, cpu_irq[n]); 197c988bfadSPaul Brook } 19896eacf64SPeter Maydell sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL); 19996eacf64SPeter Maydell /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */ 20096eacf64SPeter Maydell realview_binfo.gic_cpu_if_addr = periphbase + 0x100; 2019ee6e8bbSpbrook } else { 2020ef849d7SPaul Brook uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000; 2030ef849d7SPaul Brook /* For now just create the nIRQ GIC, and ignore the others. */ 204c2de81e2SPhilippe Mathieu-Daudé dev = sysbus_create_simple(TYPE_REALVIEW_GIC, gic_addr, cpu_irq[0]); 205fe7e8758SPaul Brook } 206fe7e8758SPaul Brook for (n = 0; n < 64; n++) { 207067a3ddcSPaul Brook pic[n] = qdev_get_gpio_in(dev, n); 2089ee6e8bbSpbrook } 2099ee6e8bbSpbrook 2103e80f690SMarkus Armbruster pl041 = qdev_new("pl041"); 21103a0e944SPeter Maydell qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512); 212b8ab0303SMartin Kletzander if (machine->audiodev) { 213b8ab0303SMartin Kletzander qdev_prop_set_string(pl041, "audiodev", machine->audiodev); 214b8ab0303SMartin Kletzander } 2153c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041), &error_fatal); 2161356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000); 2171356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]); 21803a0e944SPeter Maydell 21986394e96SPaul Brook sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]); 22086394e96SPaul Brook sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]); 221e69954b9Spbrook 2229bca0edbSPeter Maydell pl011_create(0x10009000, pic[12], serial_hd(0)); 2239bca0edbSPeter Maydell pl011_create(0x1000a000, pic[13], serial_hd(1)); 2249bca0edbSPeter Maydell pl011_create(0x1000b000, pic[14], serial_hd(2)); 2259bca0edbSPeter Maydell pl011_create(0x1000c000, pic[15], serial_hd(3)); 226e69954b9Spbrook 227e69954b9Spbrook /* DMA controller is optional, apparently. */ 2283e80f690SMarkus Armbruster dev = qdev_new("pl081"); 2295325cc34SMarkus Armbruster object_property_set_link(OBJECT(dev), "downstream", OBJECT(sysmem), 230112a829fSPeter Maydell &error_fatal); 231112a829fSPeter Maydell busdev = SYS_BUS_DEVICE(dev); 2323c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 233112a829fSPeter Maydell sysbus_mmio_map(busdev, 0, 0x10030000); 234112a829fSPeter Maydell sysbus_connect_irq(busdev, 0, pic[24]); 235e69954b9Spbrook 2366a824ec3SPaul Brook sysbus_create_simple("sp804", 0x10011000, pic[4]); 2376a824ec3SPaul Brook sysbus_create_simple("sp804", 0x10012000, pic[5]); 238e69954b9Spbrook 23926883c69SPeter Maydell sysbus_create_simple("pl061", 0x10013000, pic[6]); 24026883c69SPeter Maydell sysbus_create_simple("pl061", 0x10014000, pic[7]); 24126883c69SPeter Maydell gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]); 24226883c69SPeter Maydell 243acb9b722SPeter Maydell sysbus_create_simple("pl111", 0x10020000, pic[23]); 244e69954b9Spbrook 24526883c69SPeter Maydell dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL); 24626883c69SPeter Maydell /* Wire up MMC card detect and read-only signals. These have 24726883c69SPeter Maydell * to go to both the PL061 GPIO and the sysctl register. 24826883c69SPeter Maydell * Note that the PL181 orders these lines (readonly,inserted) 24926883c69SPeter Maydell * and the PL061 has them the other way about. Also the card 25026883c69SPeter Maydell * detect line is inverted. 25126883c69SPeter Maydell */ 252d5c3eb50SZongyuan Li split_irq_from_named(dev, "card-read-only", 25326883c69SPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), 25426883c69SPeter Maydell qdev_get_gpio_in(gpio2, 1)); 255d5c3eb50SZongyuan Li 256d5c3eb50SZongyuan Li split_irq_from_named(dev, "card-inserted", 25726883c69SPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), 25826883c69SPeter Maydell qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); 259d5c3eb50SZongyuan Li 26064eaa820SMarkus Armbruster dinfo = drive_get(IF_SD, 0, 0); 26126c607b8SPhilippe Mathieu-Daudé if (dinfo) { 26226c607b8SPhilippe Mathieu-Daudé DeviceState *card; 26326c607b8SPhilippe Mathieu-Daudé 26426c607b8SPhilippe Mathieu-Daudé card = qdev_new(TYPE_SD_CARD); 26526c607b8SPhilippe Mathieu-Daudé qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo), 26626c607b8SPhilippe Mathieu-Daudé &error_fatal); 26726c607b8SPhilippe Mathieu-Daudé qdev_realize_and_unref(card, qdev_get_child_bus(dev, "sd-bus"), 26826c607b8SPhilippe Mathieu-Daudé &error_fatal); 26926c607b8SPhilippe Mathieu-Daudé } 270a1bb27b1Spbrook 271a63bdb31SPaul Brook sysbus_create_simple("pl031", 0x10017000, pic[10]); 2727e1543c2Spbrook 2730ef849d7SPaul Brook if (!is_pb) { 2743e80f690SMarkus Armbruster dev = qdev_new("realview_pci"); 2751356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2763c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 2777468d73aSPeter Maydell sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */ 278a2bff788SPeter Maydell sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */ 279a2bff788SPeter Maydell sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */ 280a2bff788SPeter Maydell sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */ 28189a32d32SPeter Maydell sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */ 28289a32d32SPeter Maydell sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */ 28389a32d32SPeter Maydell sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */ 2847d6e771fSPeter Maydell sysbus_connect_irq(busdev, 0, pic[48]); 2857d6e771fSPeter Maydell sysbus_connect_irq(busdev, 1, pic[49]); 2867d6e771fSPeter Maydell sysbus_connect_irq(busdev, 2, pic[50]); 2877d6e771fSPeter Maydell sysbus_connect_irq(busdev, 3, pic[51]); 28802e2da45SPaul Brook pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci"); 2894bcbe0b6SEduardo Habkost if (machine_usb(machine)) { 290afb9a60eSGerd Hoffmann pci_create_simple(pci_bus, -1, "pci-ohci"); 291e69954b9Spbrook } 2929be5dafeSPaul Brook n = drive_get_max_bus(IF_SCSI); 2939be5dafeSPaul Brook while (n >= 0) { 294877eb21dSMark Cave-Ayland dev = DEVICE(pci_create_simple(pci_bus, -1, "lsi53c895a")); 295877eb21dSMark Cave-Ayland lsi53c8xx_handle_legacy_cmdline(dev); 2969be5dafeSPaul Brook n--; 297e69954b9Spbrook } 2980ef849d7SPaul Brook } 299e69954b9Spbrook for(n = 0; n < nb_nics; n++) { 300e69954b9Spbrook nd = &nd_table[n]; 3010ae18ceeSaliguori 302e6b3c8caSPeter Maydell if (!done_nic && (!nd->model || 303e6b3c8caSPeter Maydell strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) { 3040ef849d7SPaul Brook if (is_pb) { 3050ef849d7SPaul Brook lan9118_init(nd, 0x4e000000, pic[28]); 3060ef849d7SPaul Brook } else { 307d537cf6cSpbrook smc91c111_init(nd, 0x4e000000, pic[28]); 3080ef849d7SPaul Brook } 3090ef849d7SPaul Brook done_nic = 1; 310e69954b9Spbrook } else { 31129b358f9SDavid Gibson if (pci_bus) { 31229b358f9SDavid Gibson pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL); 31329b358f9SDavid Gibson } 314e69954b9Spbrook } 315e69954b9Spbrook } 316e69954b9Spbrook 317550da1ccSPhilippe Mathieu-Daudé dev = sysbus_create_simple(TYPE_ARM_SBCON_I2C, 0x10002000, NULL); 318a5c82852SAndreas Färber i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); 3191373b15bSPhilippe Mathieu-Daudé i2c_slave_create_simple(i2c, "ds1338", 0x68); 320eee48504SPaul Brook 321e69954b9Spbrook /* Memory map for RealView Emulation Baseboard: */ 322e69954b9Spbrook /* 0x10000000 System registers. */ 323e69954b9Spbrook /* 0x10001000 System controller. */ 324e69954b9Spbrook /* 0x10002000 Two-Wire Serial Bus. */ 325e69954b9Spbrook /* 0x10003000 Reserved. */ 326e69954b9Spbrook /* 0x10004000 AACI. */ 327e69954b9Spbrook /* 0x10005000 MCI. */ 328e69954b9Spbrook /* 0x10006000 KMI0. */ 329e69954b9Spbrook /* 0x10007000 KMI1. */ 3300ef849d7SPaul Brook /* 0x10008000 Character LCD. (EB) */ 331e69954b9Spbrook /* 0x10009000 UART0. */ 332e69954b9Spbrook /* 0x1000a000 UART1. */ 333e69954b9Spbrook /* 0x1000b000 UART2. */ 334e69954b9Spbrook /* 0x1000c000 UART3. */ 335e69954b9Spbrook /* 0x1000d000 SSPI. */ 336e69954b9Spbrook /* 0x1000e000 SCI. */ 337e69954b9Spbrook /* 0x1000f000 Reserved. */ 338e69954b9Spbrook /* 0x10010000 Watchdog. */ 339e69954b9Spbrook /* 0x10011000 Timer 0+1. */ 340e69954b9Spbrook /* 0x10012000 Timer 2+3. */ 341e69954b9Spbrook /* 0x10013000 GPIO 0. */ 342e69954b9Spbrook /* 0x10014000 GPIO 1. */ 343e69954b9Spbrook /* 0x10015000 GPIO 2. */ 3440ef849d7SPaul Brook /* 0x10002000 Two-Wire Serial Bus - DVI. (PB) */ 345e69954b9Spbrook /* 0x10017000 RTC. */ 346e69954b9Spbrook /* 0x10018000 DMC. */ 347e69954b9Spbrook /* 0x10019000 PCI controller config. */ 348e69954b9Spbrook /* 0x10020000 CLCD. */ 349e69954b9Spbrook /* 0x10030000 DMA Controller. */ 3500ef849d7SPaul Brook /* 0x10040000 GIC1. (EB) */ 3510ef849d7SPaul Brook /* 0x10050000 GIC2. (EB) */ 3520ef849d7SPaul Brook /* 0x10060000 GIC3. (EB) */ 3530ef849d7SPaul Brook /* 0x10070000 GIC4. (EB) */ 354e69954b9Spbrook /* 0x10080000 SMC. */ 3550ef849d7SPaul Brook /* 0x1e000000 GIC1. (PB) */ 3560ef849d7SPaul Brook /* 0x1e001000 GIC2. (PB) */ 3570ef849d7SPaul Brook /* 0x1e002000 GIC3. (PB) */ 3580ef849d7SPaul Brook /* 0x1e003000 GIC4. (PB) */ 359e69954b9Spbrook /* 0x40000000 NOR flash. */ 360e69954b9Spbrook /* 0x44000000 DoC flash. */ 361e69954b9Spbrook /* 0x48000000 SRAM. */ 362e69954b9Spbrook /* 0x4c000000 Configuration flash. */ 363e69954b9Spbrook /* 0x4e000000 Ethernet. */ 364e69954b9Spbrook /* 0x4f000000 USB. */ 365e69954b9Spbrook /* 0x50000000 PISMO. */ 366e69954b9Spbrook /* 0x54000000 PISMO. */ 367e69954b9Spbrook /* 0x58000000 PISMO. */ 368e69954b9Spbrook /* 0x5c000000 PISMO. */ 369e69954b9Spbrook /* 0x60000000 PCI. */ 370a2bff788SPeter Maydell /* 0x60000000 PCI Self Config. */ 371a2bff788SPeter Maydell /* 0x61000000 PCI Config. */ 372a2bff788SPeter Maydell /* 0x62000000 PCI IO. */ 373a2bff788SPeter Maydell /* 0x63000000 PCI mem 0. */ 374a2bff788SPeter Maydell /* 0x64000000 PCI mem 1. */ 375a2bff788SPeter Maydell /* 0x68000000 PCI mem 2. */ 376e69954b9Spbrook 3777ffab4d7Spbrook /* ??? Hack to map an additional page of ram for the secondary CPU 3787ffab4d7Spbrook startup code. I guess this works on real hardware because the 3797ffab4d7Spbrook BootROM happens to be in ROM/flash or in memory that isn't clobbered 3807ffab4d7Spbrook until after Linux boots the secondary CPUs. */ 38198a99ce0SPeter Maydell memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000, 382f8ed85acSMarkus Armbruster &error_fatal); 38335e87820SAvi Kivity memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack); 3847ffab4d7Spbrook 385f93eb9ffSbalrog realview_binfo.ram_size = ram_size; 386f7c70325SPaul Brook realview_binfo.board_id = realview_board_id[board_type]; 38721a88941SPaul Brook realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0); 388f0109f72SPhilippe Mathieu-Daudé arm_load_kernel(cpu, machine, &realview_binfo); 389e69954b9Spbrook } 390e69954b9Spbrook 3913ef96221SMarcel Apfelbaum static void realview_eb_init(MachineState *machine) 392c988bfadSPaul Brook { 3933ef96221SMarcel Apfelbaum realview_init(machine, BOARD_EB); 394c988bfadSPaul Brook } 395c988bfadSPaul Brook 3963ef96221SMarcel Apfelbaum static void realview_eb_mpcore_init(MachineState *machine) 397c988bfadSPaul Brook { 3983ef96221SMarcel Apfelbaum realview_init(machine, BOARD_EB_MPCORE); 399c988bfadSPaul Brook } 400c988bfadSPaul Brook 4013ef96221SMarcel Apfelbaum static void realview_pb_a8_init(MachineState *machine) 4020ef849d7SPaul Brook { 4033ef96221SMarcel Apfelbaum realview_init(machine, BOARD_PB_A8); 4040ef849d7SPaul Brook } 4050ef849d7SPaul Brook 4063ef96221SMarcel Apfelbaum static void realview_pbx_a9_init(MachineState *machine) 407f7c70325SPaul Brook { 4083ef96221SMarcel Apfelbaum realview_init(machine, BOARD_PBX_A9); 409f7c70325SPaul Brook } 410f7c70325SPaul Brook 4118a661aeaSAndreas Färber static void realview_eb_class_init(ObjectClass *oc, void *data) 412f80f9ec9SAnthony Liguori { 4138a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4148a661aeaSAndreas Färber 415e264d29dSEduardo Habkost mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)"; 416e264d29dSEduardo Habkost mc->init = realview_eb_init; 417e264d29dSEduardo Habkost mc->block_default_type = IF_SCSI; 4184672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 419ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926"); 420b8ab0303SMartin Kletzander 421b8ab0303SMartin Kletzander machine_add_audiodev_property(mc); 422f80f9ec9SAnthony Liguori } 423f80f9ec9SAnthony Liguori 4248a661aeaSAndreas Färber static const TypeInfo realview_eb_type = { 4258a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("realview-eb"), 4268a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4278a661aeaSAndreas Färber .class_init = realview_eb_class_init, 4288a661aeaSAndreas Färber }; 429e264d29dSEduardo Habkost 4308a661aeaSAndreas Färber static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data) 431e264d29dSEduardo Habkost { 4328a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4338a661aeaSAndreas Färber 434e264d29dSEduardo Habkost mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)"; 435e264d29dSEduardo Habkost mc->init = realview_eb_mpcore_init; 436e264d29dSEduardo Habkost mc->block_default_type = IF_SCSI; 437e264d29dSEduardo Habkost mc->max_cpus = 4; 4384672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 439ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm11mpcore"); 440b8ab0303SMartin Kletzander 441b8ab0303SMartin Kletzander machine_add_audiodev_property(mc); 442e264d29dSEduardo Habkost } 443e264d29dSEduardo Habkost 4448a661aeaSAndreas Färber static const TypeInfo realview_eb_mpcore_type = { 4458a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("realview-eb-mpcore"), 4468a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4478a661aeaSAndreas Färber .class_init = realview_eb_mpcore_class_init, 4488a661aeaSAndreas Färber }; 449e264d29dSEduardo Habkost 4508a661aeaSAndreas Färber static void realview_pb_a8_class_init(ObjectClass *oc, void *data) 451e264d29dSEduardo Habkost { 4528a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4538a661aeaSAndreas Färber 454e264d29dSEduardo Habkost mc->desc = "ARM RealView Platform Baseboard for Cortex-A8"; 455e264d29dSEduardo Habkost mc->init = realview_pb_a8_init; 4564672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 457ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a8"); 458b8ab0303SMartin Kletzander 459b8ab0303SMartin Kletzander machine_add_audiodev_property(mc); 460e264d29dSEduardo Habkost } 461e264d29dSEduardo Habkost 4628a661aeaSAndreas Färber static const TypeInfo realview_pb_a8_type = { 4638a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("realview-pb-a8"), 4648a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4658a661aeaSAndreas Färber .class_init = realview_pb_a8_class_init, 4668a661aeaSAndreas Färber }; 467e264d29dSEduardo Habkost 4688a661aeaSAndreas Färber static void realview_pbx_a9_class_init(ObjectClass *oc, void *data) 469e264d29dSEduardo Habkost { 4708a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4718a661aeaSAndreas Färber 472e264d29dSEduardo Habkost mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9"; 473e264d29dSEduardo Habkost mc->init = realview_pbx_a9_init; 474e264d29dSEduardo Habkost mc->max_cpus = 4; 4754672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 476ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9"); 477b8ab0303SMartin Kletzander 478b8ab0303SMartin Kletzander machine_add_audiodev_property(mc); 479e264d29dSEduardo Habkost } 480e264d29dSEduardo Habkost 4818a661aeaSAndreas Färber static const TypeInfo realview_pbx_a9_type = { 4828a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("realview-pbx-a9"), 4838a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4848a661aeaSAndreas Färber .class_init = realview_pbx_a9_class_init, 4858a661aeaSAndreas Färber }; 4868a661aeaSAndreas Färber 4878a661aeaSAndreas Färber static void realview_machine_init(void) 4888a661aeaSAndreas Färber { 4898a661aeaSAndreas Färber type_register_static(&realview_eb_type); 4908a661aeaSAndreas Färber type_register_static(&realview_eb_mpcore_type); 4918a661aeaSAndreas Färber type_register_static(&realview_pb_a8_type); 4928a661aeaSAndreas Färber type_register_static(&realview_pbx_a9_type); 4938a661aeaSAndreas Färber } 4948a661aeaSAndreas Färber 4950e6aac87SEduardo Habkost type_init(realview_machine_init) 496