xref: /qemu/hw/arm/realview.c (revision d5c3eb50afac631d41daec7c09a959fa06304fce)
1e69954b9Spbrook /*
2e69954b9Spbrook  * ARM RealView Baseboard System emulation.
3e69954b9Spbrook  *
4a1bb27b1Spbrook  * Copyright (c) 2006-2007 CodeSourcery.
5e69954b9Spbrook  * Written by Paul Brook
6e69954b9Spbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
8e69954b9Spbrook  */
9e69954b9Spbrook 
1012b16722SPeter Maydell #include "qemu/osdep.h"
11da34e65cSMarkus Armbruster #include "qapi/error.h"
124771d756SPaolo Bonzini #include "cpu.h"
1383c9f4caSPaolo Bonzini #include "hw/sysbus.h"
1412ec8bd5SPeter Maydell #include "hw/arm/boot.h"
150d09e41aSPaolo Bonzini #include "hw/arm/primecell.h"
16*d5c3eb50SZongyuan Li #include "hw/core/split-irq.h"
1766b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h"
18437cc27dSPhilippe Mathieu-Daudé #include "hw/net/smc91c111.h"
1983c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
20*d5c3eb50SZongyuan Li #include "hw/qdev-core.h"
211422e32dSPaolo Bonzini #include "net/net.h"
229c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2383c9f4caSPaolo Bonzini #include "hw/boards.h"
240d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
25b5a3ca3eSPeter Maydell #include "qemu/error-report.h"
26f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h"
27c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h"
28c2de81e2SPhilippe Mathieu-Daudé #include "hw/intc/realview_gic.h"
2964552b6bSMarkus Armbruster #include "hw/irq.h"
30440c9f95SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h"
3126c607b8SPhilippe Mathieu-Daudé #include "hw/sd/sd.h"
32e69954b9Spbrook 
330ef849d7SPaul Brook #define SMP_BOOT_ADDR 0xe0000000
34078758d0SEvgeny Voevodin #define SMP_BOOTREG_ADDR 0x10000030
35eee48504SPaul Brook 
36e69954b9Spbrook /* Board init.  */
37e69954b9Spbrook 
38f93eb9ffSbalrog static struct arm_boot_info realview_binfo = {
390ef849d7SPaul Brook     .smp_loader_start = SMP_BOOT_ADDR,
40078758d0SEvgeny Voevodin     .smp_bootreg_addr = SMP_BOOTREG_ADDR,
41f93eb9ffSbalrog };
42f93eb9ffSbalrog 
43f7c70325SPaul Brook /* The following two lists must be consistent.  */
44c988bfadSPaul Brook enum realview_board_type {
45c988bfadSPaul Brook     BOARD_EB,
460ef849d7SPaul Brook     BOARD_EB_MPCORE,
47f7c70325SPaul Brook     BOARD_PB_A8,
48f7c70325SPaul Brook     BOARD_PBX_A9,
49f7c70325SPaul Brook };
50f7c70325SPaul Brook 
51d05ac8faSBlue Swirl static const int realview_board_id[] = {
52f7c70325SPaul Brook     0x33b,
53f7c70325SPaul Brook     0x33b,
54f7c70325SPaul Brook     0x769,
55f7c70325SPaul Brook     0x76d
56c988bfadSPaul Brook };
57c988bfadSPaul Brook 
58*d5c3eb50SZongyuan Li static void split_irq_from_named(DeviceState *src, const char* outname,
59*d5c3eb50SZongyuan Li                                  qemu_irq out1, qemu_irq out2) {
60*d5c3eb50SZongyuan Li     DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ);
61*d5c3eb50SZongyuan Li 
62*d5c3eb50SZongyuan Li     qdev_prop_set_uint32(splitter, "num-lines", 2);
63*d5c3eb50SZongyuan Li 
64*d5c3eb50SZongyuan Li     qdev_realize_and_unref(splitter, NULL, &error_fatal);
65*d5c3eb50SZongyuan Li 
66*d5c3eb50SZongyuan Li     qdev_connect_gpio_out(splitter, 0, out1);
67*d5c3eb50SZongyuan Li     qdev_connect_gpio_out(splitter, 1, out2);
68*d5c3eb50SZongyuan Li     qdev_connect_gpio_out_named(src, outname, 0,
69*d5c3eb50SZongyuan Li                                 qdev_get_gpio_in(splitter, 0));
70*d5c3eb50SZongyuan Li }
71*d5c3eb50SZongyuan Li 
723ef96221SMarcel Apfelbaum static void realview_init(MachineState *machine,
73c988bfadSPaul Brook                           enum realview_board_type board_type)
74e69954b9Spbrook {
759077f01bSAndreas Färber     ARMCPU *cpu = NULL;
769077f01bSAndreas Färber     CPUARMState *env;
7735e87820SAvi Kivity     MemoryRegion *sysmem = get_system_memory();
78b1ab03afSNikita Belov     MemoryRegion *ram_lo;
7935e87820SAvi Kivity     MemoryRegion *ram_hi = g_new(MemoryRegion, 1);
8035e87820SAvi Kivity     MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
8135e87820SAvi Kivity     MemoryRegion *ram_hack = g_new(MemoryRegion, 1);
8203a0e944SPeter Maydell     DeviceState *dev, *sysctl, *gpio2, *pl041;
83c988bfadSPaul Brook     SysBusDevice *busdev;
84fe7e8758SPaul Brook     qemu_irq pic[64];
8529b358f9SDavid Gibson     PCIBus *pci_bus = NULL;
86e69954b9Spbrook     NICInfo *nd;
8726c607b8SPhilippe Mathieu-Daudé     DriveInfo *dinfo;
88a5c82852SAndreas Färber     I2CBus *i2c;
89e69954b9Spbrook     int n;
90cc7d44c2SLike Xu     unsigned int smp_cpus = machine->smp.cpus;
910ef849d7SPaul Brook     int done_nic = 0;
929ee6e8bbSpbrook     qemu_irq cpu_irq[4];
93f7c70325SPaul Brook     int is_mpcore = 0;
94f7c70325SPaul Brook     int is_pb = 0;
9526e92f65SPaul Brook     uint32_t proc_id = 0;
960ef849d7SPaul Brook     uint32_t sys_id;
970ef849d7SPaul Brook     ram_addr_t low_ram_size;
983ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
99b5a3ca3eSPeter Maydell     hwaddr periphbase = 0;
100e69954b9Spbrook 
101f7c70325SPaul Brook     switch (board_type) {
102f7c70325SPaul Brook     case BOARD_EB:
103f7c70325SPaul Brook         break;
104f7c70325SPaul Brook     case BOARD_EB_MPCORE:
105f7c70325SPaul Brook         is_mpcore = 1;
106b5a3ca3eSPeter Maydell         periphbase = 0x10100000;
107f7c70325SPaul Brook         break;
108f7c70325SPaul Brook     case BOARD_PB_A8:
109f7c70325SPaul Brook         is_pb = 1;
110f7c70325SPaul Brook         break;
111f7c70325SPaul Brook     case BOARD_PBX_A9:
112f7c70325SPaul Brook         is_mpcore = 1;
113f7c70325SPaul Brook         is_pb = 1;
114b5a3ca3eSPeter Maydell         periphbase = 0x1f000000;
115f7c70325SPaul Brook         break;
116f7c70325SPaul Brook     }
117b5a3ca3eSPeter Maydell 
118b5a3ca3eSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
119ba1ba5ccSIgor Mammedov         Object *cpuobj = object_new(machine->cpu_type);
120b5a3ca3eSPeter Maydell 
12161e2f352SGreg Bellows         /* By default A9,A15 and ARM1176 CPUs have EL3 enabled.  This board
12261e2f352SGreg Bellows          * does not currently support EL3 so the CPU EL3 property is disabled
12361e2f352SGreg Bellows          * before realization.
12461e2f352SGreg Bellows          */
125efba1595SDaniel P. Berrangé         if (object_property_find(cpuobj, "has_el3")) {
1265325cc34SMarkus Armbruster             object_property_set_bool(cpuobj, "has_el3", false, &error_fatal);
12761e2f352SGreg Bellows         }
12861e2f352SGreg Bellows 
129b5a3ca3eSPeter Maydell         if (is_pb && is_mpcore) {
1305325cc34SMarkus Armbruster             object_property_set_int(cpuobj, "reset-cbar", periphbase,
131007b0657SMarkus Armbruster                                     &error_fatal);
132b5a3ca3eSPeter Maydell         }
133b5a3ca3eSPeter Maydell 
134ce189ab2SMarkus Armbruster         qdev_realize(DEVICE(cpuobj), NULL, &error_fatal);
135b5a3ca3eSPeter Maydell 
136b5a3ca3eSPeter Maydell         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ);
137b5a3ca3eSPeter Maydell     }
138b5a3ca3eSPeter Maydell     cpu = ARM_CPU(first_cpu);
1399077f01bSAndreas Färber     env = &cpu->env;
14026e92f65SPaul Brook     if (arm_feature(env, ARM_FEATURE_V7)) {
141f7c70325SPaul Brook         if (is_mpcore) {
142f7c70325SPaul Brook             proc_id = 0x0c000000;
143f7c70325SPaul Brook         } else {
14426e92f65SPaul Brook             proc_id = 0x0e000000;
145f7c70325SPaul Brook         }
14626e92f65SPaul Brook     } else if (arm_feature(env, ARM_FEATURE_V6K)) {
14726e92f65SPaul Brook         proc_id = 0x06000000;
14826e92f65SPaul Brook     } else if (arm_feature(env, ARM_FEATURE_V6)) {
14926e92f65SPaul Brook         proc_id = 0x04000000;
15026e92f65SPaul Brook     } else {
15126e92f65SPaul Brook         proc_id = 0x02000000;
15226e92f65SPaul Brook     }
153aaed909aSbellard 
15421a88941SPaul Brook     if (is_pb && ram_size > 0x20000000) {
15521a88941SPaul Brook         /* Core tile RAM.  */
156b1ab03afSNikita Belov         ram_lo = g_new(MemoryRegion, 1);
15721a88941SPaul Brook         low_ram_size = ram_size - 0x20000000;
15821a88941SPaul Brook         ram_size = 0x20000000;
15998a99ce0SPeter Maydell         memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size,
160f8ed85acSMarkus Armbruster                                &error_fatal);
16135e87820SAvi Kivity         memory_region_add_subregion(sysmem, 0x20000000, ram_lo);
16221a88941SPaul Brook     }
16321a88941SPaul Brook 
16498a99ce0SPeter Maydell     memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size,
165f8ed85acSMarkus Armbruster                            &error_fatal);
1660ef849d7SPaul Brook     low_ram_size = ram_size;
1670ef849d7SPaul Brook     if (low_ram_size > 0x10000000)
1680ef849d7SPaul Brook       low_ram_size = 0x10000000;
169e69954b9Spbrook     /* SDRAM at address zero.  */
1702c9b15caSPaolo Bonzini     memory_region_init_alias(ram_alias, NULL, "realview.alias",
17135e87820SAvi Kivity                              ram_hi, 0, low_ram_size);
17235e87820SAvi Kivity     memory_region_add_subregion(sysmem, 0, ram_alias);
1730ef849d7SPaul Brook     if (is_pb) {
1740ef849d7SPaul Brook         /* And again at a high address.  */
17535e87820SAvi Kivity         memory_region_add_subregion(sysmem, 0x70000000, ram_hi);
1760ef849d7SPaul Brook     } else {
1770ef849d7SPaul Brook         ram_size = low_ram_size;
1780ef849d7SPaul Brook     }
179e69954b9Spbrook 
1800ef849d7SPaul Brook     sys_id = is_pb ? 0x01780500 : 0xc1400400;
1813e80f690SMarkus Armbruster     sysctl = qdev_new("realview_sysctl");
18226883c69SPeter Maydell     qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
18326883c69SPeter Maydell     qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
1843c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl), &error_fatal);
1851356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
1869ee6e8bbSpbrook 
187c988bfadSPaul Brook     if (is_mpcore) {
1883e80f690SMarkus Armbruster         dev = qdev_new(is_pb ? TYPE_A9MPCORE_PRIV : "realview_mpcore");
189c988bfadSPaul Brook         qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
1901356b98dSAndreas Färber         busdev = SYS_BUS_DEVICE(dev);
1913c6ef471SMarkus Armbruster         sysbus_realize_and_unref(busdev, &error_fatal);
19296eacf64SPeter Maydell         sysbus_mmio_map(busdev, 0, periphbase);
193c988bfadSPaul Brook         for (n = 0; n < smp_cpus; n++) {
194c988bfadSPaul Brook             sysbus_connect_irq(busdev, n, cpu_irq[n]);
195c988bfadSPaul Brook         }
19696eacf64SPeter Maydell         sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL);
19796eacf64SPeter Maydell         /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
19896eacf64SPeter Maydell         realview_binfo.gic_cpu_if_addr = periphbase + 0x100;
1999ee6e8bbSpbrook     } else {
2000ef849d7SPaul Brook         uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
2010ef849d7SPaul Brook         /* For now just create the nIRQ GIC, and ignore the others.  */
202c2de81e2SPhilippe Mathieu-Daudé         dev = sysbus_create_simple(TYPE_REALVIEW_GIC, gic_addr, cpu_irq[0]);
203fe7e8758SPaul Brook     }
204fe7e8758SPaul Brook     for (n = 0; n < 64; n++) {
205067a3ddcSPaul Brook         pic[n] = qdev_get_gpio_in(dev, n);
2069ee6e8bbSpbrook     }
2079ee6e8bbSpbrook 
2083e80f690SMarkus Armbruster     pl041 = qdev_new("pl041");
20903a0e944SPeter Maydell     qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
2103c6ef471SMarkus Armbruster     sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041), &error_fatal);
2111356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
2121356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]);
21303a0e944SPeter Maydell 
21486394e96SPaul Brook     sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
21586394e96SPaul Brook     sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
216e69954b9Spbrook 
2179bca0edbSPeter Maydell     pl011_create(0x10009000, pic[12], serial_hd(0));
2189bca0edbSPeter Maydell     pl011_create(0x1000a000, pic[13], serial_hd(1));
2199bca0edbSPeter Maydell     pl011_create(0x1000b000, pic[14], serial_hd(2));
2209bca0edbSPeter Maydell     pl011_create(0x1000c000, pic[15], serial_hd(3));
221e69954b9Spbrook 
222e69954b9Spbrook     /* DMA controller is optional, apparently.  */
2233e80f690SMarkus Armbruster     dev = qdev_new("pl081");
2245325cc34SMarkus Armbruster     object_property_set_link(OBJECT(dev), "downstream", OBJECT(sysmem),
225112a829fSPeter Maydell                              &error_fatal);
226112a829fSPeter Maydell     busdev = SYS_BUS_DEVICE(dev);
2273c6ef471SMarkus Armbruster     sysbus_realize_and_unref(busdev, &error_fatal);
228112a829fSPeter Maydell     sysbus_mmio_map(busdev, 0, 0x10030000);
229112a829fSPeter Maydell     sysbus_connect_irq(busdev, 0, pic[24]);
230e69954b9Spbrook 
2316a824ec3SPaul Brook     sysbus_create_simple("sp804", 0x10011000, pic[4]);
2326a824ec3SPaul Brook     sysbus_create_simple("sp804", 0x10012000, pic[5]);
233e69954b9Spbrook 
23426883c69SPeter Maydell     sysbus_create_simple("pl061", 0x10013000, pic[6]);
23526883c69SPeter Maydell     sysbus_create_simple("pl061", 0x10014000, pic[7]);
23626883c69SPeter Maydell     gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]);
23726883c69SPeter Maydell 
238acb9b722SPeter Maydell     sysbus_create_simple("pl111", 0x10020000, pic[23]);
239e69954b9Spbrook 
24026883c69SPeter Maydell     dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
24126883c69SPeter Maydell     /* Wire up MMC card detect and read-only signals. These have
24226883c69SPeter Maydell      * to go to both the PL061 GPIO and the sysctl register.
24326883c69SPeter Maydell      * Note that the PL181 orders these lines (readonly,inserted)
24426883c69SPeter Maydell      * and the PL061 has them the other way about. Also the card
24526883c69SPeter Maydell      * detect line is inverted.
24626883c69SPeter Maydell      */
247*d5c3eb50SZongyuan Li     split_irq_from_named(dev, "card-read-only",
24826883c69SPeter Maydell                    qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
24926883c69SPeter Maydell                    qdev_get_gpio_in(gpio2, 1));
250*d5c3eb50SZongyuan Li 
251*d5c3eb50SZongyuan Li     split_irq_from_named(dev, "card-inserted",
25226883c69SPeter Maydell                    qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
25326883c69SPeter Maydell                    qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
254*d5c3eb50SZongyuan Li 
25564eaa820SMarkus Armbruster     dinfo = drive_get(IF_SD, 0, 0);
25626c607b8SPhilippe Mathieu-Daudé     if (dinfo) {
25726c607b8SPhilippe Mathieu-Daudé         DeviceState *card;
25826c607b8SPhilippe Mathieu-Daudé 
25926c607b8SPhilippe Mathieu-Daudé         card = qdev_new(TYPE_SD_CARD);
26026c607b8SPhilippe Mathieu-Daudé         qdev_prop_set_drive_err(card, "drive", blk_by_legacy_dinfo(dinfo),
26126c607b8SPhilippe Mathieu-Daudé                                 &error_fatal);
26226c607b8SPhilippe Mathieu-Daudé         qdev_realize_and_unref(card, qdev_get_child_bus(dev, "sd-bus"),
26326c607b8SPhilippe Mathieu-Daudé                                &error_fatal);
26426c607b8SPhilippe Mathieu-Daudé     }
265a1bb27b1Spbrook 
266a63bdb31SPaul Brook     sysbus_create_simple("pl031", 0x10017000, pic[10]);
2677e1543c2Spbrook 
2680ef849d7SPaul Brook     if (!is_pb) {
2693e80f690SMarkus Armbruster         dev = qdev_new("realview_pci");
2701356b98dSAndreas Färber         busdev = SYS_BUS_DEVICE(dev);
2713c6ef471SMarkus Armbruster         sysbus_realize_and_unref(busdev, &error_fatal);
2727468d73aSPeter Maydell         sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */
273a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */
274a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */
275a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */
27689a32d32SPeter Maydell         sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */
27789a32d32SPeter Maydell         sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */
27889a32d32SPeter Maydell         sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */
2797d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 0, pic[48]);
2807d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 1, pic[49]);
2817d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 2, pic[50]);
2827d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 3, pic[51]);
28302e2da45SPaul Brook         pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
2844bcbe0b6SEduardo Habkost         if (machine_usb(machine)) {
285afb9a60eSGerd Hoffmann             pci_create_simple(pci_bus, -1, "pci-ohci");
286e69954b9Spbrook         }
2879be5dafeSPaul Brook         n = drive_get_max_bus(IF_SCSI);
2889be5dafeSPaul Brook         while (n >= 0) {
289877eb21dSMark Cave-Ayland             dev = DEVICE(pci_create_simple(pci_bus, -1, "lsi53c895a"));
290877eb21dSMark Cave-Ayland             lsi53c8xx_handle_legacy_cmdline(dev);
2919be5dafeSPaul Brook             n--;
292e69954b9Spbrook         }
2930ef849d7SPaul Brook     }
294e69954b9Spbrook     for(n = 0; n < nb_nics; n++) {
295e69954b9Spbrook         nd = &nd_table[n];
2960ae18ceeSaliguori 
297e6b3c8caSPeter Maydell         if (!done_nic && (!nd->model ||
298e6b3c8caSPeter Maydell                     strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) {
2990ef849d7SPaul Brook             if (is_pb) {
3000ef849d7SPaul Brook                 lan9118_init(nd, 0x4e000000, pic[28]);
3010ef849d7SPaul Brook             } else {
302d537cf6cSpbrook                 smc91c111_init(nd, 0x4e000000, pic[28]);
3030ef849d7SPaul Brook             }
3040ef849d7SPaul Brook             done_nic = 1;
305e69954b9Spbrook         } else {
30629b358f9SDavid Gibson             if (pci_bus) {
30729b358f9SDavid Gibson                 pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL);
30829b358f9SDavid Gibson             }
309e69954b9Spbrook         }
310e69954b9Spbrook     }
311e69954b9Spbrook 
312440c9f95SPhilippe Mathieu-Daudé     dev = sysbus_create_simple(TYPE_VERSATILE_I2C, 0x10002000, NULL);
313a5c82852SAndreas Färber     i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
3141373b15bSPhilippe Mathieu-Daudé     i2c_slave_create_simple(i2c, "ds1338", 0x68);
315eee48504SPaul Brook 
316e69954b9Spbrook     /* Memory map for RealView Emulation Baseboard:  */
317e69954b9Spbrook     /* 0x10000000 System registers.  */
318e69954b9Spbrook     /*  0x10001000 System controller.  */
319e69954b9Spbrook     /* 0x10002000 Two-Wire Serial Bus.  */
320e69954b9Spbrook     /* 0x10003000 Reserved.  */
321e69954b9Spbrook     /*  0x10004000 AACI.  */
322e69954b9Spbrook     /*  0x10005000 MCI.  */
323e69954b9Spbrook     /* 0x10006000 KMI0.  */
324e69954b9Spbrook     /* 0x10007000 KMI1.  */
3250ef849d7SPaul Brook     /*  0x10008000 Character LCD. (EB) */
326e69954b9Spbrook     /* 0x10009000 UART0.  */
327e69954b9Spbrook     /* 0x1000a000 UART1.  */
328e69954b9Spbrook     /* 0x1000b000 UART2.  */
329e69954b9Spbrook     /* 0x1000c000 UART3.  */
330e69954b9Spbrook     /*  0x1000d000 SSPI.  */
331e69954b9Spbrook     /*  0x1000e000 SCI.  */
332e69954b9Spbrook     /* 0x1000f000 Reserved.  */
333e69954b9Spbrook     /*  0x10010000 Watchdog.  */
334e69954b9Spbrook     /* 0x10011000 Timer 0+1.  */
335e69954b9Spbrook     /* 0x10012000 Timer 2+3.  */
336e69954b9Spbrook     /*  0x10013000 GPIO 0.  */
337e69954b9Spbrook     /*  0x10014000 GPIO 1.  */
338e69954b9Spbrook     /*  0x10015000 GPIO 2.  */
3390ef849d7SPaul Brook     /*  0x10002000 Two-Wire Serial Bus - DVI. (PB) */
340e69954b9Spbrook     /* 0x10017000 RTC.  */
341e69954b9Spbrook     /*  0x10018000 DMC.  */
342e69954b9Spbrook     /*  0x10019000 PCI controller config.  */
343e69954b9Spbrook     /*  0x10020000 CLCD.  */
344e69954b9Spbrook     /* 0x10030000 DMA Controller.  */
3450ef849d7SPaul Brook     /* 0x10040000 GIC1. (EB) */
3460ef849d7SPaul Brook     /*  0x10050000 GIC2. (EB) */
3470ef849d7SPaul Brook     /*  0x10060000 GIC3. (EB) */
3480ef849d7SPaul Brook     /*  0x10070000 GIC4. (EB) */
349e69954b9Spbrook     /*  0x10080000 SMC.  */
3500ef849d7SPaul Brook     /* 0x1e000000 GIC1. (PB) */
3510ef849d7SPaul Brook     /*  0x1e001000 GIC2. (PB) */
3520ef849d7SPaul Brook     /*  0x1e002000 GIC3. (PB) */
3530ef849d7SPaul Brook     /*  0x1e003000 GIC4. (PB) */
354e69954b9Spbrook     /*  0x40000000 NOR flash.  */
355e69954b9Spbrook     /*  0x44000000 DoC flash.  */
356e69954b9Spbrook     /*  0x48000000 SRAM.  */
357e69954b9Spbrook     /*  0x4c000000 Configuration flash.  */
358e69954b9Spbrook     /* 0x4e000000 Ethernet.  */
359e69954b9Spbrook     /*  0x4f000000 USB.  */
360e69954b9Spbrook     /*  0x50000000 PISMO.  */
361e69954b9Spbrook     /*  0x54000000 PISMO.  */
362e69954b9Spbrook     /*  0x58000000 PISMO.  */
363e69954b9Spbrook     /*  0x5c000000 PISMO.  */
364e69954b9Spbrook     /* 0x60000000 PCI.  */
365a2bff788SPeter Maydell     /* 0x60000000 PCI Self Config.  */
366a2bff788SPeter Maydell     /* 0x61000000 PCI Config.  */
367a2bff788SPeter Maydell     /* 0x62000000 PCI IO.  */
368a2bff788SPeter Maydell     /* 0x63000000 PCI mem 0.  */
369a2bff788SPeter Maydell     /* 0x64000000 PCI mem 1.  */
370a2bff788SPeter Maydell     /* 0x68000000 PCI mem 2.  */
371e69954b9Spbrook 
3727ffab4d7Spbrook     /* ??? Hack to map an additional page of ram for the secondary CPU
3737ffab4d7Spbrook        startup code.  I guess this works on real hardware because the
3747ffab4d7Spbrook        BootROM happens to be in ROM/flash or in memory that isn't clobbered
3757ffab4d7Spbrook        until after Linux boots the secondary CPUs.  */
37698a99ce0SPeter Maydell     memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000,
377f8ed85acSMarkus Armbruster                            &error_fatal);
37835e87820SAvi Kivity     memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack);
3797ffab4d7Spbrook 
380f93eb9ffSbalrog     realview_binfo.ram_size = ram_size;
381f7c70325SPaul Brook     realview_binfo.board_id = realview_board_id[board_type];
38221a88941SPaul Brook     realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
3832744ece8STao Xu     arm_load_kernel(ARM_CPU(first_cpu), machine, &realview_binfo);
384e69954b9Spbrook }
385e69954b9Spbrook 
3863ef96221SMarcel Apfelbaum static void realview_eb_init(MachineState *machine)
387c988bfadSPaul Brook {
3883ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_EB);
389c988bfadSPaul Brook }
390c988bfadSPaul Brook 
3913ef96221SMarcel Apfelbaum static void realview_eb_mpcore_init(MachineState *machine)
392c988bfadSPaul Brook {
3933ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_EB_MPCORE);
394c988bfadSPaul Brook }
395c988bfadSPaul Brook 
3963ef96221SMarcel Apfelbaum static void realview_pb_a8_init(MachineState *machine)
3970ef849d7SPaul Brook {
3983ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_PB_A8);
3990ef849d7SPaul Brook }
4000ef849d7SPaul Brook 
4013ef96221SMarcel Apfelbaum static void realview_pbx_a9_init(MachineState *machine)
402f7c70325SPaul Brook {
4033ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_PBX_A9);
404f7c70325SPaul Brook }
405f7c70325SPaul Brook 
4068a661aeaSAndreas Färber static void realview_eb_class_init(ObjectClass *oc, void *data)
407f80f9ec9SAnthony Liguori {
4088a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4098a661aeaSAndreas Färber 
410e264d29dSEduardo Habkost     mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)";
411e264d29dSEduardo Habkost     mc->init = realview_eb_init;
412e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
4134672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
414ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
415f80f9ec9SAnthony Liguori }
416f80f9ec9SAnthony Liguori 
4178a661aeaSAndreas Färber static const TypeInfo realview_eb_type = {
4188a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-eb"),
4198a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4208a661aeaSAndreas Färber     .class_init = realview_eb_class_init,
4218a661aeaSAndreas Färber };
422e264d29dSEduardo Habkost 
4238a661aeaSAndreas Färber static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data)
424e264d29dSEduardo Habkost {
4258a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4268a661aeaSAndreas Färber 
427e264d29dSEduardo Habkost     mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)";
428e264d29dSEduardo Habkost     mc->init = realview_eb_mpcore_init;
429e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
430e264d29dSEduardo Habkost     mc->max_cpus = 4;
4314672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
432ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm11mpcore");
433e264d29dSEduardo Habkost }
434e264d29dSEduardo Habkost 
4358a661aeaSAndreas Färber static const TypeInfo realview_eb_mpcore_type = {
4368a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-eb-mpcore"),
4378a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4388a661aeaSAndreas Färber     .class_init = realview_eb_mpcore_class_init,
4398a661aeaSAndreas Färber };
440e264d29dSEduardo Habkost 
4418a661aeaSAndreas Färber static void realview_pb_a8_class_init(ObjectClass *oc, void *data)
442e264d29dSEduardo Habkost {
4438a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4448a661aeaSAndreas Färber 
445e264d29dSEduardo Habkost     mc->desc = "ARM RealView Platform Baseboard for Cortex-A8";
446e264d29dSEduardo Habkost     mc->init = realview_pb_a8_init;
4474672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
448ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a8");
449e264d29dSEduardo Habkost }
450e264d29dSEduardo Habkost 
4518a661aeaSAndreas Färber static const TypeInfo realview_pb_a8_type = {
4528a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-pb-a8"),
4538a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4548a661aeaSAndreas Färber     .class_init = realview_pb_a8_class_init,
4558a661aeaSAndreas Färber };
456e264d29dSEduardo Habkost 
4578a661aeaSAndreas Färber static void realview_pbx_a9_class_init(ObjectClass *oc, void *data)
458e264d29dSEduardo Habkost {
4598a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4608a661aeaSAndreas Färber 
461e264d29dSEduardo Habkost     mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9";
462e264d29dSEduardo Habkost     mc->init = realview_pbx_a9_init;
463e264d29dSEduardo Habkost     mc->max_cpus = 4;
4644672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
465ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
466e264d29dSEduardo Habkost }
467e264d29dSEduardo Habkost 
4688a661aeaSAndreas Färber static const TypeInfo realview_pbx_a9_type = {
4698a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-pbx-a9"),
4708a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4718a661aeaSAndreas Färber     .class_init = realview_pbx_a9_class_init,
4728a661aeaSAndreas Färber };
4738a661aeaSAndreas Färber 
4748a661aeaSAndreas Färber static void realview_machine_init(void)
4758a661aeaSAndreas Färber {
4768a661aeaSAndreas Färber     type_register_static(&realview_eb_type);
4778a661aeaSAndreas Färber     type_register_static(&realview_eb_mpcore_type);
4788a661aeaSAndreas Färber     type_register_static(&realview_pb_a8_type);
4798a661aeaSAndreas Färber     type_register_static(&realview_pbx_a9_type);
4808a661aeaSAndreas Färber }
4818a661aeaSAndreas Färber 
4820e6aac87SEduardo Habkost type_init(realview_machine_init)
483