xref: /qemu/hw/arm/realview.c (revision ba1ba5cca3962a9cc400c713c736b4fb8db1f38e)
1e69954b9Spbrook /*
2e69954b9Spbrook  * ARM RealView Baseboard System emulation.
3e69954b9Spbrook  *
4a1bb27b1Spbrook  * Copyright (c) 2006-2007 CodeSourcery.
5e69954b9Spbrook  * Written by Paul Brook
6e69954b9Spbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
8e69954b9Spbrook  */
9e69954b9Spbrook 
1012b16722SPeter Maydell #include "qemu/osdep.h"
11da34e65cSMarkus Armbruster #include "qapi/error.h"
124771d756SPaolo Bonzini #include "qemu-common.h"
134771d756SPaolo Bonzini #include "cpu.h"
1483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
15bd2be150SPeter Maydell #include "hw/arm/arm.h"
160d09e41aSPaolo Bonzini #include "hw/arm/primecell.h"
17bd2be150SPeter Maydell #include "hw/devices.h"
1883c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
191422e32dSPaolo Bonzini #include "net/net.h"
209c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2183c9f4caSPaolo Bonzini #include "hw/boards.h"
220d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
234be74634SMarkus Armbruster #include "sysemu/block-backend.h"
24022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
25b5a3ca3eSPeter Maydell #include "qemu/error-report.h"
26f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h"
27c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h"
28c2de81e2SPhilippe Mathieu-Daudé #include "hw/intc/realview_gic.h"
29e69954b9Spbrook 
300ef849d7SPaul Brook #define SMP_BOOT_ADDR 0xe0000000
31078758d0SEvgeny Voevodin #define SMP_BOOTREG_ADDR 0x10000030
32eee48504SPaul Brook 
33e69954b9Spbrook /* Board init.  */
34e69954b9Spbrook 
35f93eb9ffSbalrog static struct arm_boot_info realview_binfo = {
360ef849d7SPaul Brook     .smp_loader_start = SMP_BOOT_ADDR,
37078758d0SEvgeny Voevodin     .smp_bootreg_addr = SMP_BOOTREG_ADDR,
38f93eb9ffSbalrog };
39f93eb9ffSbalrog 
40f7c70325SPaul Brook /* The following two lists must be consistent.  */
41c988bfadSPaul Brook enum realview_board_type {
42c988bfadSPaul Brook     BOARD_EB,
430ef849d7SPaul Brook     BOARD_EB_MPCORE,
44f7c70325SPaul Brook     BOARD_PB_A8,
45f7c70325SPaul Brook     BOARD_PBX_A9,
46f7c70325SPaul Brook };
47f7c70325SPaul Brook 
48d05ac8faSBlue Swirl static const int realview_board_id[] = {
49f7c70325SPaul Brook     0x33b,
50f7c70325SPaul Brook     0x33b,
51f7c70325SPaul Brook     0x769,
52f7c70325SPaul Brook     0x76d
53c988bfadSPaul Brook };
54c988bfadSPaul Brook 
553ef96221SMarcel Apfelbaum static void realview_init(MachineState *machine,
56c988bfadSPaul Brook                           enum realview_board_type board_type)
57e69954b9Spbrook {
589077f01bSAndreas Färber     ARMCPU *cpu = NULL;
599077f01bSAndreas Färber     CPUARMState *env;
6035e87820SAvi Kivity     MemoryRegion *sysmem = get_system_memory();
61b1ab03afSNikita Belov     MemoryRegion *ram_lo;
6235e87820SAvi Kivity     MemoryRegion *ram_hi = g_new(MemoryRegion, 1);
6335e87820SAvi Kivity     MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
6435e87820SAvi Kivity     MemoryRegion *ram_hack = g_new(MemoryRegion, 1);
6503a0e944SPeter Maydell     DeviceState *dev, *sysctl, *gpio2, *pl041;
66c988bfadSPaul Brook     SysBusDevice *busdev;
67fe7e8758SPaul Brook     qemu_irq pic[64];
6826883c69SPeter Maydell     qemu_irq mmc_irq[2];
6929b358f9SDavid Gibson     PCIBus *pci_bus = NULL;
70e69954b9Spbrook     NICInfo *nd;
71a5c82852SAndreas Färber     I2CBus *i2c;
72e69954b9Spbrook     int n;
730ef849d7SPaul Brook     int done_nic = 0;
749ee6e8bbSpbrook     qemu_irq cpu_irq[4];
75f7c70325SPaul Brook     int is_mpcore = 0;
76f7c70325SPaul Brook     int is_pb = 0;
7726e92f65SPaul Brook     uint32_t proc_id = 0;
780ef849d7SPaul Brook     uint32_t sys_id;
790ef849d7SPaul Brook     ram_addr_t low_ram_size;
803ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
81b5a3ca3eSPeter Maydell     hwaddr periphbase = 0;
82e69954b9Spbrook 
83f7c70325SPaul Brook     switch (board_type) {
84f7c70325SPaul Brook     case BOARD_EB:
85f7c70325SPaul Brook         break;
86f7c70325SPaul Brook     case BOARD_EB_MPCORE:
87f7c70325SPaul Brook         is_mpcore = 1;
88b5a3ca3eSPeter Maydell         periphbase = 0x10100000;
89f7c70325SPaul Brook         break;
90f7c70325SPaul Brook     case BOARD_PB_A8:
91f7c70325SPaul Brook         is_pb = 1;
92f7c70325SPaul Brook         break;
93f7c70325SPaul Brook     case BOARD_PBX_A9:
94f7c70325SPaul Brook         is_mpcore = 1;
95f7c70325SPaul Brook         is_pb = 1;
96b5a3ca3eSPeter Maydell         periphbase = 0x1f000000;
97f7c70325SPaul Brook         break;
98f7c70325SPaul Brook     }
99b5a3ca3eSPeter Maydell 
100b5a3ca3eSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
101*ba1ba5ccSIgor Mammedov         Object *cpuobj = object_new(machine->cpu_type);
102b5a3ca3eSPeter Maydell 
10361e2f352SGreg Bellows         /* By default A9,A15 and ARM1176 CPUs have EL3 enabled.  This board
10461e2f352SGreg Bellows          * does not currently support EL3 so the CPU EL3 property is disabled
10561e2f352SGreg Bellows          * before realization.
10661e2f352SGreg Bellows          */
10761e2f352SGreg Bellows         if (object_property_find(cpuobj, "has_el3", NULL)) {
108007b0657SMarkus Armbruster             object_property_set_bool(cpuobj, false, "has_el3", &error_fatal);
10961e2f352SGreg Bellows         }
11061e2f352SGreg Bellows 
111b5a3ca3eSPeter Maydell         if (is_pb && is_mpcore) {
112007b0657SMarkus Armbruster             object_property_set_int(cpuobj, periphbase, "reset-cbar",
113007b0657SMarkus Armbruster                                     &error_fatal);
114b5a3ca3eSPeter Maydell         }
115b5a3ca3eSPeter Maydell 
116007b0657SMarkus Armbruster         object_property_set_bool(cpuobj, true, "realized", &error_fatal);
117b5a3ca3eSPeter Maydell 
118b5a3ca3eSPeter Maydell         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ);
119b5a3ca3eSPeter Maydell     }
120b5a3ca3eSPeter Maydell     cpu = ARM_CPU(first_cpu);
1219077f01bSAndreas Färber     env = &cpu->env;
12226e92f65SPaul Brook     if (arm_feature(env, ARM_FEATURE_V7)) {
123f7c70325SPaul Brook         if (is_mpcore) {
124f7c70325SPaul Brook             proc_id = 0x0c000000;
125f7c70325SPaul Brook         } else {
12626e92f65SPaul Brook             proc_id = 0x0e000000;
127f7c70325SPaul Brook         }
12826e92f65SPaul Brook     } else if (arm_feature(env, ARM_FEATURE_V6K)) {
12926e92f65SPaul Brook         proc_id = 0x06000000;
13026e92f65SPaul Brook     } else if (arm_feature(env, ARM_FEATURE_V6)) {
13126e92f65SPaul Brook         proc_id = 0x04000000;
13226e92f65SPaul Brook     } else {
13326e92f65SPaul Brook         proc_id = 0x02000000;
13426e92f65SPaul Brook     }
135aaed909aSbellard 
13621a88941SPaul Brook     if (is_pb && ram_size > 0x20000000) {
13721a88941SPaul Brook         /* Core tile RAM.  */
138b1ab03afSNikita Belov         ram_lo = g_new(MemoryRegion, 1);
13921a88941SPaul Brook         low_ram_size = ram_size - 0x20000000;
14021a88941SPaul Brook         ram_size = 0x20000000;
14198a99ce0SPeter Maydell         memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size,
142f8ed85acSMarkus Armbruster                                &error_fatal);
14335e87820SAvi Kivity         memory_region_add_subregion(sysmem, 0x20000000, ram_lo);
14421a88941SPaul Brook     }
14521a88941SPaul Brook 
14698a99ce0SPeter Maydell     memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size,
147f8ed85acSMarkus Armbruster                            &error_fatal);
1480ef849d7SPaul Brook     low_ram_size = ram_size;
1490ef849d7SPaul Brook     if (low_ram_size > 0x10000000)
1500ef849d7SPaul Brook       low_ram_size = 0x10000000;
151e69954b9Spbrook     /* SDRAM at address zero.  */
1522c9b15caSPaolo Bonzini     memory_region_init_alias(ram_alias, NULL, "realview.alias",
15335e87820SAvi Kivity                              ram_hi, 0, low_ram_size);
15435e87820SAvi Kivity     memory_region_add_subregion(sysmem, 0, ram_alias);
1550ef849d7SPaul Brook     if (is_pb) {
1560ef849d7SPaul Brook         /* And again at a high address.  */
15735e87820SAvi Kivity         memory_region_add_subregion(sysmem, 0x70000000, ram_hi);
1580ef849d7SPaul Brook     } else {
1590ef849d7SPaul Brook         ram_size = low_ram_size;
1600ef849d7SPaul Brook     }
161e69954b9Spbrook 
1620ef849d7SPaul Brook     sys_id = is_pb ? 0x01780500 : 0xc1400400;
16326883c69SPeter Maydell     sysctl = qdev_create(NULL, "realview_sysctl");
16426883c69SPeter Maydell     qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
16526883c69SPeter Maydell     qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
1667a65c8ccSPeter Maydell     qdev_init_nofail(sysctl);
1671356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
1689ee6e8bbSpbrook 
169c988bfadSPaul Brook     if (is_mpcore) {
170c2de81e2SPhilippe Mathieu-Daudé         dev = qdev_create(NULL, is_pb ? TYPE_A9MPCORE_PRIV : "realview_mpcore");
171c988bfadSPaul Brook         qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
172c988bfadSPaul Brook         qdev_init_nofail(dev);
1731356b98dSAndreas Färber         busdev = SYS_BUS_DEVICE(dev);
17496eacf64SPeter Maydell         sysbus_mmio_map(busdev, 0, periphbase);
175c988bfadSPaul Brook         for (n = 0; n < smp_cpus; n++) {
176c988bfadSPaul Brook             sysbus_connect_irq(busdev, n, cpu_irq[n]);
177c988bfadSPaul Brook         }
17896eacf64SPeter Maydell         sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL);
17996eacf64SPeter Maydell         /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
18096eacf64SPeter Maydell         realview_binfo.gic_cpu_if_addr = periphbase + 0x100;
1819ee6e8bbSpbrook     } else {
1820ef849d7SPaul Brook         uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
1830ef849d7SPaul Brook         /* For now just create the nIRQ GIC, and ignore the others.  */
184c2de81e2SPhilippe Mathieu-Daudé         dev = sysbus_create_simple(TYPE_REALVIEW_GIC, gic_addr, cpu_irq[0]);
185fe7e8758SPaul Brook     }
186fe7e8758SPaul Brook     for (n = 0; n < 64; n++) {
187067a3ddcSPaul Brook         pic[n] = qdev_get_gpio_in(dev, n);
1889ee6e8bbSpbrook     }
1899ee6e8bbSpbrook 
19003a0e944SPeter Maydell     pl041 = qdev_create(NULL, "pl041");
19103a0e944SPeter Maydell     qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
19203a0e944SPeter Maydell     qdev_init_nofail(pl041);
1931356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
1941356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]);
19503a0e944SPeter Maydell 
19686394e96SPaul Brook     sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
19786394e96SPaul Brook     sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
198e69954b9Spbrook 
199f0d1d2c1Sxiaoqiang zhao     pl011_create(0x10009000, pic[12], serial_hds[0]);
200f0d1d2c1Sxiaoqiang zhao     pl011_create(0x1000a000, pic[13], serial_hds[1]);
201f0d1d2c1Sxiaoqiang zhao     pl011_create(0x1000b000, pic[14], serial_hds[2]);
202f0d1d2c1Sxiaoqiang zhao     pl011_create(0x1000c000, pic[15], serial_hds[3]);
203e69954b9Spbrook 
204e69954b9Spbrook     /* DMA controller is optional, apparently.  */
205b4496b13SPaul Brook     sysbus_create_simple("pl081", 0x10030000, pic[24]);
206e69954b9Spbrook 
2076a824ec3SPaul Brook     sysbus_create_simple("sp804", 0x10011000, pic[4]);
2086a824ec3SPaul Brook     sysbus_create_simple("sp804", 0x10012000, pic[5]);
209e69954b9Spbrook 
21026883c69SPeter Maydell     sysbus_create_simple("pl061", 0x10013000, pic[6]);
21126883c69SPeter Maydell     sysbus_create_simple("pl061", 0x10014000, pic[7]);
21226883c69SPeter Maydell     gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]);
21326883c69SPeter Maydell 
214acb9b722SPeter Maydell     sysbus_create_simple("pl111", 0x10020000, pic[23]);
215e69954b9Spbrook 
21626883c69SPeter Maydell     dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
21726883c69SPeter Maydell     /* Wire up MMC card detect and read-only signals. These have
21826883c69SPeter Maydell      * to go to both the PL061 GPIO and the sysctl register.
21926883c69SPeter Maydell      * Note that the PL181 orders these lines (readonly,inserted)
22026883c69SPeter Maydell      * and the PL061 has them the other way about. Also the card
22126883c69SPeter Maydell      * detect line is inverted.
22226883c69SPeter Maydell      */
22326883c69SPeter Maydell     mmc_irq[0] = qemu_irq_split(
22426883c69SPeter Maydell         qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
22526883c69SPeter Maydell         qdev_get_gpio_in(gpio2, 1));
22626883c69SPeter Maydell     mmc_irq[1] = qemu_irq_split(
22726883c69SPeter Maydell         qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
22826883c69SPeter Maydell         qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
22926883c69SPeter Maydell     qdev_connect_gpio_out(dev, 0, mmc_irq[0]);
23026883c69SPeter Maydell     qdev_connect_gpio_out(dev, 1, mmc_irq[1]);
231a1bb27b1Spbrook 
232a63bdb31SPaul Brook     sysbus_create_simple("pl031", 0x10017000, pic[10]);
2337e1543c2Spbrook 
2340ef849d7SPaul Brook     if (!is_pb) {
2357d6e771fSPeter Maydell         dev = qdev_create(NULL, "realview_pci");
2361356b98dSAndreas Färber         busdev = SYS_BUS_DEVICE(dev);
2377d6e771fSPeter Maydell         qdev_init_nofail(dev);
2387468d73aSPeter Maydell         sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */
239a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */
240a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */
241a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */
24289a32d32SPeter Maydell         sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */
24389a32d32SPeter Maydell         sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */
24489a32d32SPeter Maydell         sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */
2457d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 0, pic[48]);
2467d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 1, pic[49]);
2477d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 2, pic[50]);
2487d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 3, pic[51]);
24902e2da45SPaul Brook         pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
2504bcbe0b6SEduardo Habkost         if (machine_usb(machine)) {
251afb9a60eSGerd Hoffmann             pci_create_simple(pci_bus, -1, "pci-ohci");
252e69954b9Spbrook         }
2539be5dafeSPaul Brook         n = drive_get_max_bus(IF_SCSI);
2549be5dafeSPaul Brook         while (n >= 0) {
255a64aa578SMarkus Armbruster             lsi53c895a_create(pci_bus);
2569be5dafeSPaul Brook             n--;
257e69954b9Spbrook         }
2580ef849d7SPaul Brook     }
259e69954b9Spbrook     for(n = 0; n < nb_nics; n++) {
260e69954b9Spbrook         nd = &nd_table[n];
2610ae18ceeSaliguori 
262e6b3c8caSPeter Maydell         if (!done_nic && (!nd->model ||
263e6b3c8caSPeter Maydell                     strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) {
2640ef849d7SPaul Brook             if (is_pb) {
2650ef849d7SPaul Brook                 lan9118_init(nd, 0x4e000000, pic[28]);
2660ef849d7SPaul Brook             } else {
267d537cf6cSpbrook                 smc91c111_init(nd, 0x4e000000, pic[28]);
2680ef849d7SPaul Brook             }
2690ef849d7SPaul Brook             done_nic = 1;
270e69954b9Spbrook         } else {
27129b358f9SDavid Gibson             if (pci_bus) {
27229b358f9SDavid Gibson                 pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL);
27329b358f9SDavid Gibson             }
274e69954b9Spbrook         }
275e69954b9Spbrook     }
276e69954b9Spbrook 
277d1157ca4SOskar Andero     dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL);
278a5c82852SAndreas Färber     i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
279eee48504SPaul Brook     i2c_create_slave(i2c, "ds1338", 0x68);
280eee48504SPaul Brook 
281e69954b9Spbrook     /* Memory map for RealView Emulation Baseboard:  */
282e69954b9Spbrook     /* 0x10000000 System registers.  */
283e69954b9Spbrook     /*  0x10001000 System controller.  */
284e69954b9Spbrook     /* 0x10002000 Two-Wire Serial Bus.  */
285e69954b9Spbrook     /* 0x10003000 Reserved.  */
286e69954b9Spbrook     /*  0x10004000 AACI.  */
287e69954b9Spbrook     /*  0x10005000 MCI.  */
288e69954b9Spbrook     /* 0x10006000 KMI0.  */
289e69954b9Spbrook     /* 0x10007000 KMI1.  */
2900ef849d7SPaul Brook     /*  0x10008000 Character LCD. (EB) */
291e69954b9Spbrook     /* 0x10009000 UART0.  */
292e69954b9Spbrook     /* 0x1000a000 UART1.  */
293e69954b9Spbrook     /* 0x1000b000 UART2.  */
294e69954b9Spbrook     /* 0x1000c000 UART3.  */
295e69954b9Spbrook     /*  0x1000d000 SSPI.  */
296e69954b9Spbrook     /*  0x1000e000 SCI.  */
297e69954b9Spbrook     /* 0x1000f000 Reserved.  */
298e69954b9Spbrook     /*  0x10010000 Watchdog.  */
299e69954b9Spbrook     /* 0x10011000 Timer 0+1.  */
300e69954b9Spbrook     /* 0x10012000 Timer 2+3.  */
301e69954b9Spbrook     /*  0x10013000 GPIO 0.  */
302e69954b9Spbrook     /*  0x10014000 GPIO 1.  */
303e69954b9Spbrook     /*  0x10015000 GPIO 2.  */
3040ef849d7SPaul Brook     /*  0x10002000 Two-Wire Serial Bus - DVI. (PB) */
305e69954b9Spbrook     /* 0x10017000 RTC.  */
306e69954b9Spbrook     /*  0x10018000 DMC.  */
307e69954b9Spbrook     /*  0x10019000 PCI controller config.  */
308e69954b9Spbrook     /*  0x10020000 CLCD.  */
309e69954b9Spbrook     /* 0x10030000 DMA Controller.  */
3100ef849d7SPaul Brook     /* 0x10040000 GIC1. (EB) */
3110ef849d7SPaul Brook     /*  0x10050000 GIC2. (EB) */
3120ef849d7SPaul Brook     /*  0x10060000 GIC3. (EB) */
3130ef849d7SPaul Brook     /*  0x10070000 GIC4. (EB) */
314e69954b9Spbrook     /*  0x10080000 SMC.  */
3150ef849d7SPaul Brook     /* 0x1e000000 GIC1. (PB) */
3160ef849d7SPaul Brook     /*  0x1e001000 GIC2. (PB) */
3170ef849d7SPaul Brook     /*  0x1e002000 GIC3. (PB) */
3180ef849d7SPaul Brook     /*  0x1e003000 GIC4. (PB) */
319e69954b9Spbrook     /*  0x40000000 NOR flash.  */
320e69954b9Spbrook     /*  0x44000000 DoC flash.  */
321e69954b9Spbrook     /*  0x48000000 SRAM.  */
322e69954b9Spbrook     /*  0x4c000000 Configuration flash.  */
323e69954b9Spbrook     /* 0x4e000000 Ethernet.  */
324e69954b9Spbrook     /*  0x4f000000 USB.  */
325e69954b9Spbrook     /*  0x50000000 PISMO.  */
326e69954b9Spbrook     /*  0x54000000 PISMO.  */
327e69954b9Spbrook     /*  0x58000000 PISMO.  */
328e69954b9Spbrook     /*  0x5c000000 PISMO.  */
329e69954b9Spbrook     /* 0x60000000 PCI.  */
330a2bff788SPeter Maydell     /* 0x60000000 PCI Self Config.  */
331a2bff788SPeter Maydell     /* 0x61000000 PCI Config.  */
332a2bff788SPeter Maydell     /* 0x62000000 PCI IO.  */
333a2bff788SPeter Maydell     /* 0x63000000 PCI mem 0.  */
334a2bff788SPeter Maydell     /* 0x64000000 PCI mem 1.  */
335a2bff788SPeter Maydell     /* 0x68000000 PCI mem 2.  */
336e69954b9Spbrook 
3377ffab4d7Spbrook     /* ??? Hack to map an additional page of ram for the secondary CPU
3387ffab4d7Spbrook        startup code.  I guess this works on real hardware because the
3397ffab4d7Spbrook        BootROM happens to be in ROM/flash or in memory that isn't clobbered
3407ffab4d7Spbrook        until after Linux boots the secondary CPUs.  */
34198a99ce0SPeter Maydell     memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000,
342f8ed85acSMarkus Armbruster                            &error_fatal);
34335e87820SAvi Kivity     memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack);
3447ffab4d7Spbrook 
345f93eb9ffSbalrog     realview_binfo.ram_size = ram_size;
3463ef96221SMarcel Apfelbaum     realview_binfo.kernel_filename = machine->kernel_filename;
3473ef96221SMarcel Apfelbaum     realview_binfo.kernel_cmdline = machine->kernel_cmdline;
3483ef96221SMarcel Apfelbaum     realview_binfo.initrd_filename = machine->initrd_filename;
349c988bfadSPaul Brook     realview_binfo.nb_cpus = smp_cpus;
350f7c70325SPaul Brook     realview_binfo.board_id = realview_board_id[board_type];
35121a88941SPaul Brook     realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
352182735efSAndreas Färber     arm_load_kernel(ARM_CPU(first_cpu), &realview_binfo);
353e69954b9Spbrook }
354e69954b9Spbrook 
3553ef96221SMarcel Apfelbaum static void realview_eb_init(MachineState *machine)
356c988bfadSPaul Brook {
3573ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_EB);
358c988bfadSPaul Brook }
359c988bfadSPaul Brook 
3603ef96221SMarcel Apfelbaum static void realview_eb_mpcore_init(MachineState *machine)
361c988bfadSPaul Brook {
3623ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_EB_MPCORE);
363c988bfadSPaul Brook }
364c988bfadSPaul Brook 
3653ef96221SMarcel Apfelbaum static void realview_pb_a8_init(MachineState *machine)
3660ef849d7SPaul Brook {
3673ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_PB_A8);
3680ef849d7SPaul Brook }
3690ef849d7SPaul Brook 
3703ef96221SMarcel Apfelbaum static void realview_pbx_a9_init(MachineState *machine)
371f7c70325SPaul Brook {
3723ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_PBX_A9);
373f7c70325SPaul Brook }
374f7c70325SPaul Brook 
3758a661aeaSAndreas Färber static void realview_eb_class_init(ObjectClass *oc, void *data)
376f80f9ec9SAnthony Liguori {
3778a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
3788a661aeaSAndreas Färber 
379e264d29dSEduardo Habkost     mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)";
380e264d29dSEduardo Habkost     mc->init = realview_eb_init;
381e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
3824672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
383*ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
384f80f9ec9SAnthony Liguori }
385f80f9ec9SAnthony Liguori 
3868a661aeaSAndreas Färber static const TypeInfo realview_eb_type = {
3878a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-eb"),
3888a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
3898a661aeaSAndreas Färber     .class_init = realview_eb_class_init,
3908a661aeaSAndreas Färber };
391e264d29dSEduardo Habkost 
3928a661aeaSAndreas Färber static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data)
393e264d29dSEduardo Habkost {
3948a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
3958a661aeaSAndreas Färber 
396e264d29dSEduardo Habkost     mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)";
397e264d29dSEduardo Habkost     mc->init = realview_eb_mpcore_init;
398e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
399e264d29dSEduardo Habkost     mc->max_cpus = 4;
4004672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
401*ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm11mpcore");
402e264d29dSEduardo Habkost }
403e264d29dSEduardo Habkost 
4048a661aeaSAndreas Färber static const TypeInfo realview_eb_mpcore_type = {
4058a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-eb-mpcore"),
4068a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4078a661aeaSAndreas Färber     .class_init = realview_eb_mpcore_class_init,
4088a661aeaSAndreas Färber };
409e264d29dSEduardo Habkost 
4108a661aeaSAndreas Färber static void realview_pb_a8_class_init(ObjectClass *oc, void *data)
411e264d29dSEduardo Habkost {
4128a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4138a661aeaSAndreas Färber 
414e264d29dSEduardo Habkost     mc->desc = "ARM RealView Platform Baseboard for Cortex-A8";
415e264d29dSEduardo Habkost     mc->init = realview_pb_a8_init;
4164672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
417*ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a8");
418e264d29dSEduardo Habkost }
419e264d29dSEduardo Habkost 
4208a661aeaSAndreas Färber static const TypeInfo realview_pb_a8_type = {
4218a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-pb-a8"),
4228a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4238a661aeaSAndreas Färber     .class_init = realview_pb_a8_class_init,
4248a661aeaSAndreas Färber };
425e264d29dSEduardo Habkost 
4268a661aeaSAndreas Färber static void realview_pbx_a9_class_init(ObjectClass *oc, void *data)
427e264d29dSEduardo Habkost {
4288a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4298a661aeaSAndreas Färber 
430e264d29dSEduardo Habkost     mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9";
431e264d29dSEduardo Habkost     mc->init = realview_pbx_a9_init;
432e264d29dSEduardo Habkost     mc->max_cpus = 4;
4334672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
434*ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
435e264d29dSEduardo Habkost }
436e264d29dSEduardo Habkost 
4378a661aeaSAndreas Färber static const TypeInfo realview_pbx_a9_type = {
4388a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-pbx-a9"),
4398a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4408a661aeaSAndreas Färber     .class_init = realview_pbx_a9_class_init,
4418a661aeaSAndreas Färber };
4428a661aeaSAndreas Färber 
4438a661aeaSAndreas Färber static void realview_machine_init(void)
4448a661aeaSAndreas Färber {
4458a661aeaSAndreas Färber     type_register_static(&realview_eb_type);
4468a661aeaSAndreas Färber     type_register_static(&realview_eb_mpcore_type);
4478a661aeaSAndreas Färber     type_register_static(&realview_pb_a8_type);
4488a661aeaSAndreas Färber     type_register_static(&realview_pbx_a9_type);
4498a661aeaSAndreas Färber }
4508a661aeaSAndreas Färber 
4510e6aac87SEduardo Habkost type_init(realview_machine_init)
452