xref: /qemu/hw/arm/realview.c (revision 4be746345f13e99e468c60acbd3a355e8183e3ce)
1e69954b9Spbrook /*
2e69954b9Spbrook  * ARM RealView Baseboard System emulation.
3e69954b9Spbrook  *
4a1bb27b1Spbrook  * Copyright (c) 2006-2007 CodeSourcery.
5e69954b9Spbrook  * Written by Paul Brook
6e69954b9Spbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
8e69954b9Spbrook  */
9e69954b9Spbrook 
1083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
11bd2be150SPeter Maydell #include "hw/arm/arm.h"
120d09e41aSPaolo Bonzini #include "hw/arm/primecell.h"
13bd2be150SPeter Maydell #include "hw/devices.h"
1483c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
151422e32dSPaolo Bonzini #include "net/net.h"
169c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
1783c9f4caSPaolo Bonzini #include "hw/boards.h"
180d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
19*4be74634SMarkus Armbruster #include "sysemu/block-backend.h"
20022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
21b5a3ca3eSPeter Maydell #include "qemu/error-report.h"
22e69954b9Spbrook 
230ef849d7SPaul Brook #define SMP_BOOT_ADDR 0xe0000000
24078758d0SEvgeny Voevodin #define SMP_BOOTREG_ADDR 0x10000030
25eee48504SPaul Brook 
26e69954b9Spbrook /* Board init.  */
27e69954b9Spbrook 
28f93eb9ffSbalrog static struct arm_boot_info realview_binfo = {
290ef849d7SPaul Brook     .smp_loader_start = SMP_BOOT_ADDR,
30078758d0SEvgeny Voevodin     .smp_bootreg_addr = SMP_BOOTREG_ADDR,
31f93eb9ffSbalrog };
32f93eb9ffSbalrog 
33f7c70325SPaul Brook /* The following two lists must be consistent.  */
34c988bfadSPaul Brook enum realview_board_type {
35c988bfadSPaul Brook     BOARD_EB,
360ef849d7SPaul Brook     BOARD_EB_MPCORE,
37f7c70325SPaul Brook     BOARD_PB_A8,
38f7c70325SPaul Brook     BOARD_PBX_A9,
39f7c70325SPaul Brook };
40f7c70325SPaul Brook 
41d05ac8faSBlue Swirl static const int realview_board_id[] = {
42f7c70325SPaul Brook     0x33b,
43f7c70325SPaul Brook     0x33b,
44f7c70325SPaul Brook     0x769,
45f7c70325SPaul Brook     0x76d
46c988bfadSPaul Brook };
47c988bfadSPaul Brook 
483ef96221SMarcel Apfelbaum static void realview_init(MachineState *machine,
49c988bfadSPaul Brook                           enum realview_board_type board_type)
50e69954b9Spbrook {
519077f01bSAndreas Färber     ARMCPU *cpu = NULL;
529077f01bSAndreas Färber     CPUARMState *env;
53b5a3ca3eSPeter Maydell     ObjectClass *cpu_oc;
5435e87820SAvi Kivity     MemoryRegion *sysmem = get_system_memory();
5535e87820SAvi Kivity     MemoryRegion *ram_lo = g_new(MemoryRegion, 1);
5635e87820SAvi Kivity     MemoryRegion *ram_hi = g_new(MemoryRegion, 1);
5735e87820SAvi Kivity     MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
5835e87820SAvi Kivity     MemoryRegion *ram_hack = g_new(MemoryRegion, 1);
5903a0e944SPeter Maydell     DeviceState *dev, *sysctl, *gpio2, *pl041;
60c988bfadSPaul Brook     SysBusDevice *busdev;
61fe7e8758SPaul Brook     qemu_irq pic[64];
6226883c69SPeter Maydell     qemu_irq mmc_irq[2];
6329b358f9SDavid Gibson     PCIBus *pci_bus = NULL;
64e69954b9Spbrook     NICInfo *nd;
65a5c82852SAndreas Färber     I2CBus *i2c;
66e69954b9Spbrook     int n;
670ef849d7SPaul Brook     int done_nic = 0;
689ee6e8bbSpbrook     qemu_irq cpu_irq[4];
69f7c70325SPaul Brook     int is_mpcore = 0;
70f7c70325SPaul Brook     int is_pb = 0;
7126e92f65SPaul Brook     uint32_t proc_id = 0;
720ef849d7SPaul Brook     uint32_t sys_id;
730ef849d7SPaul Brook     ram_addr_t low_ram_size;
743ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
75b5a3ca3eSPeter Maydell     hwaddr periphbase = 0;
76e69954b9Spbrook 
77f7c70325SPaul Brook     switch (board_type) {
78f7c70325SPaul Brook     case BOARD_EB:
79f7c70325SPaul Brook         break;
80f7c70325SPaul Brook     case BOARD_EB_MPCORE:
81f7c70325SPaul Brook         is_mpcore = 1;
82b5a3ca3eSPeter Maydell         periphbase = 0x10100000;
83f7c70325SPaul Brook         break;
84f7c70325SPaul Brook     case BOARD_PB_A8:
85f7c70325SPaul Brook         is_pb = 1;
86f7c70325SPaul Brook         break;
87f7c70325SPaul Brook     case BOARD_PBX_A9:
88f7c70325SPaul Brook         is_mpcore = 1;
89f7c70325SPaul Brook         is_pb = 1;
90b5a3ca3eSPeter Maydell         periphbase = 0x1f000000;
91f7c70325SPaul Brook         break;
92f7c70325SPaul Brook     }
93b5a3ca3eSPeter Maydell 
943ef96221SMarcel Apfelbaum     cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, machine->cpu_model);
95b5a3ca3eSPeter Maydell     if (!cpu_oc) {
96aaed909aSbellard         fprintf(stderr, "Unable to find CPU definition\n");
97aaed909aSbellard         exit(1);
98aaed909aSbellard     }
99b5a3ca3eSPeter Maydell 
100b5a3ca3eSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
101b5a3ca3eSPeter Maydell         Object *cpuobj = object_new(object_class_get_name(cpu_oc));
102b5a3ca3eSPeter Maydell         Error *err = NULL;
103b5a3ca3eSPeter Maydell 
104b5a3ca3eSPeter Maydell         if (is_pb && is_mpcore) {
105b5a3ca3eSPeter Maydell             object_property_set_int(cpuobj, periphbase, "reset-cbar", &err);
106b5a3ca3eSPeter Maydell             if (err) {
107b5a3ca3eSPeter Maydell                 error_report("%s", error_get_pretty(err));
108b5a3ca3eSPeter Maydell                 exit(1);
1099ee6e8bbSpbrook             }
110b5a3ca3eSPeter Maydell         }
111b5a3ca3eSPeter Maydell 
112b5a3ca3eSPeter Maydell         object_property_set_bool(cpuobj, true, "realized", &err);
113b5a3ca3eSPeter Maydell         if (err) {
114b5a3ca3eSPeter Maydell             error_report("%s", error_get_pretty(err));
115b5a3ca3eSPeter Maydell             exit(1);
116b5a3ca3eSPeter Maydell         }
117b5a3ca3eSPeter Maydell 
118b5a3ca3eSPeter Maydell         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ);
119b5a3ca3eSPeter Maydell     }
120b5a3ca3eSPeter Maydell     cpu = ARM_CPU(first_cpu);
1219077f01bSAndreas Färber     env = &cpu->env;
12226e92f65SPaul Brook     if (arm_feature(env, ARM_FEATURE_V7)) {
123f7c70325SPaul Brook         if (is_mpcore) {
124f7c70325SPaul Brook             proc_id = 0x0c000000;
125f7c70325SPaul Brook         } else {
12626e92f65SPaul Brook             proc_id = 0x0e000000;
127f7c70325SPaul Brook         }
12826e92f65SPaul Brook     } else if (arm_feature(env, ARM_FEATURE_V6K)) {
12926e92f65SPaul Brook         proc_id = 0x06000000;
13026e92f65SPaul Brook     } else if (arm_feature(env, ARM_FEATURE_V6)) {
13126e92f65SPaul Brook         proc_id = 0x04000000;
13226e92f65SPaul Brook     } else {
13326e92f65SPaul Brook         proc_id = 0x02000000;
13426e92f65SPaul Brook     }
135aaed909aSbellard 
13621a88941SPaul Brook     if (is_pb && ram_size > 0x20000000) {
13721a88941SPaul Brook         /* Core tile RAM.  */
13821a88941SPaul Brook         low_ram_size = ram_size - 0x20000000;
13921a88941SPaul Brook         ram_size = 0x20000000;
14049946538SHu Tao         memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size,
14149946538SHu Tao                                &error_abort);
142c5705a77SAvi Kivity         vmstate_register_ram_global(ram_lo);
14335e87820SAvi Kivity         memory_region_add_subregion(sysmem, 0x20000000, ram_lo);
14421a88941SPaul Brook     }
14521a88941SPaul Brook 
14649946538SHu Tao     memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size,
14749946538SHu Tao                            &error_abort);
148c5705a77SAvi Kivity     vmstate_register_ram_global(ram_hi);
1490ef849d7SPaul Brook     low_ram_size = ram_size;
1500ef849d7SPaul Brook     if (low_ram_size > 0x10000000)
1510ef849d7SPaul Brook       low_ram_size = 0x10000000;
152e69954b9Spbrook     /* SDRAM at address zero.  */
1532c9b15caSPaolo Bonzini     memory_region_init_alias(ram_alias, NULL, "realview.alias",
15435e87820SAvi Kivity                              ram_hi, 0, low_ram_size);
15535e87820SAvi Kivity     memory_region_add_subregion(sysmem, 0, ram_alias);
1560ef849d7SPaul Brook     if (is_pb) {
1570ef849d7SPaul Brook         /* And again at a high address.  */
15835e87820SAvi Kivity         memory_region_add_subregion(sysmem, 0x70000000, ram_hi);
1590ef849d7SPaul Brook     } else {
1600ef849d7SPaul Brook         ram_size = low_ram_size;
1610ef849d7SPaul Brook     }
162e69954b9Spbrook 
1630ef849d7SPaul Brook     sys_id = is_pb ? 0x01780500 : 0xc1400400;
16426883c69SPeter Maydell     sysctl = qdev_create(NULL, "realview_sysctl");
16526883c69SPeter Maydell     qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
16626883c69SPeter Maydell     qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
1677a65c8ccSPeter Maydell     qdev_init_nofail(sysctl);
1681356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
1699ee6e8bbSpbrook 
170c988bfadSPaul Brook     if (is_mpcore) {
171f7c70325SPaul Brook         dev = qdev_create(NULL, is_pb ? "a9mpcore_priv": "realview_mpcore");
172c988bfadSPaul Brook         qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
173c988bfadSPaul Brook         qdev_init_nofail(dev);
1741356b98dSAndreas Färber         busdev = SYS_BUS_DEVICE(dev);
17596eacf64SPeter Maydell         sysbus_mmio_map(busdev, 0, periphbase);
176c988bfadSPaul Brook         for (n = 0; n < smp_cpus; n++) {
177c988bfadSPaul Brook             sysbus_connect_irq(busdev, n, cpu_irq[n]);
178c988bfadSPaul Brook         }
17996eacf64SPeter Maydell         sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL);
18096eacf64SPeter Maydell         /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
18196eacf64SPeter Maydell         realview_binfo.gic_cpu_if_addr = periphbase + 0x100;
1829ee6e8bbSpbrook     } else {
1830ef849d7SPaul Brook         uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
1840ef849d7SPaul Brook         /* For now just create the nIRQ GIC, and ignore the others.  */
1850ef849d7SPaul Brook         dev = sysbus_create_simple("realview_gic", gic_addr, cpu_irq[0]);
186fe7e8758SPaul Brook     }
187fe7e8758SPaul Brook     for (n = 0; n < 64; n++) {
188067a3ddcSPaul Brook         pic[n] = qdev_get_gpio_in(dev, n);
1899ee6e8bbSpbrook     }
1909ee6e8bbSpbrook 
19103a0e944SPeter Maydell     pl041 = qdev_create(NULL, "pl041");
19203a0e944SPeter Maydell     qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
19303a0e944SPeter Maydell     qdev_init_nofail(pl041);
1941356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
1951356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]);
19603a0e944SPeter Maydell 
19786394e96SPaul Brook     sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
19886394e96SPaul Brook     sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
199e69954b9Spbrook 
200a7d518a6SPaul Brook     sysbus_create_simple("pl011", 0x10009000, pic[12]);
201a7d518a6SPaul Brook     sysbus_create_simple("pl011", 0x1000a000, pic[13]);
202a7d518a6SPaul Brook     sysbus_create_simple("pl011", 0x1000b000, pic[14]);
203a7d518a6SPaul Brook     sysbus_create_simple("pl011", 0x1000c000, pic[15]);
204e69954b9Spbrook 
205e69954b9Spbrook     /* DMA controller is optional, apparently.  */
206b4496b13SPaul Brook     sysbus_create_simple("pl081", 0x10030000, pic[24]);
207e69954b9Spbrook 
2086a824ec3SPaul Brook     sysbus_create_simple("sp804", 0x10011000, pic[4]);
2096a824ec3SPaul Brook     sysbus_create_simple("sp804", 0x10012000, pic[5]);
210e69954b9Spbrook 
21126883c69SPeter Maydell     sysbus_create_simple("pl061", 0x10013000, pic[6]);
21226883c69SPeter Maydell     sysbus_create_simple("pl061", 0x10014000, pic[7]);
21326883c69SPeter Maydell     gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]);
21426883c69SPeter Maydell 
215acb9b722SPeter Maydell     sysbus_create_simple("pl111", 0x10020000, pic[23]);
216e69954b9Spbrook 
21726883c69SPeter Maydell     dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
21826883c69SPeter Maydell     /* Wire up MMC card detect and read-only signals. These have
21926883c69SPeter Maydell      * to go to both the PL061 GPIO and the sysctl register.
22026883c69SPeter Maydell      * Note that the PL181 orders these lines (readonly,inserted)
22126883c69SPeter Maydell      * and the PL061 has them the other way about. Also the card
22226883c69SPeter Maydell      * detect line is inverted.
22326883c69SPeter Maydell      */
22426883c69SPeter Maydell     mmc_irq[0] = qemu_irq_split(
22526883c69SPeter Maydell         qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
22626883c69SPeter Maydell         qdev_get_gpio_in(gpio2, 1));
22726883c69SPeter Maydell     mmc_irq[1] = qemu_irq_split(
22826883c69SPeter Maydell         qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
22926883c69SPeter Maydell         qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
23026883c69SPeter Maydell     qdev_connect_gpio_out(dev, 0, mmc_irq[0]);
23126883c69SPeter Maydell     qdev_connect_gpio_out(dev, 1, mmc_irq[1]);
232a1bb27b1Spbrook 
233a63bdb31SPaul Brook     sysbus_create_simple("pl031", 0x10017000, pic[10]);
2347e1543c2Spbrook 
2350ef849d7SPaul Brook     if (!is_pb) {
2367d6e771fSPeter Maydell         dev = qdev_create(NULL, "realview_pci");
2371356b98dSAndreas Färber         busdev = SYS_BUS_DEVICE(dev);
2387d6e771fSPeter Maydell         qdev_init_nofail(dev);
2397468d73aSPeter Maydell         sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */
240a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */
241a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */
242a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */
24389a32d32SPeter Maydell         sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */
24489a32d32SPeter Maydell         sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */
24589a32d32SPeter Maydell         sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */
2467d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 0, pic[48]);
2477d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 1, pic[49]);
2487d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 2, pic[50]);
2497d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 3, pic[51]);
25002e2da45SPaul Brook         pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
251094b287fSzhlcindy@gmail.com         if (usb_enabled(false)) {
252afb9a60eSGerd Hoffmann             pci_create_simple(pci_bus, -1, "pci-ohci");
253e69954b9Spbrook         }
2549be5dafeSPaul Brook         n = drive_get_max_bus(IF_SCSI);
2559be5dafeSPaul Brook         while (n >= 0) {
2569be5dafeSPaul Brook             pci_create_simple(pci_bus, -1, "lsi53c895a");
2579be5dafeSPaul Brook             n--;
258e69954b9Spbrook         }
2590ef849d7SPaul Brook     }
260e69954b9Spbrook     for(n = 0; n < nb_nics; n++) {
261e69954b9Spbrook         nd = &nd_table[n];
2620ae18ceeSaliguori 
263e6b3c8caSPeter Maydell         if (!done_nic && (!nd->model ||
264e6b3c8caSPeter Maydell                     strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) {
2650ef849d7SPaul Brook             if (is_pb) {
2660ef849d7SPaul Brook                 lan9118_init(nd, 0x4e000000, pic[28]);
2670ef849d7SPaul Brook             } else {
268d537cf6cSpbrook                 smc91c111_init(nd, 0x4e000000, pic[28]);
2690ef849d7SPaul Brook             }
2700ef849d7SPaul Brook             done_nic = 1;
271e69954b9Spbrook         } else {
27229b358f9SDavid Gibson             if (pci_bus) {
27329b358f9SDavid Gibson                 pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL);
27429b358f9SDavid Gibson             }
275e69954b9Spbrook         }
276e69954b9Spbrook     }
277e69954b9Spbrook 
278d1157ca4SOskar Andero     dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL);
279a5c82852SAndreas Färber     i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
280eee48504SPaul Brook     i2c_create_slave(i2c, "ds1338", 0x68);
281eee48504SPaul Brook 
282e69954b9Spbrook     /* Memory map for RealView Emulation Baseboard:  */
283e69954b9Spbrook     /* 0x10000000 System registers.  */
284e69954b9Spbrook     /*  0x10001000 System controller.  */
285e69954b9Spbrook     /* 0x10002000 Two-Wire Serial Bus.  */
286e69954b9Spbrook     /* 0x10003000 Reserved.  */
287e69954b9Spbrook     /*  0x10004000 AACI.  */
288e69954b9Spbrook     /*  0x10005000 MCI.  */
289e69954b9Spbrook     /* 0x10006000 KMI0.  */
290e69954b9Spbrook     /* 0x10007000 KMI1.  */
2910ef849d7SPaul Brook     /*  0x10008000 Character LCD. (EB) */
292e69954b9Spbrook     /* 0x10009000 UART0.  */
293e69954b9Spbrook     /* 0x1000a000 UART1.  */
294e69954b9Spbrook     /* 0x1000b000 UART2.  */
295e69954b9Spbrook     /* 0x1000c000 UART3.  */
296e69954b9Spbrook     /*  0x1000d000 SSPI.  */
297e69954b9Spbrook     /*  0x1000e000 SCI.  */
298e69954b9Spbrook     /* 0x1000f000 Reserved.  */
299e69954b9Spbrook     /*  0x10010000 Watchdog.  */
300e69954b9Spbrook     /* 0x10011000 Timer 0+1.  */
301e69954b9Spbrook     /* 0x10012000 Timer 2+3.  */
302e69954b9Spbrook     /*  0x10013000 GPIO 0.  */
303e69954b9Spbrook     /*  0x10014000 GPIO 1.  */
304e69954b9Spbrook     /*  0x10015000 GPIO 2.  */
3050ef849d7SPaul Brook     /*  0x10002000 Two-Wire Serial Bus - DVI. (PB) */
306e69954b9Spbrook     /* 0x10017000 RTC.  */
307e69954b9Spbrook     /*  0x10018000 DMC.  */
308e69954b9Spbrook     /*  0x10019000 PCI controller config.  */
309e69954b9Spbrook     /*  0x10020000 CLCD.  */
310e69954b9Spbrook     /* 0x10030000 DMA Controller.  */
3110ef849d7SPaul Brook     /* 0x10040000 GIC1. (EB) */
3120ef849d7SPaul Brook     /*  0x10050000 GIC2. (EB) */
3130ef849d7SPaul Brook     /*  0x10060000 GIC3. (EB) */
3140ef849d7SPaul Brook     /*  0x10070000 GIC4. (EB) */
315e69954b9Spbrook     /*  0x10080000 SMC.  */
3160ef849d7SPaul Brook     /* 0x1e000000 GIC1. (PB) */
3170ef849d7SPaul Brook     /*  0x1e001000 GIC2. (PB) */
3180ef849d7SPaul Brook     /*  0x1e002000 GIC3. (PB) */
3190ef849d7SPaul Brook     /*  0x1e003000 GIC4. (PB) */
320e69954b9Spbrook     /*  0x40000000 NOR flash.  */
321e69954b9Spbrook     /*  0x44000000 DoC flash.  */
322e69954b9Spbrook     /*  0x48000000 SRAM.  */
323e69954b9Spbrook     /*  0x4c000000 Configuration flash.  */
324e69954b9Spbrook     /* 0x4e000000 Ethernet.  */
325e69954b9Spbrook     /*  0x4f000000 USB.  */
326e69954b9Spbrook     /*  0x50000000 PISMO.  */
327e69954b9Spbrook     /*  0x54000000 PISMO.  */
328e69954b9Spbrook     /*  0x58000000 PISMO.  */
329e69954b9Spbrook     /*  0x5c000000 PISMO.  */
330e69954b9Spbrook     /* 0x60000000 PCI.  */
331a2bff788SPeter Maydell     /* 0x60000000 PCI Self Config.  */
332a2bff788SPeter Maydell     /* 0x61000000 PCI Config.  */
333a2bff788SPeter Maydell     /* 0x62000000 PCI IO.  */
334a2bff788SPeter Maydell     /* 0x63000000 PCI mem 0.  */
335a2bff788SPeter Maydell     /* 0x64000000 PCI mem 1.  */
336a2bff788SPeter Maydell     /* 0x68000000 PCI mem 2.  */
337e69954b9Spbrook 
3387ffab4d7Spbrook     /* ??? Hack to map an additional page of ram for the secondary CPU
3397ffab4d7Spbrook        startup code.  I guess this works on real hardware because the
3407ffab4d7Spbrook        BootROM happens to be in ROM/flash or in memory that isn't clobbered
3417ffab4d7Spbrook        until after Linux boots the secondary CPUs.  */
34249946538SHu Tao     memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000,
34349946538SHu Tao                            &error_abort);
344c5705a77SAvi Kivity     vmstate_register_ram_global(ram_hack);
34535e87820SAvi Kivity     memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack);
3467ffab4d7Spbrook 
347f93eb9ffSbalrog     realview_binfo.ram_size = ram_size;
3483ef96221SMarcel Apfelbaum     realview_binfo.kernel_filename = machine->kernel_filename;
3493ef96221SMarcel Apfelbaum     realview_binfo.kernel_cmdline = machine->kernel_cmdline;
3503ef96221SMarcel Apfelbaum     realview_binfo.initrd_filename = machine->initrd_filename;
351c988bfadSPaul Brook     realview_binfo.nb_cpus = smp_cpus;
352f7c70325SPaul Brook     realview_binfo.board_id = realview_board_id[board_type];
35321a88941SPaul Brook     realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
354182735efSAndreas Färber     arm_load_kernel(ARM_CPU(first_cpu), &realview_binfo);
355e69954b9Spbrook }
356e69954b9Spbrook 
3573ef96221SMarcel Apfelbaum static void realview_eb_init(MachineState *machine)
358c988bfadSPaul Brook {
3593ef96221SMarcel Apfelbaum     if (!machine->cpu_model) {
3603ef96221SMarcel Apfelbaum         machine->cpu_model = "arm926";
361c988bfadSPaul Brook     }
3623ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_EB);
363c988bfadSPaul Brook }
364c988bfadSPaul Brook 
3653ef96221SMarcel Apfelbaum static void realview_eb_mpcore_init(MachineState *machine)
366c988bfadSPaul Brook {
3673ef96221SMarcel Apfelbaum     if (!machine->cpu_model) {
3683ef96221SMarcel Apfelbaum         machine->cpu_model = "arm11mpcore";
369c988bfadSPaul Brook     }
3703ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_EB_MPCORE);
371c988bfadSPaul Brook }
372c988bfadSPaul Brook 
3733ef96221SMarcel Apfelbaum static void realview_pb_a8_init(MachineState *machine)
3740ef849d7SPaul Brook {
3753ef96221SMarcel Apfelbaum     if (!machine->cpu_model) {
3763ef96221SMarcel Apfelbaum         machine->cpu_model = "cortex-a8";
3770ef849d7SPaul Brook     }
3783ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_PB_A8);
3790ef849d7SPaul Brook }
3800ef849d7SPaul Brook 
3813ef96221SMarcel Apfelbaum static void realview_pbx_a9_init(MachineState *machine)
382f7c70325SPaul Brook {
3833ef96221SMarcel Apfelbaum     if (!machine->cpu_model) {
3843ef96221SMarcel Apfelbaum         machine->cpu_model = "cortex-a9";
385f7c70325SPaul Brook     }
3863ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_PBX_A9);
387f7c70325SPaul Brook }
388f7c70325SPaul Brook 
389c988bfadSPaul Brook static QEMUMachine realview_eb_machine = {
390c988bfadSPaul Brook     .name = "realview-eb",
391c9b1ae2cSblueswir1     .desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)",
392c988bfadSPaul Brook     .init = realview_eb_init,
3932d0d2837SChristian Borntraeger     .block_default_type = IF_SCSI,
394e69954b9Spbrook };
395f80f9ec9SAnthony Liguori 
396c988bfadSPaul Brook static QEMUMachine realview_eb_mpcore_machine = {
397c988bfadSPaul Brook     .name = "realview-eb-mpcore",
398c988bfadSPaul Brook     .desc = "ARM RealView Emulation Baseboard (ARM11MPCore)",
399c988bfadSPaul Brook     .init = realview_eb_mpcore_init,
4002d0d2837SChristian Borntraeger     .block_default_type = IF_SCSI,
401c988bfadSPaul Brook     .max_cpus = 4,
402c988bfadSPaul Brook };
403c988bfadSPaul Brook 
4040ef849d7SPaul Brook static QEMUMachine realview_pb_a8_machine = {
4050ef849d7SPaul Brook     .name = "realview-pb-a8",
4060ef849d7SPaul Brook     .desc = "ARM RealView Platform Baseboard for Cortex-A8",
4070ef849d7SPaul Brook     .init = realview_pb_a8_init,
408f7c70325SPaul Brook };
409f7c70325SPaul Brook 
410f7c70325SPaul Brook static QEMUMachine realview_pbx_a9_machine = {
411f7c70325SPaul Brook     .name = "realview-pbx-a9",
412f7c70325SPaul Brook     .desc = "ARM RealView Platform Baseboard Explore for Cortex-A9",
413f7c70325SPaul Brook     .init = realview_pbx_a9_init,
4142d0d2837SChristian Borntraeger     .block_default_type = IF_SCSI,
415f7c70325SPaul Brook     .max_cpus = 4,
4160ef849d7SPaul Brook };
4170ef849d7SPaul Brook 
418f80f9ec9SAnthony Liguori static void realview_machine_init(void)
419f80f9ec9SAnthony Liguori {
420c988bfadSPaul Brook     qemu_register_machine(&realview_eb_machine);
421c988bfadSPaul Brook     qemu_register_machine(&realview_eb_mpcore_machine);
4220ef849d7SPaul Brook     qemu_register_machine(&realview_pb_a8_machine);
423f7c70325SPaul Brook     qemu_register_machine(&realview_pbx_a9_machine);
424f80f9ec9SAnthony Liguori }
425f80f9ec9SAnthony Liguori 
426f80f9ec9SAnthony Liguori machine_init(realview_machine_init);
427