xref: /qemu/hw/arm/realview.c (revision 4bcbe0b63661b1df8e78d58270574d818b387d2c)
1e69954b9Spbrook /*
2e69954b9Spbrook  * ARM RealView Baseboard System emulation.
3e69954b9Spbrook  *
4a1bb27b1Spbrook  * Copyright (c) 2006-2007 CodeSourcery.
5e69954b9Spbrook  * Written by Paul Brook
6e69954b9Spbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
8e69954b9Spbrook  */
9e69954b9Spbrook 
1012b16722SPeter Maydell #include "qemu/osdep.h"
11da34e65cSMarkus Armbruster #include "qapi/error.h"
124771d756SPaolo Bonzini #include "qemu-common.h"
134771d756SPaolo Bonzini #include "cpu.h"
1483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
15bd2be150SPeter Maydell #include "hw/arm/arm.h"
160d09e41aSPaolo Bonzini #include "hw/arm/primecell.h"
17bd2be150SPeter Maydell #include "hw/devices.h"
1883c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
191422e32dSPaolo Bonzini #include "net/net.h"
209c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2183c9f4caSPaolo Bonzini #include "hw/boards.h"
220d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
234be74634SMarkus Armbruster #include "sysemu/block-backend.h"
24022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
25b5a3ca3eSPeter Maydell #include "qemu/error-report.h"
26f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h"
27e69954b9Spbrook 
280ef849d7SPaul Brook #define SMP_BOOT_ADDR 0xe0000000
29078758d0SEvgeny Voevodin #define SMP_BOOTREG_ADDR 0x10000030
30eee48504SPaul Brook 
31e69954b9Spbrook /* Board init.  */
32e69954b9Spbrook 
33f93eb9ffSbalrog static struct arm_boot_info realview_binfo = {
340ef849d7SPaul Brook     .smp_loader_start = SMP_BOOT_ADDR,
35078758d0SEvgeny Voevodin     .smp_bootreg_addr = SMP_BOOTREG_ADDR,
36f93eb9ffSbalrog };
37f93eb9ffSbalrog 
38f7c70325SPaul Brook /* The following two lists must be consistent.  */
39c988bfadSPaul Brook enum realview_board_type {
40c988bfadSPaul Brook     BOARD_EB,
410ef849d7SPaul Brook     BOARD_EB_MPCORE,
42f7c70325SPaul Brook     BOARD_PB_A8,
43f7c70325SPaul Brook     BOARD_PBX_A9,
44f7c70325SPaul Brook };
45f7c70325SPaul Brook 
46d05ac8faSBlue Swirl static const int realview_board_id[] = {
47f7c70325SPaul Brook     0x33b,
48f7c70325SPaul Brook     0x33b,
49f7c70325SPaul Brook     0x769,
50f7c70325SPaul Brook     0x76d
51c988bfadSPaul Brook };
52c988bfadSPaul Brook 
533ef96221SMarcel Apfelbaum static void realview_init(MachineState *machine,
54c988bfadSPaul Brook                           enum realview_board_type board_type)
55e69954b9Spbrook {
569077f01bSAndreas Färber     ARMCPU *cpu = NULL;
579077f01bSAndreas Färber     CPUARMState *env;
58b5a3ca3eSPeter Maydell     ObjectClass *cpu_oc;
5935e87820SAvi Kivity     MemoryRegion *sysmem = get_system_memory();
60b1ab03afSNikita Belov     MemoryRegion *ram_lo;
6135e87820SAvi Kivity     MemoryRegion *ram_hi = g_new(MemoryRegion, 1);
6235e87820SAvi Kivity     MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
6335e87820SAvi Kivity     MemoryRegion *ram_hack = g_new(MemoryRegion, 1);
6403a0e944SPeter Maydell     DeviceState *dev, *sysctl, *gpio2, *pl041;
65c988bfadSPaul Brook     SysBusDevice *busdev;
66fe7e8758SPaul Brook     qemu_irq pic[64];
6726883c69SPeter Maydell     qemu_irq mmc_irq[2];
6829b358f9SDavid Gibson     PCIBus *pci_bus = NULL;
69e69954b9Spbrook     NICInfo *nd;
70a5c82852SAndreas Färber     I2CBus *i2c;
71e69954b9Spbrook     int n;
720ef849d7SPaul Brook     int done_nic = 0;
739ee6e8bbSpbrook     qemu_irq cpu_irq[4];
74f7c70325SPaul Brook     int is_mpcore = 0;
75f7c70325SPaul Brook     int is_pb = 0;
7626e92f65SPaul Brook     uint32_t proc_id = 0;
770ef849d7SPaul Brook     uint32_t sys_id;
780ef849d7SPaul Brook     ram_addr_t low_ram_size;
793ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
80b5a3ca3eSPeter Maydell     hwaddr periphbase = 0;
81e69954b9Spbrook 
82f7c70325SPaul Brook     switch (board_type) {
83f7c70325SPaul Brook     case BOARD_EB:
84f7c70325SPaul Brook         break;
85f7c70325SPaul Brook     case BOARD_EB_MPCORE:
86f7c70325SPaul Brook         is_mpcore = 1;
87b5a3ca3eSPeter Maydell         periphbase = 0x10100000;
88f7c70325SPaul Brook         break;
89f7c70325SPaul Brook     case BOARD_PB_A8:
90f7c70325SPaul Brook         is_pb = 1;
91f7c70325SPaul Brook         break;
92f7c70325SPaul Brook     case BOARD_PBX_A9:
93f7c70325SPaul Brook         is_mpcore = 1;
94f7c70325SPaul Brook         is_pb = 1;
95b5a3ca3eSPeter Maydell         periphbase = 0x1f000000;
96f7c70325SPaul Brook         break;
97f7c70325SPaul Brook     }
98b5a3ca3eSPeter Maydell 
993ef96221SMarcel Apfelbaum     cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, machine->cpu_model);
100b5a3ca3eSPeter Maydell     if (!cpu_oc) {
101aaed909aSbellard         fprintf(stderr, "Unable to find CPU definition\n");
102aaed909aSbellard         exit(1);
103aaed909aSbellard     }
104b5a3ca3eSPeter Maydell 
105b5a3ca3eSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
106b5a3ca3eSPeter Maydell         Object *cpuobj = object_new(object_class_get_name(cpu_oc));
107b5a3ca3eSPeter Maydell 
10861e2f352SGreg Bellows         /* By default A9,A15 and ARM1176 CPUs have EL3 enabled.  This board
10961e2f352SGreg Bellows          * does not currently support EL3 so the CPU EL3 property is disabled
11061e2f352SGreg Bellows          * before realization.
11161e2f352SGreg Bellows          */
11261e2f352SGreg Bellows         if (object_property_find(cpuobj, "has_el3", NULL)) {
113007b0657SMarkus Armbruster             object_property_set_bool(cpuobj, false, "has_el3", &error_fatal);
11461e2f352SGreg Bellows         }
11561e2f352SGreg Bellows 
116b5a3ca3eSPeter Maydell         if (is_pb && is_mpcore) {
117007b0657SMarkus Armbruster             object_property_set_int(cpuobj, periphbase, "reset-cbar",
118007b0657SMarkus Armbruster                                     &error_fatal);
119b5a3ca3eSPeter Maydell         }
120b5a3ca3eSPeter Maydell 
121007b0657SMarkus Armbruster         object_property_set_bool(cpuobj, true, "realized", &error_fatal);
122b5a3ca3eSPeter Maydell 
123b5a3ca3eSPeter Maydell         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ);
124b5a3ca3eSPeter Maydell     }
125b5a3ca3eSPeter Maydell     cpu = ARM_CPU(first_cpu);
1269077f01bSAndreas Färber     env = &cpu->env;
12726e92f65SPaul Brook     if (arm_feature(env, ARM_FEATURE_V7)) {
128f7c70325SPaul Brook         if (is_mpcore) {
129f7c70325SPaul Brook             proc_id = 0x0c000000;
130f7c70325SPaul Brook         } else {
13126e92f65SPaul Brook             proc_id = 0x0e000000;
132f7c70325SPaul Brook         }
13326e92f65SPaul Brook     } else if (arm_feature(env, ARM_FEATURE_V6K)) {
13426e92f65SPaul Brook         proc_id = 0x06000000;
13526e92f65SPaul Brook     } else if (arm_feature(env, ARM_FEATURE_V6)) {
13626e92f65SPaul Brook         proc_id = 0x04000000;
13726e92f65SPaul Brook     } else {
13826e92f65SPaul Brook         proc_id = 0x02000000;
13926e92f65SPaul Brook     }
140aaed909aSbellard 
14121a88941SPaul Brook     if (is_pb && ram_size > 0x20000000) {
14221a88941SPaul Brook         /* Core tile RAM.  */
143b1ab03afSNikita Belov         ram_lo = g_new(MemoryRegion, 1);
14421a88941SPaul Brook         low_ram_size = ram_size - 0x20000000;
14521a88941SPaul Brook         ram_size = 0x20000000;
14649946538SHu Tao         memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size,
147f8ed85acSMarkus Armbruster                                &error_fatal);
148c5705a77SAvi Kivity         vmstate_register_ram_global(ram_lo);
14935e87820SAvi Kivity         memory_region_add_subregion(sysmem, 0x20000000, ram_lo);
15021a88941SPaul Brook     }
15121a88941SPaul Brook 
15249946538SHu Tao     memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size,
153f8ed85acSMarkus Armbruster                            &error_fatal);
154c5705a77SAvi Kivity     vmstate_register_ram_global(ram_hi);
1550ef849d7SPaul Brook     low_ram_size = ram_size;
1560ef849d7SPaul Brook     if (low_ram_size > 0x10000000)
1570ef849d7SPaul Brook       low_ram_size = 0x10000000;
158e69954b9Spbrook     /* SDRAM at address zero.  */
1592c9b15caSPaolo Bonzini     memory_region_init_alias(ram_alias, NULL, "realview.alias",
16035e87820SAvi Kivity                              ram_hi, 0, low_ram_size);
16135e87820SAvi Kivity     memory_region_add_subregion(sysmem, 0, ram_alias);
1620ef849d7SPaul Brook     if (is_pb) {
1630ef849d7SPaul Brook         /* And again at a high address.  */
16435e87820SAvi Kivity         memory_region_add_subregion(sysmem, 0x70000000, ram_hi);
1650ef849d7SPaul Brook     } else {
1660ef849d7SPaul Brook         ram_size = low_ram_size;
1670ef849d7SPaul Brook     }
168e69954b9Spbrook 
1690ef849d7SPaul Brook     sys_id = is_pb ? 0x01780500 : 0xc1400400;
17026883c69SPeter Maydell     sysctl = qdev_create(NULL, "realview_sysctl");
17126883c69SPeter Maydell     qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
17226883c69SPeter Maydell     qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
1737a65c8ccSPeter Maydell     qdev_init_nofail(sysctl);
1741356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
1759ee6e8bbSpbrook 
176c988bfadSPaul Brook     if (is_mpcore) {
177f7c70325SPaul Brook         dev = qdev_create(NULL, is_pb ? "a9mpcore_priv": "realview_mpcore");
178c988bfadSPaul Brook         qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
179c988bfadSPaul Brook         qdev_init_nofail(dev);
1801356b98dSAndreas Färber         busdev = SYS_BUS_DEVICE(dev);
18196eacf64SPeter Maydell         sysbus_mmio_map(busdev, 0, periphbase);
182c988bfadSPaul Brook         for (n = 0; n < smp_cpus; n++) {
183c988bfadSPaul Brook             sysbus_connect_irq(busdev, n, cpu_irq[n]);
184c988bfadSPaul Brook         }
18596eacf64SPeter Maydell         sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL);
18696eacf64SPeter Maydell         /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
18796eacf64SPeter Maydell         realview_binfo.gic_cpu_if_addr = periphbase + 0x100;
1889ee6e8bbSpbrook     } else {
1890ef849d7SPaul Brook         uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
1900ef849d7SPaul Brook         /* For now just create the nIRQ GIC, and ignore the others.  */
1910ef849d7SPaul Brook         dev = sysbus_create_simple("realview_gic", gic_addr, cpu_irq[0]);
192fe7e8758SPaul Brook     }
193fe7e8758SPaul Brook     for (n = 0; n < 64; n++) {
194067a3ddcSPaul Brook         pic[n] = qdev_get_gpio_in(dev, n);
1959ee6e8bbSpbrook     }
1969ee6e8bbSpbrook 
19703a0e944SPeter Maydell     pl041 = qdev_create(NULL, "pl041");
19803a0e944SPeter Maydell     qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
19903a0e944SPeter Maydell     qdev_init_nofail(pl041);
2001356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
2011356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]);
20203a0e944SPeter Maydell 
20386394e96SPaul Brook     sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
20486394e96SPaul Brook     sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
205e69954b9Spbrook 
206f0d1d2c1Sxiaoqiang zhao     pl011_create(0x10009000, pic[12], serial_hds[0]);
207f0d1d2c1Sxiaoqiang zhao     pl011_create(0x1000a000, pic[13], serial_hds[1]);
208f0d1d2c1Sxiaoqiang zhao     pl011_create(0x1000b000, pic[14], serial_hds[2]);
209f0d1d2c1Sxiaoqiang zhao     pl011_create(0x1000c000, pic[15], serial_hds[3]);
210e69954b9Spbrook 
211e69954b9Spbrook     /* DMA controller is optional, apparently.  */
212b4496b13SPaul Brook     sysbus_create_simple("pl081", 0x10030000, pic[24]);
213e69954b9Spbrook 
2146a824ec3SPaul Brook     sysbus_create_simple("sp804", 0x10011000, pic[4]);
2156a824ec3SPaul Brook     sysbus_create_simple("sp804", 0x10012000, pic[5]);
216e69954b9Spbrook 
21726883c69SPeter Maydell     sysbus_create_simple("pl061", 0x10013000, pic[6]);
21826883c69SPeter Maydell     sysbus_create_simple("pl061", 0x10014000, pic[7]);
21926883c69SPeter Maydell     gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]);
22026883c69SPeter Maydell 
221acb9b722SPeter Maydell     sysbus_create_simple("pl111", 0x10020000, pic[23]);
222e69954b9Spbrook 
22326883c69SPeter Maydell     dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
22426883c69SPeter Maydell     /* Wire up MMC card detect and read-only signals. These have
22526883c69SPeter Maydell      * to go to both the PL061 GPIO and the sysctl register.
22626883c69SPeter Maydell      * Note that the PL181 orders these lines (readonly,inserted)
22726883c69SPeter Maydell      * and the PL061 has them the other way about. Also the card
22826883c69SPeter Maydell      * detect line is inverted.
22926883c69SPeter Maydell      */
23026883c69SPeter Maydell     mmc_irq[0] = qemu_irq_split(
23126883c69SPeter Maydell         qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
23226883c69SPeter Maydell         qdev_get_gpio_in(gpio2, 1));
23326883c69SPeter Maydell     mmc_irq[1] = qemu_irq_split(
23426883c69SPeter Maydell         qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
23526883c69SPeter Maydell         qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
23626883c69SPeter Maydell     qdev_connect_gpio_out(dev, 0, mmc_irq[0]);
23726883c69SPeter Maydell     qdev_connect_gpio_out(dev, 1, mmc_irq[1]);
238a1bb27b1Spbrook 
239a63bdb31SPaul Brook     sysbus_create_simple("pl031", 0x10017000, pic[10]);
2407e1543c2Spbrook 
2410ef849d7SPaul Brook     if (!is_pb) {
2427d6e771fSPeter Maydell         dev = qdev_create(NULL, "realview_pci");
2431356b98dSAndreas Färber         busdev = SYS_BUS_DEVICE(dev);
2447d6e771fSPeter Maydell         qdev_init_nofail(dev);
2457468d73aSPeter Maydell         sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */
246a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */
247a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */
248a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */
24989a32d32SPeter Maydell         sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */
25089a32d32SPeter Maydell         sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */
25189a32d32SPeter Maydell         sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */
2527d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 0, pic[48]);
2537d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 1, pic[49]);
2547d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 2, pic[50]);
2557d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 3, pic[51]);
25602e2da45SPaul Brook         pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
257*4bcbe0b6SEduardo Habkost         if (machine_usb(machine)) {
258afb9a60eSGerd Hoffmann             pci_create_simple(pci_bus, -1, "pci-ohci");
259e69954b9Spbrook         }
2609be5dafeSPaul Brook         n = drive_get_max_bus(IF_SCSI);
2619be5dafeSPaul Brook         while (n >= 0) {
2629be5dafeSPaul Brook             pci_create_simple(pci_bus, -1, "lsi53c895a");
2639be5dafeSPaul Brook             n--;
264e69954b9Spbrook         }
2650ef849d7SPaul Brook     }
266e69954b9Spbrook     for(n = 0; n < nb_nics; n++) {
267e69954b9Spbrook         nd = &nd_table[n];
2680ae18ceeSaliguori 
269e6b3c8caSPeter Maydell         if (!done_nic && (!nd->model ||
270e6b3c8caSPeter Maydell                     strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) {
2710ef849d7SPaul Brook             if (is_pb) {
2720ef849d7SPaul Brook                 lan9118_init(nd, 0x4e000000, pic[28]);
2730ef849d7SPaul Brook             } else {
274d537cf6cSpbrook                 smc91c111_init(nd, 0x4e000000, pic[28]);
2750ef849d7SPaul Brook             }
2760ef849d7SPaul Brook             done_nic = 1;
277e69954b9Spbrook         } else {
27829b358f9SDavid Gibson             if (pci_bus) {
27929b358f9SDavid Gibson                 pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL);
28029b358f9SDavid Gibson             }
281e69954b9Spbrook         }
282e69954b9Spbrook     }
283e69954b9Spbrook 
284d1157ca4SOskar Andero     dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL);
285a5c82852SAndreas Färber     i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
286eee48504SPaul Brook     i2c_create_slave(i2c, "ds1338", 0x68);
287eee48504SPaul Brook 
288e69954b9Spbrook     /* Memory map for RealView Emulation Baseboard:  */
289e69954b9Spbrook     /* 0x10000000 System registers.  */
290e69954b9Spbrook     /*  0x10001000 System controller.  */
291e69954b9Spbrook     /* 0x10002000 Two-Wire Serial Bus.  */
292e69954b9Spbrook     /* 0x10003000 Reserved.  */
293e69954b9Spbrook     /*  0x10004000 AACI.  */
294e69954b9Spbrook     /*  0x10005000 MCI.  */
295e69954b9Spbrook     /* 0x10006000 KMI0.  */
296e69954b9Spbrook     /* 0x10007000 KMI1.  */
2970ef849d7SPaul Brook     /*  0x10008000 Character LCD. (EB) */
298e69954b9Spbrook     /* 0x10009000 UART0.  */
299e69954b9Spbrook     /* 0x1000a000 UART1.  */
300e69954b9Spbrook     /* 0x1000b000 UART2.  */
301e69954b9Spbrook     /* 0x1000c000 UART3.  */
302e69954b9Spbrook     /*  0x1000d000 SSPI.  */
303e69954b9Spbrook     /*  0x1000e000 SCI.  */
304e69954b9Spbrook     /* 0x1000f000 Reserved.  */
305e69954b9Spbrook     /*  0x10010000 Watchdog.  */
306e69954b9Spbrook     /* 0x10011000 Timer 0+1.  */
307e69954b9Spbrook     /* 0x10012000 Timer 2+3.  */
308e69954b9Spbrook     /*  0x10013000 GPIO 0.  */
309e69954b9Spbrook     /*  0x10014000 GPIO 1.  */
310e69954b9Spbrook     /*  0x10015000 GPIO 2.  */
3110ef849d7SPaul Brook     /*  0x10002000 Two-Wire Serial Bus - DVI. (PB) */
312e69954b9Spbrook     /* 0x10017000 RTC.  */
313e69954b9Spbrook     /*  0x10018000 DMC.  */
314e69954b9Spbrook     /*  0x10019000 PCI controller config.  */
315e69954b9Spbrook     /*  0x10020000 CLCD.  */
316e69954b9Spbrook     /* 0x10030000 DMA Controller.  */
3170ef849d7SPaul Brook     /* 0x10040000 GIC1. (EB) */
3180ef849d7SPaul Brook     /*  0x10050000 GIC2. (EB) */
3190ef849d7SPaul Brook     /*  0x10060000 GIC3. (EB) */
3200ef849d7SPaul Brook     /*  0x10070000 GIC4. (EB) */
321e69954b9Spbrook     /*  0x10080000 SMC.  */
3220ef849d7SPaul Brook     /* 0x1e000000 GIC1. (PB) */
3230ef849d7SPaul Brook     /*  0x1e001000 GIC2. (PB) */
3240ef849d7SPaul Brook     /*  0x1e002000 GIC3. (PB) */
3250ef849d7SPaul Brook     /*  0x1e003000 GIC4. (PB) */
326e69954b9Spbrook     /*  0x40000000 NOR flash.  */
327e69954b9Spbrook     /*  0x44000000 DoC flash.  */
328e69954b9Spbrook     /*  0x48000000 SRAM.  */
329e69954b9Spbrook     /*  0x4c000000 Configuration flash.  */
330e69954b9Spbrook     /* 0x4e000000 Ethernet.  */
331e69954b9Spbrook     /*  0x4f000000 USB.  */
332e69954b9Spbrook     /*  0x50000000 PISMO.  */
333e69954b9Spbrook     /*  0x54000000 PISMO.  */
334e69954b9Spbrook     /*  0x58000000 PISMO.  */
335e69954b9Spbrook     /*  0x5c000000 PISMO.  */
336e69954b9Spbrook     /* 0x60000000 PCI.  */
337a2bff788SPeter Maydell     /* 0x60000000 PCI Self Config.  */
338a2bff788SPeter Maydell     /* 0x61000000 PCI Config.  */
339a2bff788SPeter Maydell     /* 0x62000000 PCI IO.  */
340a2bff788SPeter Maydell     /* 0x63000000 PCI mem 0.  */
341a2bff788SPeter Maydell     /* 0x64000000 PCI mem 1.  */
342a2bff788SPeter Maydell     /* 0x68000000 PCI mem 2.  */
343e69954b9Spbrook 
3447ffab4d7Spbrook     /* ??? Hack to map an additional page of ram for the secondary CPU
3457ffab4d7Spbrook        startup code.  I guess this works on real hardware because the
3467ffab4d7Spbrook        BootROM happens to be in ROM/flash or in memory that isn't clobbered
3477ffab4d7Spbrook        until after Linux boots the secondary CPUs.  */
34849946538SHu Tao     memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000,
349f8ed85acSMarkus Armbruster                            &error_fatal);
350c5705a77SAvi Kivity     vmstate_register_ram_global(ram_hack);
35135e87820SAvi Kivity     memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack);
3527ffab4d7Spbrook 
353f93eb9ffSbalrog     realview_binfo.ram_size = ram_size;
3543ef96221SMarcel Apfelbaum     realview_binfo.kernel_filename = machine->kernel_filename;
3553ef96221SMarcel Apfelbaum     realview_binfo.kernel_cmdline = machine->kernel_cmdline;
3563ef96221SMarcel Apfelbaum     realview_binfo.initrd_filename = machine->initrd_filename;
357c988bfadSPaul Brook     realview_binfo.nb_cpus = smp_cpus;
358f7c70325SPaul Brook     realview_binfo.board_id = realview_board_id[board_type];
35921a88941SPaul Brook     realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
360182735efSAndreas Färber     arm_load_kernel(ARM_CPU(first_cpu), &realview_binfo);
361e69954b9Spbrook }
362e69954b9Spbrook 
3633ef96221SMarcel Apfelbaum static void realview_eb_init(MachineState *machine)
364c988bfadSPaul Brook {
3653ef96221SMarcel Apfelbaum     if (!machine->cpu_model) {
3663ef96221SMarcel Apfelbaum         machine->cpu_model = "arm926";
367c988bfadSPaul Brook     }
3683ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_EB);
369c988bfadSPaul Brook }
370c988bfadSPaul Brook 
3713ef96221SMarcel Apfelbaum static void realview_eb_mpcore_init(MachineState *machine)
372c988bfadSPaul Brook {
3733ef96221SMarcel Apfelbaum     if (!machine->cpu_model) {
3743ef96221SMarcel Apfelbaum         machine->cpu_model = "arm11mpcore";
375c988bfadSPaul Brook     }
3763ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_EB_MPCORE);
377c988bfadSPaul Brook }
378c988bfadSPaul Brook 
3793ef96221SMarcel Apfelbaum static void realview_pb_a8_init(MachineState *machine)
3800ef849d7SPaul Brook {
3813ef96221SMarcel Apfelbaum     if (!machine->cpu_model) {
3823ef96221SMarcel Apfelbaum         machine->cpu_model = "cortex-a8";
3830ef849d7SPaul Brook     }
3843ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_PB_A8);
3850ef849d7SPaul Brook }
3860ef849d7SPaul Brook 
3873ef96221SMarcel Apfelbaum static void realview_pbx_a9_init(MachineState *machine)
388f7c70325SPaul Brook {
3893ef96221SMarcel Apfelbaum     if (!machine->cpu_model) {
3903ef96221SMarcel Apfelbaum         machine->cpu_model = "cortex-a9";
391f7c70325SPaul Brook     }
3923ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_PBX_A9);
393f7c70325SPaul Brook }
394f7c70325SPaul Brook 
3958a661aeaSAndreas Färber static void realview_eb_class_init(ObjectClass *oc, void *data)
396f80f9ec9SAnthony Liguori {
3978a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
3988a661aeaSAndreas Färber 
399e264d29dSEduardo Habkost     mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)";
400e264d29dSEduardo Habkost     mc->init = realview_eb_init;
401e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
402f80f9ec9SAnthony Liguori }
403f80f9ec9SAnthony Liguori 
4048a661aeaSAndreas Färber static const TypeInfo realview_eb_type = {
4058a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-eb"),
4068a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4078a661aeaSAndreas Färber     .class_init = realview_eb_class_init,
4088a661aeaSAndreas Färber };
409e264d29dSEduardo Habkost 
4108a661aeaSAndreas Färber static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data)
411e264d29dSEduardo Habkost {
4128a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4138a661aeaSAndreas Färber 
414e264d29dSEduardo Habkost     mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)";
415e264d29dSEduardo Habkost     mc->init = realview_eb_mpcore_init;
416e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
417e264d29dSEduardo Habkost     mc->max_cpus = 4;
418e264d29dSEduardo Habkost }
419e264d29dSEduardo Habkost 
4208a661aeaSAndreas Färber static const TypeInfo realview_eb_mpcore_type = {
4218a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-eb-mpcore"),
4228a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4238a661aeaSAndreas Färber     .class_init = realview_eb_mpcore_class_init,
4248a661aeaSAndreas Färber };
425e264d29dSEduardo Habkost 
4268a661aeaSAndreas Färber static void realview_pb_a8_class_init(ObjectClass *oc, void *data)
427e264d29dSEduardo Habkost {
4288a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4298a661aeaSAndreas Färber 
430e264d29dSEduardo Habkost     mc->desc = "ARM RealView Platform Baseboard for Cortex-A8";
431e264d29dSEduardo Habkost     mc->init = realview_pb_a8_init;
432e264d29dSEduardo Habkost }
433e264d29dSEduardo Habkost 
4348a661aeaSAndreas Färber static const TypeInfo realview_pb_a8_type = {
4358a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-pb-a8"),
4368a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4378a661aeaSAndreas Färber     .class_init = realview_pb_a8_class_init,
4388a661aeaSAndreas Färber };
439e264d29dSEduardo Habkost 
4408a661aeaSAndreas Färber static void realview_pbx_a9_class_init(ObjectClass *oc, void *data)
441e264d29dSEduardo Habkost {
4428a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4438a661aeaSAndreas Färber 
444e264d29dSEduardo Habkost     mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9";
445e264d29dSEduardo Habkost     mc->init = realview_pbx_a9_init;
446e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
447e264d29dSEduardo Habkost     mc->max_cpus = 4;
448e264d29dSEduardo Habkost }
449e264d29dSEduardo Habkost 
4508a661aeaSAndreas Färber static const TypeInfo realview_pbx_a9_type = {
4518a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-pbx-a9"),
4528a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4538a661aeaSAndreas Färber     .class_init = realview_pbx_a9_class_init,
4548a661aeaSAndreas Färber };
4558a661aeaSAndreas Färber 
4568a661aeaSAndreas Färber static void realview_machine_init(void)
4578a661aeaSAndreas Färber {
4588a661aeaSAndreas Färber     type_register_static(&realview_eb_type);
4598a661aeaSAndreas Färber     type_register_static(&realview_eb_mpcore_type);
4608a661aeaSAndreas Färber     type_register_static(&realview_pb_a8_type);
4618a661aeaSAndreas Färber     type_register_static(&realview_pbx_a9_type);
4628a661aeaSAndreas Färber }
4638a661aeaSAndreas Färber 
4640e6aac87SEduardo Habkost type_init(realview_machine_init)
465