xref: /qemu/hw/arm/realview.c (revision 4771d756f46219762477aaeaaef9bd215e3d5c60)
1e69954b9Spbrook /*
2e69954b9Spbrook  * ARM RealView Baseboard System emulation.
3e69954b9Spbrook  *
4a1bb27b1Spbrook  * Copyright (c) 2006-2007 CodeSourcery.
5e69954b9Spbrook  * Written by Paul Brook
6e69954b9Spbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
8e69954b9Spbrook  */
9e69954b9Spbrook 
1012b16722SPeter Maydell #include "qemu/osdep.h"
11da34e65cSMarkus Armbruster #include "qapi/error.h"
12*4771d756SPaolo Bonzini #include "qemu-common.h"
13*4771d756SPaolo Bonzini #include "cpu.h"
1483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
15bd2be150SPeter Maydell #include "hw/arm/arm.h"
160d09e41aSPaolo Bonzini #include "hw/arm/primecell.h"
17bd2be150SPeter Maydell #include "hw/devices.h"
1883c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
191422e32dSPaolo Bonzini #include "net/net.h"
209c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2183c9f4caSPaolo Bonzini #include "hw/boards.h"
220d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
234be74634SMarkus Armbruster #include "sysemu/block-backend.h"
24022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
25b5a3ca3eSPeter Maydell #include "qemu/error-report.h"
26e69954b9Spbrook 
270ef849d7SPaul Brook #define SMP_BOOT_ADDR 0xe0000000
28078758d0SEvgeny Voevodin #define SMP_BOOTREG_ADDR 0x10000030
29eee48504SPaul Brook 
30e69954b9Spbrook /* Board init.  */
31e69954b9Spbrook 
32f93eb9ffSbalrog static struct arm_boot_info realview_binfo = {
330ef849d7SPaul Brook     .smp_loader_start = SMP_BOOT_ADDR,
34078758d0SEvgeny Voevodin     .smp_bootreg_addr = SMP_BOOTREG_ADDR,
35f93eb9ffSbalrog };
36f93eb9ffSbalrog 
37f7c70325SPaul Brook /* The following two lists must be consistent.  */
38c988bfadSPaul Brook enum realview_board_type {
39c988bfadSPaul Brook     BOARD_EB,
400ef849d7SPaul Brook     BOARD_EB_MPCORE,
41f7c70325SPaul Brook     BOARD_PB_A8,
42f7c70325SPaul Brook     BOARD_PBX_A9,
43f7c70325SPaul Brook };
44f7c70325SPaul Brook 
45d05ac8faSBlue Swirl static const int realview_board_id[] = {
46f7c70325SPaul Brook     0x33b,
47f7c70325SPaul Brook     0x33b,
48f7c70325SPaul Brook     0x769,
49f7c70325SPaul Brook     0x76d
50c988bfadSPaul Brook };
51c988bfadSPaul Brook 
523ef96221SMarcel Apfelbaum static void realview_init(MachineState *machine,
53c988bfadSPaul Brook                           enum realview_board_type board_type)
54e69954b9Spbrook {
559077f01bSAndreas Färber     ARMCPU *cpu = NULL;
569077f01bSAndreas Färber     CPUARMState *env;
57b5a3ca3eSPeter Maydell     ObjectClass *cpu_oc;
5835e87820SAvi Kivity     MemoryRegion *sysmem = get_system_memory();
59b1ab03afSNikita Belov     MemoryRegion *ram_lo;
6035e87820SAvi Kivity     MemoryRegion *ram_hi = g_new(MemoryRegion, 1);
6135e87820SAvi Kivity     MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
6235e87820SAvi Kivity     MemoryRegion *ram_hack = g_new(MemoryRegion, 1);
6303a0e944SPeter Maydell     DeviceState *dev, *sysctl, *gpio2, *pl041;
64c988bfadSPaul Brook     SysBusDevice *busdev;
65fe7e8758SPaul Brook     qemu_irq pic[64];
6626883c69SPeter Maydell     qemu_irq mmc_irq[2];
6729b358f9SDavid Gibson     PCIBus *pci_bus = NULL;
68e69954b9Spbrook     NICInfo *nd;
69a5c82852SAndreas Färber     I2CBus *i2c;
70e69954b9Spbrook     int n;
710ef849d7SPaul Brook     int done_nic = 0;
729ee6e8bbSpbrook     qemu_irq cpu_irq[4];
73f7c70325SPaul Brook     int is_mpcore = 0;
74f7c70325SPaul Brook     int is_pb = 0;
7526e92f65SPaul Brook     uint32_t proc_id = 0;
760ef849d7SPaul Brook     uint32_t sys_id;
770ef849d7SPaul Brook     ram_addr_t low_ram_size;
783ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
79b5a3ca3eSPeter Maydell     hwaddr periphbase = 0;
80e69954b9Spbrook 
81f7c70325SPaul Brook     switch (board_type) {
82f7c70325SPaul Brook     case BOARD_EB:
83f7c70325SPaul Brook         break;
84f7c70325SPaul Brook     case BOARD_EB_MPCORE:
85f7c70325SPaul Brook         is_mpcore = 1;
86b5a3ca3eSPeter Maydell         periphbase = 0x10100000;
87f7c70325SPaul Brook         break;
88f7c70325SPaul Brook     case BOARD_PB_A8:
89f7c70325SPaul Brook         is_pb = 1;
90f7c70325SPaul Brook         break;
91f7c70325SPaul Brook     case BOARD_PBX_A9:
92f7c70325SPaul Brook         is_mpcore = 1;
93f7c70325SPaul Brook         is_pb = 1;
94b5a3ca3eSPeter Maydell         periphbase = 0x1f000000;
95f7c70325SPaul Brook         break;
96f7c70325SPaul Brook     }
97b5a3ca3eSPeter Maydell 
983ef96221SMarcel Apfelbaum     cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, machine->cpu_model);
99b5a3ca3eSPeter Maydell     if (!cpu_oc) {
100aaed909aSbellard         fprintf(stderr, "Unable to find CPU definition\n");
101aaed909aSbellard         exit(1);
102aaed909aSbellard     }
103b5a3ca3eSPeter Maydell 
104b5a3ca3eSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
105b5a3ca3eSPeter Maydell         Object *cpuobj = object_new(object_class_get_name(cpu_oc));
106b5a3ca3eSPeter Maydell 
10761e2f352SGreg Bellows         /* By default A9,A15 and ARM1176 CPUs have EL3 enabled.  This board
10861e2f352SGreg Bellows          * does not currently support EL3 so the CPU EL3 property is disabled
10961e2f352SGreg Bellows          * before realization.
11061e2f352SGreg Bellows          */
11161e2f352SGreg Bellows         if (object_property_find(cpuobj, "has_el3", NULL)) {
112007b0657SMarkus Armbruster             object_property_set_bool(cpuobj, false, "has_el3", &error_fatal);
11361e2f352SGreg Bellows         }
11461e2f352SGreg Bellows 
115b5a3ca3eSPeter Maydell         if (is_pb && is_mpcore) {
116007b0657SMarkus Armbruster             object_property_set_int(cpuobj, periphbase, "reset-cbar",
117007b0657SMarkus Armbruster                                     &error_fatal);
118b5a3ca3eSPeter Maydell         }
119b5a3ca3eSPeter Maydell 
120007b0657SMarkus Armbruster         object_property_set_bool(cpuobj, true, "realized", &error_fatal);
121b5a3ca3eSPeter Maydell 
122b5a3ca3eSPeter Maydell         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ);
123b5a3ca3eSPeter Maydell     }
124b5a3ca3eSPeter Maydell     cpu = ARM_CPU(first_cpu);
1259077f01bSAndreas Färber     env = &cpu->env;
12626e92f65SPaul Brook     if (arm_feature(env, ARM_FEATURE_V7)) {
127f7c70325SPaul Brook         if (is_mpcore) {
128f7c70325SPaul Brook             proc_id = 0x0c000000;
129f7c70325SPaul Brook         } else {
13026e92f65SPaul Brook             proc_id = 0x0e000000;
131f7c70325SPaul Brook         }
13226e92f65SPaul Brook     } else if (arm_feature(env, ARM_FEATURE_V6K)) {
13326e92f65SPaul Brook         proc_id = 0x06000000;
13426e92f65SPaul Brook     } else if (arm_feature(env, ARM_FEATURE_V6)) {
13526e92f65SPaul Brook         proc_id = 0x04000000;
13626e92f65SPaul Brook     } else {
13726e92f65SPaul Brook         proc_id = 0x02000000;
13826e92f65SPaul Brook     }
139aaed909aSbellard 
14021a88941SPaul Brook     if (is_pb && ram_size > 0x20000000) {
14121a88941SPaul Brook         /* Core tile RAM.  */
142b1ab03afSNikita Belov         ram_lo = g_new(MemoryRegion, 1);
14321a88941SPaul Brook         low_ram_size = ram_size - 0x20000000;
14421a88941SPaul Brook         ram_size = 0x20000000;
14549946538SHu Tao         memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size,
146f8ed85acSMarkus Armbruster                                &error_fatal);
147c5705a77SAvi Kivity         vmstate_register_ram_global(ram_lo);
14835e87820SAvi Kivity         memory_region_add_subregion(sysmem, 0x20000000, ram_lo);
14921a88941SPaul Brook     }
15021a88941SPaul Brook 
15149946538SHu Tao     memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size,
152f8ed85acSMarkus Armbruster                            &error_fatal);
153c5705a77SAvi Kivity     vmstate_register_ram_global(ram_hi);
1540ef849d7SPaul Brook     low_ram_size = ram_size;
1550ef849d7SPaul Brook     if (low_ram_size > 0x10000000)
1560ef849d7SPaul Brook       low_ram_size = 0x10000000;
157e69954b9Spbrook     /* SDRAM at address zero.  */
1582c9b15caSPaolo Bonzini     memory_region_init_alias(ram_alias, NULL, "realview.alias",
15935e87820SAvi Kivity                              ram_hi, 0, low_ram_size);
16035e87820SAvi Kivity     memory_region_add_subregion(sysmem, 0, ram_alias);
1610ef849d7SPaul Brook     if (is_pb) {
1620ef849d7SPaul Brook         /* And again at a high address.  */
16335e87820SAvi Kivity         memory_region_add_subregion(sysmem, 0x70000000, ram_hi);
1640ef849d7SPaul Brook     } else {
1650ef849d7SPaul Brook         ram_size = low_ram_size;
1660ef849d7SPaul Brook     }
167e69954b9Spbrook 
1680ef849d7SPaul Brook     sys_id = is_pb ? 0x01780500 : 0xc1400400;
16926883c69SPeter Maydell     sysctl = qdev_create(NULL, "realview_sysctl");
17026883c69SPeter Maydell     qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
17126883c69SPeter Maydell     qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
1727a65c8ccSPeter Maydell     qdev_init_nofail(sysctl);
1731356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
1749ee6e8bbSpbrook 
175c988bfadSPaul Brook     if (is_mpcore) {
176f7c70325SPaul Brook         dev = qdev_create(NULL, is_pb ? "a9mpcore_priv": "realview_mpcore");
177c988bfadSPaul Brook         qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
178c988bfadSPaul Brook         qdev_init_nofail(dev);
1791356b98dSAndreas Färber         busdev = SYS_BUS_DEVICE(dev);
18096eacf64SPeter Maydell         sysbus_mmio_map(busdev, 0, periphbase);
181c988bfadSPaul Brook         for (n = 0; n < smp_cpus; n++) {
182c988bfadSPaul Brook             sysbus_connect_irq(busdev, n, cpu_irq[n]);
183c988bfadSPaul Brook         }
18496eacf64SPeter Maydell         sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL);
18596eacf64SPeter Maydell         /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
18696eacf64SPeter Maydell         realview_binfo.gic_cpu_if_addr = periphbase + 0x100;
1879ee6e8bbSpbrook     } else {
1880ef849d7SPaul Brook         uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
1890ef849d7SPaul Brook         /* For now just create the nIRQ GIC, and ignore the others.  */
1900ef849d7SPaul Brook         dev = sysbus_create_simple("realview_gic", gic_addr, cpu_irq[0]);
191fe7e8758SPaul Brook     }
192fe7e8758SPaul Brook     for (n = 0; n < 64; n++) {
193067a3ddcSPaul Brook         pic[n] = qdev_get_gpio_in(dev, n);
1949ee6e8bbSpbrook     }
1959ee6e8bbSpbrook 
19603a0e944SPeter Maydell     pl041 = qdev_create(NULL, "pl041");
19703a0e944SPeter Maydell     qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
19803a0e944SPeter Maydell     qdev_init_nofail(pl041);
1991356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
2001356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]);
20103a0e944SPeter Maydell 
20286394e96SPaul Brook     sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
20386394e96SPaul Brook     sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
204e69954b9Spbrook 
205a7d518a6SPaul Brook     sysbus_create_simple("pl011", 0x10009000, pic[12]);
206a7d518a6SPaul Brook     sysbus_create_simple("pl011", 0x1000a000, pic[13]);
207a7d518a6SPaul Brook     sysbus_create_simple("pl011", 0x1000b000, pic[14]);
208a7d518a6SPaul Brook     sysbus_create_simple("pl011", 0x1000c000, pic[15]);
209e69954b9Spbrook 
210e69954b9Spbrook     /* DMA controller is optional, apparently.  */
211b4496b13SPaul Brook     sysbus_create_simple("pl081", 0x10030000, pic[24]);
212e69954b9Spbrook 
2136a824ec3SPaul Brook     sysbus_create_simple("sp804", 0x10011000, pic[4]);
2146a824ec3SPaul Brook     sysbus_create_simple("sp804", 0x10012000, pic[5]);
215e69954b9Spbrook 
21626883c69SPeter Maydell     sysbus_create_simple("pl061", 0x10013000, pic[6]);
21726883c69SPeter Maydell     sysbus_create_simple("pl061", 0x10014000, pic[7]);
21826883c69SPeter Maydell     gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]);
21926883c69SPeter Maydell 
220acb9b722SPeter Maydell     sysbus_create_simple("pl111", 0x10020000, pic[23]);
221e69954b9Spbrook 
22226883c69SPeter Maydell     dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
22326883c69SPeter Maydell     /* Wire up MMC card detect and read-only signals. These have
22426883c69SPeter Maydell      * to go to both the PL061 GPIO and the sysctl register.
22526883c69SPeter Maydell      * Note that the PL181 orders these lines (readonly,inserted)
22626883c69SPeter Maydell      * and the PL061 has them the other way about. Also the card
22726883c69SPeter Maydell      * detect line is inverted.
22826883c69SPeter Maydell      */
22926883c69SPeter Maydell     mmc_irq[0] = qemu_irq_split(
23026883c69SPeter Maydell         qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
23126883c69SPeter Maydell         qdev_get_gpio_in(gpio2, 1));
23226883c69SPeter Maydell     mmc_irq[1] = qemu_irq_split(
23326883c69SPeter Maydell         qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
23426883c69SPeter Maydell         qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
23526883c69SPeter Maydell     qdev_connect_gpio_out(dev, 0, mmc_irq[0]);
23626883c69SPeter Maydell     qdev_connect_gpio_out(dev, 1, mmc_irq[1]);
237a1bb27b1Spbrook 
238a63bdb31SPaul Brook     sysbus_create_simple("pl031", 0x10017000, pic[10]);
2397e1543c2Spbrook 
2400ef849d7SPaul Brook     if (!is_pb) {
2417d6e771fSPeter Maydell         dev = qdev_create(NULL, "realview_pci");
2421356b98dSAndreas Färber         busdev = SYS_BUS_DEVICE(dev);
2437d6e771fSPeter Maydell         qdev_init_nofail(dev);
2447468d73aSPeter Maydell         sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */
245a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */
246a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */
247a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */
24889a32d32SPeter Maydell         sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */
24989a32d32SPeter Maydell         sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */
25089a32d32SPeter Maydell         sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */
2517d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 0, pic[48]);
2527d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 1, pic[49]);
2537d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 2, pic[50]);
2547d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 3, pic[51]);
25502e2da45SPaul Brook         pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
256de77a243SMarcel Apfelbaum         if (usb_enabled()) {
257afb9a60eSGerd Hoffmann             pci_create_simple(pci_bus, -1, "pci-ohci");
258e69954b9Spbrook         }
2599be5dafeSPaul Brook         n = drive_get_max_bus(IF_SCSI);
2609be5dafeSPaul Brook         while (n >= 0) {
2619be5dafeSPaul Brook             pci_create_simple(pci_bus, -1, "lsi53c895a");
2629be5dafeSPaul Brook             n--;
263e69954b9Spbrook         }
2640ef849d7SPaul Brook     }
265e69954b9Spbrook     for(n = 0; n < nb_nics; n++) {
266e69954b9Spbrook         nd = &nd_table[n];
2670ae18ceeSaliguori 
268e6b3c8caSPeter Maydell         if (!done_nic && (!nd->model ||
269e6b3c8caSPeter Maydell                     strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) {
2700ef849d7SPaul Brook             if (is_pb) {
2710ef849d7SPaul Brook                 lan9118_init(nd, 0x4e000000, pic[28]);
2720ef849d7SPaul Brook             } else {
273d537cf6cSpbrook                 smc91c111_init(nd, 0x4e000000, pic[28]);
2740ef849d7SPaul Brook             }
2750ef849d7SPaul Brook             done_nic = 1;
276e69954b9Spbrook         } else {
27729b358f9SDavid Gibson             if (pci_bus) {
27829b358f9SDavid Gibson                 pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL);
27929b358f9SDavid Gibson             }
280e69954b9Spbrook         }
281e69954b9Spbrook     }
282e69954b9Spbrook 
283d1157ca4SOskar Andero     dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL);
284a5c82852SAndreas Färber     i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
285eee48504SPaul Brook     i2c_create_slave(i2c, "ds1338", 0x68);
286eee48504SPaul Brook 
287e69954b9Spbrook     /* Memory map for RealView Emulation Baseboard:  */
288e69954b9Spbrook     /* 0x10000000 System registers.  */
289e69954b9Spbrook     /*  0x10001000 System controller.  */
290e69954b9Spbrook     /* 0x10002000 Two-Wire Serial Bus.  */
291e69954b9Spbrook     /* 0x10003000 Reserved.  */
292e69954b9Spbrook     /*  0x10004000 AACI.  */
293e69954b9Spbrook     /*  0x10005000 MCI.  */
294e69954b9Spbrook     /* 0x10006000 KMI0.  */
295e69954b9Spbrook     /* 0x10007000 KMI1.  */
2960ef849d7SPaul Brook     /*  0x10008000 Character LCD. (EB) */
297e69954b9Spbrook     /* 0x10009000 UART0.  */
298e69954b9Spbrook     /* 0x1000a000 UART1.  */
299e69954b9Spbrook     /* 0x1000b000 UART2.  */
300e69954b9Spbrook     /* 0x1000c000 UART3.  */
301e69954b9Spbrook     /*  0x1000d000 SSPI.  */
302e69954b9Spbrook     /*  0x1000e000 SCI.  */
303e69954b9Spbrook     /* 0x1000f000 Reserved.  */
304e69954b9Spbrook     /*  0x10010000 Watchdog.  */
305e69954b9Spbrook     /* 0x10011000 Timer 0+1.  */
306e69954b9Spbrook     /* 0x10012000 Timer 2+3.  */
307e69954b9Spbrook     /*  0x10013000 GPIO 0.  */
308e69954b9Spbrook     /*  0x10014000 GPIO 1.  */
309e69954b9Spbrook     /*  0x10015000 GPIO 2.  */
3100ef849d7SPaul Brook     /*  0x10002000 Two-Wire Serial Bus - DVI. (PB) */
311e69954b9Spbrook     /* 0x10017000 RTC.  */
312e69954b9Spbrook     /*  0x10018000 DMC.  */
313e69954b9Spbrook     /*  0x10019000 PCI controller config.  */
314e69954b9Spbrook     /*  0x10020000 CLCD.  */
315e69954b9Spbrook     /* 0x10030000 DMA Controller.  */
3160ef849d7SPaul Brook     /* 0x10040000 GIC1. (EB) */
3170ef849d7SPaul Brook     /*  0x10050000 GIC2. (EB) */
3180ef849d7SPaul Brook     /*  0x10060000 GIC3. (EB) */
3190ef849d7SPaul Brook     /*  0x10070000 GIC4. (EB) */
320e69954b9Spbrook     /*  0x10080000 SMC.  */
3210ef849d7SPaul Brook     /* 0x1e000000 GIC1. (PB) */
3220ef849d7SPaul Brook     /*  0x1e001000 GIC2. (PB) */
3230ef849d7SPaul Brook     /*  0x1e002000 GIC3. (PB) */
3240ef849d7SPaul Brook     /*  0x1e003000 GIC4. (PB) */
325e69954b9Spbrook     /*  0x40000000 NOR flash.  */
326e69954b9Spbrook     /*  0x44000000 DoC flash.  */
327e69954b9Spbrook     /*  0x48000000 SRAM.  */
328e69954b9Spbrook     /*  0x4c000000 Configuration flash.  */
329e69954b9Spbrook     /* 0x4e000000 Ethernet.  */
330e69954b9Spbrook     /*  0x4f000000 USB.  */
331e69954b9Spbrook     /*  0x50000000 PISMO.  */
332e69954b9Spbrook     /*  0x54000000 PISMO.  */
333e69954b9Spbrook     /*  0x58000000 PISMO.  */
334e69954b9Spbrook     /*  0x5c000000 PISMO.  */
335e69954b9Spbrook     /* 0x60000000 PCI.  */
336a2bff788SPeter Maydell     /* 0x60000000 PCI Self Config.  */
337a2bff788SPeter Maydell     /* 0x61000000 PCI Config.  */
338a2bff788SPeter Maydell     /* 0x62000000 PCI IO.  */
339a2bff788SPeter Maydell     /* 0x63000000 PCI mem 0.  */
340a2bff788SPeter Maydell     /* 0x64000000 PCI mem 1.  */
341a2bff788SPeter Maydell     /* 0x68000000 PCI mem 2.  */
342e69954b9Spbrook 
3437ffab4d7Spbrook     /* ??? Hack to map an additional page of ram for the secondary CPU
3447ffab4d7Spbrook        startup code.  I guess this works on real hardware because the
3457ffab4d7Spbrook        BootROM happens to be in ROM/flash or in memory that isn't clobbered
3467ffab4d7Spbrook        until after Linux boots the secondary CPUs.  */
34749946538SHu Tao     memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000,
348f8ed85acSMarkus Armbruster                            &error_fatal);
349c5705a77SAvi Kivity     vmstate_register_ram_global(ram_hack);
35035e87820SAvi Kivity     memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack);
3517ffab4d7Spbrook 
352f93eb9ffSbalrog     realview_binfo.ram_size = ram_size;
3533ef96221SMarcel Apfelbaum     realview_binfo.kernel_filename = machine->kernel_filename;
3543ef96221SMarcel Apfelbaum     realview_binfo.kernel_cmdline = machine->kernel_cmdline;
3553ef96221SMarcel Apfelbaum     realview_binfo.initrd_filename = machine->initrd_filename;
356c988bfadSPaul Brook     realview_binfo.nb_cpus = smp_cpus;
357f7c70325SPaul Brook     realview_binfo.board_id = realview_board_id[board_type];
35821a88941SPaul Brook     realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
359182735efSAndreas Färber     arm_load_kernel(ARM_CPU(first_cpu), &realview_binfo);
360e69954b9Spbrook }
361e69954b9Spbrook 
3623ef96221SMarcel Apfelbaum static void realview_eb_init(MachineState *machine)
363c988bfadSPaul Brook {
3643ef96221SMarcel Apfelbaum     if (!machine->cpu_model) {
3653ef96221SMarcel Apfelbaum         machine->cpu_model = "arm926";
366c988bfadSPaul Brook     }
3673ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_EB);
368c988bfadSPaul Brook }
369c988bfadSPaul Brook 
3703ef96221SMarcel Apfelbaum static void realview_eb_mpcore_init(MachineState *machine)
371c988bfadSPaul Brook {
3723ef96221SMarcel Apfelbaum     if (!machine->cpu_model) {
3733ef96221SMarcel Apfelbaum         machine->cpu_model = "arm11mpcore";
374c988bfadSPaul Brook     }
3753ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_EB_MPCORE);
376c988bfadSPaul Brook }
377c988bfadSPaul Brook 
3783ef96221SMarcel Apfelbaum static void realview_pb_a8_init(MachineState *machine)
3790ef849d7SPaul Brook {
3803ef96221SMarcel Apfelbaum     if (!machine->cpu_model) {
3813ef96221SMarcel Apfelbaum         machine->cpu_model = "cortex-a8";
3820ef849d7SPaul Brook     }
3833ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_PB_A8);
3840ef849d7SPaul Brook }
3850ef849d7SPaul Brook 
3863ef96221SMarcel Apfelbaum static void realview_pbx_a9_init(MachineState *machine)
387f7c70325SPaul Brook {
3883ef96221SMarcel Apfelbaum     if (!machine->cpu_model) {
3893ef96221SMarcel Apfelbaum         machine->cpu_model = "cortex-a9";
390f7c70325SPaul Brook     }
3913ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_PBX_A9);
392f7c70325SPaul Brook }
393f7c70325SPaul Brook 
3948a661aeaSAndreas Färber static void realview_eb_class_init(ObjectClass *oc, void *data)
395f80f9ec9SAnthony Liguori {
3968a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
3978a661aeaSAndreas Färber 
398e264d29dSEduardo Habkost     mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)";
399e264d29dSEduardo Habkost     mc->init = realview_eb_init;
400e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
401f80f9ec9SAnthony Liguori }
402f80f9ec9SAnthony Liguori 
4038a661aeaSAndreas Färber static const TypeInfo realview_eb_type = {
4048a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-eb"),
4058a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4068a661aeaSAndreas Färber     .class_init = realview_eb_class_init,
4078a661aeaSAndreas Färber };
408e264d29dSEduardo Habkost 
4098a661aeaSAndreas Färber static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data)
410e264d29dSEduardo Habkost {
4118a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4128a661aeaSAndreas Färber 
413e264d29dSEduardo Habkost     mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)";
414e264d29dSEduardo Habkost     mc->init = realview_eb_mpcore_init;
415e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
416e264d29dSEduardo Habkost     mc->max_cpus = 4;
417e264d29dSEduardo Habkost }
418e264d29dSEduardo Habkost 
4198a661aeaSAndreas Färber static const TypeInfo realview_eb_mpcore_type = {
4208a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-eb-mpcore"),
4218a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4228a661aeaSAndreas Färber     .class_init = realview_eb_mpcore_class_init,
4238a661aeaSAndreas Färber };
424e264d29dSEduardo Habkost 
4258a661aeaSAndreas Färber static void realview_pb_a8_class_init(ObjectClass *oc, void *data)
426e264d29dSEduardo Habkost {
4278a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4288a661aeaSAndreas Färber 
429e264d29dSEduardo Habkost     mc->desc = "ARM RealView Platform Baseboard for Cortex-A8";
430e264d29dSEduardo Habkost     mc->init = realview_pb_a8_init;
431e264d29dSEduardo Habkost }
432e264d29dSEduardo Habkost 
4338a661aeaSAndreas Färber static const TypeInfo realview_pb_a8_type = {
4348a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-pb-a8"),
4358a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4368a661aeaSAndreas Färber     .class_init = realview_pb_a8_class_init,
4378a661aeaSAndreas Färber };
438e264d29dSEduardo Habkost 
4398a661aeaSAndreas Färber static void realview_pbx_a9_class_init(ObjectClass *oc, void *data)
440e264d29dSEduardo Habkost {
4418a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4428a661aeaSAndreas Färber 
443e264d29dSEduardo Habkost     mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9";
444e264d29dSEduardo Habkost     mc->init = realview_pbx_a9_init;
445e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
446e264d29dSEduardo Habkost     mc->max_cpus = 4;
447e264d29dSEduardo Habkost }
448e264d29dSEduardo Habkost 
4498a661aeaSAndreas Färber static const TypeInfo realview_pbx_a9_type = {
4508a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-pbx-a9"),
4518a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4528a661aeaSAndreas Färber     .class_init = realview_pbx_a9_class_init,
4538a661aeaSAndreas Färber };
4548a661aeaSAndreas Färber 
4558a661aeaSAndreas Färber static void realview_machine_init(void)
4568a661aeaSAndreas Färber {
4578a661aeaSAndreas Färber     type_register_static(&realview_eb_type);
4588a661aeaSAndreas Färber     type_register_static(&realview_eb_mpcore_type);
4598a661aeaSAndreas Färber     type_register_static(&realview_pb_a8_type);
4608a661aeaSAndreas Färber     type_register_static(&realview_pbx_a9_type);
4618a661aeaSAndreas Färber }
4628a661aeaSAndreas Färber 
4630e6aac87SEduardo Habkost type_init(realview_machine_init)
464