1e69954b9Spbrook /* 2e69954b9Spbrook * ARM RealView Baseboard System emulation. 3e69954b9Spbrook * 4a1bb27b1Spbrook * Copyright (c) 2006-2007 CodeSourcery. 5e69954b9Spbrook * Written by Paul Brook 6e69954b9Spbrook * 78e31bf38SMatthew Fernandez * This code is licensed under the GPL. 8e69954b9Spbrook */ 9e69954b9Spbrook 1012b16722SPeter Maydell #include "qemu/osdep.h" 11da34e65cSMarkus Armbruster #include "qapi/error.h" 124771d756SPaolo Bonzini #include "cpu.h" 1383c9f4caSPaolo Bonzini #include "hw/sysbus.h" 1412ec8bd5SPeter Maydell #include "hw/arm/boot.h" 150d09e41aSPaolo Bonzini #include "hw/arm/primecell.h" 1666b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 17437cc27dSPhilippe Mathieu-Daudé #include "hw/net/smc91c111.h" 1883c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 191422e32dSPaolo Bonzini #include "net/net.h" 209c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2183c9f4caSPaolo Bonzini #include "hw/boards.h" 220d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 23022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 24b5a3ca3eSPeter Maydell #include "qemu/error-report.h" 25f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h" 26c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h" 27c2de81e2SPhilippe Mathieu-Daudé #include "hw/intc/realview_gic.h" 2864552b6bSMarkus Armbruster #include "hw/irq.h" 29440c9f95SPhilippe Mathieu-Daudé #include "hw/i2c/arm_sbcon_i2c.h" 30e69954b9Spbrook 310ef849d7SPaul Brook #define SMP_BOOT_ADDR 0xe0000000 32078758d0SEvgeny Voevodin #define SMP_BOOTREG_ADDR 0x10000030 33eee48504SPaul Brook 34e69954b9Spbrook /* Board init. */ 35e69954b9Spbrook 36f93eb9ffSbalrog static struct arm_boot_info realview_binfo = { 370ef849d7SPaul Brook .smp_loader_start = SMP_BOOT_ADDR, 38078758d0SEvgeny Voevodin .smp_bootreg_addr = SMP_BOOTREG_ADDR, 39f93eb9ffSbalrog }; 40f93eb9ffSbalrog 41f7c70325SPaul Brook /* The following two lists must be consistent. */ 42c988bfadSPaul Brook enum realview_board_type { 43c988bfadSPaul Brook BOARD_EB, 440ef849d7SPaul Brook BOARD_EB_MPCORE, 45f7c70325SPaul Brook BOARD_PB_A8, 46f7c70325SPaul Brook BOARD_PBX_A9, 47f7c70325SPaul Brook }; 48f7c70325SPaul Brook 49d05ac8faSBlue Swirl static const int realview_board_id[] = { 50f7c70325SPaul Brook 0x33b, 51f7c70325SPaul Brook 0x33b, 52f7c70325SPaul Brook 0x769, 53f7c70325SPaul Brook 0x76d 54c988bfadSPaul Brook }; 55c988bfadSPaul Brook 563ef96221SMarcel Apfelbaum static void realview_init(MachineState *machine, 57c988bfadSPaul Brook enum realview_board_type board_type) 58e69954b9Spbrook { 599077f01bSAndreas Färber ARMCPU *cpu = NULL; 609077f01bSAndreas Färber CPUARMState *env; 6135e87820SAvi Kivity MemoryRegion *sysmem = get_system_memory(); 62b1ab03afSNikita Belov MemoryRegion *ram_lo; 6335e87820SAvi Kivity MemoryRegion *ram_hi = g_new(MemoryRegion, 1); 6435e87820SAvi Kivity MemoryRegion *ram_alias = g_new(MemoryRegion, 1); 6535e87820SAvi Kivity MemoryRegion *ram_hack = g_new(MemoryRegion, 1); 6603a0e944SPeter Maydell DeviceState *dev, *sysctl, *gpio2, *pl041; 67c988bfadSPaul Brook SysBusDevice *busdev; 68fe7e8758SPaul Brook qemu_irq pic[64]; 6926883c69SPeter Maydell qemu_irq mmc_irq[2]; 7029b358f9SDavid Gibson PCIBus *pci_bus = NULL; 71e69954b9Spbrook NICInfo *nd; 72a5c82852SAndreas Färber I2CBus *i2c; 73e69954b9Spbrook int n; 74cc7d44c2SLike Xu unsigned int smp_cpus = machine->smp.cpus; 750ef849d7SPaul Brook int done_nic = 0; 769ee6e8bbSpbrook qemu_irq cpu_irq[4]; 77f7c70325SPaul Brook int is_mpcore = 0; 78f7c70325SPaul Brook int is_pb = 0; 7926e92f65SPaul Brook uint32_t proc_id = 0; 800ef849d7SPaul Brook uint32_t sys_id; 810ef849d7SPaul Brook ram_addr_t low_ram_size; 823ef96221SMarcel Apfelbaum ram_addr_t ram_size = machine->ram_size; 83b5a3ca3eSPeter Maydell hwaddr periphbase = 0; 84e69954b9Spbrook 85f7c70325SPaul Brook switch (board_type) { 86f7c70325SPaul Brook case BOARD_EB: 87f7c70325SPaul Brook break; 88f7c70325SPaul Brook case BOARD_EB_MPCORE: 89f7c70325SPaul Brook is_mpcore = 1; 90b5a3ca3eSPeter Maydell periphbase = 0x10100000; 91f7c70325SPaul Brook break; 92f7c70325SPaul Brook case BOARD_PB_A8: 93f7c70325SPaul Brook is_pb = 1; 94f7c70325SPaul Brook break; 95f7c70325SPaul Brook case BOARD_PBX_A9: 96f7c70325SPaul Brook is_mpcore = 1; 97f7c70325SPaul Brook is_pb = 1; 98b5a3ca3eSPeter Maydell periphbase = 0x1f000000; 99f7c70325SPaul Brook break; 100f7c70325SPaul Brook } 101b5a3ca3eSPeter Maydell 102b5a3ca3eSPeter Maydell for (n = 0; n < smp_cpus; n++) { 103ba1ba5ccSIgor Mammedov Object *cpuobj = object_new(machine->cpu_type); 104b5a3ca3eSPeter Maydell 10561e2f352SGreg Bellows /* By default A9,A15 and ARM1176 CPUs have EL3 enabled. This board 10661e2f352SGreg Bellows * does not currently support EL3 so the CPU EL3 property is disabled 10761e2f352SGreg Bellows * before realization. 10861e2f352SGreg Bellows */ 10961e2f352SGreg Bellows if (object_property_find(cpuobj, "has_el3", NULL)) { 1105325cc34SMarkus Armbruster object_property_set_bool(cpuobj, "has_el3", false, &error_fatal); 11161e2f352SGreg Bellows } 11261e2f352SGreg Bellows 113b5a3ca3eSPeter Maydell if (is_pb && is_mpcore) { 1145325cc34SMarkus Armbruster object_property_set_int(cpuobj, "reset-cbar", periphbase, 115007b0657SMarkus Armbruster &error_fatal); 116b5a3ca3eSPeter Maydell } 117b5a3ca3eSPeter Maydell 118ce189ab2SMarkus Armbruster qdev_realize(DEVICE(cpuobj), NULL, &error_fatal); 119b5a3ca3eSPeter Maydell 120b5a3ca3eSPeter Maydell cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ); 121b5a3ca3eSPeter Maydell } 122b5a3ca3eSPeter Maydell cpu = ARM_CPU(first_cpu); 1239077f01bSAndreas Färber env = &cpu->env; 12426e92f65SPaul Brook if (arm_feature(env, ARM_FEATURE_V7)) { 125f7c70325SPaul Brook if (is_mpcore) { 126f7c70325SPaul Brook proc_id = 0x0c000000; 127f7c70325SPaul Brook } else { 12826e92f65SPaul Brook proc_id = 0x0e000000; 129f7c70325SPaul Brook } 13026e92f65SPaul Brook } else if (arm_feature(env, ARM_FEATURE_V6K)) { 13126e92f65SPaul Brook proc_id = 0x06000000; 13226e92f65SPaul Brook } else if (arm_feature(env, ARM_FEATURE_V6)) { 13326e92f65SPaul Brook proc_id = 0x04000000; 13426e92f65SPaul Brook } else { 13526e92f65SPaul Brook proc_id = 0x02000000; 13626e92f65SPaul Brook } 137aaed909aSbellard 13821a88941SPaul Brook if (is_pb && ram_size > 0x20000000) { 13921a88941SPaul Brook /* Core tile RAM. */ 140b1ab03afSNikita Belov ram_lo = g_new(MemoryRegion, 1); 14121a88941SPaul Brook low_ram_size = ram_size - 0x20000000; 14221a88941SPaul Brook ram_size = 0x20000000; 14398a99ce0SPeter Maydell memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size, 144f8ed85acSMarkus Armbruster &error_fatal); 14535e87820SAvi Kivity memory_region_add_subregion(sysmem, 0x20000000, ram_lo); 14621a88941SPaul Brook } 14721a88941SPaul Brook 14898a99ce0SPeter Maydell memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size, 149f8ed85acSMarkus Armbruster &error_fatal); 1500ef849d7SPaul Brook low_ram_size = ram_size; 1510ef849d7SPaul Brook if (low_ram_size > 0x10000000) 1520ef849d7SPaul Brook low_ram_size = 0x10000000; 153e69954b9Spbrook /* SDRAM at address zero. */ 1542c9b15caSPaolo Bonzini memory_region_init_alias(ram_alias, NULL, "realview.alias", 15535e87820SAvi Kivity ram_hi, 0, low_ram_size); 15635e87820SAvi Kivity memory_region_add_subregion(sysmem, 0, ram_alias); 1570ef849d7SPaul Brook if (is_pb) { 1580ef849d7SPaul Brook /* And again at a high address. */ 15935e87820SAvi Kivity memory_region_add_subregion(sysmem, 0x70000000, ram_hi); 1600ef849d7SPaul Brook } else { 1610ef849d7SPaul Brook ram_size = low_ram_size; 1620ef849d7SPaul Brook } 163e69954b9Spbrook 1640ef849d7SPaul Brook sys_id = is_pb ? 0x01780500 : 0xc1400400; 1653e80f690SMarkus Armbruster sysctl = qdev_new("realview_sysctl"); 16626883c69SPeter Maydell qdev_prop_set_uint32(sysctl, "sys_id", sys_id); 16726883c69SPeter Maydell qdev_prop_set_uint32(sysctl, "proc_id", proc_id); 1683c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(sysctl), &error_fatal); 1691356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000); 1709ee6e8bbSpbrook 171c988bfadSPaul Brook if (is_mpcore) { 1723e80f690SMarkus Armbruster dev = qdev_new(is_pb ? TYPE_A9MPCORE_PRIV : "realview_mpcore"); 173c988bfadSPaul Brook qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 1741356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 1753c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 17696eacf64SPeter Maydell sysbus_mmio_map(busdev, 0, periphbase); 177c988bfadSPaul Brook for (n = 0; n < smp_cpus; n++) { 178c988bfadSPaul Brook sysbus_connect_irq(busdev, n, cpu_irq[n]); 179c988bfadSPaul Brook } 18096eacf64SPeter Maydell sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL); 18196eacf64SPeter Maydell /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */ 18296eacf64SPeter Maydell realview_binfo.gic_cpu_if_addr = periphbase + 0x100; 1839ee6e8bbSpbrook } else { 1840ef849d7SPaul Brook uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000; 1850ef849d7SPaul Brook /* For now just create the nIRQ GIC, and ignore the others. */ 186c2de81e2SPhilippe Mathieu-Daudé dev = sysbus_create_simple(TYPE_REALVIEW_GIC, gic_addr, cpu_irq[0]); 187fe7e8758SPaul Brook } 188fe7e8758SPaul Brook for (n = 0; n < 64; n++) { 189067a3ddcSPaul Brook pic[n] = qdev_get_gpio_in(dev, n); 1909ee6e8bbSpbrook } 1919ee6e8bbSpbrook 1923e80f690SMarkus Armbruster pl041 = qdev_new("pl041"); 19303a0e944SPeter Maydell qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512); 1943c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(pl041), &error_fatal); 1951356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000); 1961356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]); 19703a0e944SPeter Maydell 19886394e96SPaul Brook sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]); 19986394e96SPaul Brook sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]); 200e69954b9Spbrook 2019bca0edbSPeter Maydell pl011_create(0x10009000, pic[12], serial_hd(0)); 2029bca0edbSPeter Maydell pl011_create(0x1000a000, pic[13], serial_hd(1)); 2039bca0edbSPeter Maydell pl011_create(0x1000b000, pic[14], serial_hd(2)); 2049bca0edbSPeter Maydell pl011_create(0x1000c000, pic[15], serial_hd(3)); 205e69954b9Spbrook 206e69954b9Spbrook /* DMA controller is optional, apparently. */ 2073e80f690SMarkus Armbruster dev = qdev_new("pl081"); 2085325cc34SMarkus Armbruster object_property_set_link(OBJECT(dev), "downstream", OBJECT(sysmem), 209112a829fSPeter Maydell &error_fatal); 210112a829fSPeter Maydell busdev = SYS_BUS_DEVICE(dev); 2113c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 212112a829fSPeter Maydell sysbus_mmio_map(busdev, 0, 0x10030000); 213112a829fSPeter Maydell sysbus_connect_irq(busdev, 0, pic[24]); 214e69954b9Spbrook 2156a824ec3SPaul Brook sysbus_create_simple("sp804", 0x10011000, pic[4]); 2166a824ec3SPaul Brook sysbus_create_simple("sp804", 0x10012000, pic[5]); 217e69954b9Spbrook 21826883c69SPeter Maydell sysbus_create_simple("pl061", 0x10013000, pic[6]); 21926883c69SPeter Maydell sysbus_create_simple("pl061", 0x10014000, pic[7]); 22026883c69SPeter Maydell gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]); 22126883c69SPeter Maydell 222acb9b722SPeter Maydell sysbus_create_simple("pl111", 0x10020000, pic[23]); 223e69954b9Spbrook 22426883c69SPeter Maydell dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL); 22526883c69SPeter Maydell /* Wire up MMC card detect and read-only signals. These have 22626883c69SPeter Maydell * to go to both the PL061 GPIO and the sysctl register. 22726883c69SPeter Maydell * Note that the PL181 orders these lines (readonly,inserted) 22826883c69SPeter Maydell * and the PL061 has them the other way about. Also the card 22926883c69SPeter Maydell * detect line is inverted. 23026883c69SPeter Maydell */ 23126883c69SPeter Maydell mmc_irq[0] = qemu_irq_split( 23226883c69SPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), 23326883c69SPeter Maydell qdev_get_gpio_in(gpio2, 1)); 23426883c69SPeter Maydell mmc_irq[1] = qemu_irq_split( 23526883c69SPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), 23626883c69SPeter Maydell qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); 237*26c5b0f4SPhilippe Mathieu-Daudé qdev_connect_gpio_out_named(dev, "card-read-only", 0, mmc_irq[0]); 238*26c5b0f4SPhilippe Mathieu-Daudé qdev_connect_gpio_out_named(dev, "card-inserted", 0, mmc_irq[1]); 239a1bb27b1Spbrook 240a63bdb31SPaul Brook sysbus_create_simple("pl031", 0x10017000, pic[10]); 2417e1543c2Spbrook 2420ef849d7SPaul Brook if (!is_pb) { 2433e80f690SMarkus Armbruster dev = qdev_new("realview_pci"); 2441356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2453c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 2467468d73aSPeter Maydell sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */ 247a2bff788SPeter Maydell sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */ 248a2bff788SPeter Maydell sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */ 249a2bff788SPeter Maydell sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */ 25089a32d32SPeter Maydell sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */ 25189a32d32SPeter Maydell sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */ 25289a32d32SPeter Maydell sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */ 2537d6e771fSPeter Maydell sysbus_connect_irq(busdev, 0, pic[48]); 2547d6e771fSPeter Maydell sysbus_connect_irq(busdev, 1, pic[49]); 2557d6e771fSPeter Maydell sysbus_connect_irq(busdev, 2, pic[50]); 2567d6e771fSPeter Maydell sysbus_connect_irq(busdev, 3, pic[51]); 25702e2da45SPaul Brook pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci"); 2584bcbe0b6SEduardo Habkost if (machine_usb(machine)) { 259afb9a60eSGerd Hoffmann pci_create_simple(pci_bus, -1, "pci-ohci"); 260e69954b9Spbrook } 2619be5dafeSPaul Brook n = drive_get_max_bus(IF_SCSI); 2629be5dafeSPaul Brook while (n >= 0) { 263877eb21dSMark Cave-Ayland dev = DEVICE(pci_create_simple(pci_bus, -1, "lsi53c895a")); 264877eb21dSMark Cave-Ayland lsi53c8xx_handle_legacy_cmdline(dev); 2659be5dafeSPaul Brook n--; 266e69954b9Spbrook } 2670ef849d7SPaul Brook } 268e69954b9Spbrook for(n = 0; n < nb_nics; n++) { 269e69954b9Spbrook nd = &nd_table[n]; 2700ae18ceeSaliguori 271e6b3c8caSPeter Maydell if (!done_nic && (!nd->model || 272e6b3c8caSPeter Maydell strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) { 2730ef849d7SPaul Brook if (is_pb) { 2740ef849d7SPaul Brook lan9118_init(nd, 0x4e000000, pic[28]); 2750ef849d7SPaul Brook } else { 276d537cf6cSpbrook smc91c111_init(nd, 0x4e000000, pic[28]); 2770ef849d7SPaul Brook } 2780ef849d7SPaul Brook done_nic = 1; 279e69954b9Spbrook } else { 28029b358f9SDavid Gibson if (pci_bus) { 28129b358f9SDavid Gibson pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL); 28229b358f9SDavid Gibson } 283e69954b9Spbrook } 284e69954b9Spbrook } 285e69954b9Spbrook 286440c9f95SPhilippe Mathieu-Daudé dev = sysbus_create_simple(TYPE_VERSATILE_I2C, 0x10002000, NULL); 287a5c82852SAndreas Färber i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c"); 2881373b15bSPhilippe Mathieu-Daudé i2c_slave_create_simple(i2c, "ds1338", 0x68); 289eee48504SPaul Brook 290e69954b9Spbrook /* Memory map for RealView Emulation Baseboard: */ 291e69954b9Spbrook /* 0x10000000 System registers. */ 292e69954b9Spbrook /* 0x10001000 System controller. */ 293e69954b9Spbrook /* 0x10002000 Two-Wire Serial Bus. */ 294e69954b9Spbrook /* 0x10003000 Reserved. */ 295e69954b9Spbrook /* 0x10004000 AACI. */ 296e69954b9Spbrook /* 0x10005000 MCI. */ 297e69954b9Spbrook /* 0x10006000 KMI0. */ 298e69954b9Spbrook /* 0x10007000 KMI1. */ 2990ef849d7SPaul Brook /* 0x10008000 Character LCD. (EB) */ 300e69954b9Spbrook /* 0x10009000 UART0. */ 301e69954b9Spbrook /* 0x1000a000 UART1. */ 302e69954b9Spbrook /* 0x1000b000 UART2. */ 303e69954b9Spbrook /* 0x1000c000 UART3. */ 304e69954b9Spbrook /* 0x1000d000 SSPI. */ 305e69954b9Spbrook /* 0x1000e000 SCI. */ 306e69954b9Spbrook /* 0x1000f000 Reserved. */ 307e69954b9Spbrook /* 0x10010000 Watchdog. */ 308e69954b9Spbrook /* 0x10011000 Timer 0+1. */ 309e69954b9Spbrook /* 0x10012000 Timer 2+3. */ 310e69954b9Spbrook /* 0x10013000 GPIO 0. */ 311e69954b9Spbrook /* 0x10014000 GPIO 1. */ 312e69954b9Spbrook /* 0x10015000 GPIO 2. */ 3130ef849d7SPaul Brook /* 0x10002000 Two-Wire Serial Bus - DVI. (PB) */ 314e69954b9Spbrook /* 0x10017000 RTC. */ 315e69954b9Spbrook /* 0x10018000 DMC. */ 316e69954b9Spbrook /* 0x10019000 PCI controller config. */ 317e69954b9Spbrook /* 0x10020000 CLCD. */ 318e69954b9Spbrook /* 0x10030000 DMA Controller. */ 3190ef849d7SPaul Brook /* 0x10040000 GIC1. (EB) */ 3200ef849d7SPaul Brook /* 0x10050000 GIC2. (EB) */ 3210ef849d7SPaul Brook /* 0x10060000 GIC3. (EB) */ 3220ef849d7SPaul Brook /* 0x10070000 GIC4. (EB) */ 323e69954b9Spbrook /* 0x10080000 SMC. */ 3240ef849d7SPaul Brook /* 0x1e000000 GIC1. (PB) */ 3250ef849d7SPaul Brook /* 0x1e001000 GIC2. (PB) */ 3260ef849d7SPaul Brook /* 0x1e002000 GIC3. (PB) */ 3270ef849d7SPaul Brook /* 0x1e003000 GIC4. (PB) */ 328e69954b9Spbrook /* 0x40000000 NOR flash. */ 329e69954b9Spbrook /* 0x44000000 DoC flash. */ 330e69954b9Spbrook /* 0x48000000 SRAM. */ 331e69954b9Spbrook /* 0x4c000000 Configuration flash. */ 332e69954b9Spbrook /* 0x4e000000 Ethernet. */ 333e69954b9Spbrook /* 0x4f000000 USB. */ 334e69954b9Spbrook /* 0x50000000 PISMO. */ 335e69954b9Spbrook /* 0x54000000 PISMO. */ 336e69954b9Spbrook /* 0x58000000 PISMO. */ 337e69954b9Spbrook /* 0x5c000000 PISMO. */ 338e69954b9Spbrook /* 0x60000000 PCI. */ 339a2bff788SPeter Maydell /* 0x60000000 PCI Self Config. */ 340a2bff788SPeter Maydell /* 0x61000000 PCI Config. */ 341a2bff788SPeter Maydell /* 0x62000000 PCI IO. */ 342a2bff788SPeter Maydell /* 0x63000000 PCI mem 0. */ 343a2bff788SPeter Maydell /* 0x64000000 PCI mem 1. */ 344a2bff788SPeter Maydell /* 0x68000000 PCI mem 2. */ 345e69954b9Spbrook 3467ffab4d7Spbrook /* ??? Hack to map an additional page of ram for the secondary CPU 3477ffab4d7Spbrook startup code. I guess this works on real hardware because the 3487ffab4d7Spbrook BootROM happens to be in ROM/flash or in memory that isn't clobbered 3497ffab4d7Spbrook until after Linux boots the secondary CPUs. */ 35098a99ce0SPeter Maydell memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000, 351f8ed85acSMarkus Armbruster &error_fatal); 35235e87820SAvi Kivity memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack); 3537ffab4d7Spbrook 354f93eb9ffSbalrog realview_binfo.ram_size = ram_size; 355c988bfadSPaul Brook realview_binfo.nb_cpus = smp_cpus; 356f7c70325SPaul Brook realview_binfo.board_id = realview_board_id[board_type]; 35721a88941SPaul Brook realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0); 3582744ece8STao Xu arm_load_kernel(ARM_CPU(first_cpu), machine, &realview_binfo); 359e69954b9Spbrook } 360e69954b9Spbrook 3613ef96221SMarcel Apfelbaum static void realview_eb_init(MachineState *machine) 362c988bfadSPaul Brook { 3633ef96221SMarcel Apfelbaum realview_init(machine, BOARD_EB); 364c988bfadSPaul Brook } 365c988bfadSPaul Brook 3663ef96221SMarcel Apfelbaum static void realview_eb_mpcore_init(MachineState *machine) 367c988bfadSPaul Brook { 3683ef96221SMarcel Apfelbaum realview_init(machine, BOARD_EB_MPCORE); 369c988bfadSPaul Brook } 370c988bfadSPaul Brook 3713ef96221SMarcel Apfelbaum static void realview_pb_a8_init(MachineState *machine) 3720ef849d7SPaul Brook { 3733ef96221SMarcel Apfelbaum realview_init(machine, BOARD_PB_A8); 3740ef849d7SPaul Brook } 3750ef849d7SPaul Brook 3763ef96221SMarcel Apfelbaum static void realview_pbx_a9_init(MachineState *machine) 377f7c70325SPaul Brook { 3783ef96221SMarcel Apfelbaum realview_init(machine, BOARD_PBX_A9); 379f7c70325SPaul Brook } 380f7c70325SPaul Brook 3818a661aeaSAndreas Färber static void realview_eb_class_init(ObjectClass *oc, void *data) 382f80f9ec9SAnthony Liguori { 3838a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 3848a661aeaSAndreas Färber 385e264d29dSEduardo Habkost mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)"; 386e264d29dSEduardo Habkost mc->init = realview_eb_init; 387e264d29dSEduardo Habkost mc->block_default_type = IF_SCSI; 3884672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 389ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926"); 390f80f9ec9SAnthony Liguori } 391f80f9ec9SAnthony Liguori 3928a661aeaSAndreas Färber static const TypeInfo realview_eb_type = { 3938a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("realview-eb"), 3948a661aeaSAndreas Färber .parent = TYPE_MACHINE, 3958a661aeaSAndreas Färber .class_init = realview_eb_class_init, 3968a661aeaSAndreas Färber }; 397e264d29dSEduardo Habkost 3988a661aeaSAndreas Färber static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data) 399e264d29dSEduardo Habkost { 4008a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4018a661aeaSAndreas Färber 402e264d29dSEduardo Habkost mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)"; 403e264d29dSEduardo Habkost mc->init = realview_eb_mpcore_init; 404e264d29dSEduardo Habkost mc->block_default_type = IF_SCSI; 405e264d29dSEduardo Habkost mc->max_cpus = 4; 4064672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 407ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm11mpcore"); 408e264d29dSEduardo Habkost } 409e264d29dSEduardo Habkost 4108a661aeaSAndreas Färber static const TypeInfo realview_eb_mpcore_type = { 4118a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("realview-eb-mpcore"), 4128a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4138a661aeaSAndreas Färber .class_init = realview_eb_mpcore_class_init, 4148a661aeaSAndreas Färber }; 415e264d29dSEduardo Habkost 4168a661aeaSAndreas Färber static void realview_pb_a8_class_init(ObjectClass *oc, void *data) 417e264d29dSEduardo Habkost { 4188a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4198a661aeaSAndreas Färber 420e264d29dSEduardo Habkost mc->desc = "ARM RealView Platform Baseboard for Cortex-A8"; 421e264d29dSEduardo Habkost mc->init = realview_pb_a8_init; 4224672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 423ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a8"); 424e264d29dSEduardo Habkost } 425e264d29dSEduardo Habkost 4268a661aeaSAndreas Färber static const TypeInfo realview_pb_a8_type = { 4278a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("realview-pb-a8"), 4288a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4298a661aeaSAndreas Färber .class_init = realview_pb_a8_class_init, 4308a661aeaSAndreas Färber }; 431e264d29dSEduardo Habkost 4328a661aeaSAndreas Färber static void realview_pbx_a9_class_init(ObjectClass *oc, void *data) 433e264d29dSEduardo Habkost { 4348a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 4358a661aeaSAndreas Färber 436e264d29dSEduardo Habkost mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9"; 437e264d29dSEduardo Habkost mc->init = realview_pbx_a9_init; 438e264d29dSEduardo Habkost mc->max_cpus = 4; 4394672cbd7SPeter Maydell mc->ignore_memory_transaction_failures = true; 440ba1ba5ccSIgor Mammedov mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9"); 441e264d29dSEduardo Habkost } 442e264d29dSEduardo Habkost 4438a661aeaSAndreas Färber static const TypeInfo realview_pbx_a9_type = { 4448a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("realview-pbx-a9"), 4458a661aeaSAndreas Färber .parent = TYPE_MACHINE, 4468a661aeaSAndreas Färber .class_init = realview_pbx_a9_class_init, 4478a661aeaSAndreas Färber }; 4488a661aeaSAndreas Färber 4498a661aeaSAndreas Färber static void realview_machine_init(void) 4508a661aeaSAndreas Färber { 4518a661aeaSAndreas Färber type_register_static(&realview_eb_type); 4528a661aeaSAndreas Färber type_register_static(&realview_eb_mpcore_type); 4538a661aeaSAndreas Färber type_register_static(&realview_pb_a8_type); 4548a661aeaSAndreas Färber type_register_static(&realview_pbx_a9_type); 4558a661aeaSAndreas Färber } 4568a661aeaSAndreas Färber 4570e6aac87SEduardo Habkost type_init(realview_machine_init) 458