xref: /qemu/hw/arm/realview.c (revision 112a829f8f0add64f73bfea66c153355ea596da9)
1e69954b9Spbrook /*
2e69954b9Spbrook  * ARM RealView Baseboard System emulation.
3e69954b9Spbrook  *
4a1bb27b1Spbrook  * Copyright (c) 2006-2007 CodeSourcery.
5e69954b9Spbrook  * Written by Paul Brook
6e69954b9Spbrook  *
78e31bf38SMatthew Fernandez  * This code is licensed under the GPL.
8e69954b9Spbrook  */
9e69954b9Spbrook 
1012b16722SPeter Maydell #include "qemu/osdep.h"
11da34e65cSMarkus Armbruster #include "qapi/error.h"
124771d756SPaolo Bonzini #include "qemu-common.h"
134771d756SPaolo Bonzini #include "cpu.h"
1483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
15bd2be150SPeter Maydell #include "hw/arm/arm.h"
160d09e41aSPaolo Bonzini #include "hw/arm/primecell.h"
17bd2be150SPeter Maydell #include "hw/devices.h"
1883c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
191422e32dSPaolo Bonzini #include "net/net.h"
209c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2183c9f4caSPaolo Bonzini #include "hw/boards.h"
220d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h"
23022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
24b5a3ca3eSPeter Maydell #include "qemu/error-report.h"
25f0d1d2c1Sxiaoqiang zhao #include "hw/char/pl011.h"
26c2de81e2SPhilippe Mathieu-Daudé #include "hw/cpu/a9mpcore.h"
27c2de81e2SPhilippe Mathieu-Daudé #include "hw/intc/realview_gic.h"
28e69954b9Spbrook 
290ef849d7SPaul Brook #define SMP_BOOT_ADDR 0xe0000000
30078758d0SEvgeny Voevodin #define SMP_BOOTREG_ADDR 0x10000030
31eee48504SPaul Brook 
32e69954b9Spbrook /* Board init.  */
33e69954b9Spbrook 
34f93eb9ffSbalrog static struct arm_boot_info realview_binfo = {
350ef849d7SPaul Brook     .smp_loader_start = SMP_BOOT_ADDR,
36078758d0SEvgeny Voevodin     .smp_bootreg_addr = SMP_BOOTREG_ADDR,
37f93eb9ffSbalrog };
38f93eb9ffSbalrog 
39f7c70325SPaul Brook /* The following two lists must be consistent.  */
40c988bfadSPaul Brook enum realview_board_type {
41c988bfadSPaul Brook     BOARD_EB,
420ef849d7SPaul Brook     BOARD_EB_MPCORE,
43f7c70325SPaul Brook     BOARD_PB_A8,
44f7c70325SPaul Brook     BOARD_PBX_A9,
45f7c70325SPaul Brook };
46f7c70325SPaul Brook 
47d05ac8faSBlue Swirl static const int realview_board_id[] = {
48f7c70325SPaul Brook     0x33b,
49f7c70325SPaul Brook     0x33b,
50f7c70325SPaul Brook     0x769,
51f7c70325SPaul Brook     0x76d
52c988bfadSPaul Brook };
53c988bfadSPaul Brook 
543ef96221SMarcel Apfelbaum static void realview_init(MachineState *machine,
55c988bfadSPaul Brook                           enum realview_board_type board_type)
56e69954b9Spbrook {
579077f01bSAndreas Färber     ARMCPU *cpu = NULL;
589077f01bSAndreas Färber     CPUARMState *env;
5935e87820SAvi Kivity     MemoryRegion *sysmem = get_system_memory();
60b1ab03afSNikita Belov     MemoryRegion *ram_lo;
6135e87820SAvi Kivity     MemoryRegion *ram_hi = g_new(MemoryRegion, 1);
6235e87820SAvi Kivity     MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
6335e87820SAvi Kivity     MemoryRegion *ram_hack = g_new(MemoryRegion, 1);
6403a0e944SPeter Maydell     DeviceState *dev, *sysctl, *gpio2, *pl041;
65c988bfadSPaul Brook     SysBusDevice *busdev;
66fe7e8758SPaul Brook     qemu_irq pic[64];
6726883c69SPeter Maydell     qemu_irq mmc_irq[2];
6829b358f9SDavid Gibson     PCIBus *pci_bus = NULL;
69e69954b9Spbrook     NICInfo *nd;
70a5c82852SAndreas Färber     I2CBus *i2c;
71e69954b9Spbrook     int n;
720ef849d7SPaul Brook     int done_nic = 0;
739ee6e8bbSpbrook     qemu_irq cpu_irq[4];
74f7c70325SPaul Brook     int is_mpcore = 0;
75f7c70325SPaul Brook     int is_pb = 0;
7626e92f65SPaul Brook     uint32_t proc_id = 0;
770ef849d7SPaul Brook     uint32_t sys_id;
780ef849d7SPaul Brook     ram_addr_t low_ram_size;
793ef96221SMarcel Apfelbaum     ram_addr_t ram_size = machine->ram_size;
80b5a3ca3eSPeter Maydell     hwaddr periphbase = 0;
81e69954b9Spbrook 
82f7c70325SPaul Brook     switch (board_type) {
83f7c70325SPaul Brook     case BOARD_EB:
84f7c70325SPaul Brook         break;
85f7c70325SPaul Brook     case BOARD_EB_MPCORE:
86f7c70325SPaul Brook         is_mpcore = 1;
87b5a3ca3eSPeter Maydell         periphbase = 0x10100000;
88f7c70325SPaul Brook         break;
89f7c70325SPaul Brook     case BOARD_PB_A8:
90f7c70325SPaul Brook         is_pb = 1;
91f7c70325SPaul Brook         break;
92f7c70325SPaul Brook     case BOARD_PBX_A9:
93f7c70325SPaul Brook         is_mpcore = 1;
94f7c70325SPaul Brook         is_pb = 1;
95b5a3ca3eSPeter Maydell         periphbase = 0x1f000000;
96f7c70325SPaul Brook         break;
97f7c70325SPaul Brook     }
98b5a3ca3eSPeter Maydell 
99b5a3ca3eSPeter Maydell     for (n = 0; n < smp_cpus; n++) {
100ba1ba5ccSIgor Mammedov         Object *cpuobj = object_new(machine->cpu_type);
101b5a3ca3eSPeter Maydell 
10261e2f352SGreg Bellows         /* By default A9,A15 and ARM1176 CPUs have EL3 enabled.  This board
10361e2f352SGreg Bellows          * does not currently support EL3 so the CPU EL3 property is disabled
10461e2f352SGreg Bellows          * before realization.
10561e2f352SGreg Bellows          */
10661e2f352SGreg Bellows         if (object_property_find(cpuobj, "has_el3", NULL)) {
107007b0657SMarkus Armbruster             object_property_set_bool(cpuobj, false, "has_el3", &error_fatal);
10861e2f352SGreg Bellows         }
10961e2f352SGreg Bellows 
110b5a3ca3eSPeter Maydell         if (is_pb && is_mpcore) {
111007b0657SMarkus Armbruster             object_property_set_int(cpuobj, periphbase, "reset-cbar",
112007b0657SMarkus Armbruster                                     &error_fatal);
113b5a3ca3eSPeter Maydell         }
114b5a3ca3eSPeter Maydell 
115007b0657SMarkus Armbruster         object_property_set_bool(cpuobj, true, "realized", &error_fatal);
116b5a3ca3eSPeter Maydell 
117b5a3ca3eSPeter Maydell         cpu_irq[n] = qdev_get_gpio_in(DEVICE(cpuobj), ARM_CPU_IRQ);
118b5a3ca3eSPeter Maydell     }
119b5a3ca3eSPeter Maydell     cpu = ARM_CPU(first_cpu);
1209077f01bSAndreas Färber     env = &cpu->env;
12126e92f65SPaul Brook     if (arm_feature(env, ARM_FEATURE_V7)) {
122f7c70325SPaul Brook         if (is_mpcore) {
123f7c70325SPaul Brook             proc_id = 0x0c000000;
124f7c70325SPaul Brook         } else {
12526e92f65SPaul Brook             proc_id = 0x0e000000;
126f7c70325SPaul Brook         }
12726e92f65SPaul Brook     } else if (arm_feature(env, ARM_FEATURE_V6K)) {
12826e92f65SPaul Brook         proc_id = 0x06000000;
12926e92f65SPaul Brook     } else if (arm_feature(env, ARM_FEATURE_V6)) {
13026e92f65SPaul Brook         proc_id = 0x04000000;
13126e92f65SPaul Brook     } else {
13226e92f65SPaul Brook         proc_id = 0x02000000;
13326e92f65SPaul Brook     }
134aaed909aSbellard 
13521a88941SPaul Brook     if (is_pb && ram_size > 0x20000000) {
13621a88941SPaul Brook         /* Core tile RAM.  */
137b1ab03afSNikita Belov         ram_lo = g_new(MemoryRegion, 1);
13821a88941SPaul Brook         low_ram_size = ram_size - 0x20000000;
13921a88941SPaul Brook         ram_size = 0x20000000;
14098a99ce0SPeter Maydell         memory_region_init_ram(ram_lo, NULL, "realview.lowmem", low_ram_size,
141f8ed85acSMarkus Armbruster                                &error_fatal);
14235e87820SAvi Kivity         memory_region_add_subregion(sysmem, 0x20000000, ram_lo);
14321a88941SPaul Brook     }
14421a88941SPaul Brook 
14598a99ce0SPeter Maydell     memory_region_init_ram(ram_hi, NULL, "realview.highmem", ram_size,
146f8ed85acSMarkus Armbruster                            &error_fatal);
1470ef849d7SPaul Brook     low_ram_size = ram_size;
1480ef849d7SPaul Brook     if (low_ram_size > 0x10000000)
1490ef849d7SPaul Brook       low_ram_size = 0x10000000;
150e69954b9Spbrook     /* SDRAM at address zero.  */
1512c9b15caSPaolo Bonzini     memory_region_init_alias(ram_alias, NULL, "realview.alias",
15235e87820SAvi Kivity                              ram_hi, 0, low_ram_size);
15335e87820SAvi Kivity     memory_region_add_subregion(sysmem, 0, ram_alias);
1540ef849d7SPaul Brook     if (is_pb) {
1550ef849d7SPaul Brook         /* And again at a high address.  */
15635e87820SAvi Kivity         memory_region_add_subregion(sysmem, 0x70000000, ram_hi);
1570ef849d7SPaul Brook     } else {
1580ef849d7SPaul Brook         ram_size = low_ram_size;
1590ef849d7SPaul Brook     }
160e69954b9Spbrook 
1610ef849d7SPaul Brook     sys_id = is_pb ? 0x01780500 : 0xc1400400;
16226883c69SPeter Maydell     sysctl = qdev_create(NULL, "realview_sysctl");
16326883c69SPeter Maydell     qdev_prop_set_uint32(sysctl, "sys_id", sys_id);
16426883c69SPeter Maydell     qdev_prop_set_uint32(sysctl, "proc_id", proc_id);
1657a65c8ccSPeter Maydell     qdev_init_nofail(sysctl);
1661356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000);
1679ee6e8bbSpbrook 
168c988bfadSPaul Brook     if (is_mpcore) {
169c2de81e2SPhilippe Mathieu-Daudé         dev = qdev_create(NULL, is_pb ? TYPE_A9MPCORE_PRIV : "realview_mpcore");
170c988bfadSPaul Brook         qdev_prop_set_uint32(dev, "num-cpu", smp_cpus);
171c988bfadSPaul Brook         qdev_init_nofail(dev);
1721356b98dSAndreas Färber         busdev = SYS_BUS_DEVICE(dev);
17396eacf64SPeter Maydell         sysbus_mmio_map(busdev, 0, periphbase);
174c988bfadSPaul Brook         for (n = 0; n < smp_cpus; n++) {
175c988bfadSPaul Brook             sysbus_connect_irq(busdev, n, cpu_irq[n]);
176c988bfadSPaul Brook         }
17796eacf64SPeter Maydell         sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL);
17896eacf64SPeter Maydell         /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */
17996eacf64SPeter Maydell         realview_binfo.gic_cpu_if_addr = periphbase + 0x100;
1809ee6e8bbSpbrook     } else {
1810ef849d7SPaul Brook         uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000;
1820ef849d7SPaul Brook         /* For now just create the nIRQ GIC, and ignore the others.  */
183c2de81e2SPhilippe Mathieu-Daudé         dev = sysbus_create_simple(TYPE_REALVIEW_GIC, gic_addr, cpu_irq[0]);
184fe7e8758SPaul Brook     }
185fe7e8758SPaul Brook     for (n = 0; n < 64; n++) {
186067a3ddcSPaul Brook         pic[n] = qdev_get_gpio_in(dev, n);
1879ee6e8bbSpbrook     }
1889ee6e8bbSpbrook 
18903a0e944SPeter Maydell     pl041 = qdev_create(NULL, "pl041");
19003a0e944SPeter Maydell     qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512);
19103a0e944SPeter Maydell     qdev_init_nofail(pl041);
1921356b98dSAndreas Färber     sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000);
1931356b98dSAndreas Färber     sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]);
19403a0e944SPeter Maydell 
19586394e96SPaul Brook     sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]);
19686394e96SPaul Brook     sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]);
197e69954b9Spbrook 
1989bca0edbSPeter Maydell     pl011_create(0x10009000, pic[12], serial_hd(0));
1999bca0edbSPeter Maydell     pl011_create(0x1000a000, pic[13], serial_hd(1));
2009bca0edbSPeter Maydell     pl011_create(0x1000b000, pic[14], serial_hd(2));
2019bca0edbSPeter Maydell     pl011_create(0x1000c000, pic[15], serial_hd(3));
202e69954b9Spbrook 
203e69954b9Spbrook     /* DMA controller is optional, apparently.  */
204*112a829fSPeter Maydell     dev = qdev_create(NULL, "pl081");
205*112a829fSPeter Maydell     object_property_set_link(OBJECT(dev), OBJECT(sysmem), "downstream",
206*112a829fSPeter Maydell                              &error_fatal);
207*112a829fSPeter Maydell     qdev_init_nofail(dev);
208*112a829fSPeter Maydell     busdev = SYS_BUS_DEVICE(dev);
209*112a829fSPeter Maydell     sysbus_mmio_map(busdev, 0, 0x10030000);
210*112a829fSPeter Maydell     sysbus_connect_irq(busdev, 0, pic[24]);
211e69954b9Spbrook 
2126a824ec3SPaul Brook     sysbus_create_simple("sp804", 0x10011000, pic[4]);
2136a824ec3SPaul Brook     sysbus_create_simple("sp804", 0x10012000, pic[5]);
214e69954b9Spbrook 
21526883c69SPeter Maydell     sysbus_create_simple("pl061", 0x10013000, pic[6]);
21626883c69SPeter Maydell     sysbus_create_simple("pl061", 0x10014000, pic[7]);
21726883c69SPeter Maydell     gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]);
21826883c69SPeter Maydell 
219acb9b722SPeter Maydell     sysbus_create_simple("pl111", 0x10020000, pic[23]);
220e69954b9Spbrook 
22126883c69SPeter Maydell     dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL);
22226883c69SPeter Maydell     /* Wire up MMC card detect and read-only signals. These have
22326883c69SPeter Maydell      * to go to both the PL061 GPIO and the sysctl register.
22426883c69SPeter Maydell      * Note that the PL181 orders these lines (readonly,inserted)
22526883c69SPeter Maydell      * and the PL061 has them the other way about. Also the card
22626883c69SPeter Maydell      * detect line is inverted.
22726883c69SPeter Maydell      */
22826883c69SPeter Maydell     mmc_irq[0] = qemu_irq_split(
22926883c69SPeter Maydell         qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT),
23026883c69SPeter Maydell         qdev_get_gpio_in(gpio2, 1));
23126883c69SPeter Maydell     mmc_irq[1] = qemu_irq_split(
23226883c69SPeter Maydell         qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN),
23326883c69SPeter Maydell         qemu_irq_invert(qdev_get_gpio_in(gpio2, 0)));
23426883c69SPeter Maydell     qdev_connect_gpio_out(dev, 0, mmc_irq[0]);
23526883c69SPeter Maydell     qdev_connect_gpio_out(dev, 1, mmc_irq[1]);
236a1bb27b1Spbrook 
237a63bdb31SPaul Brook     sysbus_create_simple("pl031", 0x10017000, pic[10]);
2387e1543c2Spbrook 
2390ef849d7SPaul Brook     if (!is_pb) {
2407d6e771fSPeter Maydell         dev = qdev_create(NULL, "realview_pci");
2411356b98dSAndreas Färber         busdev = SYS_BUS_DEVICE(dev);
2427d6e771fSPeter Maydell         qdev_init_nofail(dev);
2437468d73aSPeter Maydell         sysbus_mmio_map(busdev, 0, 0x10019000); /* PCI controller registers */
244a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 1, 0x60000000); /* PCI self-config */
245a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 2, 0x61000000); /* PCI config */
246a2bff788SPeter Maydell         sysbus_mmio_map(busdev, 3, 0x62000000); /* PCI I/O */
24789a32d32SPeter Maydell         sysbus_mmio_map(busdev, 4, 0x63000000); /* PCI memory window 1 */
24889a32d32SPeter Maydell         sysbus_mmio_map(busdev, 5, 0x64000000); /* PCI memory window 2 */
24989a32d32SPeter Maydell         sysbus_mmio_map(busdev, 6, 0x68000000); /* PCI memory window 3 */
2507d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 0, pic[48]);
2517d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 1, pic[49]);
2527d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 2, pic[50]);
2537d6e771fSPeter Maydell         sysbus_connect_irq(busdev, 3, pic[51]);
25402e2da45SPaul Brook         pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci");
2554bcbe0b6SEduardo Habkost         if (machine_usb(machine)) {
256afb9a60eSGerd Hoffmann             pci_create_simple(pci_bus, -1, "pci-ohci");
257e69954b9Spbrook         }
2589be5dafeSPaul Brook         n = drive_get_max_bus(IF_SCSI);
2599be5dafeSPaul Brook         while (n >= 0) {
260a64aa578SMarkus Armbruster             lsi53c895a_create(pci_bus);
2619be5dafeSPaul Brook             n--;
262e69954b9Spbrook         }
2630ef849d7SPaul Brook     }
264e69954b9Spbrook     for(n = 0; n < nb_nics; n++) {
265e69954b9Spbrook         nd = &nd_table[n];
2660ae18ceeSaliguori 
267e6b3c8caSPeter Maydell         if (!done_nic && (!nd->model ||
268e6b3c8caSPeter Maydell                     strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) {
2690ef849d7SPaul Brook             if (is_pb) {
2700ef849d7SPaul Brook                 lan9118_init(nd, 0x4e000000, pic[28]);
2710ef849d7SPaul Brook             } else {
272d537cf6cSpbrook                 smc91c111_init(nd, 0x4e000000, pic[28]);
2730ef849d7SPaul Brook             }
2740ef849d7SPaul Brook             done_nic = 1;
275e69954b9Spbrook         } else {
27629b358f9SDavid Gibson             if (pci_bus) {
27729b358f9SDavid Gibson                 pci_nic_init_nofail(nd, pci_bus, "rtl8139", NULL);
27829b358f9SDavid Gibson             }
279e69954b9Spbrook         }
280e69954b9Spbrook     }
281e69954b9Spbrook 
282d1157ca4SOskar Andero     dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL);
283a5c82852SAndreas Färber     i2c = (I2CBus *)qdev_get_child_bus(dev, "i2c");
284eee48504SPaul Brook     i2c_create_slave(i2c, "ds1338", 0x68);
285eee48504SPaul Brook 
286e69954b9Spbrook     /* Memory map for RealView Emulation Baseboard:  */
287e69954b9Spbrook     /* 0x10000000 System registers.  */
288e69954b9Spbrook     /*  0x10001000 System controller.  */
289e69954b9Spbrook     /* 0x10002000 Two-Wire Serial Bus.  */
290e69954b9Spbrook     /* 0x10003000 Reserved.  */
291e69954b9Spbrook     /*  0x10004000 AACI.  */
292e69954b9Spbrook     /*  0x10005000 MCI.  */
293e69954b9Spbrook     /* 0x10006000 KMI0.  */
294e69954b9Spbrook     /* 0x10007000 KMI1.  */
2950ef849d7SPaul Brook     /*  0x10008000 Character LCD. (EB) */
296e69954b9Spbrook     /* 0x10009000 UART0.  */
297e69954b9Spbrook     /* 0x1000a000 UART1.  */
298e69954b9Spbrook     /* 0x1000b000 UART2.  */
299e69954b9Spbrook     /* 0x1000c000 UART3.  */
300e69954b9Spbrook     /*  0x1000d000 SSPI.  */
301e69954b9Spbrook     /*  0x1000e000 SCI.  */
302e69954b9Spbrook     /* 0x1000f000 Reserved.  */
303e69954b9Spbrook     /*  0x10010000 Watchdog.  */
304e69954b9Spbrook     /* 0x10011000 Timer 0+1.  */
305e69954b9Spbrook     /* 0x10012000 Timer 2+3.  */
306e69954b9Spbrook     /*  0x10013000 GPIO 0.  */
307e69954b9Spbrook     /*  0x10014000 GPIO 1.  */
308e69954b9Spbrook     /*  0x10015000 GPIO 2.  */
3090ef849d7SPaul Brook     /*  0x10002000 Two-Wire Serial Bus - DVI. (PB) */
310e69954b9Spbrook     /* 0x10017000 RTC.  */
311e69954b9Spbrook     /*  0x10018000 DMC.  */
312e69954b9Spbrook     /*  0x10019000 PCI controller config.  */
313e69954b9Spbrook     /*  0x10020000 CLCD.  */
314e69954b9Spbrook     /* 0x10030000 DMA Controller.  */
3150ef849d7SPaul Brook     /* 0x10040000 GIC1. (EB) */
3160ef849d7SPaul Brook     /*  0x10050000 GIC2. (EB) */
3170ef849d7SPaul Brook     /*  0x10060000 GIC3. (EB) */
3180ef849d7SPaul Brook     /*  0x10070000 GIC4. (EB) */
319e69954b9Spbrook     /*  0x10080000 SMC.  */
3200ef849d7SPaul Brook     /* 0x1e000000 GIC1. (PB) */
3210ef849d7SPaul Brook     /*  0x1e001000 GIC2. (PB) */
3220ef849d7SPaul Brook     /*  0x1e002000 GIC3. (PB) */
3230ef849d7SPaul Brook     /*  0x1e003000 GIC4. (PB) */
324e69954b9Spbrook     /*  0x40000000 NOR flash.  */
325e69954b9Spbrook     /*  0x44000000 DoC flash.  */
326e69954b9Spbrook     /*  0x48000000 SRAM.  */
327e69954b9Spbrook     /*  0x4c000000 Configuration flash.  */
328e69954b9Spbrook     /* 0x4e000000 Ethernet.  */
329e69954b9Spbrook     /*  0x4f000000 USB.  */
330e69954b9Spbrook     /*  0x50000000 PISMO.  */
331e69954b9Spbrook     /*  0x54000000 PISMO.  */
332e69954b9Spbrook     /*  0x58000000 PISMO.  */
333e69954b9Spbrook     /*  0x5c000000 PISMO.  */
334e69954b9Spbrook     /* 0x60000000 PCI.  */
335a2bff788SPeter Maydell     /* 0x60000000 PCI Self Config.  */
336a2bff788SPeter Maydell     /* 0x61000000 PCI Config.  */
337a2bff788SPeter Maydell     /* 0x62000000 PCI IO.  */
338a2bff788SPeter Maydell     /* 0x63000000 PCI mem 0.  */
339a2bff788SPeter Maydell     /* 0x64000000 PCI mem 1.  */
340a2bff788SPeter Maydell     /* 0x68000000 PCI mem 2.  */
341e69954b9Spbrook 
3427ffab4d7Spbrook     /* ??? Hack to map an additional page of ram for the secondary CPU
3437ffab4d7Spbrook        startup code.  I guess this works on real hardware because the
3447ffab4d7Spbrook        BootROM happens to be in ROM/flash or in memory that isn't clobbered
3457ffab4d7Spbrook        until after Linux boots the secondary CPUs.  */
34698a99ce0SPeter Maydell     memory_region_init_ram(ram_hack, NULL, "realview.hack", 0x1000,
347f8ed85acSMarkus Armbruster                            &error_fatal);
34835e87820SAvi Kivity     memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack);
3497ffab4d7Spbrook 
350f93eb9ffSbalrog     realview_binfo.ram_size = ram_size;
3513ef96221SMarcel Apfelbaum     realview_binfo.kernel_filename = machine->kernel_filename;
3523ef96221SMarcel Apfelbaum     realview_binfo.kernel_cmdline = machine->kernel_cmdline;
3533ef96221SMarcel Apfelbaum     realview_binfo.initrd_filename = machine->initrd_filename;
354c988bfadSPaul Brook     realview_binfo.nb_cpus = smp_cpus;
355f7c70325SPaul Brook     realview_binfo.board_id = realview_board_id[board_type];
35621a88941SPaul Brook     realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0);
357182735efSAndreas Färber     arm_load_kernel(ARM_CPU(first_cpu), &realview_binfo);
358e69954b9Spbrook }
359e69954b9Spbrook 
3603ef96221SMarcel Apfelbaum static void realview_eb_init(MachineState *machine)
361c988bfadSPaul Brook {
3623ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_EB);
363c988bfadSPaul Brook }
364c988bfadSPaul Brook 
3653ef96221SMarcel Apfelbaum static void realview_eb_mpcore_init(MachineState *machine)
366c988bfadSPaul Brook {
3673ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_EB_MPCORE);
368c988bfadSPaul Brook }
369c988bfadSPaul Brook 
3703ef96221SMarcel Apfelbaum static void realview_pb_a8_init(MachineState *machine)
3710ef849d7SPaul Brook {
3723ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_PB_A8);
3730ef849d7SPaul Brook }
3740ef849d7SPaul Brook 
3753ef96221SMarcel Apfelbaum static void realview_pbx_a9_init(MachineState *machine)
376f7c70325SPaul Brook {
3773ef96221SMarcel Apfelbaum     realview_init(machine, BOARD_PBX_A9);
378f7c70325SPaul Brook }
379f7c70325SPaul Brook 
3808a661aeaSAndreas Färber static void realview_eb_class_init(ObjectClass *oc, void *data)
381f80f9ec9SAnthony Liguori {
3828a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
3838a661aeaSAndreas Färber 
384e264d29dSEduardo Habkost     mc->desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)";
385e264d29dSEduardo Habkost     mc->init = realview_eb_init;
386e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
3874672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
388ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm926");
389f80f9ec9SAnthony Liguori }
390f80f9ec9SAnthony Liguori 
3918a661aeaSAndreas Färber static const TypeInfo realview_eb_type = {
3928a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-eb"),
3938a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
3948a661aeaSAndreas Färber     .class_init = realview_eb_class_init,
3958a661aeaSAndreas Färber };
396e264d29dSEduardo Habkost 
3978a661aeaSAndreas Färber static void realview_eb_mpcore_class_init(ObjectClass *oc, void *data)
398e264d29dSEduardo Habkost {
3998a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4008a661aeaSAndreas Färber 
401e264d29dSEduardo Habkost     mc->desc = "ARM RealView Emulation Baseboard (ARM11MPCore)";
402e264d29dSEduardo Habkost     mc->init = realview_eb_mpcore_init;
403e264d29dSEduardo Habkost     mc->block_default_type = IF_SCSI;
404e264d29dSEduardo Habkost     mc->max_cpus = 4;
4054672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
406ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("arm11mpcore");
407e264d29dSEduardo Habkost }
408e264d29dSEduardo Habkost 
4098a661aeaSAndreas Färber static const TypeInfo realview_eb_mpcore_type = {
4108a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-eb-mpcore"),
4118a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4128a661aeaSAndreas Färber     .class_init = realview_eb_mpcore_class_init,
4138a661aeaSAndreas Färber };
414e264d29dSEduardo Habkost 
4158a661aeaSAndreas Färber static void realview_pb_a8_class_init(ObjectClass *oc, void *data)
416e264d29dSEduardo Habkost {
4178a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4188a661aeaSAndreas Färber 
419e264d29dSEduardo Habkost     mc->desc = "ARM RealView Platform Baseboard for Cortex-A8";
420e264d29dSEduardo Habkost     mc->init = realview_pb_a8_init;
4214672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
422ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a8");
423e264d29dSEduardo Habkost }
424e264d29dSEduardo Habkost 
4258a661aeaSAndreas Färber static const TypeInfo realview_pb_a8_type = {
4268a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-pb-a8"),
4278a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4288a661aeaSAndreas Färber     .class_init = realview_pb_a8_class_init,
4298a661aeaSAndreas Färber };
430e264d29dSEduardo Habkost 
4318a661aeaSAndreas Färber static void realview_pbx_a9_class_init(ObjectClass *oc, void *data)
432e264d29dSEduardo Habkost {
4338a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
4348a661aeaSAndreas Färber 
435e264d29dSEduardo Habkost     mc->desc = "ARM RealView Platform Baseboard Explore for Cortex-A9";
436e264d29dSEduardo Habkost     mc->init = realview_pbx_a9_init;
437e264d29dSEduardo Habkost     mc->max_cpus = 4;
4384672cbd7SPeter Maydell     mc->ignore_memory_transaction_failures = true;
439ba1ba5ccSIgor Mammedov     mc->default_cpu_type = ARM_CPU_TYPE_NAME("cortex-a9");
440e264d29dSEduardo Habkost }
441e264d29dSEduardo Habkost 
4428a661aeaSAndreas Färber static const TypeInfo realview_pbx_a9_type = {
4438a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("realview-pbx-a9"),
4448a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
4458a661aeaSAndreas Färber     .class_init = realview_pbx_a9_class_init,
4468a661aeaSAndreas Färber };
4478a661aeaSAndreas Färber 
4488a661aeaSAndreas Färber static void realview_machine_init(void)
4498a661aeaSAndreas Färber {
4508a661aeaSAndreas Färber     type_register_static(&realview_eb_type);
4518a661aeaSAndreas Färber     type_register_static(&realview_eb_mpcore_type);
4528a661aeaSAndreas Färber     type_register_static(&realview_pb_a8_type);
4538a661aeaSAndreas Färber     type_register_static(&realview_pbx_a9_type);
4548a661aeaSAndreas Färber }
4558a661aeaSAndreas Färber 
4560e6aac87SEduardo Habkost type_init(realview_machine_init)
457