1e69954b9Spbrook /* 2e69954b9Spbrook * ARM RealView Baseboard System emulation. 3e69954b9Spbrook * 4a1bb27b1Spbrook * Copyright (c) 2006-2007 CodeSourcery. 5e69954b9Spbrook * Written by Paul Brook 6e69954b9Spbrook * 78e31bf38SMatthew Fernandez * This code is licensed under the GPL. 8e69954b9Spbrook */ 9e69954b9Spbrook 1083c9f4caSPaolo Bonzini #include "hw/sysbus.h" 11*0d09e41aSPaolo Bonzini #include "hw/arm.h" 12*0d09e41aSPaolo Bonzini #include "hw/arm/primecell.h" 13*0d09e41aSPaolo Bonzini #include "hw/arm/devices.h" 1483c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 151422e32dSPaolo Bonzini #include "net/net.h" 169c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 1783c9f4caSPaolo Bonzini #include "hw/boards.h" 18*0d09e41aSPaolo Bonzini #include "hw/i2c/i2c.h" 199c17d615SPaolo Bonzini #include "sysemu/blockdev.h" 20022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 21e69954b9Spbrook 220ef849d7SPaul Brook #define SMP_BOOT_ADDR 0xe0000000 23078758d0SEvgeny Voevodin #define SMP_BOOTREG_ADDR 0x10000030 24eee48504SPaul Brook 25e69954b9Spbrook /* Board init. */ 26e69954b9Spbrook 27f93eb9ffSbalrog static struct arm_boot_info realview_binfo = { 280ef849d7SPaul Brook .smp_loader_start = SMP_BOOT_ADDR, 29078758d0SEvgeny Voevodin .smp_bootreg_addr = SMP_BOOTREG_ADDR, 30f93eb9ffSbalrog }; 31f93eb9ffSbalrog 32f7c70325SPaul Brook /* The following two lists must be consistent. */ 33c988bfadSPaul Brook enum realview_board_type { 34c988bfadSPaul Brook BOARD_EB, 350ef849d7SPaul Brook BOARD_EB_MPCORE, 36f7c70325SPaul Brook BOARD_PB_A8, 37f7c70325SPaul Brook BOARD_PBX_A9, 38f7c70325SPaul Brook }; 39f7c70325SPaul Brook 40d05ac8faSBlue Swirl static const int realview_board_id[] = { 41f7c70325SPaul Brook 0x33b, 42f7c70325SPaul Brook 0x33b, 43f7c70325SPaul Brook 0x769, 44f7c70325SPaul Brook 0x76d 45c988bfadSPaul Brook }; 46c988bfadSPaul Brook 47db4ff6f1SPeter Maydell static void realview_init(QEMUMachineInitArgs *args, 48c988bfadSPaul Brook enum realview_board_type board_type) 49e69954b9Spbrook { 509077f01bSAndreas Färber ARMCPU *cpu = NULL; 519077f01bSAndreas Färber CPUARMState *env; 5235e87820SAvi Kivity MemoryRegion *sysmem = get_system_memory(); 5335e87820SAvi Kivity MemoryRegion *ram_lo = g_new(MemoryRegion, 1); 5435e87820SAvi Kivity MemoryRegion *ram_hi = g_new(MemoryRegion, 1); 5535e87820SAvi Kivity MemoryRegion *ram_alias = g_new(MemoryRegion, 1); 5635e87820SAvi Kivity MemoryRegion *ram_hack = g_new(MemoryRegion, 1); 5703a0e944SPeter Maydell DeviceState *dev, *sysctl, *gpio2, *pl041; 58c988bfadSPaul Brook SysBusDevice *busdev; 59fe7e8758SPaul Brook qemu_irq *irqp; 60fe7e8758SPaul Brook qemu_irq pic[64]; 6126883c69SPeter Maydell qemu_irq mmc_irq[2]; 62e69954b9Spbrook PCIBus *pci_bus; 63e69954b9Spbrook NICInfo *nd; 64eee48504SPaul Brook i2c_bus *i2c; 65e69954b9Spbrook int n; 660ef849d7SPaul Brook int done_nic = 0; 679ee6e8bbSpbrook qemu_irq cpu_irq[4]; 68f7c70325SPaul Brook int is_mpcore = 0; 69f7c70325SPaul Brook int is_pb = 0; 7026e92f65SPaul Brook uint32_t proc_id = 0; 710ef849d7SPaul Brook uint32_t sys_id; 720ef849d7SPaul Brook ram_addr_t low_ram_size; 73db4ff6f1SPeter Maydell ram_addr_t ram_size = args->ram_size; 74e69954b9Spbrook 75f7c70325SPaul Brook switch (board_type) { 76f7c70325SPaul Brook case BOARD_EB: 77f7c70325SPaul Brook break; 78f7c70325SPaul Brook case BOARD_EB_MPCORE: 79f7c70325SPaul Brook is_mpcore = 1; 80f7c70325SPaul Brook break; 81f7c70325SPaul Brook case BOARD_PB_A8: 82f7c70325SPaul Brook is_pb = 1; 83f7c70325SPaul Brook break; 84f7c70325SPaul Brook case BOARD_PBX_A9: 85f7c70325SPaul Brook is_mpcore = 1; 86f7c70325SPaul Brook is_pb = 1; 87f7c70325SPaul Brook break; 88f7c70325SPaul Brook } 89c988bfadSPaul Brook for (n = 0; n < smp_cpus; n++) { 90db4ff6f1SPeter Maydell cpu = cpu_arm_init(args->cpu_model); 919077f01bSAndreas Färber if (!cpu) { 92aaed909aSbellard fprintf(stderr, "Unable to find CPU definition\n"); 93aaed909aSbellard exit(1); 94aaed909aSbellard } 954bd74661SAndreas Färber irqp = arm_pic_init_cpu(cpu); 96fe7e8758SPaul Brook cpu_irq[n] = irqp[ARM_PIC_CPU_IRQ]; 979ee6e8bbSpbrook } 989077f01bSAndreas Färber env = &cpu->env; 9926e92f65SPaul Brook if (arm_feature(env, ARM_FEATURE_V7)) { 100f7c70325SPaul Brook if (is_mpcore) { 101f7c70325SPaul Brook proc_id = 0x0c000000; 102f7c70325SPaul Brook } else { 10326e92f65SPaul Brook proc_id = 0x0e000000; 104f7c70325SPaul Brook } 10526e92f65SPaul Brook } else if (arm_feature(env, ARM_FEATURE_V6K)) { 10626e92f65SPaul Brook proc_id = 0x06000000; 10726e92f65SPaul Brook } else if (arm_feature(env, ARM_FEATURE_V6)) { 10826e92f65SPaul Brook proc_id = 0x04000000; 10926e92f65SPaul Brook } else { 11026e92f65SPaul Brook proc_id = 0x02000000; 11126e92f65SPaul Brook } 112aaed909aSbellard 11321a88941SPaul Brook if (is_pb && ram_size > 0x20000000) { 11421a88941SPaul Brook /* Core tile RAM. */ 11521a88941SPaul Brook low_ram_size = ram_size - 0x20000000; 11621a88941SPaul Brook ram_size = 0x20000000; 117c5705a77SAvi Kivity memory_region_init_ram(ram_lo, "realview.lowmem", low_ram_size); 118c5705a77SAvi Kivity vmstate_register_ram_global(ram_lo); 11935e87820SAvi Kivity memory_region_add_subregion(sysmem, 0x20000000, ram_lo); 12021a88941SPaul Brook } 12121a88941SPaul Brook 122c5705a77SAvi Kivity memory_region_init_ram(ram_hi, "realview.highmem", ram_size); 123c5705a77SAvi Kivity vmstate_register_ram_global(ram_hi); 1240ef849d7SPaul Brook low_ram_size = ram_size; 1250ef849d7SPaul Brook if (low_ram_size > 0x10000000) 1260ef849d7SPaul Brook low_ram_size = 0x10000000; 127e69954b9Spbrook /* SDRAM at address zero. */ 12835e87820SAvi Kivity memory_region_init_alias(ram_alias, "realview.alias", 12935e87820SAvi Kivity ram_hi, 0, low_ram_size); 13035e87820SAvi Kivity memory_region_add_subregion(sysmem, 0, ram_alias); 1310ef849d7SPaul Brook if (is_pb) { 1320ef849d7SPaul Brook /* And again at a high address. */ 13335e87820SAvi Kivity memory_region_add_subregion(sysmem, 0x70000000, ram_hi); 1340ef849d7SPaul Brook } else { 1350ef849d7SPaul Brook ram_size = low_ram_size; 1360ef849d7SPaul Brook } 137e69954b9Spbrook 1380ef849d7SPaul Brook sys_id = is_pb ? 0x01780500 : 0xc1400400; 13926883c69SPeter Maydell sysctl = qdev_create(NULL, "realview_sysctl"); 14026883c69SPeter Maydell qdev_prop_set_uint32(sysctl, "sys_id", sys_id); 14126883c69SPeter Maydell qdev_prop_set_uint32(sysctl, "proc_id", proc_id); 1427a65c8ccSPeter Maydell qdev_init_nofail(sysctl); 1431356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(sysctl), 0, 0x10000000); 1449ee6e8bbSpbrook 145c988bfadSPaul Brook if (is_mpcore) { 146a8170e5eSAvi Kivity hwaddr periphbase; 147f7c70325SPaul Brook dev = qdev_create(NULL, is_pb ? "a9mpcore_priv": "realview_mpcore"); 148c988bfadSPaul Brook qdev_prop_set_uint32(dev, "num-cpu", smp_cpus); 149c988bfadSPaul Brook qdev_init_nofail(dev); 1501356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 151f7c70325SPaul Brook if (is_pb) { 15296eacf64SPeter Maydell periphbase = 0x1f000000; 153f7c70325SPaul Brook } else { 15496eacf64SPeter Maydell periphbase = 0x10100000; 155f7c70325SPaul Brook } 15696eacf64SPeter Maydell sysbus_mmio_map(busdev, 0, periphbase); 157c988bfadSPaul Brook for (n = 0; n < smp_cpus; n++) { 158c988bfadSPaul Brook sysbus_connect_irq(busdev, n, cpu_irq[n]); 159c988bfadSPaul Brook } 16096eacf64SPeter Maydell sysbus_create_varargs("l2x0", periphbase + 0x2000, NULL); 16196eacf64SPeter Maydell /* Both A9 and 11MPCore put the GIC CPU i/f at base + 0x100 */ 16296eacf64SPeter Maydell realview_binfo.gic_cpu_if_addr = periphbase + 0x100; 1639ee6e8bbSpbrook } else { 1640ef849d7SPaul Brook uint32_t gic_addr = is_pb ? 0x1e000000 : 0x10040000; 1650ef849d7SPaul Brook /* For now just create the nIRQ GIC, and ignore the others. */ 1660ef849d7SPaul Brook dev = sysbus_create_simple("realview_gic", gic_addr, cpu_irq[0]); 167fe7e8758SPaul Brook } 168fe7e8758SPaul Brook for (n = 0; n < 64; n++) { 169067a3ddcSPaul Brook pic[n] = qdev_get_gpio_in(dev, n); 1709ee6e8bbSpbrook } 1719ee6e8bbSpbrook 17203a0e944SPeter Maydell pl041 = qdev_create(NULL, "pl041"); 17303a0e944SPeter Maydell qdev_prop_set_uint32(pl041, "nc_fifo_depth", 512); 17403a0e944SPeter Maydell qdev_init_nofail(pl041); 1751356b98dSAndreas Färber sysbus_mmio_map(SYS_BUS_DEVICE(pl041), 0, 0x10004000); 1761356b98dSAndreas Färber sysbus_connect_irq(SYS_BUS_DEVICE(pl041), 0, pic[19]); 17703a0e944SPeter Maydell 17886394e96SPaul Brook sysbus_create_simple("pl050_keyboard", 0x10006000, pic[20]); 17986394e96SPaul Brook sysbus_create_simple("pl050_mouse", 0x10007000, pic[21]); 180e69954b9Spbrook 181a7d518a6SPaul Brook sysbus_create_simple("pl011", 0x10009000, pic[12]); 182a7d518a6SPaul Brook sysbus_create_simple("pl011", 0x1000a000, pic[13]); 183a7d518a6SPaul Brook sysbus_create_simple("pl011", 0x1000b000, pic[14]); 184a7d518a6SPaul Brook sysbus_create_simple("pl011", 0x1000c000, pic[15]); 185e69954b9Spbrook 186e69954b9Spbrook /* DMA controller is optional, apparently. */ 187b4496b13SPaul Brook sysbus_create_simple("pl081", 0x10030000, pic[24]); 188e69954b9Spbrook 1896a824ec3SPaul Brook sysbus_create_simple("sp804", 0x10011000, pic[4]); 1906a824ec3SPaul Brook sysbus_create_simple("sp804", 0x10012000, pic[5]); 191e69954b9Spbrook 19226883c69SPeter Maydell sysbus_create_simple("pl061", 0x10013000, pic[6]); 19326883c69SPeter Maydell sysbus_create_simple("pl061", 0x10014000, pic[7]); 19426883c69SPeter Maydell gpio2 = sysbus_create_simple("pl061", 0x10015000, pic[8]); 19526883c69SPeter Maydell 196acb9b722SPeter Maydell sysbus_create_simple("pl111", 0x10020000, pic[23]); 197e69954b9Spbrook 19826883c69SPeter Maydell dev = sysbus_create_varargs("pl181", 0x10005000, pic[17], pic[18], NULL); 19926883c69SPeter Maydell /* Wire up MMC card detect and read-only signals. These have 20026883c69SPeter Maydell * to go to both the PL061 GPIO and the sysctl register. 20126883c69SPeter Maydell * Note that the PL181 orders these lines (readonly,inserted) 20226883c69SPeter Maydell * and the PL061 has them the other way about. Also the card 20326883c69SPeter Maydell * detect line is inverted. 20426883c69SPeter Maydell */ 20526883c69SPeter Maydell mmc_irq[0] = qemu_irq_split( 20626883c69SPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_WPROT), 20726883c69SPeter Maydell qdev_get_gpio_in(gpio2, 1)); 20826883c69SPeter Maydell mmc_irq[1] = qemu_irq_split( 20926883c69SPeter Maydell qdev_get_gpio_in(sysctl, ARM_SYSCTL_GPIO_MMC_CARDIN), 21026883c69SPeter Maydell qemu_irq_invert(qdev_get_gpio_in(gpio2, 0))); 21126883c69SPeter Maydell qdev_connect_gpio_out(dev, 0, mmc_irq[0]); 21226883c69SPeter Maydell qdev_connect_gpio_out(dev, 1, mmc_irq[1]); 213a1bb27b1Spbrook 214a63bdb31SPaul Brook sysbus_create_simple("pl031", 0x10017000, pic[10]); 2157e1543c2Spbrook 2160ef849d7SPaul Brook if (!is_pb) { 2177d6e771fSPeter Maydell dev = qdev_create(NULL, "realview_pci"); 2181356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2197d6e771fSPeter Maydell qdev_init_nofail(dev); 2207d6e771fSPeter Maydell sysbus_mmio_map(busdev, 0, 0x61000000); /* PCI self-config */ 2217d6e771fSPeter Maydell sysbus_mmio_map(busdev, 1, 0x62000000); /* PCI config */ 2227d6e771fSPeter Maydell sysbus_mmio_map(busdev, 2, 0x63000000); /* PCI I/O */ 2237d6e771fSPeter Maydell sysbus_connect_irq(busdev, 0, pic[48]); 2247d6e771fSPeter Maydell sysbus_connect_irq(busdev, 1, pic[49]); 2257d6e771fSPeter Maydell sysbus_connect_irq(busdev, 2, pic[50]); 2267d6e771fSPeter Maydell sysbus_connect_irq(busdev, 3, pic[51]); 22702e2da45SPaul Brook pci_bus = (PCIBus *)qdev_get_child_bus(dev, "pci"); 228094b287fSzhlcindy@gmail.com if (usb_enabled(false)) { 229afb9a60eSGerd Hoffmann pci_create_simple(pci_bus, -1, "pci-ohci"); 230e69954b9Spbrook } 2319be5dafeSPaul Brook n = drive_get_max_bus(IF_SCSI); 2329be5dafeSPaul Brook while (n >= 0) { 2339be5dafeSPaul Brook pci_create_simple(pci_bus, -1, "lsi53c895a"); 2349be5dafeSPaul Brook n--; 235e69954b9Spbrook } 2360ef849d7SPaul Brook } 237e69954b9Spbrook for(n = 0; n < nb_nics; n++) { 238e69954b9Spbrook nd = &nd_table[n]; 2390ae18ceeSaliguori 240e6b3c8caSPeter Maydell if (!done_nic && (!nd->model || 241e6b3c8caSPeter Maydell strcmp(nd->model, is_pb ? "lan9118" : "smc91c111") == 0)) { 2420ef849d7SPaul Brook if (is_pb) { 2430ef849d7SPaul Brook lan9118_init(nd, 0x4e000000, pic[28]); 2440ef849d7SPaul Brook } else { 245d537cf6cSpbrook smc91c111_init(nd, 0x4e000000, pic[28]); 2460ef849d7SPaul Brook } 2470ef849d7SPaul Brook done_nic = 1; 248e69954b9Spbrook } else { 24907caea31SMarkus Armbruster pci_nic_init_nofail(nd, "rtl8139", NULL); 250e69954b9Spbrook } 251e69954b9Spbrook } 252e69954b9Spbrook 253d1157ca4SOskar Andero dev = sysbus_create_simple("versatile_i2c", 0x10002000, NULL); 254eee48504SPaul Brook i2c = (i2c_bus *)qdev_get_child_bus(dev, "i2c"); 255eee48504SPaul Brook i2c_create_slave(i2c, "ds1338", 0x68); 256eee48504SPaul Brook 257e69954b9Spbrook /* Memory map for RealView Emulation Baseboard: */ 258e69954b9Spbrook /* 0x10000000 System registers. */ 259e69954b9Spbrook /* 0x10001000 System controller. */ 260e69954b9Spbrook /* 0x10002000 Two-Wire Serial Bus. */ 261e69954b9Spbrook /* 0x10003000 Reserved. */ 262e69954b9Spbrook /* 0x10004000 AACI. */ 263e69954b9Spbrook /* 0x10005000 MCI. */ 264e69954b9Spbrook /* 0x10006000 KMI0. */ 265e69954b9Spbrook /* 0x10007000 KMI1. */ 2660ef849d7SPaul Brook /* 0x10008000 Character LCD. (EB) */ 267e69954b9Spbrook /* 0x10009000 UART0. */ 268e69954b9Spbrook /* 0x1000a000 UART1. */ 269e69954b9Spbrook /* 0x1000b000 UART2. */ 270e69954b9Spbrook /* 0x1000c000 UART3. */ 271e69954b9Spbrook /* 0x1000d000 SSPI. */ 272e69954b9Spbrook /* 0x1000e000 SCI. */ 273e69954b9Spbrook /* 0x1000f000 Reserved. */ 274e69954b9Spbrook /* 0x10010000 Watchdog. */ 275e69954b9Spbrook /* 0x10011000 Timer 0+1. */ 276e69954b9Spbrook /* 0x10012000 Timer 2+3. */ 277e69954b9Spbrook /* 0x10013000 GPIO 0. */ 278e69954b9Spbrook /* 0x10014000 GPIO 1. */ 279e69954b9Spbrook /* 0x10015000 GPIO 2. */ 2800ef849d7SPaul Brook /* 0x10002000 Two-Wire Serial Bus - DVI. (PB) */ 281e69954b9Spbrook /* 0x10017000 RTC. */ 282e69954b9Spbrook /* 0x10018000 DMC. */ 283e69954b9Spbrook /* 0x10019000 PCI controller config. */ 284e69954b9Spbrook /* 0x10020000 CLCD. */ 285e69954b9Spbrook /* 0x10030000 DMA Controller. */ 2860ef849d7SPaul Brook /* 0x10040000 GIC1. (EB) */ 2870ef849d7SPaul Brook /* 0x10050000 GIC2. (EB) */ 2880ef849d7SPaul Brook /* 0x10060000 GIC3. (EB) */ 2890ef849d7SPaul Brook /* 0x10070000 GIC4. (EB) */ 290e69954b9Spbrook /* 0x10080000 SMC. */ 2910ef849d7SPaul Brook /* 0x1e000000 GIC1. (PB) */ 2920ef849d7SPaul Brook /* 0x1e001000 GIC2. (PB) */ 2930ef849d7SPaul Brook /* 0x1e002000 GIC3. (PB) */ 2940ef849d7SPaul Brook /* 0x1e003000 GIC4. (PB) */ 295e69954b9Spbrook /* 0x40000000 NOR flash. */ 296e69954b9Spbrook /* 0x44000000 DoC flash. */ 297e69954b9Spbrook /* 0x48000000 SRAM. */ 298e69954b9Spbrook /* 0x4c000000 Configuration flash. */ 299e69954b9Spbrook /* 0x4e000000 Ethernet. */ 300e69954b9Spbrook /* 0x4f000000 USB. */ 301e69954b9Spbrook /* 0x50000000 PISMO. */ 302e69954b9Spbrook /* 0x54000000 PISMO. */ 303e69954b9Spbrook /* 0x58000000 PISMO. */ 304e69954b9Spbrook /* 0x5c000000 PISMO. */ 305e69954b9Spbrook /* 0x60000000 PCI. */ 306e69954b9Spbrook /* 0x61000000 PCI Self Config. */ 307e69954b9Spbrook /* 0x62000000 PCI Config. */ 308e69954b9Spbrook /* 0x63000000 PCI IO. */ 309e69954b9Spbrook /* 0x64000000 PCI mem 0. */ 310e69954b9Spbrook /* 0x68000000 PCI mem 1. */ 311e69954b9Spbrook /* 0x6c000000 PCI mem 2. */ 312e69954b9Spbrook 3137ffab4d7Spbrook /* ??? Hack to map an additional page of ram for the secondary CPU 3147ffab4d7Spbrook startup code. I guess this works on real hardware because the 3157ffab4d7Spbrook BootROM happens to be in ROM/flash or in memory that isn't clobbered 3167ffab4d7Spbrook until after Linux boots the secondary CPUs. */ 317c5705a77SAvi Kivity memory_region_init_ram(ram_hack, "realview.hack", 0x1000); 318c5705a77SAvi Kivity vmstate_register_ram_global(ram_hack); 31935e87820SAvi Kivity memory_region_add_subregion(sysmem, SMP_BOOT_ADDR, ram_hack); 3207ffab4d7Spbrook 321f93eb9ffSbalrog realview_binfo.ram_size = ram_size; 322db4ff6f1SPeter Maydell realview_binfo.kernel_filename = args->kernel_filename; 323db4ff6f1SPeter Maydell realview_binfo.kernel_cmdline = args->kernel_cmdline; 324db4ff6f1SPeter Maydell realview_binfo.initrd_filename = args->initrd_filename; 325c988bfadSPaul Brook realview_binfo.nb_cpus = smp_cpus; 326f7c70325SPaul Brook realview_binfo.board_id = realview_board_id[board_type]; 32721a88941SPaul Brook realview_binfo.loader_start = (board_type == BOARD_PB_A8 ? 0x70000000 : 0); 3283aaa8dfaSAndreas Färber arm_load_kernel(arm_env_get_cpu(first_cpu), &realview_binfo); 329e69954b9Spbrook } 330e69954b9Spbrook 3315f072e1fSEduardo Habkost static void realview_eb_init(QEMUMachineInitArgs *args) 332c988bfadSPaul Brook { 333db4ff6f1SPeter Maydell if (!args->cpu_model) { 334db4ff6f1SPeter Maydell args->cpu_model = "arm926"; 335c988bfadSPaul Brook } 336db4ff6f1SPeter Maydell realview_init(args, BOARD_EB); 337c988bfadSPaul Brook } 338c988bfadSPaul Brook 3395f072e1fSEduardo Habkost static void realview_eb_mpcore_init(QEMUMachineInitArgs *args) 340c988bfadSPaul Brook { 341db4ff6f1SPeter Maydell if (!args->cpu_model) { 342db4ff6f1SPeter Maydell args->cpu_model = "arm11mpcore"; 343c988bfadSPaul Brook } 344db4ff6f1SPeter Maydell realview_init(args, BOARD_EB_MPCORE); 345c988bfadSPaul Brook } 346c988bfadSPaul Brook 3475f072e1fSEduardo Habkost static void realview_pb_a8_init(QEMUMachineInitArgs *args) 3480ef849d7SPaul Brook { 349db4ff6f1SPeter Maydell if (!args->cpu_model) { 350db4ff6f1SPeter Maydell args->cpu_model = "cortex-a8"; 3510ef849d7SPaul Brook } 352db4ff6f1SPeter Maydell realview_init(args, BOARD_PB_A8); 3530ef849d7SPaul Brook } 3540ef849d7SPaul Brook 3555f072e1fSEduardo Habkost static void realview_pbx_a9_init(QEMUMachineInitArgs *args) 356f7c70325SPaul Brook { 357db4ff6f1SPeter Maydell if (!args->cpu_model) { 358db4ff6f1SPeter Maydell args->cpu_model = "cortex-a9"; 359f7c70325SPaul Brook } 360db4ff6f1SPeter Maydell realview_init(args, BOARD_PBX_A9); 361f7c70325SPaul Brook } 362f7c70325SPaul Brook 363c988bfadSPaul Brook static QEMUMachine realview_eb_machine = { 364c988bfadSPaul Brook .name = "realview-eb", 365c9b1ae2cSblueswir1 .desc = "ARM RealView Emulation Baseboard (ARM926EJ-S)", 366c988bfadSPaul Brook .init = realview_eb_init, 3672d0d2837SChristian Borntraeger .block_default_type = IF_SCSI, 368e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 369e69954b9Spbrook }; 370f80f9ec9SAnthony Liguori 371c988bfadSPaul Brook static QEMUMachine realview_eb_mpcore_machine = { 372c988bfadSPaul Brook .name = "realview-eb-mpcore", 373c988bfadSPaul Brook .desc = "ARM RealView Emulation Baseboard (ARM11MPCore)", 374c988bfadSPaul Brook .init = realview_eb_mpcore_init, 3752d0d2837SChristian Borntraeger .block_default_type = IF_SCSI, 376c988bfadSPaul Brook .max_cpus = 4, 377e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 378c988bfadSPaul Brook }; 379c988bfadSPaul Brook 3800ef849d7SPaul Brook static QEMUMachine realview_pb_a8_machine = { 3810ef849d7SPaul Brook .name = "realview-pb-a8", 3820ef849d7SPaul Brook .desc = "ARM RealView Platform Baseboard for Cortex-A8", 3830ef849d7SPaul Brook .init = realview_pb_a8_init, 384e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 385f7c70325SPaul Brook }; 386f7c70325SPaul Brook 387f7c70325SPaul Brook static QEMUMachine realview_pbx_a9_machine = { 388f7c70325SPaul Brook .name = "realview-pbx-a9", 389f7c70325SPaul Brook .desc = "ARM RealView Platform Baseboard Explore for Cortex-A9", 390f7c70325SPaul Brook .init = realview_pbx_a9_init, 3912d0d2837SChristian Borntraeger .block_default_type = IF_SCSI, 392f7c70325SPaul Brook .max_cpus = 4, 393e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 3940ef849d7SPaul Brook }; 3950ef849d7SPaul Brook 396f80f9ec9SAnthony Liguori static void realview_machine_init(void) 397f80f9ec9SAnthony Liguori { 398c988bfadSPaul Brook qemu_register_machine(&realview_eb_machine); 399c988bfadSPaul Brook qemu_register_machine(&realview_eb_mpcore_machine); 4000ef849d7SPaul Brook qemu_register_machine(&realview_pb_a8_machine); 401f7c70325SPaul Brook qemu_register_machine(&realview_pbx_a9_machine); 402f80f9ec9SAnthony Liguori } 403f80f9ec9SAnthony Liguori 404f80f9ec9SAnthony Liguori machine_init(realview_machine_init); 405