1673b2d42SJoel Stanley /* 2673b2d42SJoel Stanley * Nordic Semiconductor nRF51 SoC 3673b2d42SJoel Stanley * http://infocenter.nordicsemi.com/pdf/nRF51_RM_v3.0.1.pdf 4673b2d42SJoel Stanley * 5673b2d42SJoel Stanley * Copyright 2018 Joel Stanley <joel@jms.id.au> 6673b2d42SJoel Stanley * 7673b2d42SJoel Stanley * This code is licensed under the GPL version 2 or later. See 8673b2d42SJoel Stanley * the COPYING file in the top-level directory. 9673b2d42SJoel Stanley */ 10673b2d42SJoel Stanley 11673b2d42SJoel Stanley #include "qemu/osdep.h" 12673b2d42SJoel Stanley #include "qapi/error.h" 1312ec8bd5SPeter Maydell #include "hw/arm/boot.h" 14673b2d42SJoel Stanley #include "hw/sysbus.h" 15c08e6126SPeter Maydell #include "hw/qdev-clock.h" 16673b2d42SJoel Stanley #include "hw/misc/unimp.h" 17673b2d42SJoel Stanley #include "qemu/log.h" 18673b2d42SJoel Stanley 19659b85e4SSteffen Görtz #include "hw/arm/nrf51.h" 20673b2d42SJoel Stanley #include "hw/arm/nrf51_soc.h" 21673b2d42SJoel Stanley 22673b2d42SJoel Stanley /* 23673b2d42SJoel Stanley * The size and base is for the NRF51822 part. If other parts 24673b2d42SJoel Stanley * are supported in the future, add a sub-class of NRF51SoC for 25673b2d42SJoel Stanley * the specific variants 26673b2d42SJoel Stanley */ 274d744b25SSteffen Görtz #define NRF51822_FLASH_PAGES 256 284d744b25SSteffen Görtz #define NRF51822_SRAM_PAGES 16 294d744b25SSteffen Görtz #define NRF51822_FLASH_SIZE (NRF51822_FLASH_PAGES * NRF51_PAGE_SIZE) 304d744b25SSteffen Görtz #define NRF51822_SRAM_SIZE (NRF51822_SRAM_PAGES * NRF51_PAGE_SIZE) 31673b2d42SJoel Stanley 32b0014913SJulia Suvorova #define BASE_TO_IRQ(base) ((base >> 12) & 0x1F) 33b0014913SJulia Suvorova 34ce4f70e8SPeter Maydell /* HCLK (the main CPU clock) on this SoC is always 16MHz */ 35ce4f70e8SPeter Maydell #define HCLK_FRQ 16000000 36ce4f70e8SPeter Maydell 37b39dced6SSteffen Görtz static uint64_t clock_read(void *opaque, hwaddr addr, unsigned int size) 38b39dced6SSteffen Görtz { 39b39dced6SSteffen Görtz qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " [%u]\n", 40b39dced6SSteffen Görtz __func__, addr, size); 41b39dced6SSteffen Görtz return 1; 42b39dced6SSteffen Görtz } 43b39dced6SSteffen Görtz 44b39dced6SSteffen Görtz static void clock_write(void *opaque, hwaddr addr, uint64_t data, 45b39dced6SSteffen Görtz unsigned int size) 46b39dced6SSteffen Görtz { 47b39dced6SSteffen Görtz qemu_log_mask(LOG_UNIMP, "%s: 0x%" HWADDR_PRIx " <- 0x%" PRIx64 " [%u]\n", 48b39dced6SSteffen Görtz __func__, addr, data, size); 49b39dced6SSteffen Görtz } 50b39dced6SSteffen Görtz 51b39dced6SSteffen Görtz static const MemoryRegionOps clock_ops = { 52b39dced6SSteffen Görtz .read = clock_read, 53b39dced6SSteffen Görtz .write = clock_write 54b39dced6SSteffen Görtz }; 55b39dced6SSteffen Görtz 56b39dced6SSteffen Görtz 57673b2d42SJoel Stanley static void nrf51_soc_realize(DeviceState *dev_soc, Error **errp) 58673b2d42SJoel Stanley { 59673b2d42SJoel Stanley NRF51State *s = NRF51_SOC(dev_soc); 60b0014913SJulia Suvorova MemoryRegion *mr; 6160facd90SSteffen Görtz uint8_t i = 0; 6260facd90SSteffen Görtz hwaddr base_addr = 0; 63673b2d42SJoel Stanley 64673b2d42SJoel Stanley if (!s->board_memory) { 65673b2d42SJoel Stanley error_setg(errp, "memory property was not set"); 66673b2d42SJoel Stanley return; 67673b2d42SJoel Stanley } 68673b2d42SJoel Stanley 69c08e6126SPeter Maydell /* 70c08e6126SPeter Maydell * HCLK on this SoC is fixed, so we set up sysclk ourselves and 71c08e6126SPeter Maydell * the board shouldn't connect it. 72c08e6126SPeter Maydell */ 73c08e6126SPeter Maydell if (clock_has_source(s->sysclk)) { 74c08e6126SPeter Maydell error_setg(errp, "sysclk clock must not be wired up by the board code"); 75c08e6126SPeter Maydell return; 76c08e6126SPeter Maydell } 77c08e6126SPeter Maydell /* This clock doesn't need migration because it is fixed-frequency */ 78c08e6126SPeter Maydell clock_set_hz(s->sysclk, HCLK_FRQ); 79c08e6126SPeter Maydell qdev_connect_clock_in(DEVICE(&s->cpu), "cpuclk", s->sysclk); 80c08e6126SPeter Maydell /* 81c08e6126SPeter Maydell * This SoC has no systick device, so don't connect refclk. 82c08e6126SPeter Maydell * TODO: model the lack of systick (currently the armv7m object 83c08e6126SPeter Maydell * will always provide one). 84c08e6126SPeter Maydell */ 85c08e6126SPeter Maydell 865325cc34SMarkus Armbruster object_property_set_link(OBJECT(&s->cpu), "memory", OBJECT(&s->container), 87c24d9716SMarkus Armbruster &error_abort); 88668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->cpu), errp)) { 89673b2d42SJoel Stanley return; 90673b2d42SJoel Stanley } 91673b2d42SJoel Stanley 92673b2d42SJoel Stanley memory_region_add_subregion_overlap(&s->container, 0, s->board_memory, -1); 93673b2d42SJoel Stanley 942198f5f0SPhilippe Mathieu-Daudé if (!memory_region_init_ram(&s->sram, OBJECT(s), "nrf51.sram", s->sram_size, 952198f5f0SPhilippe Mathieu-Daudé errp)) { 96673b2d42SJoel Stanley return; 97673b2d42SJoel Stanley } 98659b85e4SSteffen Görtz memory_region_add_subregion(&s->container, NRF51_SRAM_BASE, &s->sram); 99673b2d42SJoel Stanley 100b0014913SJulia Suvorova /* UART */ 101668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->uart), errp)) { 102b0014913SJulia Suvorova return; 103b0014913SJulia Suvorova } 104b0014913SJulia Suvorova mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->uart), 0); 105659b85e4SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_UART_BASE, mr, 0); 106b0014913SJulia Suvorova sysbus_connect_irq(SYS_BUS_DEVICE(&s->uart), 0, 107b0014913SJulia Suvorova qdev_get_gpio_in(DEVICE(&s->cpu), 108659b85e4SSteffen Görtz BASE_TO_IRQ(NRF51_UART_BASE))); 109b0014913SJulia Suvorova 110f30890deSSteffen Görtz /* RNG */ 111668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->rng), errp)) { 112f30890deSSteffen Görtz return; 113f30890deSSteffen Görtz } 114f30890deSSteffen Görtz 115f30890deSSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->rng), 0); 116f30890deSSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_RNG_BASE, mr, 0); 117f30890deSSteffen Görtz sysbus_connect_irq(SYS_BUS_DEVICE(&s->rng), 0, 118f30890deSSteffen Görtz qdev_get_gpio_in(DEVICE(&s->cpu), 119f30890deSSteffen Görtz BASE_TO_IRQ(NRF51_RNG_BASE))); 120f30890deSSteffen Görtz 1214d744b25SSteffen Görtz /* UICR, FICR, NVMC, FLASH */ 122778a2dc5SMarkus Armbruster if (!object_property_set_uint(OBJECT(&s->nvm), "flash-size", 123668f62ecSMarkus Armbruster s->flash_size, errp)) { 1244d744b25SSteffen Görtz return; 1254d744b25SSteffen Görtz } 1264d744b25SSteffen Görtz 127668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->nvm), errp)) { 1284d744b25SSteffen Görtz return; 1294d744b25SSteffen Görtz } 1304d744b25SSteffen Görtz 1314d744b25SSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 0); 1324d744b25SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_NVMC_BASE, mr, 0); 1334d744b25SSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 1); 1344d744b25SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_FICR_BASE, mr, 0); 1354d744b25SSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 2); 1364d744b25SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_UICR_BASE, mr, 0); 1374d744b25SSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->nvm), 3); 1384d744b25SSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_FLASH_BASE, mr, 0); 1394d744b25SSteffen Görtz 140bb42c4cbSSteffen Görtz /* GPIO */ 141668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) { 142bb42c4cbSSteffen Görtz return; 143bb42c4cbSSteffen Görtz } 144bb42c4cbSSteffen Görtz 145bb42c4cbSSteffen Görtz mr = sysbus_mmio_get_region(SYS_BUS_DEVICE(&s->gpio), 0); 146bb42c4cbSSteffen Görtz memory_region_add_subregion_overlap(&s->container, NRF51_GPIO_BASE, mr, 0); 147bb42c4cbSSteffen Görtz 148bb42c4cbSSteffen Görtz /* Pass all GPIOs to the SOC layer so they are available to the board */ 149bb42c4cbSSteffen Görtz qdev_pass_gpios(DEVICE(&s->gpio), dev_soc, NULL); 150bb42c4cbSSteffen Görtz 15160facd90SSteffen Görtz /* TIMER */ 15260facd90SSteffen Görtz for (i = 0; i < NRF51_NUM_TIMERS; i++) { 153668f62ecSMarkus Armbruster if (!object_property_set_uint(OBJECT(&s->timer[i]), "id", i, errp)) { 15427d6dea3SPhilippe Mathieu-Daudé return; 15527d6dea3SPhilippe Mathieu-Daudé } 156668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->timer[i]), errp)) { 15760facd90SSteffen Görtz return; 15860facd90SSteffen Görtz } 15960facd90SSteffen Görtz 16054595a57SPhilippe Mathieu-Daudé base_addr = NRF51_TIMER_BASE + i * NRF51_PERIPHERAL_SIZE; 16160facd90SSteffen Görtz 16260facd90SSteffen Görtz sysbus_mmio_map(SYS_BUS_DEVICE(&s->timer[i]), 0, base_addr); 16360facd90SSteffen Görtz sysbus_connect_irq(SYS_BUS_DEVICE(&s->timer[i]), 0, 16460facd90SSteffen Görtz qdev_get_gpio_in(DEVICE(&s->cpu), 16560facd90SSteffen Görtz BASE_TO_IRQ(base_addr))); 16660facd90SSteffen Görtz } 16760facd90SSteffen Görtz 168b39dced6SSteffen Görtz /* STUB Peripherals */ 16932b9523aSPhilippe Mathieu-Daudé memory_region_init_io(&s->clock, OBJECT(dev_soc), &clock_ops, NULL, 17054595a57SPhilippe Mathieu-Daudé "nrf51_soc.clock", NRF51_PERIPHERAL_SIZE); 171b39dced6SSteffen Görtz memory_region_add_subregion_overlap(&s->container, 172b39dced6SSteffen Görtz NRF51_IOMEM_BASE, &s->clock, -1); 173b39dced6SSteffen Görtz 174659b85e4SSteffen Görtz create_unimplemented_device("nrf51_soc.io", NRF51_IOMEM_BASE, 175659b85e4SSteffen Görtz NRF51_IOMEM_SIZE); 176673b2d42SJoel Stanley create_unimplemented_device("nrf51_soc.private", 177659b85e4SSteffen Görtz NRF51_PRIVATE_BASE, NRF51_PRIVATE_SIZE); 178673b2d42SJoel Stanley } 179673b2d42SJoel Stanley 180673b2d42SJoel Stanley static void nrf51_soc_init(Object *obj) 181673b2d42SJoel Stanley { 18260facd90SSteffen Görtz uint8_t i = 0; 18360facd90SSteffen Görtz 184673b2d42SJoel Stanley NRF51State *s = NRF51_SOC(obj); 185673b2d42SJoel Stanley 186673b2d42SJoel Stanley memory_region_init(&s->container, obj, "nrf51-container", UINT64_MAX); 187673b2d42SJoel Stanley 188db873cc5SMarkus Armbruster object_initialize_child(OBJECT(s), "armv6m", &s->cpu, TYPE_ARMV7M); 189673b2d42SJoel Stanley qdev_prop_set_string(DEVICE(&s->cpu), "cpu-type", 190673b2d42SJoel Stanley ARM_CPU_TYPE_NAME("cortex-m0")); 191673b2d42SJoel Stanley qdev_prop_set_uint32(DEVICE(&s->cpu), "num-irq", 32); 192b0014913SJulia Suvorova 193db873cc5SMarkus Armbruster object_initialize_child(obj, "uart", &s->uart, TYPE_NRF51_UART); 194d2623129SMarkus Armbruster object_property_add_alias(obj, "serial0", OBJECT(&s->uart), "chardev"); 195f30890deSSteffen Görtz 196db873cc5SMarkus Armbruster object_initialize_child(obj, "rng", &s->rng, TYPE_NRF51_RNG); 197bb42c4cbSSteffen Görtz 198db873cc5SMarkus Armbruster object_initialize_child(obj, "nvm", &s->nvm, TYPE_NRF51_NVM); 1994d744b25SSteffen Görtz 200db873cc5SMarkus Armbruster object_initialize_child(obj, "gpio", &s->gpio, TYPE_NRF51_GPIO); 20160facd90SSteffen Görtz 20260facd90SSteffen Görtz for (i = 0; i < NRF51_NUM_TIMERS; i++) { 203db873cc5SMarkus Armbruster object_initialize_child(obj, "timer[*]", &s->timer[i], 204db873cc5SMarkus Armbruster TYPE_NRF51_TIMER); 20560facd90SSteffen Görtz 20660facd90SSteffen Görtz } 207c08e6126SPeter Maydell 208c08e6126SPeter Maydell s->sysclk = qdev_init_clock_in(DEVICE(s), "sysclk", NULL, NULL, 0); 209673b2d42SJoel Stanley } 210673b2d42SJoel Stanley 211*e15bd5ddSRichard Henderson static const Property nrf51_soc_properties[] = { 212673b2d42SJoel Stanley DEFINE_PROP_LINK("memory", NRF51State, board_memory, TYPE_MEMORY_REGION, 213673b2d42SJoel Stanley MemoryRegion *), 214673b2d42SJoel Stanley DEFINE_PROP_UINT32("sram-size", NRF51State, sram_size, NRF51822_SRAM_SIZE), 215673b2d42SJoel Stanley DEFINE_PROP_UINT32("flash-size", NRF51State, flash_size, 216673b2d42SJoel Stanley NRF51822_FLASH_SIZE), 217673b2d42SJoel Stanley DEFINE_PROP_END_OF_LIST(), 218673b2d42SJoel Stanley }; 219673b2d42SJoel Stanley 220673b2d42SJoel Stanley static void nrf51_soc_class_init(ObjectClass *klass, void *data) 221673b2d42SJoel Stanley { 222673b2d42SJoel Stanley DeviceClass *dc = DEVICE_CLASS(klass); 223673b2d42SJoel Stanley 224673b2d42SJoel Stanley dc->realize = nrf51_soc_realize; 2254f67d30bSMarc-André Lureau device_class_set_props(dc, nrf51_soc_properties); 226673b2d42SJoel Stanley } 227673b2d42SJoel Stanley 228673b2d42SJoel Stanley static const TypeInfo nrf51_soc_info = { 229673b2d42SJoel Stanley .name = TYPE_NRF51_SOC, 230673b2d42SJoel Stanley .parent = TYPE_SYS_BUS_DEVICE, 231673b2d42SJoel Stanley .instance_size = sizeof(NRF51State), 232673b2d42SJoel Stanley .instance_init = nrf51_soc_init, 233673b2d42SJoel Stanley .class_init = nrf51_soc_class_init, 234673b2d42SJoel Stanley }; 235673b2d42SJoel Stanley 236673b2d42SJoel Stanley static void nrf51_soc_types(void) 237673b2d42SJoel Stanley { 238673b2d42SJoel Stanley type_register_static(&nrf51_soc_info); 239673b2d42SJoel Stanley } 240673b2d42SJoel Stanley type_init(nrf51_soc_types) 241